John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 1 | /* |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 2 | * Copyright (C) 2011 - 2014 Xilinx |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 3 | * |
| 4 | * This software is licensed under the terms of the GNU General Public |
| 5 | * License version 2, as published by the Free Software Foundation, and |
| 6 | * may be copied, distributed, and modified under those terms. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | */ |
Josh Cartwright | e06f1a9 | 2012-10-31 12:24:48 -0600 | [diff] [blame] | 13 | /include/ "skeleton.dtsi" |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 14 | |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 15 | / { |
Josh Cartwright | e06f1a9 | 2012-10-31 12:24:48 -0600 | [diff] [blame] | 16 | compatible = "xlnx,zynq-7000"; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 17 | |
Soren Brinkmann | 41e4cdb | 2013-11-26 17:04:49 -0800 | [diff] [blame] | 18 | cpus { |
| 19 | #address-cells = <1>; |
| 20 | #size-cells = <0>; |
| 21 | |
| 22 | cpu@0 { |
| 23 | compatible = "arm,cortex-a9"; |
| 24 | device_type = "cpu"; |
| 25 | reg = <0>; |
| 26 | clocks = <&clkc 3>; |
Soren Brinkmann | b2bf5d4 | 2014-04-04 16:14:12 -0700 | [diff] [blame] | 27 | clock-latency = <1000>; |
Soren Brinkmann | e1e22df | 2014-05-02 14:07:32 -0700 | [diff] [blame^] | 28 | cpu0-supply = <®ulator_vccpint>; |
Soren Brinkmann | cd32529 | 2014-02-19 15:14:44 -0800 | [diff] [blame] | 29 | operating-points = < |
| 30 | /* kHz uV */ |
| 31 | 666667 1000000 |
| 32 | 333334 1000000 |
| 33 | 222223 1000000 |
| 34 | >; |
Soren Brinkmann | 41e4cdb | 2013-11-26 17:04:49 -0800 | [diff] [blame] | 35 | }; |
| 36 | |
| 37 | cpu@1 { |
| 38 | compatible = "arm,cortex-a9"; |
| 39 | device_type = "cpu"; |
| 40 | reg = <1>; |
| 41 | clocks = <&clkc 3>; |
| 42 | }; |
| 43 | }; |
| 44 | |
Michal Simek | 268a820 | 2013-03-20 13:37:01 +0100 | [diff] [blame] | 45 | pmu { |
| 46 | compatible = "arm,cortex-a9-pmu"; |
| 47 | interrupts = <0 5 4>, <0 6 4>; |
| 48 | interrupt-parent = <&intc>; |
| 49 | reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >; |
| 50 | }; |
| 51 | |
Soren Brinkmann | e1e22df | 2014-05-02 14:07:32 -0700 | [diff] [blame^] | 52 | regulator_vccpint: fixedregulator@0 { |
| 53 | compatible = "regulator-fixed"; |
| 54 | regulator-name = "VCCPINT"; |
| 55 | regulator-min-microvolt = <1000000>; |
| 56 | regulator-max-microvolt = <1000000>; |
| 57 | regulator-boot-on; |
| 58 | regulator-always-on; |
| 59 | }; |
| 60 | |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 61 | amba { |
| 62 | compatible = "simple-bus"; |
| 63 | #address-cells = <1>; |
| 64 | #size-cells = <1>; |
Josh Cartwright | e06f1a9 | 2012-10-31 12:24:48 -0600 | [diff] [blame] | 65 | interrupt-parent = <&intc>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 66 | ranges; |
| 67 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 68 | i2c0: i2c@e0004000 { |
Soren Brinkmann | 0f6faa3 | 2014-04-04 14:27:56 -0700 | [diff] [blame] | 69 | compatible = "cdns,i2c-r1p10"; |
| 70 | status = "disabled"; |
| 71 | clocks = <&clkc 38>; |
| 72 | interrupt-parent = <&intc>; |
| 73 | interrupts = <0 25 4>; |
| 74 | reg = <0xe0004000 0x1000>; |
| 75 | #address-cells = <1>; |
| 76 | #size-cells = <0>; |
| 77 | }; |
| 78 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 79 | i2c1: i2c@e0005000 { |
Soren Brinkmann | 0f6faa3 | 2014-04-04 14:27:56 -0700 | [diff] [blame] | 80 | compatible = "cdns,i2c-r1p10"; |
| 81 | status = "disabled"; |
| 82 | clocks = <&clkc 39>; |
| 83 | interrupt-parent = <&intc>; |
| 84 | interrupts = <0 48 4>; |
| 85 | reg = <0xe0005000 0x1000>; |
| 86 | #address-cells = <1>; |
| 87 | #size-cells = <0>; |
| 88 | }; |
| 89 | |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 90 | intc: interrupt-controller@f8f01000 { |
Josh Cartwright | f447ed2 | 2012-10-17 19:46:49 -0500 | [diff] [blame] | 91 | compatible = "arm,cortex-a9-gic"; |
| 92 | #interrupt-cells = <3>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 93 | interrupt-controller; |
Josh Cartwright | f447ed2 | 2012-10-17 19:46:49 -0500 | [diff] [blame] | 94 | reg = <0xF8F01000 0x1000>, |
| 95 | <0xF8F00100 0x100>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 96 | }; |
| 97 | |
Josh Cartwright | 0fcfdbc | 2012-10-23 17:34:22 -0500 | [diff] [blame] | 98 | L2: cache-controller { |
| 99 | compatible = "arm,pl310-cache"; |
| 100 | reg = <0xF8F02000 0x1000>; |
Soren Brinkmann | 39c41df9 | 2013-07-31 16:24:59 -0700 | [diff] [blame] | 101 | arm,data-latency = <3 2 2>; |
| 102 | arm,tag-latency = <2 2 2>; |
Josh Cartwright | 0fcfdbc | 2012-10-23 17:34:22 -0500 | [diff] [blame] | 103 | cache-unified; |
| 104 | cache-level = <2>; |
| 105 | }; |
| 106 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 107 | uart0: serial@e0000000 { |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 108 | compatible = "xlnx,xuartps"; |
Soren Brinkmann | ec11ebc | 2013-06-13 09:37:16 -0700 | [diff] [blame] | 109 | status = "disabled"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 110 | clocks = <&clkc 23>, <&clkc 40>; |
| 111 | clock-names = "ref_clk", "aper_clk"; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 112 | reg = <0xE0000000 0x1000>; |
Josh Cartwright | f447ed2 | 2012-10-17 19:46:49 -0500 | [diff] [blame] | 113 | interrupts = <0 27 4>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 114 | }; |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 115 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 116 | uart1: serial@e0001000 { |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 117 | compatible = "xlnx,xuartps"; |
Soren Brinkmann | ec11ebc | 2013-06-13 09:37:16 -0700 | [diff] [blame] | 118 | status = "disabled"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 119 | clocks = <&clkc 24>, <&clkc 41>; |
| 120 | clock-names = "ref_clk", "aper_clk"; |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 121 | reg = <0xE0001000 0x1000>; |
| 122 | interrupts = <0 50 4>; |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 123 | }; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 124 | |
Steffen Trumtrar | 982264c | 2013-12-11 09:29:49 -0800 | [diff] [blame] | 125 | gem0: ethernet@e000b000 { |
| 126 | compatible = "cdns,gem"; |
| 127 | reg = <0xe000b000 0x4000>; |
| 128 | status = "disabled"; |
| 129 | interrupts = <0 22 4>; |
| 130 | clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>; |
| 131 | clock-names = "pclk", "hclk", "tx_clk"; |
| 132 | }; |
| 133 | |
| 134 | gem1: ethernet@e000c000 { |
| 135 | compatible = "cdns,gem"; |
| 136 | reg = <0xe000c000 0x4000>; |
| 137 | status = "disabled"; |
| 138 | interrupts = <0 45 4>; |
| 139 | clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>; |
| 140 | clock-names = "pclk", "hclk", "tx_clk"; |
| 141 | }; |
| 142 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 143 | sdhci0: sdhci@e0100000 { |
Soren Brinkmann | 3f7c730 | 2013-12-02 10:02:37 -0800 | [diff] [blame] | 144 | compatible = "arasan,sdhci-8.9a"; |
| 145 | status = "disabled"; |
| 146 | clock-names = "clk_xin", "clk_ahb"; |
| 147 | clocks = <&clkc 21>, <&clkc 32>; |
| 148 | interrupt-parent = <&intc>; |
| 149 | interrupts = <0 24 4>; |
| 150 | reg = <0xe0100000 0x1000>; |
| 151 | } ; |
| 152 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 153 | sdhci1: sdhci@e0101000 { |
Soren Brinkmann | 3f7c730 | 2013-12-02 10:02:37 -0800 | [diff] [blame] | 154 | compatible = "arasan,sdhci-8.9a"; |
| 155 | status = "disabled"; |
| 156 | clock-names = "clk_xin", "clk_ahb"; |
| 157 | clocks = <&clkc 22>, <&clkc 33>; |
| 158 | interrupt-parent = <&intc>; |
| 159 | interrupts = <0 47 4>; |
| 160 | reg = <0xe0101000 0x1000>; |
| 161 | } ; |
| 162 | |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 163 | slcr: slcr@f8000000 { |
Michal Simek | b0504e3 | 2013-11-18 16:48:19 +0100 | [diff] [blame] | 164 | #address-cells = <1>; |
| 165 | #size-cells = <1>; |
Michal Simek | 016f4dc | 2013-11-26 15:41:31 +0100 | [diff] [blame] | 166 | compatible = "xlnx,zynq-slcr", "syscon"; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 167 | reg = <0xF8000000 0x1000>; |
Michal Simek | b0504e3 | 2013-11-18 16:48:19 +0100 | [diff] [blame] | 168 | ranges; |
| 169 | clkc: clkc@100 { |
| 170 | #clock-cells = <1>; |
| 171 | compatible = "xlnx,ps7-clkc"; |
| 172 | ps-clk-frequency = <33333333>; |
| 173 | fclk-enable = <0>; |
| 174 | clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x", |
| 175 | "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x", |
| 176 | "dci", "lqspi", "smc", "pcap", "gem0", "gem1", |
| 177 | "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1", |
| 178 | "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1", |
| 179 | "dma", "usb0_aper", "usb1_aper", "gem0_aper", |
| 180 | "gem1_aper", "sdio0_aper", "sdio1_aper", |
| 181 | "spi0_aper", "spi1_aper", "can0_aper", "can1_aper", |
| 182 | "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper", |
| 183 | "gpio_aper", "lqspi_aper", "smc_aper", "swdt", |
| 184 | "dbg_trc", "dbg_apb"; |
| 185 | reg = <0x100 0x100>; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 186 | }; |
| 187 | }; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 188 | |
Soren Brinkmann | fa94bd5 | 2013-09-18 11:48:38 -0700 | [diff] [blame] | 189 | global_timer: timer@f8f00200 { |
| 190 | compatible = "arm,cortex-a9-global-timer"; |
| 191 | reg = <0xf8f00200 0x20>; |
| 192 | interrupts = <1 11 0x301>; |
| 193 | interrupt-parent = <&intc>; |
| 194 | clocks = <&clkc 4>; |
| 195 | }; |
| 196 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 197 | ttc0: timer@f8001000 { |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 198 | interrupt-parent = <&intc>; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 199 | interrupts = <0 10 4>, <0 11 4>, <0 12 4>; |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 200 | compatible = "cdns,ttc"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 201 | clocks = <&clkc 6>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 202 | reg = <0xF8001000 0x1000>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 203 | }; |
| 204 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 205 | ttc1: timer@f8002000 { |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 206 | interrupt-parent = <&intc>; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 207 | interrupts = <0 37 4>, <0 38 4>, <0 39 4>; |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 208 | compatible = "cdns,ttc"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 209 | clocks = <&clkc 6>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 210 | reg = <0xF8002000 0x1000>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 211 | }; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 212 | |
| 213 | scutimer: timer@f8f00600 { |
Michal Simek | 2f34e0a | 2013-03-27 13:36:39 +0100 | [diff] [blame] | 214 | interrupt-parent = <&intc>; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 215 | interrupts = <1 13 0x301>; |
Michal Simek | 2f34e0a | 2013-03-27 13:36:39 +0100 | [diff] [blame] | 216 | compatible = "arm,cortex-a9-twd-timer"; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 217 | reg = <0xf8f00600 0x20>; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 218 | clocks = <&clkc 4>; |
Michal Simek | 2f34e0a | 2013-03-27 13:36:39 +0100 | [diff] [blame] | 219 | } ; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 220 | }; |
| 221 | }; |