blob: 34dba516ef24ba622c924d82be90d74f9b6d423e [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010023#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000025#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010026#include <linux/list.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010027#include <linux/jump_label.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier50926d82016-05-28 11:27:11 +010029#define VGIC_V3_MAX_CPUS 255
30#define VGIC_V2_MAX_CPUS 8
31#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050032#define VGIC_NR_SGIS 16
33#define VGIC_NR_PPIS 16
34#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010035#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
36#define VGIC_MAX_SPI 1019
37#define VGIC_MAX_RESERVED 1023
38#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000039#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010040
Christoffer Dall3cba4af2017-05-02 20:11:49 +020041#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
Christoffer Dallebb127f2017-05-16 19:53:50 +020042#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
43 (irq) <= VGIC_MAX_SPI)
Christoffer Dall3cba4af2017-05-02 20:11:49 +020044
Marc Zyngier1a9b1302013-06-21 11:57:56 +010045enum vgic_type {
46 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010047 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010048};
49
Marc Zyngier50926d82016-05-28 11:27:11 +010050/* same for all guests, as depending only on the _host's_ GIC model */
51struct vgic_global {
52 /* type of the host GIC */
53 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010054
Marc Zyngierca85f622013-06-18 19:17:28 +010055 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010056 phys_addr_t vcpu_base;
57
Marc Zyngierbf8feb32016-09-06 09:28:46 +010058 /* GICV mapping */
59 void __iomem *vcpu_base_va;
60
Marc Zyngier50926d82016-05-28 11:27:11 +010061 /* virtual control interface mapping */
62 void __iomem *vctrl_base;
63
64 /* Number of implemented list registers */
65 int nr_lr;
66
67 /* Maintenance IRQ number */
68 unsigned int maint_irq;
69
70 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
71 int max_gic_vcpus;
72
Andre Przywarab5d84ff2014-06-03 10:26:03 +020073 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010074 bool can_emulate_gicv2;
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010075
76 /* GIC system register CPU interface */
77 struct static_key_false gicv3_cpuif;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +053078
79 u32 ich_vtr_el2;
Marc Zyngierca85f622013-06-18 19:17:28 +010080};
81
Marc Zyngier50926d82016-05-28 11:27:11 +010082extern struct vgic_global kvm_vgic_global_state;
83
84#define VGIC_V2_MAX_LRS (1 << 6)
85#define VGIC_V3_MAX_LRS 16
86#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
87
88enum vgic_irq_config {
89 VGIC_CONFIG_EDGE = 0,
90 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020091};
92
Marc Zyngier50926d82016-05-28 11:27:11 +010093struct vgic_irq {
94 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010095 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010096 struct list_head ap_list;
97
98 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
99 * SPIs and LPIs: The VCPU whose ap_list
100 * this is queued on.
101 */
102
103 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
104 * be sent to, as a result of the
105 * targets reg (v2) or the
106 * affinity reg (v3).
107 */
108
109 u32 intid; /* Guest visible INTID */
Marc Zyngier50926d82016-05-28 11:27:11 +0100110 bool line_level; /* Level only */
Christoffer Dall8694e4d2017-01-23 14:07:18 +0100111 bool pending_latch; /* The pending latch state used to calculate
112 * the pending state for both level
113 * and edge triggered IRQs. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100114 bool active; /* not used for LPIs */
115 bool enabled;
116 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100117 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100118 u32 hwintid; /* HW INTID number */
119 union {
120 u8 targets; /* GICv2 target VCPUs mask */
121 u32 mpidr; /* GICv3 target VCPU */
122 };
123 u8 source; /* GICv2 SGIs only */
124 u8 priority;
125 enum vgic_irq_config config; /* Level or edge */
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200126
127 void *owner; /* Opaque pointer to reserve an interrupt
128 for in-kernel devices. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100129};
130
131struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100132struct vgic_its;
133
134enum iodev_type {
135 IODEV_CPUIF,
136 IODEV_DIST,
137 IODEV_REDIST,
138 IODEV_ITS
139};
Marc Zyngier50926d82016-05-28 11:27:11 +0100140
Andre Przywara6777f772015-03-26 14:39:34 +0000141struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100142 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100143 union {
144 struct kvm_vcpu *redist_vcpu;
145 struct vgic_its *its;
146 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100147 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100148 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100149 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000150 struct kvm_io_device dev;
151};
152
Andre Przywara59c5ab42016-07-15 12:43:30 +0100153struct vgic_its {
154 /* The base address of the ITS control register frame */
155 gpa_t vgic_its_base;
156
157 bool enabled;
158 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100159 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100160
161 /* These registers correspond to GITS_BASER{0,1} */
162 u64 baser_device_table;
163 u64 baser_coll_table;
164
165 /* Protects the command queue */
166 struct mutex cmd_lock;
167 u64 cbaser;
168 u32 creadr;
169 u32 cwriter;
170
Eric Auger71afe472017-04-13 09:06:20 +0200171 /* migration ABI revision in use */
172 u32 abi_rev;
173
Andre Przywara424c3382016-07-15 12:43:32 +0100174 /* Protects the device and collection lists */
175 struct mutex its_lock;
176 struct list_head device_list;
177 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100178};
179
Christoffer Dall10f92c42017-01-17 23:09:13 +0100180struct vgic_state_iter;
181
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500182struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100183 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500184 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100185 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500186
Andre Przywara598921362014-06-03 09:33:10 +0200187 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
188 u32 vgic_model;
189
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100190 /* Do injected MSIs require an additional device ID? */
191 bool msis_require_devid;
192
Marc Zyngier50926d82016-05-28 11:27:11 +0100193 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100194
Marc Zyngier50926d82016-05-28 11:27:11 +0100195 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500196 /* Virtual control interface mapping */
197 void __iomem *vctrl_base;
198
Marc Zyngier50926d82016-05-28 11:27:11 +0100199 /* base addresses in guest physical address space: */
200 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200201 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100202 /* either a GICv2 CPU interface */
203 gpa_t vgic_cpu_base;
204 /* or a number of GICv3 redistributor regions */
Christoffer Dall552c9f42017-05-17 13:12:51 +0200205 struct {
206 gpa_t vgic_redist_base;
207 gpa_t vgic_redist_free_offset;
208 };
Andre Przywaraa0675c22014-06-07 00:54:51 +0200209 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500210
Marc Zyngier50926d82016-05-28 11:27:11 +0100211 /* distributor enabled */
212 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500213
Marc Zyngier50926d82016-05-28 11:27:11 +0100214 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500215
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000216 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100217
Andre Przywara1085fdc2016-07-15 12:43:31 +0100218 bool has_its;
219
Andre Przywara0aa1de52016-07-15 12:43:29 +0100220 /*
221 * Contains the attributes and gpa of the LPI configuration table.
222 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
223 * one address across all redistributors.
224 * GICv3 spec: 6.1.2 "LPI Configuration tables"
225 */
226 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100227
228 /* Protects the lpi_list and the count value below. */
229 spinlock_t lpi_list_lock;
230 struct list_head lpi_list_head;
231 int lpi_list_count;
Christoffer Dall10f92c42017-01-17 23:09:13 +0100232
233 /* used by vgic-debug */
234 struct vgic_state_iter *iter;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500235};
236
Marc Zyngiereede8212013-05-30 10:20:36 +0100237struct vgic_v2_cpu_if {
238 u32 vgic_hcr;
239 u32 vgic_vmcr;
Christoffer Dall2df36a52014-09-28 16:04:26 +0200240 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100241 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000242 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100243};
244
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100245struct vgic_v3_cpu_if {
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100246 u32 vgic_hcr;
247 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200248 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100249 u32 vgic_elrsr; /* Saved only */
250 u32 vgic_ap0r[4];
251 u32 vgic_ap1r[4];
252 u64 vgic_lr[VGIC_V3_MAX_LRS];
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100253};
254
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500255struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500256 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100257 union {
258 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100259 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100260 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100261
Marc Zyngier50926d82016-05-28 11:27:11 +0100262 unsigned int used_lrs;
263 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000264
Marc Zyngier50926d82016-05-28 11:27:11 +0100265 spinlock_t ap_list_lock; /* Protects the ap_list */
266
267 /*
268 * List of IRQs that this VCPU should consider because they are either
269 * Active or Pending (hence the name; AP list), or because they recently
270 * were one of the two and need to be migrated off this list to another
271 * VCPU.
272 */
273 struct list_head ap_list_head;
274
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100275 /*
276 * Members below are used with GICv3 emulation only and represent
277 * parts of the redistributor.
278 */
279 struct vgic_io_device rd_iodev;
280 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100281
282 /* Contains the attributes and gpa of the LPI pending tables. */
283 u64 pendbaser;
284
285 bool lpis_enabled;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530286
287 /* Cache guest priority bits */
288 u32 num_pri_bits;
289
290 /* Cache guest interrupt ID bits */
291 u32 num_id_bits;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500292};
293
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100294extern struct static_key_false vgic_v2_cpuif_trap;
Marc Zyngier59da1cb2017-06-09 12:49:33 +0100295extern struct static_key_false vgic_v3_cpuif_trap;
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100296
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700297int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100298void kvm_vgic_early_init(struct kvm *kvm);
Christoffer Dall1aab6f42017-05-08 12:30:24 +0200299int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
Andre Przywara598921362014-06-03 09:33:10 +0200300int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100301void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100302void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100303void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100304int kvm_vgic_map_resources(struct kvm *kvm);
305int kvm_vgic_hyp_init(void);
Christoffer Dall5b0d2cc2017-03-18 13:56:56 +0100306void kvm_vgic_init_cpu_hardware(void);
Marc Zyngier50926d82016-05-28 11:27:11 +0100307
308int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Christoffer Dallcb3f0ad2017-05-16 12:41:18 +0200309 bool level, void *owner);
Marc Zyngier50926d82016-05-28 11:27:11 +0100310int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100311int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100312bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500313
Marc Zyngier50926d82016-05-28 11:27:11 +0100314int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
315
Christoffer Dall328e5662016-03-24 11:21:04 +0100316void kvm_vgic_load(struct kvm_vcpu *vcpu);
317void kvm_vgic_put(struct kvm_vcpu *vcpu);
318
Marc Zyngierf982cf42014-05-15 10:03:25 +0100319#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100320#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100321#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700322#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100323 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500324
Marc Zyngier50926d82016-05-28 11:27:11 +0100325bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
326void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
327void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
328
Marc Zyngier50926d82016-05-28 11:27:11 +0100329void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier8f186d52014-02-04 18:13:03 +0000330
Marc Zyngier50926d82016-05-28 11:27:11 +0100331/**
332 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
333 *
334 * The host's GIC naturally limits the maximum amount of VCPUs a guest
335 * can use.
336 */
337static inline int kvm_vgic_get_max_vcpus(void)
338{
339 return kvm_vgic_global_state.max_gic_vcpus;
340}
341
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100342int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
343
Eric Auger180ae7b2016-07-22 16:20:41 +0000344/**
345 * kvm_vgic_setup_default_irq_routing:
346 * Setup a default flat gsi routing table mapping all SPIs
347 */
348int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
349
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200350int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
351
Marc Zyngier50926d82016-05-28 11:27:11 +0100352#endif /* __KVM_ARM_VGIC_H */