blob: 9fb868d2b9da8c51192c783b460cc4cb61de0815 [file] [log] [blame]
Andrew Victor907d6de2006-06-20 19:30:19 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/pm.c
Andrew Victor907d6de2006-06-20 19:30:19 +01003 * AT91 Power Management
4 *
5 * Copyright (C) 2005 David Brownell
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Russell King2f8163b2011-07-26 10:53:52 +010013#include <linux/gpio.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070014#include <linux/suspend.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010015#include <linux/sched.h>
16#include <linux/proc_fs.h>
Alexandre Bellonid2e46792015-01-15 15:59:25 +010017#include <linux/genalloc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010018#include <linux/interrupt.h>
19#include <linux/sysfs.h>
20#include <linux/module.h>
Alexandre Bellonif5598d32015-01-15 15:59:24 +010021#include <linux/of.h>
Alexandre Bellonid2e46792015-01-15 15:59:25 +010022#include <linux/of_platform.h>
Alexandre Belloni827de1f2015-01-27 17:38:46 +010023#include <linux/of_address.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020026#include <linux/clk/at91_pmc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010027
Andrew Victor907d6de2006-06-20 19:30:19 +010028#include <asm/irq.h>
Arun Sharma600634972011-07-26 16:09:06 -070029#include <linux/atomic.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010030#include <asm/mach/time.h>
31#include <asm/mach/irq.h>
Wenyou Yangd94e6882015-03-09 11:49:01 +080032#include <asm/fncpy.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010033
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/cpu.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010035#include <mach/hardware.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010036
37#include "generic.h"
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010038#include "pm.h"
Andrew Victor907d6de2006-06-20 19:30:19 +010039
Alexandre Bellonif5598d32015-01-15 15:59:24 +010040static struct {
41 unsigned long uhp_udp_mask;
42 int memctrl;
43} at91_pm_data;
44
Alexandre Belloni827de1f2015-01-27 17:38:46 +010045void __iomem *at91_ramc_base[2];
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020046
Andrew Victor907d6de2006-06-20 19:30:19 +010047static int at91_pm_valid_state(suspend_state_t state)
48{
49 switch (state) {
50 case PM_SUSPEND_ON:
51 case PM_SUSPEND_STANDBY:
52 case PM_SUSPEND_MEM:
53 return 1;
54
55 default:
56 return 0;
57 }
58}
59
60
61static suspend_state_t target_state;
62
63/*
64 * Called after processes are frozen, but before we shutdown devices.
65 */
Rafael J. Wysockic697eec2008-01-08 00:04:17 +010066static int at91_pm_begin(suspend_state_t state)
Andrew Victor907d6de2006-06-20 19:30:19 +010067{
68 target_state = state;
69 return 0;
70}
71
72/*
73 * Verify that all the clocks are correct before entering
74 * slow-clock mode.
75 */
76static int at91_pm_verify_clocks(void)
77{
78 unsigned long scsr;
79 int i;
80
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +080081 scsr = at91_pmc_read(AT91_PMC_SCSR);
Andrew Victor907d6de2006-06-20 19:30:19 +010082
83 /* USB must not be using PLLB */
Alexandre Bellonif5598d32015-01-15 15:59:24 +010084 if ((scsr & at91_pm_data.uhp_udp_mask) != 0) {
85 pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
86 return 0;
Andrew Victor907d6de2006-06-20 19:30:19 +010087 }
88
Andrew Victor907d6de2006-06-20 19:30:19 +010089 /* PCK0..PCK3 must be disabled, or configured to use clk32k */
90 for (i = 0; i < 4; i++) {
91 u32 css;
92
93 if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
94 continue;
95
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +080096 css = at91_pmc_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
Andrew Victor907d6de2006-06-20 19:30:19 +010097 if (css != AT91_PMC_CSS_SLOW) {
Ryan Mallon7f96b1c2009-04-01 20:33:30 +010098 pr_err("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
Andrew Victor907d6de2006-06-20 19:30:19 +010099 return 0;
100 }
101 }
Andrew Victor907d6de2006-06-20 19:30:19 +0100102
103 return 1;
104}
105
106/*
107 * Call this from platform driver suspend() to see how deeply to suspend.
108 * For example, some controllers (like OHCI) need one of the PLL clocks
109 * in order to act as a wakeup source, and those are not available when
110 * going into slow clock mode.
111 *
112 * REVISIT: generalize as clk_will_be_available(clk)? Other platforms have
113 * the very same problem (but not using at91 main_clk), and it'd be better
114 * to add one generic API rather than lots of platform-specific ones.
115 */
116int at91_suspend_entering_slow_clock(void)
117{
118 return (target_state == PM_SUSPEND_MEM);
119}
120EXPORT_SYMBOL(at91_suspend_entering_slow_clock);
121
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800122static void (*at91_suspend_sram_fn)(void __iomem *pmc, void __iomem *ramc0,
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100123 void __iomem *ramc1, int memctrl);
Andrew Victor907d6de2006-06-20 19:30:19 +0100124
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800125extern void at91_pm_suspend_in_sram(void __iomem *pmc, void __iomem *ramc0,
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100126 void __iomem *ramc1, int memctrl);
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800127extern u32 at91_pm_suspend_in_sram_sz;
Andrew Victorf5d0f452008-04-02 21:50:16 +0100128
Wenyou Yang23be4be2015-03-09 11:49:46 +0800129static void at91_pm_suspend(suspend_state_t state)
130{
131 unsigned int pm_data = at91_pm_data.memctrl;
132
133 pm_data |= (state == PM_SUSPEND_MEM) ?
134 AT91_PM_MODE(AT91_PM_SLOW_CLOCK) : 0;
135
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800136 at91_suspend_sram_fn(at91_pmc_base, at91_ramc_base[0],
137 at91_ramc_base[1], pm_data);
Wenyou Yang23be4be2015-03-09 11:49:46 +0800138}
139
Andrew Victor907d6de2006-06-20 19:30:19 +0100140static int at91_pm_enter(suspend_state_t state)
141{
Arnd Bergmann85c4b312014-12-02 12:08:27 +0100142 at91_pinctrl_gpio_suspend();
Andrew Victor907d6de2006-06-20 19:30:19 +0100143
Andrew Victor907d6de2006-06-20 19:30:19 +0100144 switch (state) {
Wenyou Yang23be4be2015-03-09 11:49:46 +0800145 /*
146 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
147 * drivers must suspend more deeply, the master clock switches
148 * to the clk32k and turns off the main oscillator
149 */
150 case PM_SUSPEND_MEM:
Andrew Victor907d6de2006-06-20 19:30:19 +0100151 /*
Wenyou Yang23be4be2015-03-09 11:49:46 +0800152 * Ensure that clocks are in a valid state.
Andrew Victor907d6de2006-06-20 19:30:19 +0100153 */
Wenyou Yang23be4be2015-03-09 11:49:46 +0800154 if (!at91_pm_verify_clocks())
Andrew Victor907d6de2006-06-20 19:30:19 +0100155 goto error;
Wenyou Yang23be4be2015-03-09 11:49:46 +0800156
157 at91_pm_suspend(state);
158
159 break;
160
161 /*
162 * STANDBY mode has *all* drivers suspended; ignores irqs not
163 * marked as 'wakeup' event sources; and reduces DRAM power.
164 * But otherwise it's identical to PM_SUSPEND_ON: cpu idle, and
165 * nothing fancy done with main or cpu clocks.
166 */
167 case PM_SUSPEND_STANDBY:
168 at91_pm_suspend(state);
169 break;
170
171 case PM_SUSPEND_ON:
172 cpu_do_idle();
173 break;
174
175 default:
176 pr_debug("AT91: PM - bogus suspend state %d\n", state);
177 goto error;
Andrew Victor907d6de2006-06-20 19:30:19 +0100178 }
179
Andrew Victor907d6de2006-06-20 19:30:19 +0100180error:
181 target_state = PM_SUSPEND_ON;
Boris BREZILLON07192602014-07-10 19:14:20 +0200182
Arnd Bergmann85c4b312014-12-02 12:08:27 +0100183 at91_pinctrl_gpio_resume();
Andrew Victor907d6de2006-06-20 19:30:19 +0100184 return 0;
185}
186
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100187/*
188 * Called right prior to thawing processes.
189 */
190static void at91_pm_end(void)
191{
192 target_state = PM_SUSPEND_ON;
193}
194
Andrew Victor907d6de2006-06-20 19:30:19 +0100195
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100196static const struct platform_suspend_ops at91_pm_ops = {
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100197 .valid = at91_pm_valid_state,
198 .begin = at91_pm_begin,
199 .enter = at91_pm_enter,
200 .end = at91_pm_end,
Andrew Victor907d6de2006-06-20 19:30:19 +0100201};
202
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200203static struct platform_device at91_cpuidle_device = {
204 .name = "cpuidle-at91",
205};
206
Wenyou Yang047794e2015-03-04 09:44:45 +0800207static void at91_pm_set_standby(void (*at91_standby)(void))
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200208{
Wenyou Yange32d9952015-03-09 11:51:49 +0800209 if (at91_standby)
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200210 at91_cpuidle_device.dev.platform_data = at91_standby;
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200211}
212
Uwe Kleine-König444d2d32015-02-18 21:19:56 +0100213static const struct of_device_id ramc_ids[] __initconst = {
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100214 { .compatible = "atmel,at91rm9200-sdramc", .data = at91rm9200_standby },
215 { .compatible = "atmel,at91sam9260-sdramc", .data = at91sam9_sdram_standby },
216 { .compatible = "atmel,at91sam9g45-ddramc", .data = at91_ddr_standby },
217 { .compatible = "atmel,sama5d3-ddramc", .data = at91_ddr_standby },
218 { /*sentinel*/ }
219};
220
Uwe Kleine-König444d2d32015-02-18 21:19:56 +0100221static __init void at91_dt_ramc(void)
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100222{
223 struct device_node *np;
224 const struct of_device_id *of_id;
225 int idx = 0;
226 const void *standby = NULL;
227
228 for_each_matching_node_and_match(np, ramc_ids, &of_id) {
229 at91_ramc_base[idx] = of_iomap(np, 0);
230 if (!at91_ramc_base[idx])
231 panic(pr_fmt("unable to map ramc[%d] cpu registers\n"), idx);
232
233 if (!standby)
234 standby = of_id->data;
235
236 idx++;
237 }
238
239 if (!idx)
240 panic(pr_fmt("unable to find compatible ram controller node in dtb\n"));
241
242 if (!standby) {
243 pr_warn("ramc no standby function available\n");
244 return;
245 }
246
247 at91_pm_set_standby(standby);
248}
249
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100250static void __init at91_pm_sram_init(void)
251{
252 struct gen_pool *sram_pool;
253 phys_addr_t sram_pbase;
254 unsigned long sram_base;
255 struct device_node *node;
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100256 struct platform_device *pdev = NULL;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100257
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100258 for_each_compatible_node(node, NULL, "mmio-sram") {
259 pdev = of_find_device_by_node(node);
260 if (pdev) {
261 of_node_put(node);
262 break;
263 }
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100264 }
265
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100266 if (!pdev) {
267 pr_warn("%s: failed to find sram device!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100268 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100269 }
270
271 sram_pool = dev_get_gen_pool(&pdev->dev);
272 if (!sram_pool) {
273 pr_warn("%s: sram pool unavailable!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100274 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100275 }
276
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800277 sram_base = gen_pool_alloc(sram_pool, at91_pm_suspend_in_sram_sz);
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100278 if (!sram_base) {
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800279 pr_warn("%s: unable to alloc sram!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100280 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100281 }
282
283 sram_pbase = gen_pool_virt_to_phys(sram_pool, sram_base);
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800284 at91_suspend_sram_fn = __arm_ioremap_exec(sram_pbase,
285 at91_pm_suspend_in_sram_sz, false);
286 if (!at91_suspend_sram_fn) {
Wenyou Yangd94e6882015-03-09 11:49:01 +0800287 pr_warn("SRAM: Could not map\n");
288 return;
289 }
290
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800291 /* Copy the pm suspend handler to SRAM */
292 at91_suspend_sram_fn = fncpy(at91_suspend_sram_fn,
293 &at91_pm_suspend_in_sram, at91_pm_suspend_in_sram_sz);
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100294}
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100295
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100296static void __init at91_pm_init(void)
Andrew Victor907d6de2006-06-20 19:30:19 +0100297{
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100298 at91_pm_sram_init();
Andrew Victorf5d0f452008-04-02 21:50:16 +0100299
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200300 if (at91_cpuidle_device.dev.platform_data)
301 platform_device_register(&at91_cpuidle_device);
Andrew Victor907d6de2006-06-20 19:30:19 +0100302
Wenyou Yang5726a8b2015-03-09 11:51:09 +0800303 if (at91_suspend_sram_fn)
Wenyou Yangd94e6882015-03-09 11:49:01 +0800304 suspend_set_ops(&at91_pm_ops);
305 else
306 pr_info("AT91: PM not supported, due to no SRAM allocated\n");
Andrew Victor907d6de2006-06-20 19:30:19 +0100307}
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100308
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100309void __init at91rm9200_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100310{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100311 at91_dt_ramc();
312
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100313 /*
314 * AT91RM9200 SDRAM low-power mode cannot be used with self-refresh.
315 */
316 at91_ramc_write(0, AT91RM9200_SDRAMC_LPR, 0);
317
318 at91_pm_data.uhp_udp_mask = AT91RM9200_PMC_UHP | AT91RM9200_PMC_UDP;
319 at91_pm_data.memctrl = AT91_MEMCTRL_MC;
320
321 at91_pm_init();
322}
323
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100324void __init at91sam9260_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100325{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100326 at91_dt_ramc();
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100327 at91_pm_data.memctrl = AT91_MEMCTRL_SDRAMC;
328 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
329 return at91_pm_init();
330}
331
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100332void __init at91sam9g45_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100333{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100334 at91_dt_ramc();
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100335 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP;
336 at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
337 return at91_pm_init();
338}
Nicolas Ferrebf022802015-01-22 16:54:50 +0100339
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100340void __init at91sam9x5_pm_init(void)
Nicolas Ferrebf022802015-01-22 16:54:50 +0100341{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100342 at91_dt_ramc();
Nicolas Ferrebf022802015-01-22 16:54:50 +0100343 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
344 at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
345 return at91_pm_init();
346}