blob: d39db638774673a2b2efe1bff2365118f0594ea5 [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
12#include <asm/hwcap.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010013#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000014
15/*
16 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
17 * in the kernel and for user space to keep track of which optional features
18 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
19 * Note that HWCAP_x constants are bit fields so we need to take the log.
20 */
21
22#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
23#define cpu_feature(x) ilog2(HWCAP_ ## x)
24
Andre Przywara5afaa1f2014-11-14 15:54:11 +000025#define ARM64_WORKAROUND_CLEAN_CACHE 0
26#define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE 1
Will Deacon905e8c52015-03-23 19:07:02 +000027#define ARM64_WORKAROUND_845719 2
Marc Zyngier94a9e042015-06-12 12:06:36 +010028#define ARM64_HAS_SYSREG_GIC_CPUIF 3
James Morse338d4f42015-07-22 19:05:54 +010029#define ARM64_HAS_PAN 4
Will Deaconc739dc82015-07-27 14:11:55 +010030#define ARM64_HAS_LSE_ATOMICS 5
Robert Richter6d4e11c2015-09-21 22:58:35 +020031#define ARM64_WORKAROUND_CAVIUM_23154 6
Marc Zyngier498cd5c2015-11-16 10:28:18 +000032#define ARM64_WORKAROUND_834220 7
Will Deacond5370f72016-02-02 12:46:24 +000033#define ARM64_HAS_NO_HW_PREFETCH 8
James Morse57f49592016-02-05 14:58:48 +000034#define ARM64_HAS_UAO 9
James Morse70544192016-02-05 14:58:50 +000035#define ARM64_ALT_PAN_NOT_UAO 10
Marc Zyngierd88701b2015-01-29 11:24:05 +000036#define ARM64_HAS_VIRT_HOST_EXTN 11
Andrew Pinski104a0c02016-02-24 17:44:57 -080037#define ARM64_WORKAROUND_CAVIUM_27456 12
Suzuki K Poulose042446a2016-04-18 10:28:36 +010038#define ARM64_HAS_32BIT_EL0 13
Andre Przywara301bcfa2014-11-14 15:54:10 +000039
Suzuki K Poulose042446a2016-04-18 10:28:36 +010040#define ARM64_NCAPS 14
Andre Przywara301bcfa2014-11-14 15:54:10 +000041
42#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000043
Will Deacon144e9692015-04-30 18:55:50 +010044#include <linux/kernel.h>
45
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010046/* CPU feature register tracking */
47enum ftr_type {
48 FTR_EXACT, /* Use a predefined safe value */
49 FTR_LOWER_SAFE, /* Smaller value is safe */
50 FTR_HIGHER_SAFE,/* Bigger value is safe */
51};
52
53#define FTR_STRICT true /* SANITY check strict matching required */
54#define FTR_NONSTRICT false /* SANITY check ignored */
55
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000056#define FTR_SIGNED true /* Value should be treated as signed */
57#define FTR_UNSIGNED false /* Value should be treated as unsigned */
58
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010059struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000060 bool sign; /* Value is signed ? */
61 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010062 enum ftr_type type;
63 u8 shift;
64 u8 width;
65 s64 safe_val; /* safe value for discrete features */
66};
67
68/*
69 * @arm64_ftr_reg - Feature register
70 * @strict_mask Bits which should match across all CPUs for sanity.
71 * @sys_val Safe value across the CPUs (system view)
72 */
73struct arm64_ftr_reg {
74 u32 sys_id;
75 const char *name;
76 u64 strict_mask;
77 u64 sys_val;
78 struct arm64_ftr_bits *ftr_bits;
79};
80
Suzuki K Poulose92406f02016-04-22 12:25:31 +010081/* scope of capability check */
82enum {
83 SCOPE_SYSTEM,
84 SCOPE_LOCAL_CPU,
85};
86
Marc Zyngier359b7062015-03-27 13:09:23 +000087struct arm64_cpu_capabilities {
88 const char *desc;
89 u16 capability;
Suzuki K Poulose92406f02016-04-22 12:25:31 +010090 int def_scope; /* default scope */
91 bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010092 void (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +000093 union {
94 struct { /* To be used for erratum handling only */
95 u32 midr_model;
96 u32 midr_range_min, midr_range_max;
97 };
Marc Zyngier94a9e042015-06-12 12:06:36 +010098
99 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100100 u32 sys_reg;
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000101 u8 field_pos;
102 u8 min_field_value;
103 u8 hwcap_type;
104 bool sign;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100105 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100106 };
Marc Zyngier359b7062015-03-27 13:09:23 +0000107 };
108};
109
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000110extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Andre Przywara930da092014-11-14 15:54:07 +0000111
Marc Zyngiere3661b12016-04-22 12:25:32 +0100112bool this_cpu_has_cap(unsigned int cap);
113
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000114static inline bool cpu_have_feature(unsigned int num)
115{
116 return elf_hwcap & (1UL << num);
117}
118
Andre Przywara930da092014-11-14 15:54:07 +0000119static inline bool cpus_have_cap(unsigned int num)
120{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000121 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000122 return false;
123 return test_bit(num, cpu_hwcaps);
124}
125
126static inline void cpus_set_cap(unsigned int num)
127{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000128 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000129 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000130 num, ARM64_NCAPS);
Andre Przywara930da092014-11-14 15:54:07 +0000131 else
132 __set_bit(num, cpu_hwcaps);
133}
134
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100135static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000136cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100137{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100138 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100139}
140
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100141static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000142cpuid_feature_extract_signed_field(u64 features, int field)
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100143{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000144 return cpuid_feature_extract_signed_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100145}
James Morse79b0e092015-07-21 13:23:26 +0100146
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000147static inline unsigned int __attribute_const__
148cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
149{
150 return (u64)(features << (64 - width - field)) >> (64 - width);
151}
152
153static inline unsigned int __attribute_const__
154cpuid_feature_extract_unsigned_field(u64 features, int field)
155{
156 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
157}
158
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100159static inline u64 arm64_ftr_mask(struct arm64_ftr_bits *ftrp)
160{
161 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
162}
163
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000164static inline int __attribute_const__
165cpuid_feature_extract_field(u64 features, int field, bool sign)
166{
167 return (sign) ?
168 cpuid_feature_extract_signed_field(features, field) :
169 cpuid_feature_extract_unsigned_field(features, field);
170}
171
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100172static inline s64 arm64_ftr_value(struct arm64_ftr_bits *ftrp, u64 val)
173{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000174 return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100175}
176
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100177static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
178{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000179 return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
180 cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100181}
182
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100183static inline bool id_aa64pfr0_32bit_el0(u64 pfr0)
184{
185 u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT);
186
187 return val == ID_AA64PFR0_EL0_32BIT_64BIT;
188}
189
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100190void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000191
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100192void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000193 const char *info);
194void check_local_cpu_errata(void);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100195
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100196void verify_local_cpu_capabilities(void);
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000197
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100198u64 read_system_reg(u32 id);
199
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100200static inline bool cpu_supports_mixed_endian_el0(void)
201{
202 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
203}
204
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100205static inline bool system_supports_32bit_el0(void)
206{
207 return cpus_have_cap(ARM64_HAS_32BIT_EL0);
208}
209
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100210static inline bool system_supports_mixed_endian_el0(void)
211{
212 return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
213}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000214
215#endif /* __ASSEMBLY__ */
216
217#endif