blob: 4c0d786d5c7a2a00fde32feeb81370574e494800 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Marek Olšák67e8e3f2014-03-02 00:56:18 +010049static void radeon_update_memory_usage(struct radeon_bo *bo,
50 unsigned mem_type, int sign)
51{
52 struct radeon_device *rdev = bo->rdev;
53 u64 size = (u64)bo->tbo.num_pages << PAGE_SHIFT;
54
55 switch (mem_type) {
56 case TTM_PL_TT:
57 if (sign > 0)
58 atomic64_add(size, &rdev->gtt_usage);
59 else
60 atomic64_sub(size, &rdev->gtt_usage);
61 break;
62 case TTM_PL_VRAM:
63 if (sign > 0)
64 atomic64_add(size, &rdev->vram_usage);
65 else
66 atomic64_sub(size, &rdev->vram_usage);
67 break;
68 }
69}
70
Jerome Glisse4c788672009-11-20 14:29:23 +010071static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020072{
Jerome Glisse4c788672009-11-20 14:29:23 +010073 struct radeon_bo *bo;
74
75 bo = container_of(tbo, struct radeon_bo, tbo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +010076
77 radeon_update_memory_usage(bo, bo->tbo.mem.mem_type, -1);
Christian König341cb9e2014-08-07 09:36:03 +020078 radeon_mn_unregister(bo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +010079
Jerome Glisse4c788672009-11-20 14:29:23 +010080 mutex_lock(&bo->rdev->gem.mutex);
81 list_del_init(&bo->list);
82 mutex_unlock(&bo->rdev->gem.mutex);
83 radeon_bo_clear_surface_reg(bo);
Christian Königc265f242014-07-18 09:24:54 +020084 WARN_ON(!list_empty(&bo->va));
Daniel Vetter441921d2011-02-18 17:59:16 +010085 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010086 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087}
88
Jerome Glissed03d8582009-12-14 21:02:09 +010089bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
90{
91 if (bo->destroy == &radeon_ttm_bo_destroy)
92 return true;
93 return false;
94}
95
Jerome Glisse312ea8d2009-12-07 15:52:58 +010096void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
97{
Lauri Kasanendeadcb32014-04-02 20:33:42 +030098 u32 c = 0, i;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010099
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100100 rbo->placement.placement = rbo->placements;
Alex Deucher20707872013-01-17 13:10:50 -0500101 rbo->placement.busy_placement = rbo->placements;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100102 if (domain & RADEON_GEM_DOMAIN_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200103 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
104 TTM_PL_FLAG_UNCACHED |
105 TTM_PL_FLAG_VRAM;
106
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500107 if (domain & RADEON_GEM_DOMAIN_GTT) {
Michel Dänzer02376d82014-07-17 19:01:08 +0900108 if (rbo->flags & RADEON_GEM_GTT_UC) {
Christian Königf1217ed2014-08-27 13:16:04 +0200109 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
110 TTM_PL_FLAG_TT;
111
Michel Dänzer02376d82014-07-17 19:01:08 +0900112 } else if ((rbo->flags & RADEON_GEM_GTT_WC) ||
113 (rbo->rdev->flags & RADEON_IS_AGP)) {
Christian Königf1217ed2014-08-27 13:16:04 +0200114 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
115 TTM_PL_FLAG_UNCACHED |
Michel Dänzer02376d82014-07-17 19:01:08 +0900116 TTM_PL_FLAG_TT;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500117 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200118 rbo->placements[c++].flags = TTM_PL_FLAG_CACHED |
119 TTM_PL_FLAG_TT;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500120 }
121 }
Christian Königf1217ed2014-08-27 13:16:04 +0200122
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500123 if (domain & RADEON_GEM_DOMAIN_CPU) {
Michel Dänzer02376d82014-07-17 19:01:08 +0900124 if (rbo->flags & RADEON_GEM_GTT_UC) {
Christian Königf1217ed2014-08-27 13:16:04 +0200125 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
126 TTM_PL_FLAG_SYSTEM;
127
Michel Dänzer02376d82014-07-17 19:01:08 +0900128 } else if ((rbo->flags & RADEON_GEM_GTT_WC) ||
129 rbo->rdev->flags & RADEON_IS_AGP) {
Christian Königf1217ed2014-08-27 13:16:04 +0200130 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
131 TTM_PL_FLAG_UNCACHED |
Michel Dänzer02376d82014-07-17 19:01:08 +0900132 TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500133 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200134 rbo->placements[c++].flags = TTM_PL_FLAG_CACHED |
135 TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500136 }
137 }
Jerome Glisse9fb03e62009-12-11 15:13:22 +0100138 if (!c)
Christian Königf1217ed2014-08-27 13:16:04 +0200139 rbo->placements[c++].flags = TTM_PL_MASK_CACHING |
140 TTM_PL_FLAG_SYSTEM;
141
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100142 rbo->placement.num_placement = c;
143 rbo->placement.num_busy_placement = c;
Lauri Kasanendeadcb32014-04-02 20:33:42 +0300144
Christian Königf1217ed2014-08-27 13:16:04 +0200145 for (i = 0; i < c; ++i) {
146 rbo->placements[i].fpfn = 0;
Michel Dänzerc8584032014-08-28 15:56:00 +0900147 if ((rbo->flags & RADEON_GEM_CPU_ACCESS) &&
148 (rbo->placements[i].flags & TTM_PL_FLAG_VRAM))
149 rbo->placements[i].lpfn =
150 rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
151 else
152 rbo->placements[i].lpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200153 }
154
Lauri Kasanendeadcb32014-04-02 20:33:42 +0300155 /*
156 * Use two-ended allocation depending on the buffer size to
157 * improve fragmentation quality.
158 * 512kb was measured as the most optimal number.
159 */
Michel Dänzerc8584032014-08-28 15:56:00 +0900160 if (!((rbo->flags & RADEON_GEM_CPU_ACCESS) &&
161 (rbo->placements[i].flags & TTM_PL_FLAG_VRAM)) &&
162 rbo->tbo.mem.size > 512 * 1024) {
Lauri Kasanendeadcb32014-04-02 20:33:42 +0300163 for (i = 0; i < c; i++) {
Christian Königf1217ed2014-08-27 13:16:04 +0200164 rbo->placements[i].flags |= TTM_PL_FLAG_TOPDOWN;
Lauri Kasanendeadcb32014-04-02 20:33:42 +0300165 }
166 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100167}
168
Daniel Vetter441921d2011-02-18 17:59:16 +0100169int radeon_bo_create(struct radeon_device *rdev,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200170 unsigned long size, int byte_align, bool kernel,
171 u32 domain, u32 flags, struct sg_table *sg,
172 struct reservation_object *resv,
173 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174{
Jerome Glisse4c788672009-11-20 14:29:23 +0100175 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500177 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500178 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179 int r;
180
Daniel Vetter441921d2011-02-18 17:59:16 +0100181 size = ALIGN(size, PAGE_SIZE);
182
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 if (kernel) {
184 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400185 } else if (sg) {
186 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 } else {
188 type = ttm_bo_type_device;
189 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100190 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100191
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500192 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
193 sizeof(struct radeon_bo));
194
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
196 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100198 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
199 if (unlikely(r)) {
200 kfree(bo);
201 return r;
202 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100203 bo->rdev = rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100204 bo->surface_reg = -1;
205 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500206 INIT_LIST_HEAD(&bo->va);
Marek Olšákbda72d52014-03-02 00:56:17 +0100207 bo->initial_domain = domain & (RADEON_GEM_DOMAIN_VRAM |
208 RADEON_GEM_DOMAIN_GTT |
209 RADEON_GEM_DOMAIN_CPU);
Michel Dänzer02376d82014-07-17 19:01:08 +0900210
211 bo->flags = flags;
212 /* PCI GART is always snooped */
213 if (!(rdev->flags & RADEON_IS_PCIE))
214 bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC);
215
Michel Dänzera08b5882014-11-27 18:00:54 +0900216#ifdef CONFIG_X86_32
217 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
218 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
219 */
220 bo->flags &= ~RADEON_GEM_GTT_WC;
221#endif
222
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100223 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100224 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200225 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100226 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000227 &bo->placement, page_align, !kernel, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200228 acc_size, sg, resv, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200229 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 return r;
232 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100234
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000235 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100236
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 return 0;
238}
239
Jerome Glisse4c788672009-11-20 14:29:23 +0100240int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241{
Jerome Glisse4c788672009-11-20 14:29:23 +0100242 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 int r;
244
Jerome Glisse4c788672009-11-20 14:29:23 +0100245 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100247 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 return 0;
250 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100251 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 if (r) {
253 return r;
254 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100255 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100257 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100259 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 return 0;
261}
262
Jerome Glisse4c788672009-11-20 14:29:23 +0100263void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264{
Jerome Glisse4c788672009-11-20 14:29:23 +0100265 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 bo->kptr = NULL;
268 radeon_bo_check_tiling(bo, 0, 0);
269 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270}
271
Christian König512d8af2014-07-30 21:04:56 +0200272struct radeon_bo *radeon_bo_ref(struct radeon_bo *bo)
273{
274 if (bo == NULL)
275 return NULL;
276
277 ttm_bo_reference(&bo->tbo);
278 return bo;
279}
280
Jerome Glisse4c788672009-11-20 14:29:23 +0100281void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282{
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000284 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
Jerome Glisse4c788672009-11-20 14:29:23 +0100286 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000288 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100289 tbo = &((*bo)->tbo);
290 ttm_bo_unref(&tbo);
291 if (tbo == NULL)
292 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293}
294
Michel Dänzerc4353012012-03-14 17:12:41 +0100295int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
296 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100298 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299
Christian Königf72a113a2014-08-07 09:36:00 +0200300 if (radeon_ttm_tt_has_userptr(bo->tbo.ttm))
301 return -EPERM;
302
Jerome Glisse4c788672009-11-20 14:29:23 +0100303 if (bo->pin_count) {
304 bo->pin_count++;
305 if (gpu_addr)
306 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200307
308 if (max_offset != 0) {
309 u64 domain_start;
310
311 if (domain == RADEON_GEM_DOMAIN_VRAM)
312 domain_start = bo->rdev->mc.vram_start;
313 else
314 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200315 WARN_ON_ONCE(max_offset <
316 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200317 }
318
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319 return 0;
320 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100321 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf1217ed2014-08-27 13:16:04 +0200322 for (i = 0; i < bo->placement.num_placement; i++) {
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000323 /* force to pin into visible video ram */
Michel Dänzerb76ee672014-09-09 10:09:23 +0900324 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Alex Deucherf266f042014-08-28 10:59:05 -0400325 !(bo->flags & RADEON_GEM_NO_CPU_ACCESS) &&
Michel Dänzerb76ee672014-09-09 10:09:23 +0900326 (!max_offset || max_offset > bo->rdev->mc.visible_vram_size))
327 bo->placements[i].lpfn =
328 bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200329 else
Michel Dänzerb76ee672014-09-09 10:09:23 +0900330 bo->placements[i].lpfn = max_offset >> PAGE_SHIFT;
Michel Dänzerc4353012012-03-14 17:12:41 +0100331
Christian Königf1217ed2014-08-27 13:16:04 +0200332 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
Michel Dänzerc4353012012-03-14 17:12:41 +0100333 }
Christian Königf1217ed2014-08-27 13:16:04 +0200334
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000335 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100336 if (likely(r == 0)) {
337 bo->pin_count = 1;
338 if (gpu_addr != NULL)
339 *gpu_addr = radeon_bo_gpu_offset(bo);
Alex Deucher71ecc972014-07-17 12:09:25 -0400340 if (domain == RADEON_GEM_DOMAIN_VRAM)
341 bo->rdev->vram_pin_size += radeon_bo_size(bo);
342 else
343 bo->rdev->gart_pin_size += radeon_bo_size(bo);
344 } else {
Jerome Glisse4c788672009-11-20 14:29:23 +0100345 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Alex Deucher71ecc972014-07-17 12:09:25 -0400346 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 return r;
348}
349
Michel Dänzerc4353012012-03-14 17:12:41 +0100350int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
351{
352 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
353}
354
Jerome Glisse4c788672009-11-20 14:29:23 +0100355int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100357 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 if (!bo->pin_count) {
360 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
361 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 bo->pin_count--;
364 if (bo->pin_count)
365 return 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200366 for (i = 0; i < bo->placement.num_placement; i++) {
367 bo->placements[i].lpfn = 0;
368 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
369 }
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000370 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Alex Deucher71ecc972014-07-17 12:09:25 -0400371 if (likely(r == 0)) {
372 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
373 bo->rdev->vram_pin_size -= radeon_bo_size(bo);
374 else
375 bo->rdev->gart_pin_size -= radeon_bo_size(bo);
376 } else {
Jerome Glisse4c788672009-11-20 14:29:23 +0100377 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Alex Deucher71ecc972014-07-17 12:09:25 -0400378 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100379 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380}
381
Jerome Glisse4c788672009-11-20 14:29:23 +0100382int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383{
Dave Airlied796d842010-01-25 13:08:08 +1000384 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
385 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500386 if (rdev->mc.igp_sideport_enabled == false)
387 /* Useless to evict on IGP chips */
388 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389 }
390 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
391}
392
Jerome Glisse4c788672009-11-20 14:29:23 +0100393void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394{
Jerome Glisse4c788672009-11-20 14:29:23 +0100395 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396
397 if (list_empty(&rdev->gem.objects)) {
398 return;
399 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 dev_err(rdev->dev, "Userspace still has active objects !\n");
401 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100404 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
405 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 mutex_lock(&bo->rdev->gem.mutex);
407 list_del_init(&bo->list);
408 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000409 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100410 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200411 mutex_unlock(&rdev->ddev->struct_mutex);
412 }
413}
414
Jerome Glisse4c788672009-11-20 14:29:23 +0100415int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416{
Jerome Glissea4d68272009-09-11 13:00:43 +0200417 /* Add an MTRR for the VRAM */
Samuel Lia0a53aa2013-04-08 17:25:47 -0400418 if (!rdev->fastfb_working) {
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000419 rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base,
420 rdev->mc.aper_size);
Samuel Lia0a53aa2013-04-08 17:25:47 -0400421 }
Jerome Glissea4d68272009-09-11 13:00:43 +0200422 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
423 rdev->mc.mc_vram_size >> 20,
424 (unsigned long long)rdev->mc.aper_size >> 20);
425 DRM_INFO("RAM width %dbits %cDR\n",
426 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427 return radeon_ttm_init(rdev);
428}
429
Jerome Glisse4c788672009-11-20 14:29:23 +0100430void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431{
432 radeon_ttm_fini(rdev);
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000433 arch_phys_wc_del(rdev->mc.vram_mtrr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200434}
435
Marek Olšák19dff562014-03-02 00:56:22 +0100436/* Returns how many bytes TTM can move per IB.
437 */
438static u64 radeon_bo_get_threshold_for_moves(struct radeon_device *rdev)
439{
440 u64 real_vram_size = rdev->mc.real_vram_size;
441 u64 vram_usage = atomic64_read(&rdev->vram_usage);
442
443 /* This function is based on the current VRAM usage.
444 *
445 * - If all of VRAM is free, allow relocating the number of bytes that
446 * is equal to 1/4 of the size of VRAM for this IB.
447
448 * - If more than one half of VRAM is occupied, only allow relocating
449 * 1 MB of data for this IB.
450 *
451 * - From 0 to one half of used VRAM, the threshold decreases
452 * linearly.
453 * __________________
454 * 1/4 of -|\ |
455 * VRAM | \ |
456 * | \ |
457 * | \ |
458 * | \ |
459 * | \ |
460 * | \ |
461 * | \________|1 MB
462 * |----------------|
463 * VRAM 0 % 100 %
464 * used used
465 *
466 * Note: It's a threshold, not a limit. The threshold must be crossed
467 * for buffer relocations to stop, so any buffer of an arbitrary size
468 * can be moved as long as the threshold isn't crossed before
469 * the relocation takes place. We don't want to disable buffer
470 * relocations completely.
471 *
472 * The idea is that buffers should be placed in VRAM at creation time
473 * and TTM should only do a minimum number of relocations during
474 * command submission. In practice, you need to submit at least
475 * a dozen IBs to move all buffers to VRAM if they are in GTT.
476 *
477 * Also, things can get pretty crazy under memory pressure and actual
478 * VRAM usage can change a lot, so playing safe even at 50% does
479 * consistently increase performance.
480 */
481
482 u64 half_vram = real_vram_size >> 1;
483 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
484 u64 bytes_moved_threshold = half_free_vram >> 1;
485 return max(bytes_moved_threshold, 1024*1024ull);
486}
487
488int radeon_bo_list_validate(struct radeon_device *rdev,
489 struct ww_acquire_ctx *ticket,
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200490 struct list_head *head, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200491{
Christian Königdf0af442014-03-03 12:38:08 +0100492 struct radeon_cs_reloc *lobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100493 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 int r;
Marek Olšák19dff562014-03-02 00:56:22 +0100495 u64 bytes_moved = 0, initial_bytes_moved;
496 u64 bytes_moved_threshold = radeon_bo_get_threshold_for_moves(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497
Maarten Lankhorst58b4d722014-01-09 11:03:08 +0100498 r = ttm_eu_reserve_buffers(ticket, head, true);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200499 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200500 return r;
501 }
Marek Olšák19dff562014-03-02 00:56:22 +0100502
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000503 list_for_each_entry(lobj, head, tv.head) {
Christian Königdf0af442014-03-03 12:38:08 +0100504 bo = lobj->robj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100505 if (!bo->pin_count) {
Christian Königce6758c2014-06-02 17:33:07 +0200506 u32 domain = lobj->prefered_domains;
Christian König38527522014-08-21 12:18:12 +0200507 u32 allowed = lobj->allowed_domains;
Marek Olšák19dff562014-03-02 00:56:22 +0100508 u32 current_domain =
509 radeon_mem_type_to_domain(bo->tbo.mem.mem_type);
510
511 /* Check if this buffer will be moved and don't move it
512 * if we have moved too many buffers for this IB already.
513 *
514 * Note that this allows moving at least one buffer of
515 * any size, because it doesn't take the current "bo"
516 * into account. We don't want to disallow buffer moves
517 * completely.
518 */
Christian König38527522014-08-21 12:18:12 +0200519 if ((allowed & current_domain) != 0 &&
Marek Olšák19dff562014-03-02 00:56:22 +0100520 (domain & current_domain) == 0 && /* will be moved */
521 bytes_moved > bytes_moved_threshold) {
522 /* don't move it */
523 domain = current_domain;
524 }
525
Alex Deucher20707872013-01-17 13:10:50 -0500526 retry:
527 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf2ba57b2013-04-08 12:41:29 +0200528 if (ring == R600_RING_TYPE_UVD_INDEX)
Christian König38527522014-08-21 12:18:12 +0200529 radeon_uvd_force_into_uvd_segment(bo, allowed);
Marek Olšák19dff562014-03-02 00:56:22 +0100530
531 initial_bytes_moved = atomic64_read(&rdev->num_bytes_moved);
532 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
533 bytes_moved += atomic64_read(&rdev->num_bytes_moved) -
534 initial_bytes_moved;
535
Michel Dänzere3765732010-07-08 12:43:28 +1000536 if (unlikely(r)) {
Christian Königce6758c2014-06-02 17:33:07 +0200537 if (r != -ERESTARTSYS &&
538 domain != lobj->allowed_domains) {
539 domain = lobj->allowed_domains;
Alex Deucher20707872013-01-17 13:10:50 -0500540 goto retry;
541 }
Maarten Lankhorst1b6e5fd2013-07-10 12:26:56 +0200542 ttm_eu_backoff_reservation(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543 return r;
Michel Dänzere3765732010-07-08 12:43:28 +1000544 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100546 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
547 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 }
549 return 0;
550}
551
Jerome Glisse4c788672009-11-20 14:29:23 +0100552int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 struct vm_area_struct *vma)
554{
Jerome Glisse4c788672009-11-20 14:29:23 +0100555 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556}
557
Dave Airlie550e2d92009-12-09 14:15:38 +1000558int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200559{
Jerome Glisse4c788672009-11-20 14:29:23 +0100560 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000561 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100562 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000563 int steal;
564 int i;
565
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200566 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100567
568 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000569 return 0;
570
Jerome Glisse4c788672009-11-20 14:29:23 +0100571 if (bo->surface_reg >= 0) {
572 reg = &rdev->surface_regs[bo->surface_reg];
573 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000574 goto out;
575 }
576
577 steal = -1;
578 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
579
580 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100581 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000582 break;
583
Jerome Glisse4c788672009-11-20 14:29:23 +0100584 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000585 if (old_object->pin_count == 0)
586 steal = i;
587 }
588
589 /* if we are all out */
590 if (i == RADEON_GEM_MAX_SURFACES) {
591 if (steal == -1)
592 return -ENOMEM;
593 /* find someone with a surface reg and nuke their BO */
594 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100595 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000596 /* blow away the mapping */
597 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100598 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000599 old_object->surface_reg = -1;
600 i = steal;
601 }
602
Jerome Glisse4c788672009-11-20 14:29:23 +0100603 bo->surface_reg = i;
604 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000605
606out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100607 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000608 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100609 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000610 return 0;
611}
612
Jerome Glisse4c788672009-11-20 14:29:23 +0100613static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000614{
Jerome Glisse4c788672009-11-20 14:29:23 +0100615 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000616 struct radeon_surface_reg *reg;
617
Jerome Glisse4c788672009-11-20 14:29:23 +0100618 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000619 return;
620
Jerome Glisse4c788672009-11-20 14:29:23 +0100621 reg = &rdev->surface_regs[bo->surface_reg];
622 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000623
Jerome Glisse4c788672009-11-20 14:29:23 +0100624 reg->bo = NULL;
625 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000626}
627
Jerome Glisse4c788672009-11-20 14:29:23 +0100628int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
629 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000630{
Jerome Glisse285484e2011-12-16 17:03:42 -0500631 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100632 int r;
633
Jerome Glisse285484e2011-12-16 17:03:42 -0500634 if (rdev->family >= CHIP_CEDAR) {
635 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
636
637 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
638 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
639 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
640 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
641 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
642 switch (bankw) {
643 case 0:
644 case 1:
645 case 2:
646 case 4:
647 case 8:
648 break;
649 default:
650 return -EINVAL;
651 }
652 switch (bankh) {
653 case 0:
654 case 1:
655 case 2:
656 case 4:
657 case 8:
658 break;
659 default:
660 return -EINVAL;
661 }
662 switch (mtaspect) {
663 case 0:
664 case 1:
665 case 2:
666 case 4:
667 case 8:
668 break;
669 default:
670 return -EINVAL;
671 }
672 if (tilesplit > 6) {
673 return -EINVAL;
674 }
675 if (stilesplit > 6) {
676 return -EINVAL;
677 }
678 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100679 r = radeon_bo_reserve(bo, false);
680 if (unlikely(r != 0))
681 return r;
682 bo->tiling_flags = tiling_flags;
683 bo->pitch = pitch;
684 radeon_bo_unreserve(bo);
685 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000686}
687
Jerome Glisse4c788672009-11-20 14:29:23 +0100688void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
689 uint32_t *tiling_flags,
690 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000691{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200692 lockdep_assert_held(&bo->tbo.resv->lock.base);
693
Dave Airliee024e112009-06-24 09:48:08 +1000694 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100695 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000696 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100697 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000698}
699
Jerome Glisse4c788672009-11-20 14:29:23 +0100700int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
701 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000702{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200703 if (!force_drop)
704 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100705
706 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000707 return 0;
708
709 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100710 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000711 return 0;
712 }
713
Jerome Glisse4c788672009-11-20 14:29:23 +0100714 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000715 if (!has_moved)
716 return 0;
717
Jerome Glisse4c788672009-11-20 14:29:23 +0100718 if (bo->surface_reg >= 0)
719 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000720 return 0;
721 }
722
Jerome Glisse4c788672009-11-20 14:29:23 +0100723 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000724 return 0;
725
Jerome Glisse4c788672009-11-20 14:29:23 +0100726 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000727}
728
729void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100730 struct ttm_mem_reg *new_mem)
Dave Airliee024e112009-06-24 09:48:08 +1000731{
Jerome Glissed03d8582009-12-14 21:02:09 +0100732 struct radeon_bo *rbo;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100733
Jerome Glissed03d8582009-12-14 21:02:09 +0100734 if (!radeon_ttm_bo_is_radeon_bo(bo))
735 return;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100736
Jerome Glissed03d8582009-12-14 21:02:09 +0100737 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100738 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500739 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100740
741 /* update statistics */
742 if (!new_mem)
743 return;
744
745 radeon_update_memory_usage(rbo, bo->mem.mem_type, -1);
746 radeon_update_memory_usage(rbo, new_mem->mem_type, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000747}
748
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200749int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000750{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200751 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100752 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200753 unsigned long offset, size;
754 int r;
755
Jerome Glissed03d8582009-12-14 21:02:09 +0100756 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200757 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100758 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100759 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200760 rdev = rbo->rdev;
Christian König54409252014-05-05 18:40:12 +0200761 if (bo->mem.mem_type != TTM_PL_VRAM)
762 return 0;
763
764 size = bo->mem.num_pages << PAGE_SHIFT;
765 offset = bo->mem.start << PAGE_SHIFT;
766 if ((offset + size) <= rdev->mc.visible_vram_size)
767 return 0;
768
769 /* hurrah the memory is not visible ! */
770 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
Christian Königf1217ed2014-08-27 13:16:04 +0200771 rbo->placements[0].lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
Christian König54409252014-05-05 18:40:12 +0200772 r = ttm_bo_validate(bo, &rbo->placement, false, false);
773 if (unlikely(r == -ENOMEM)) {
774 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
775 return ttm_bo_validate(bo, &rbo->placement, false, false);
776 } else if (unlikely(r != 0)) {
777 return r;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200778 }
Christian König54409252014-05-05 18:40:12 +0200779
780 offset = bo->mem.start << PAGE_SHIFT;
781 /* this should never happen */
782 if ((offset + size) > rdev->mc.visible_vram_size)
783 return -EINVAL;
784
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200785 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000786}
Andi Kleence580fa2011-10-13 16:08:47 -0700787
Dave Airlie83f30d02011-10-27 18:15:10 +0200788int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700789{
790 int r;
791
Michele CURTI12432352014-05-19 11:18:52 -0400792 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, NULL);
Andi Kleence580fa2011-10-13 16:08:47 -0700793 if (unlikely(r != 0))
794 return r;
Andi Kleence580fa2011-10-13 16:08:47 -0700795 if (mem_type)
796 *mem_type = bo->tbo.mem.mem_type;
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200797
798 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700799 ttm_bo_unreserve(&bo->tbo);
800 return r;
801}