blob: 5e4f758044d4ca4031bf84f657dc8a41915f7365 [file] [log] [blame]
Shawn Line77f8472016-09-03 11:41:09 -05001/*
2 * Rockchip AXI PCIe host controller driver
3 *
4 * Copyright (c) 2016 Rockchip, Inc.
5 *
6 * Author: Shawn Lin <shawn.lin@rock-chips.com>
7 * Wenrui Li <wenrui.li@rock-chips.com>
8 *
9 * Bits taken from Synopsys Designware Host controller driver and
10 * ARM PCI Host generic driver.
11 *
12 * This program is free software: you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation, either version 2 of the License, or
15 * (at your option) any later version.
16 */
17
18#include <linux/clk.h>
19#include <linux/delay.h>
20#include <linux/gpio/consumer.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
Shawn Lin013dd3d2016-12-12 19:50:07 +080023#include <linux/iopoll.h>
Shawn Line77f8472016-09-03 11:41:09 -050024#include <linux/irq.h>
25#include <linux/irqchip/chained_irq.h>
26#include <linux/irqdomain.h>
27#include <linux/kernel.h>
28#include <linux/mfd/syscon.h>
Brian Norrisb0308c52017-03-09 18:46:17 -080029#include <linux/module.h>
Shawn Line77f8472016-09-03 11:41:09 -050030#include <linux/of_address.h>
31#include <linux/of_device.h>
32#include <linux/of_pci.h>
33#include <linux/of_platform.h>
34#include <linux/of_irq.h>
35#include <linux/pci.h>
36#include <linux/pci_ids.h>
37#include <linux/phy/phy.h>
38#include <linux/platform_device.h>
39#include <linux/reset.h>
40#include <linux/regmap.h>
41
42/*
43 * The upper 16 bits of PCIE_CLIENT_CONFIG are a write mask for the lower 16
44 * bits. This allows atomic updates of the register without locking.
45 */
46#define HIWORD_UPDATE(mask, val) (((mask) << 16) | (val))
47#define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val)
48
49#define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4)
50
51#define PCIE_CLIENT_BASE 0x0
52#define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00)
53#define PCIE_CLIENT_CONF_ENABLE HIWORD_UPDATE_BIT(0x0001)
54#define PCIE_CLIENT_LINK_TRAIN_ENABLE HIWORD_UPDATE_BIT(0x0002)
55#define PCIE_CLIENT_ARI_ENABLE HIWORD_UPDATE_BIT(0x0008)
56#define PCIE_CLIENT_CONF_LANE_NUM(x) HIWORD_UPDATE(0x0030, ENCODE_LANES(x))
57#define PCIE_CLIENT_MODE_RC HIWORD_UPDATE_BIT(0x0040)
Shawn Linf2fb5b82016-12-07 15:05:59 -060058#define PCIE_CLIENT_GEN_SEL_1 HIWORD_UPDATE(0x0080, 0)
Shawn Line77f8472016-09-03 11:41:09 -050059#define PCIE_CLIENT_GEN_SEL_2 HIWORD_UPDATE_BIT(0x0080)
Shawn Lin013dd3d2016-12-12 19:50:07 +080060#define PCIE_CLIENT_DEBUG_OUT_0 (PCIE_CLIENT_BASE + 0x3c)
61#define PCIE_CLIENT_DEBUG_LTSSM_MASK GENMASK(5, 0)
62#define PCIE_CLIENT_DEBUG_LTSSM_L1 0x18
63#define PCIE_CLIENT_DEBUG_LTSSM_L2 0x19
Shawn Line77f8472016-09-03 11:41:09 -050064#define PCIE_CLIENT_BASIC_STATUS1 (PCIE_CLIENT_BASE + 0x48)
65#define PCIE_CLIENT_LINK_STATUS_UP 0x00300000
66#define PCIE_CLIENT_LINK_STATUS_MASK 0x00300000
67#define PCIE_CLIENT_INT_MASK (PCIE_CLIENT_BASE + 0x4c)
68#define PCIE_CLIENT_INT_STATUS (PCIE_CLIENT_BASE + 0x50)
69#define PCIE_CLIENT_INTR_MASK GENMASK(8, 5)
70#define PCIE_CLIENT_INTR_SHIFT 5
71#define PCIE_CLIENT_INT_LEGACY_DONE BIT(15)
72#define PCIE_CLIENT_INT_MSG BIT(14)
73#define PCIE_CLIENT_INT_HOT_RST BIT(13)
74#define PCIE_CLIENT_INT_DPA BIT(12)
75#define PCIE_CLIENT_INT_FATAL_ERR BIT(11)
76#define PCIE_CLIENT_INT_NFATAL_ERR BIT(10)
77#define PCIE_CLIENT_INT_CORR_ERR BIT(9)
78#define PCIE_CLIENT_INT_INTD BIT(8)
79#define PCIE_CLIENT_INT_INTC BIT(7)
80#define PCIE_CLIENT_INT_INTB BIT(6)
81#define PCIE_CLIENT_INT_INTA BIT(5)
82#define PCIE_CLIENT_INT_LOCAL BIT(4)
83#define PCIE_CLIENT_INT_UDMA BIT(3)
84#define PCIE_CLIENT_INT_PHY BIT(2)
85#define PCIE_CLIENT_INT_HOT_PLUG BIT(1)
86#define PCIE_CLIENT_INT_PWR_STCG BIT(0)
87
88#define PCIE_CLIENT_INT_LEGACY \
89 (PCIE_CLIENT_INT_INTA | PCIE_CLIENT_INT_INTB | \
90 PCIE_CLIENT_INT_INTC | PCIE_CLIENT_INT_INTD)
91
92#define PCIE_CLIENT_INT_CLI \
93 (PCIE_CLIENT_INT_CORR_ERR | PCIE_CLIENT_INT_NFATAL_ERR | \
94 PCIE_CLIENT_INT_FATAL_ERR | PCIE_CLIENT_INT_DPA | \
95 PCIE_CLIENT_INT_HOT_RST | PCIE_CLIENT_INT_MSG | \
96 PCIE_CLIENT_INT_LEGACY_DONE | PCIE_CLIENT_INT_LEGACY | \
97 PCIE_CLIENT_INT_PHY)
98
99#define PCIE_CORE_CTRL_MGMT_BASE 0x900000
100#define PCIE_CORE_CTRL (PCIE_CORE_CTRL_MGMT_BASE + 0x000)
101#define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008
102#define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018
103#define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006
104#define PCIE_CORE_PL_CONF_LANE_SHIFT 1
Shawn Linca198902016-10-04 12:20:22 -0500105#define PCIE_CORE_CTRL_PLC1 (PCIE_CORE_CTRL_MGMT_BASE + 0x004)
106#define PCIE_CORE_CTRL_PLC1_FTS_MASK GENMASK(23, 8)
107#define PCIE_CORE_CTRL_PLC1_FTS_SHIFT 8
108#define PCIE_CORE_CTRL_PLC1_FTS_CNT 0xffff
Rajat Jain277743e2016-09-22 17:50:42 -0700109#define PCIE_CORE_TXCREDIT_CFG1 (PCIE_CORE_CTRL_MGMT_BASE + 0x020)
110#define PCIE_CORE_TXCREDIT_CFG1_MUI_MASK 0xFFFF0000
111#define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16
112#define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \
113 (((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT)
Shawn Line77f8472016-09-03 11:41:09 -0500114#define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c)
115#define PCIE_CORE_INT_PRFPE BIT(0)
116#define PCIE_CORE_INT_CRFPE BIT(1)
117#define PCIE_CORE_INT_RRPE BIT(2)
118#define PCIE_CORE_INT_PRFO BIT(3)
119#define PCIE_CORE_INT_CRFO BIT(4)
120#define PCIE_CORE_INT_RT BIT(5)
121#define PCIE_CORE_INT_RTR BIT(6)
122#define PCIE_CORE_INT_PE BIT(7)
123#define PCIE_CORE_INT_MTR BIT(8)
124#define PCIE_CORE_INT_UCR BIT(9)
125#define PCIE_CORE_INT_FCE BIT(10)
126#define PCIE_CORE_INT_CT BIT(11)
127#define PCIE_CORE_INT_UTC BIT(18)
128#define PCIE_CORE_INT_MMVC BIT(19)
Shawn Lin58007902017-02-16 15:29:35 +0800129#define PCIE_CORE_CONFIG_VENDOR (PCIE_CORE_CTRL_MGMT_BASE + 0x44)
Shawn Line77f8472016-09-03 11:41:09 -0500130#define PCIE_CORE_INT_MASK (PCIE_CORE_CTRL_MGMT_BASE + 0x210)
131#define PCIE_RC_BAR_CONF (PCIE_CORE_CTRL_MGMT_BASE + 0x300)
132
133#define PCIE_CORE_INT \
134 (PCIE_CORE_INT_PRFPE | PCIE_CORE_INT_CRFPE | \
135 PCIE_CORE_INT_RRPE | PCIE_CORE_INT_CRFO | \
136 PCIE_CORE_INT_RT | PCIE_CORE_INT_RTR | \
137 PCIE_CORE_INT_PE | PCIE_CORE_INT_MTR | \
138 PCIE_CORE_INT_UCR | PCIE_CORE_INT_FCE | \
139 PCIE_CORE_INT_CT | PCIE_CORE_INT_UTC | \
140 PCIE_CORE_INT_MMVC)
141
142#define PCIE_RC_CONFIG_BASE 0xa00000
Shawn Line77f8472016-09-03 11:41:09 -0500143#define PCIE_RC_CONFIG_RID_CCR (PCIE_RC_CONFIG_BASE + 0x08)
144#define PCIE_RC_CONFIG_SCC_SHIFT 16
Shawn Lin4816c4c2016-12-07 15:05:58 -0600145#define PCIE_RC_CONFIG_DCR (PCIE_RC_CONFIG_BASE + 0xc4)
146#define PCIE_RC_CONFIG_DCR_CSPL_SHIFT 18
147#define PCIE_RC_CONFIG_DCR_CSPL_LIMIT 0xff
148#define PCIE_RC_CONFIG_DCR_CPLS_SHIFT 26
Shawn Linafc95952017-01-12 09:53:17 +0800149#define PCIE_RC_CONFIG_LINK_CAP (PCIE_RC_CONFIG_BASE + 0xcc)
150#define PCIE_RC_CONFIG_LINK_CAP_L0S BIT(10)
Shawn Line77f8472016-09-03 11:41:09 -0500151#define PCIE_RC_CONFIG_LCS (PCIE_RC_CONFIG_BASE + 0xd0)
Shawn Line77f8472016-09-03 11:41:09 -0500152#define PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2 (PCIE_RC_CONFIG_BASE + 0x90c)
Shawn Lin77bc68c2016-12-07 15:05:59 -0600153#define PCIE_RC_CONFIG_THP_CAP (PCIE_RC_CONFIG_BASE + 0x274)
154#define PCIE_RC_CONFIG_THP_CAP_NEXT_MASK GENMASK(31, 20)
Shawn Line77f8472016-09-03 11:41:09 -0500155
156#define PCIE_CORE_AXI_CONF_BASE 0xc00000
157#define PCIE_CORE_OB_REGION_ADDR0 (PCIE_CORE_AXI_CONF_BASE + 0x0)
158#define PCIE_CORE_OB_REGION_ADDR0_NUM_BITS 0x3f
159#define PCIE_CORE_OB_REGION_ADDR0_LO_ADDR 0xffffff00
160#define PCIE_CORE_OB_REGION_ADDR1 (PCIE_CORE_AXI_CONF_BASE + 0x4)
161#define PCIE_CORE_OB_REGION_DESC0 (PCIE_CORE_AXI_CONF_BASE + 0x8)
162#define PCIE_CORE_OB_REGION_DESC1 (PCIE_CORE_AXI_CONF_BASE + 0xc)
163
164#define PCIE_CORE_AXI_INBOUND_BASE 0xc00800
165#define PCIE_RP_IB_ADDR0 (PCIE_CORE_AXI_INBOUND_BASE + 0x0)
166#define PCIE_CORE_IB_REGION_ADDR0_NUM_BITS 0x3f
167#define PCIE_CORE_IB_REGION_ADDR0_LO_ADDR 0xffffff00
168#define PCIE_RP_IB_ADDR1 (PCIE_CORE_AXI_INBOUND_BASE + 0x4)
169
170/* Size of one AXI Region (not Region 0) */
171#define AXI_REGION_SIZE BIT(20)
172/* Size of Region 0, equal to sum of sizes of other regions */
173#define AXI_REGION_0_SIZE (32 * (0x1 << 20))
174#define OB_REG_SIZE_SHIFT 5
175#define IB_ROOT_PORT_REG_SIZE_SHIFT 3
176#define AXI_WRAPPER_IO_WRITE 0x6
177#define AXI_WRAPPER_MEM_WRITE 0x2
Shawn Lin013dd3d2016-12-12 19:50:07 +0800178#define AXI_WRAPPER_NOR_MSG 0xc
Shawn Line77f8472016-09-03 11:41:09 -0500179
180#define MAX_AXI_IB_ROOTPORT_REGION_NUM 3
181#define MIN_AXI_ADDR_BITS_PASSED 8
Shawn Lin013dd3d2016-12-12 19:50:07 +0800182#define PCIE_RC_SEND_PME_OFF 0x11960
Shawn Line77f8472016-09-03 11:41:09 -0500183#define ROCKCHIP_VENDOR_ID 0x1d87
184#define PCIE_ECAM_BUS(x) (((x) & 0xff) << 20)
185#define PCIE_ECAM_DEV(x) (((x) & 0x1f) << 15)
186#define PCIE_ECAM_FUNC(x) (((x) & 0x7) << 12)
187#define PCIE_ECAM_REG(x) (((x) & 0xfff) << 0)
188#define PCIE_ECAM_ADDR(bus, dev, func, reg) \
189 (PCIE_ECAM_BUS(bus) | PCIE_ECAM_DEV(dev) | \
190 PCIE_ECAM_FUNC(func) | PCIE_ECAM_REG(reg))
Shawn Lin013dd3d2016-12-12 19:50:07 +0800191#define PCIE_LINK_IS_L2(x) \
Shawn Lin7faebda2017-01-18 16:29:15 +0800192 (((x) & PCIE_CLIENT_DEBUG_LTSSM_MASK) == PCIE_CLIENT_DEBUG_LTSSM_L2)
193#define PCIE_LINK_UP(x) \
194 (((x) & PCIE_CLIENT_LINK_STATUS_MASK) == PCIE_CLIENT_LINK_STATUS_UP)
195#define PCIE_LINK_IS_GEN2(x) \
196 (((x) & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G)
Shawn Line77f8472016-09-03 11:41:09 -0500197
198#define RC_REGION_0_ADDR_TRANS_H 0x00000000
199#define RC_REGION_0_ADDR_TRANS_L 0x00000000
200#define RC_REGION_0_PASS_BITS (25 - 1)
201#define MAX_AXI_WRAPPER_REGION_NUM 33
202
203struct rockchip_pcie {
204 void __iomem *reg_base; /* DT axi-base */
205 void __iomem *apb_base; /* DT apb-base */
206 struct phy *phy;
207 struct reset_control *core_rst;
208 struct reset_control *mgmt_rst;
209 struct reset_control *mgmt_sticky_rst;
210 struct reset_control *pipe_rst;
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600211 struct reset_control *pm_rst;
212 struct reset_control *aclk_rst;
213 struct reset_control *pclk_rst;
Shawn Line77f8472016-09-03 11:41:09 -0500214 struct clk *aclk_pcie;
215 struct clk *aclk_perf_pcie;
216 struct clk *hclk_pcie;
217 struct clk *clk_pcie_pm;
218 struct regulator *vpcie3v3; /* 3.3V power supply */
219 struct regulator *vpcie1v8; /* 1.8V power supply */
220 struct regulator *vpcie0v9; /* 0.9V power supply */
221 struct gpio_desc *ep_gpio;
222 u32 lanes;
223 u8 root_bus_nr;
Shawn Linf2fb5b82016-12-07 15:05:59 -0600224 int link_gen;
Shawn Line77f8472016-09-03 11:41:09 -0500225 struct device *dev;
226 struct irq_domain *irq_domain;
Shawn Lin9e663d32016-11-24 09:54:20 +0800227 int offset;
Brian Norris073d3db2017-03-09 18:46:15 -0800228 struct pci_bus *root_bus;
229 struct resource *io;
Shawn Lin9e663d32016-11-24 09:54:20 +0800230 phys_addr_t io_bus_addr;
Brian Norris073d3db2017-03-09 18:46:15 -0800231 u32 io_size;
Shawn Lin013dd3d2016-12-12 19:50:07 +0800232 void __iomem *msg_region;
Shawn Lin9e663d32016-11-24 09:54:20 +0800233 u32 mem_size;
Shawn Lin013dd3d2016-12-12 19:50:07 +0800234 phys_addr_t msg_bus_addr;
Shawn Lin9e663d32016-11-24 09:54:20 +0800235 phys_addr_t mem_bus_addr;
Shawn Line77f8472016-09-03 11:41:09 -0500236};
237
238static u32 rockchip_pcie_read(struct rockchip_pcie *rockchip, u32 reg)
239{
240 return readl(rockchip->apb_base + reg);
241}
242
243static void rockchip_pcie_write(struct rockchip_pcie *rockchip, u32 val,
244 u32 reg)
245{
246 writel(val, rockchip->apb_base + reg);
247}
248
249static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
250{
251 u32 status;
252
253 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600254 status |= (PCI_EXP_LNKCTL_LBMIE | PCI_EXP_LNKCTL_LABIE);
Shawn Line77f8472016-09-03 11:41:09 -0500255 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
256}
257
258static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
259{
260 u32 status;
261
262 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600263 status |= (PCI_EXP_LNKSTA_LBMS | PCI_EXP_LNKSTA_LABS) << 16;
Shawn Line77f8472016-09-03 11:41:09 -0500264 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
265}
266
Rajat Jain277743e2016-09-22 17:50:42 -0700267static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
268{
269 u32 val;
270
271 /* Update Tx credit maximum update interval */
272 val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
273 val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
274 val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
275 rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
276}
277
Shawn Line77f8472016-09-03 11:41:09 -0500278static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
279 struct pci_bus *bus, int dev)
280{
281 /* access only one slot on each root port */
282 if (bus->number == rockchip->root_bus_nr && dev > 0)
283 return 0;
284
285 /*
286 * do not read more than one device on the bus directly attached
287 * to RC's downstream side.
288 */
289 if (bus->primary == rockchip->root_bus_nr && dev > 0)
290 return 0;
291
292 return 1;
293}
294
295static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
296 int where, int size, u32 *val)
297{
298 void __iomem *addr = rockchip->apb_base + PCIE_RC_CONFIG_BASE + where;
299
300 if (!IS_ALIGNED((uintptr_t)addr, size)) {
301 *val = 0;
302 return PCIBIOS_BAD_REGISTER_NUMBER;
303 }
304
305 if (size == 4) {
306 *val = readl(addr);
307 } else if (size == 2) {
308 *val = readw(addr);
309 } else if (size == 1) {
310 *val = readb(addr);
311 } else {
312 *val = 0;
313 return PCIBIOS_BAD_REGISTER_NUMBER;
314 }
315 return PCIBIOS_SUCCESSFUL;
316}
317
318static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
319 int where, int size, u32 val)
320{
321 u32 mask, tmp, offset;
322
323 offset = where & ~0x3;
324
325 if (size == 4) {
326 writel(val, rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset);
327 return PCIBIOS_SUCCESSFUL;
328 }
329
330 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
331
332 /*
333 * N.B. This read/modify/write isn't safe in general because it can
334 * corrupt RW1C bits in adjacent registers. But the hardware
335 * doesn't support smaller writes.
336 */
337 tmp = readl(rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset) & mask;
338 tmp |= val << ((where & 0x3) * 8);
339 writel(tmp, rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset);
340
341 return PCIBIOS_SUCCESSFUL;
342}
343
344static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
345 struct pci_bus *bus, u32 devfn,
346 int where, int size, u32 *val)
347{
348 u32 busdev;
349
350 busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
351 PCI_FUNC(devfn), where);
352
353 if (!IS_ALIGNED(busdev, size)) {
354 *val = 0;
355 return PCIBIOS_BAD_REGISTER_NUMBER;
356 }
357
358 if (size == 4) {
359 *val = readl(rockchip->reg_base + busdev);
360 } else if (size == 2) {
361 *val = readw(rockchip->reg_base + busdev);
362 } else if (size == 1) {
363 *val = readb(rockchip->reg_base + busdev);
364 } else {
365 *val = 0;
366 return PCIBIOS_BAD_REGISTER_NUMBER;
367 }
368 return PCIBIOS_SUCCESSFUL;
369}
370
371static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
372 struct pci_bus *bus, u32 devfn,
373 int where, int size, u32 val)
374{
375 u32 busdev;
376
377 busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
378 PCI_FUNC(devfn), where);
379 if (!IS_ALIGNED(busdev, size))
380 return PCIBIOS_BAD_REGISTER_NUMBER;
381
382 if (size == 4)
383 writel(val, rockchip->reg_base + busdev);
384 else if (size == 2)
385 writew(val, rockchip->reg_base + busdev);
386 else if (size == 1)
387 writeb(val, rockchip->reg_base + busdev);
388 else
389 return PCIBIOS_BAD_REGISTER_NUMBER;
390
391 return PCIBIOS_SUCCESSFUL;
392}
393
394static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
395 int size, u32 *val)
396{
397 struct rockchip_pcie *rockchip = bus->sysdata;
398
399 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn))) {
400 *val = 0xffffffff;
401 return PCIBIOS_DEVICE_NOT_FOUND;
402 }
403
404 if (bus->number == rockchip->root_bus_nr)
405 return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
406
407 return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size, val);
408}
409
410static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
411 int where, int size, u32 val)
412{
413 struct rockchip_pcie *rockchip = bus->sysdata;
414
415 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
416 return PCIBIOS_DEVICE_NOT_FOUND;
417
418 if (bus->number == rockchip->root_bus_nr)
419 return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
420
421 return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size, val);
422}
423
424static struct pci_ops rockchip_pcie_ops = {
425 .read = rockchip_pcie_rd_conf,
426 .write = rockchip_pcie_wr_conf,
427};
428
Shawn Lin4816c4c2016-12-07 15:05:58 -0600429static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
430{
Brian Norris5fcaa002017-03-09 18:46:13 -0800431 int curr;
432 u32 status, scale, power;
Shawn Lin4816c4c2016-12-07 15:05:58 -0600433
434 if (IS_ERR(rockchip->vpcie3v3))
435 return;
436
437 /*
438 * Set RC's captured slot power limit and scale if
439 * vpcie3v3 available. The default values are both zero
440 * which means the software should set these two according
441 * to the actual power supply.
442 */
443 curr = regulator_get_current_limit(rockchip->vpcie3v3);
Bjorn Helgaas73edd2b2017-03-23 17:21:26 -0500444 if (curr <= 0)
445 return;
Shawn Lin4816c4c2016-12-07 15:05:58 -0600446
Bjorn Helgaas73edd2b2017-03-23 17:21:26 -0500447 scale = 3; /* 0.001x */
448 curr = curr / 1000; /* convert to mA */
449 power = (curr * 3300) / 1000; /* milliwatt */
450 while (power > PCIE_RC_CONFIG_DCR_CSPL_LIMIT) {
451 if (!scale) {
452 dev_warn(rockchip->dev, "invalid power supply\n");
453 return;
454 }
455 scale--;
456 power = power / 10;
Shawn Lin4816c4c2016-12-07 15:05:58 -0600457 }
Bjorn Helgaas73edd2b2017-03-23 17:21:26 -0500458
459 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCR);
460 status |= (power << PCIE_RC_CONFIG_DCR_CSPL_SHIFT) |
461 (scale << PCIE_RC_CONFIG_DCR_CPLS_SHIFT);
462 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCR);
Shawn Lin4816c4c2016-12-07 15:05:58 -0600463}
464
Shawn Line77f8472016-09-03 11:41:09 -0500465/**
466 * rockchip_pcie_init_port - Initialize hardware
467 * @rockchip: PCIe port information
468 */
469static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
470{
471 struct device *dev = rockchip->dev;
472 int err;
473 u32 status;
Shawn Line77f8472016-09-03 11:41:09 -0500474
475 gpiod_set_value(rockchip->ep_gpio, 0);
476
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600477 err = reset_control_assert(rockchip->aclk_rst);
478 if (err) {
479 dev_err(dev, "assert aclk_rst err %d\n", err);
480 return err;
481 }
482
483 err = reset_control_assert(rockchip->pclk_rst);
484 if (err) {
485 dev_err(dev, "assert pclk_rst err %d\n", err);
486 return err;
487 }
488
489 err = reset_control_assert(rockchip->pm_rst);
490 if (err) {
491 dev_err(dev, "assert pm_rst err %d\n", err);
492 return err;
493 }
494
Shawn Line77f8472016-09-03 11:41:09 -0500495 err = phy_init(rockchip->phy);
496 if (err < 0) {
497 dev_err(dev, "fail to init phy, err %d\n", err);
498 return err;
499 }
500
501 err = reset_control_assert(rockchip->core_rst);
502 if (err) {
503 dev_err(dev, "assert core_rst err %d\n", err);
504 return err;
505 }
506
507 err = reset_control_assert(rockchip->mgmt_rst);
508 if (err) {
509 dev_err(dev, "assert mgmt_rst err %d\n", err);
510 return err;
511 }
512
513 err = reset_control_assert(rockchip->mgmt_sticky_rst);
514 if (err) {
515 dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
516 return err;
517 }
518
519 err = reset_control_assert(rockchip->pipe_rst);
520 if (err) {
521 dev_err(dev, "assert pipe_rst err %d\n", err);
522 return err;
523 }
524
Shawn Lin0722bdd2016-11-24 09:54:21 +0800525 udelay(10);
526
527 err = reset_control_deassert(rockchip->pm_rst);
528 if (err) {
529 dev_err(dev, "deassert pm_rst err %d\n", err);
530 return err;
531 }
532
533 err = reset_control_deassert(rockchip->aclk_rst);
534 if (err) {
535 dev_err(dev, "deassert aclk_rst err %d\n", err);
536 return err;
537 }
538
539 err = reset_control_deassert(rockchip->pclk_rst);
540 if (err) {
541 dev_err(dev, "deassert pclk_rst err %d\n", err);
542 return err;
543 }
544
Shawn Linf2fb5b82016-12-07 15:05:59 -0600545 if (rockchip->link_gen == 2)
546 rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_2,
547 PCIE_CLIENT_CONFIG);
548 else
549 rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_1,
550 PCIE_CLIENT_CONFIG);
551
Shawn Line77f8472016-09-03 11:41:09 -0500552 rockchip_pcie_write(rockchip,
553 PCIE_CLIENT_CONF_ENABLE |
554 PCIE_CLIENT_LINK_TRAIN_ENABLE |
555 PCIE_CLIENT_ARI_ENABLE |
556 PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes) |
Shawn Linf2fb5b82016-12-07 15:05:59 -0600557 PCIE_CLIENT_MODE_RC,
558 PCIE_CLIENT_CONFIG);
Shawn Line77f8472016-09-03 11:41:09 -0500559
560 err = phy_power_on(rockchip->phy);
561 if (err) {
562 dev_err(dev, "fail to power on phy, err %d\n", err);
563 return err;
564 }
565
Shawn Lin58c69902016-09-23 10:05:59 +0800566 /*
567 * Please don't reorder the deassert sequence of the following
568 * four reset pins.
569 */
570 err = reset_control_deassert(rockchip->mgmt_sticky_rst);
571 if (err) {
572 dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
573 return err;
574 }
575
Shawn Line77f8472016-09-03 11:41:09 -0500576 err = reset_control_deassert(rockchip->core_rst);
577 if (err) {
578 dev_err(dev, "deassert core_rst err %d\n", err);
579 return err;
580 }
581
582 err = reset_control_deassert(rockchip->mgmt_rst);
583 if (err) {
584 dev_err(dev, "deassert mgmt_rst err %d\n", err);
585 return err;
586 }
587
Shawn Line77f8472016-09-03 11:41:09 -0500588 err = reset_control_deassert(rockchip->pipe_rst);
589 if (err) {
590 dev_err(dev, "deassert pipe_rst err %d\n", err);
591 return err;
592 }
593
Shawn Linca198902016-10-04 12:20:22 -0500594 /* Fix the transmitted FTS count desired to exit from L0s. */
595 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
Brian Norrisa45e2612016-12-07 15:06:00 -0600596 status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
Shawn Linca198902016-10-04 12:20:22 -0500597 (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
598 rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
599
Shawn Lin4816c4c2016-12-07 15:05:58 -0600600 rockchip_pcie_set_power_limit(rockchip);
601
Shawn Linb8ab8e02016-12-07 15:05:58 -0600602 /* Set RC's clock architecture as common clock */
603 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Lin64d6ea62017-04-11 16:27:02 -0500604 status |= PCI_EXP_LNKSTA_SLC << 16;
Shawn Linb8ab8e02016-12-07 15:05:58 -0600605 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
606
Shawn Lin55021712017-03-20 17:39:40 +0800607 /* Set RC's RCB to 128 */
608 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
609 status |= PCI_EXP_LNKCTL_RCB;
610 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
611
Shawn Line77f8472016-09-03 11:41:09 -0500612 /* Enable Gen1 training */
613 rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
614 PCIE_CLIENT_CONFIG);
615
616 gpiod_set_value(rockchip->ep_gpio, 1);
617
618 /* 500ms timeout value should be enough for Gen1/2 training */
Shawn Lin7faebda2017-01-18 16:29:15 +0800619 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
620 status, PCIE_LINK_UP(status), 20,
621 500 * USEC_PER_MSEC);
622 if (err) {
623 dev_err(dev, "PCIe link training gen1 timeout!\n");
624 return -ETIMEDOUT;
Shawn Line77f8472016-09-03 11:41:09 -0500625 }
626
Shawn Linf2fb5b82016-12-07 15:05:59 -0600627 if (rockchip->link_gen == 2) {
628 /*
629 * Enable retrain for gen2. This should be configured only after
630 * gen1 finished.
631 */
632 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600633 status |= PCI_EXP_LNKCTL_RL;
Shawn Linf2fb5b82016-12-07 15:05:59 -0600634 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
Shawn Line77f8472016-09-03 11:41:09 -0500635
Shawn Lin7faebda2017-01-18 16:29:15 +0800636 err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL,
637 status, PCIE_LINK_IS_GEN2(status), 20,
638 500 * USEC_PER_MSEC);
639 if (err)
640 dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
Shawn Line77f8472016-09-03 11:41:09 -0500641 }
642
643 /* Check the final link width from negotiated lane counter from MGMT */
644 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
Shawn Lin45e93202016-12-07 15:05:59 -0600645 status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
646 PCIE_CORE_PL_CONF_LANE_SHIFT);
Shawn Line77f8472016-09-03 11:41:09 -0500647 dev_dbg(dev, "current link width is x%d\n", status);
648
649 rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
Shawn Lin58007902017-02-16 15:29:35 +0800650 PCIE_CORE_CONFIG_VENDOR);
Shawn Line77f8472016-09-03 11:41:09 -0500651 rockchip_pcie_write(rockchip,
652 PCI_CLASS_BRIDGE_PCI << PCIE_RC_CONFIG_SCC_SHIFT,
653 PCIE_RC_CONFIG_RID_CCR);
Shawn Lin77bc68c2016-12-07 15:05:59 -0600654
655 /* Clear THP cap's next cap pointer to remove L1 substate cap */
656 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_THP_CAP);
657 status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
658 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_THP_CAP);
659
Shawn Linafc95952017-01-12 09:53:17 +0800660 /* Clear L0s from RC's link cap */
661 if (of_property_read_bool(dev->of_node, "aspm-no-l0s")) {
662 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LINK_CAP);
663 status &= ~PCIE_RC_CONFIG_LINK_CAP_L0S;
664 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LINK_CAP);
665 }
666
Shawn Line77f8472016-09-03 11:41:09 -0500667 rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
668
669 rockchip_pcie_write(rockchip,
670 (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
671 PCIE_CORE_OB_REGION_ADDR0);
672 rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
673 PCIE_CORE_OB_REGION_ADDR1);
674 rockchip_pcie_write(rockchip, 0x0080000a, PCIE_CORE_OB_REGION_DESC0);
675 rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
676
677 return 0;
678}
679
680static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
681{
682 struct rockchip_pcie *rockchip = arg;
683 struct device *dev = rockchip->dev;
684 u32 reg;
685 u32 sub_reg;
686
687 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
688 if (reg & PCIE_CLIENT_INT_LOCAL) {
689 dev_dbg(dev, "local interrupt received\n");
690 sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
691 if (sub_reg & PCIE_CORE_INT_PRFPE)
692 dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
693
694 if (sub_reg & PCIE_CORE_INT_CRFPE)
695 dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
696
697 if (sub_reg & PCIE_CORE_INT_RRPE)
698 dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
699
700 if (sub_reg & PCIE_CORE_INT_PRFO)
701 dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
702
703 if (sub_reg & PCIE_CORE_INT_CRFO)
704 dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
705
706 if (sub_reg & PCIE_CORE_INT_RT)
707 dev_dbg(dev, "replay timer timed out\n");
708
709 if (sub_reg & PCIE_CORE_INT_RTR)
710 dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
711
712 if (sub_reg & PCIE_CORE_INT_PE)
713 dev_dbg(dev, "phy error detected on receive side\n");
714
715 if (sub_reg & PCIE_CORE_INT_MTR)
716 dev_dbg(dev, "malformed TLP received from the link\n");
717
718 if (sub_reg & PCIE_CORE_INT_UCR)
719 dev_dbg(dev, "malformed TLP received from the link\n");
720
721 if (sub_reg & PCIE_CORE_INT_FCE)
722 dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
723
724 if (sub_reg & PCIE_CORE_INT_CT)
725 dev_dbg(dev, "a request timed out waiting for completion\n");
726
727 if (sub_reg & PCIE_CORE_INT_UTC)
728 dev_dbg(dev, "unmapped TC error\n");
729
730 if (sub_reg & PCIE_CORE_INT_MMVC)
731 dev_dbg(dev, "MSI mask register changes\n");
732
733 rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
734 } else if (reg & PCIE_CLIENT_INT_PHY) {
735 dev_dbg(dev, "phy link changes\n");
Rajat Jain277743e2016-09-22 17:50:42 -0700736 rockchip_pcie_update_txcredit_mui(rockchip);
Shawn Line77f8472016-09-03 11:41:09 -0500737 rockchip_pcie_clr_bw_int(rockchip);
738 }
739
740 rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
741 PCIE_CLIENT_INT_STATUS);
742
743 return IRQ_HANDLED;
744}
745
746static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
747{
748 struct rockchip_pcie *rockchip = arg;
749 struct device *dev = rockchip->dev;
750 u32 reg;
751
752 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
753 if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
754 dev_dbg(dev, "legacy done interrupt received\n");
755
756 if (reg & PCIE_CLIENT_INT_MSG)
757 dev_dbg(dev, "message done interrupt received\n");
758
759 if (reg & PCIE_CLIENT_INT_HOT_RST)
760 dev_dbg(dev, "hot reset interrupt received\n");
761
762 if (reg & PCIE_CLIENT_INT_DPA)
763 dev_dbg(dev, "dpa interrupt received\n");
764
765 if (reg & PCIE_CLIENT_INT_FATAL_ERR)
766 dev_dbg(dev, "fatal error interrupt received\n");
767
768 if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
769 dev_dbg(dev, "no fatal error interrupt received\n");
770
771 if (reg & PCIE_CLIENT_INT_CORR_ERR)
772 dev_dbg(dev, "correctable error interrupt received\n");
773
774 if (reg & PCIE_CLIENT_INT_PHY)
775 dev_dbg(dev, "phy interrupt received\n");
776
777 rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
778 PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
779 PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
780 PCIE_CLIENT_INT_NFATAL_ERR |
781 PCIE_CLIENT_INT_CORR_ERR |
782 PCIE_CLIENT_INT_PHY),
783 PCIE_CLIENT_INT_STATUS);
784
785 return IRQ_HANDLED;
786}
787
788static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
789{
790 struct irq_chip *chip = irq_desc_get_chip(desc);
791 struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
792 struct device *dev = rockchip->dev;
793 u32 reg;
794 u32 hwirq;
795 u32 virq;
796
797 chained_irq_enter(chip, desc);
798
799 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
800 reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
801
802 while (reg) {
803 hwirq = ffs(reg) - 1;
804 reg &= ~BIT(hwirq);
805
806 virq = irq_find_mapping(rockchip->irq_domain, hwirq);
807 if (virq)
808 generic_handle_irq(virq);
809 else
810 dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
811 }
812
813 chained_irq_exit(chip, desc);
814}
815
816
817/**
818 * rockchip_pcie_parse_dt - Parse Device Tree
819 * @rockchip: PCIe port information
820 *
821 * Return: '0' on success and error value on failure
822 */
823static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
824{
825 struct device *dev = rockchip->dev;
826 struct platform_device *pdev = to_platform_device(dev);
827 struct device_node *node = dev->of_node;
828 struct resource *regs;
829 int irq;
830 int err;
831
832 regs = platform_get_resource_byname(pdev,
833 IORESOURCE_MEM,
834 "axi-base");
Lorenzo Pieralisi995b76e2017-04-19 17:49:00 +0100835 rockchip->reg_base = devm_pci_remap_cfg_resource(dev, regs);
Shawn Line77f8472016-09-03 11:41:09 -0500836 if (IS_ERR(rockchip->reg_base))
837 return PTR_ERR(rockchip->reg_base);
838
839 regs = platform_get_resource_byname(pdev,
840 IORESOURCE_MEM,
841 "apb-base");
842 rockchip->apb_base = devm_ioremap_resource(dev, regs);
843 if (IS_ERR(rockchip->apb_base))
844 return PTR_ERR(rockchip->apb_base);
845
846 rockchip->phy = devm_phy_get(dev, "pcie-phy");
847 if (IS_ERR(rockchip->phy)) {
848 if (PTR_ERR(rockchip->phy) != -EPROBE_DEFER)
849 dev_err(dev, "missing phy\n");
850 return PTR_ERR(rockchip->phy);
851 }
852
853 rockchip->lanes = 1;
854 err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
855 if (!err && (rockchip->lanes == 0 ||
856 rockchip->lanes == 3 ||
857 rockchip->lanes > 4)) {
858 dev_warn(dev, "invalid num-lanes, default to use one lane\n");
859 rockchip->lanes = 1;
860 }
861
Shawn Linf2fb5b82016-12-07 15:05:59 -0600862 rockchip->link_gen = of_pci_get_max_link_speed(node);
863 if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
864 rockchip->link_gen = 2;
865
Shawn Line77f8472016-09-03 11:41:09 -0500866 rockchip->core_rst = devm_reset_control_get(dev, "core");
867 if (IS_ERR(rockchip->core_rst)) {
868 if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
869 dev_err(dev, "missing core reset property in node\n");
870 return PTR_ERR(rockchip->core_rst);
871 }
872
873 rockchip->mgmt_rst = devm_reset_control_get(dev, "mgmt");
874 if (IS_ERR(rockchip->mgmt_rst)) {
875 if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
876 dev_err(dev, "missing mgmt reset property in node\n");
877 return PTR_ERR(rockchip->mgmt_rst);
878 }
879
880 rockchip->mgmt_sticky_rst = devm_reset_control_get(dev, "mgmt-sticky");
881 if (IS_ERR(rockchip->mgmt_sticky_rst)) {
882 if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
883 dev_err(dev, "missing mgmt-sticky reset property in node\n");
884 return PTR_ERR(rockchip->mgmt_sticky_rst);
885 }
886
887 rockchip->pipe_rst = devm_reset_control_get(dev, "pipe");
888 if (IS_ERR(rockchip->pipe_rst)) {
889 if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
890 dev_err(dev, "missing pipe reset property in node\n");
891 return PTR_ERR(rockchip->pipe_rst);
892 }
893
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600894 rockchip->pm_rst = devm_reset_control_get(dev, "pm");
895 if (IS_ERR(rockchip->pm_rst)) {
896 if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
897 dev_err(dev, "missing pm reset property in node\n");
898 return PTR_ERR(rockchip->pm_rst);
899 }
900
901 rockchip->pclk_rst = devm_reset_control_get(dev, "pclk");
902 if (IS_ERR(rockchip->pclk_rst)) {
903 if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
904 dev_err(dev, "missing pclk reset property in node\n");
905 return PTR_ERR(rockchip->pclk_rst);
906 }
907
908 rockchip->aclk_rst = devm_reset_control_get(dev, "aclk");
909 if (IS_ERR(rockchip->aclk_rst)) {
910 if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
911 dev_err(dev, "missing aclk reset property in node\n");
912 return PTR_ERR(rockchip->aclk_rst);
913 }
914
Shawn Line77f8472016-09-03 11:41:09 -0500915 rockchip->ep_gpio = devm_gpiod_get(dev, "ep", GPIOD_OUT_HIGH);
916 if (IS_ERR(rockchip->ep_gpio)) {
917 dev_err(dev, "missing ep-gpios property in node\n");
918 return PTR_ERR(rockchip->ep_gpio);
919 }
920
921 rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
922 if (IS_ERR(rockchip->aclk_pcie)) {
923 dev_err(dev, "aclk clock not found\n");
924 return PTR_ERR(rockchip->aclk_pcie);
925 }
926
927 rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
928 if (IS_ERR(rockchip->aclk_perf_pcie)) {
929 dev_err(dev, "aclk_perf clock not found\n");
930 return PTR_ERR(rockchip->aclk_perf_pcie);
931 }
932
933 rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
934 if (IS_ERR(rockchip->hclk_pcie)) {
935 dev_err(dev, "hclk clock not found\n");
936 return PTR_ERR(rockchip->hclk_pcie);
937 }
938
939 rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
940 if (IS_ERR(rockchip->clk_pcie_pm)) {
941 dev_err(dev, "pm clock not found\n");
942 return PTR_ERR(rockchip->clk_pcie_pm);
943 }
944
945 irq = platform_get_irq_byname(pdev, "sys");
946 if (irq < 0) {
947 dev_err(dev, "missing sys IRQ resource\n");
948 return -EINVAL;
949 }
950
951 err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
952 IRQF_SHARED, "pcie-sys", rockchip);
953 if (err) {
954 dev_err(dev, "failed to request PCIe subsystem IRQ\n");
955 return err;
956 }
957
958 irq = platform_get_irq_byname(pdev, "legacy");
959 if (irq < 0) {
960 dev_err(dev, "missing legacy IRQ resource\n");
961 return -EINVAL;
962 }
963
964 irq_set_chained_handler_and_data(irq,
965 rockchip_pcie_legacy_int_handler,
966 rockchip);
967
968 irq = platform_get_irq_byname(pdev, "client");
969 if (irq < 0) {
970 dev_err(dev, "missing client IRQ resource\n");
971 return -EINVAL;
972 }
973
974 err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
975 IRQF_SHARED, "pcie-client", rockchip);
976 if (err) {
977 dev_err(dev, "failed to request PCIe client IRQ\n");
978 return err;
979 }
980
981 rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
982 if (IS_ERR(rockchip->vpcie3v3)) {
983 if (PTR_ERR(rockchip->vpcie3v3) == -EPROBE_DEFER)
984 return -EPROBE_DEFER;
985 dev_info(dev, "no vpcie3v3 regulator found\n");
986 }
987
988 rockchip->vpcie1v8 = devm_regulator_get_optional(dev, "vpcie1v8");
989 if (IS_ERR(rockchip->vpcie1v8)) {
990 if (PTR_ERR(rockchip->vpcie1v8) == -EPROBE_DEFER)
991 return -EPROBE_DEFER;
992 dev_info(dev, "no vpcie1v8 regulator found\n");
993 }
994
995 rockchip->vpcie0v9 = devm_regulator_get_optional(dev, "vpcie0v9");
996 if (IS_ERR(rockchip->vpcie0v9)) {
997 if (PTR_ERR(rockchip->vpcie0v9) == -EPROBE_DEFER)
998 return -EPROBE_DEFER;
999 dev_info(dev, "no vpcie0v9 regulator found\n");
1000 }
1001
1002 return 0;
1003}
1004
1005static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
1006{
1007 struct device *dev = rockchip->dev;
1008 int err;
1009
1010 if (!IS_ERR(rockchip->vpcie3v3)) {
1011 err = regulator_enable(rockchip->vpcie3v3);
1012 if (err) {
1013 dev_err(dev, "fail to enable vpcie3v3 regulator\n");
1014 goto err_out;
1015 }
1016 }
1017
1018 if (!IS_ERR(rockchip->vpcie1v8)) {
1019 err = regulator_enable(rockchip->vpcie1v8);
1020 if (err) {
1021 dev_err(dev, "fail to enable vpcie1v8 regulator\n");
1022 goto err_disable_3v3;
1023 }
1024 }
1025
1026 if (!IS_ERR(rockchip->vpcie0v9)) {
1027 err = regulator_enable(rockchip->vpcie0v9);
1028 if (err) {
1029 dev_err(dev, "fail to enable vpcie0v9 regulator\n");
1030 goto err_disable_1v8;
1031 }
1032 }
1033
1034 return 0;
1035
1036err_disable_1v8:
1037 if (!IS_ERR(rockchip->vpcie1v8))
1038 regulator_disable(rockchip->vpcie1v8);
1039err_disable_3v3:
1040 if (!IS_ERR(rockchip->vpcie3v3))
1041 regulator_disable(rockchip->vpcie3v3);
1042err_out:
1043 return err;
1044}
1045
1046static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
1047{
1048 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
1049 (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
1050 rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
1051 PCIE_CORE_INT_MASK);
1052
1053 rockchip_pcie_enable_bw_int(rockchip);
1054}
1055
1056static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
1057 irq_hw_number_t hwirq)
1058{
1059 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
1060 irq_set_chip_data(irq, domain->host_data);
1061
1062 return 0;
1063}
1064
1065static const struct irq_domain_ops intx_domain_ops = {
1066 .map = rockchip_pcie_intx_map,
1067};
1068
1069static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
1070{
1071 struct device *dev = rockchip->dev;
1072 struct device_node *intc = of_get_next_child(dev->of_node, NULL);
1073
1074 if (!intc) {
1075 dev_err(dev, "missing child interrupt-controller node\n");
1076 return -EINVAL;
1077 }
1078
1079 rockchip->irq_domain = irq_domain_add_linear(intc, 4,
1080 &intx_domain_ops, rockchip);
1081 if (!rockchip->irq_domain) {
1082 dev_err(dev, "failed to get a INTx IRQ domain\n");
1083 return -EINVAL;
1084 }
1085
1086 return 0;
1087}
1088
1089static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
1090 int region_no, int type, u8 num_pass_bits,
1091 u32 lower_addr, u32 upper_addr)
1092{
1093 u32 ob_addr_0;
1094 u32 ob_addr_1;
1095 u32 ob_desc_0;
1096 u32 aw_offset;
1097
1098 if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
1099 return -EINVAL;
1100 if (num_pass_bits + 1 < 8)
1101 return -EINVAL;
1102 if (num_pass_bits > 63)
1103 return -EINVAL;
1104 if (region_no == 0) {
1105 if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
Dan Carpenter08015ee2016-10-12 07:14:09 -05001106 return -EINVAL;
Shawn Line77f8472016-09-03 11:41:09 -05001107 }
1108 if (region_no != 0) {
1109 if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
1110 return -EINVAL;
1111 }
1112
1113 aw_offset = (region_no << OB_REG_SIZE_SHIFT);
1114
1115 ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
1116 ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
1117 ob_addr_1 = upper_addr;
1118 ob_desc_0 = (1 << 23 | type);
1119
1120 rockchip_pcie_write(rockchip, ob_addr_0,
1121 PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
1122 rockchip_pcie_write(rockchip, ob_addr_1,
1123 PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
1124 rockchip_pcie_write(rockchip, ob_desc_0,
1125 PCIE_CORE_OB_REGION_DESC0 + aw_offset);
1126 rockchip_pcie_write(rockchip, 0,
1127 PCIE_CORE_OB_REGION_DESC1 + aw_offset);
1128
1129 return 0;
1130}
1131
1132static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
1133 int region_no, u8 num_pass_bits,
1134 u32 lower_addr, u32 upper_addr)
1135{
1136 u32 ib_addr_0;
1137 u32 ib_addr_1;
1138 u32 aw_offset;
1139
1140 if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
1141 return -EINVAL;
1142 if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
1143 return -EINVAL;
1144 if (num_pass_bits > 63)
1145 return -EINVAL;
1146
1147 aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
1148
1149 ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
1150 ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
1151 ib_addr_1 = upper_addr;
1152
1153 rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
1154 rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
1155
1156 return 0;
1157}
1158
Shawn Lin9e663d32016-11-24 09:54:20 +08001159static int rockchip_cfg_atu(struct rockchip_pcie *rockchip)
1160{
1161 struct device *dev = rockchip->dev;
1162 int offset;
1163 int err;
1164 int reg_no;
1165
1166 for (reg_no = 0; reg_no < (rockchip->mem_size >> 20); reg_no++) {
1167 err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
1168 AXI_WRAPPER_MEM_WRITE,
1169 20 - 1,
1170 rockchip->mem_bus_addr +
1171 (reg_no << 20),
1172 0);
1173 if (err) {
1174 dev_err(dev, "program RC mem outbound ATU failed\n");
1175 return err;
1176 }
1177 }
1178
1179 err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
1180 if (err) {
1181 dev_err(dev, "program RC mem inbound ATU failed\n");
1182 return err;
1183 }
1184
1185 offset = rockchip->mem_size >> 20;
1186 for (reg_no = 0; reg_no < (rockchip->io_size >> 20); reg_no++) {
1187 err = rockchip_pcie_prog_ob_atu(rockchip,
1188 reg_no + 1 + offset,
1189 AXI_WRAPPER_IO_WRITE,
1190 20 - 1,
1191 rockchip->io_bus_addr +
1192 (reg_no << 20),
1193 0);
1194 if (err) {
1195 dev_err(dev, "program RC io outbound ATU failed\n");
1196 return err;
1197 }
1198 }
1199
Shawn Lin013dd3d2016-12-12 19:50:07 +08001200 /* assign message regions */
1201 rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1 + offset,
1202 AXI_WRAPPER_NOR_MSG,
1203 20 - 1, 0, 0);
1204
1205 rockchip->msg_bus_addr = rockchip->mem_bus_addr +
1206 ((reg_no + offset) << 20);
1207 return err;
1208}
1209
1210static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
1211{
1212 u32 value;
1213 int err;
1214
1215 /* send PME_TURN_OFF message */
1216 writel(0x0, rockchip->msg_region + PCIE_RC_SEND_PME_OFF);
1217
1218 /* read LTSSM and wait for falling into L2 link state */
1219 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
1220 value, PCIE_LINK_IS_L2(value), 20,
1221 jiffies_to_usecs(5 * HZ));
1222 if (err) {
1223 dev_err(rockchip->dev, "PCIe link enter L2 timeout!\n");
1224 return err;
1225 }
1226
1227 return 0;
1228}
1229
Arnd Bergmann0b351c92017-01-20 17:24:30 +01001230static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
Shawn Lin013dd3d2016-12-12 19:50:07 +08001231{
1232 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1233 int ret;
1234
1235 /* disable core and cli int since we don't need to ack PME_ACK */
1236 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) |
1237 PCIE_CLIENT_INT_CLI, PCIE_CLIENT_INT_MASK);
1238 rockchip_pcie_write(rockchip, (u32)PCIE_CORE_INT, PCIE_CORE_INT_MASK);
1239
1240 ret = rockchip_pcie_wait_l2(rockchip);
1241 if (ret) {
1242 rockchip_pcie_enable_interrupts(rockchip);
1243 return ret;
1244 }
1245
1246 phy_power_off(rockchip->phy);
1247 phy_exit(rockchip->phy);
1248
1249 clk_disable_unprepare(rockchip->clk_pcie_pm);
1250 clk_disable_unprepare(rockchip->hclk_pcie);
1251 clk_disable_unprepare(rockchip->aclk_perf_pcie);
1252 clk_disable_unprepare(rockchip->aclk_pcie);
1253
Shawn Line47ced72017-05-02 15:31:23 +08001254 if (!IS_ERR(rockchip->vpcie0v9))
1255 regulator_disable(rockchip->vpcie0v9);
1256
Shawn Lin013dd3d2016-12-12 19:50:07 +08001257 return ret;
1258}
1259
Arnd Bergmann0b351c92017-01-20 17:24:30 +01001260static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
Shawn Lin013dd3d2016-12-12 19:50:07 +08001261{
1262 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1263 int err;
1264
Shawn Line47ced72017-05-02 15:31:23 +08001265 if (!IS_ERR(rockchip->vpcie0v9)) {
1266 err = regulator_enable(rockchip->vpcie0v9);
1267 if (err) {
1268 dev_err(dev, "fail to enable vpcie0v9 regulator\n");
1269 return err;
1270 }
1271 }
1272
Shawn Lin013dd3d2016-12-12 19:50:07 +08001273 clk_prepare_enable(rockchip->clk_pcie_pm);
1274 clk_prepare_enable(rockchip->hclk_pcie);
1275 clk_prepare_enable(rockchip->aclk_perf_pcie);
1276 clk_prepare_enable(rockchip->aclk_pcie);
1277
1278 err = rockchip_pcie_init_port(rockchip);
1279 if (err)
1280 return err;
1281
1282 err = rockchip_cfg_atu(rockchip);
1283 if (err)
1284 return err;
1285
1286 /* Need this to enter L1 again */
1287 rockchip_pcie_update_txcredit_mui(rockchip);
1288 rockchip_pcie_enable_interrupts(rockchip);
1289
Shawn Lin9e663d32016-11-24 09:54:20 +08001290 return 0;
1291}
1292
Shawn Line77f8472016-09-03 11:41:09 -05001293static int rockchip_pcie_probe(struct platform_device *pdev)
1294{
1295 struct rockchip_pcie *rockchip;
1296 struct device *dev = &pdev->dev;
1297 struct pci_bus *bus, *child;
Lorenzo Pieralisiae13cb92017-06-28 15:14:00 -05001298 struct pci_host_bridge *bridge;
Shawn Line77f8472016-09-03 11:41:09 -05001299 struct resource_entry *win;
1300 resource_size_t io_base;
1301 struct resource *mem;
1302 struct resource *io;
Shawn Line77f8472016-09-03 11:41:09 -05001303 int err;
Shawn Line77f8472016-09-03 11:41:09 -05001304
1305 LIST_HEAD(res);
1306
1307 if (!dev->of_node)
1308 return -ENODEV;
1309
Lorenzo Pieralisiae13cb92017-06-28 15:14:00 -05001310 bridge = devm_pci_alloc_host_bridge(dev, sizeof(*rockchip));
1311 if (!bridge)
Shawn Line77f8472016-09-03 11:41:09 -05001312 return -ENOMEM;
1313
Lorenzo Pieralisiae13cb92017-06-28 15:14:00 -05001314 rockchip = pci_host_bridge_priv(bridge);
1315
Shawn Lin013dd3d2016-12-12 19:50:07 +08001316 platform_set_drvdata(pdev, rockchip);
Shawn Line77f8472016-09-03 11:41:09 -05001317 rockchip->dev = dev;
1318
1319 err = rockchip_pcie_parse_dt(rockchip);
1320 if (err)
1321 return err;
1322
1323 err = clk_prepare_enable(rockchip->aclk_pcie);
1324 if (err) {
1325 dev_err(dev, "unable to enable aclk_pcie clock\n");
1326 goto err_aclk_pcie;
1327 }
1328
1329 err = clk_prepare_enable(rockchip->aclk_perf_pcie);
1330 if (err) {
1331 dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
1332 goto err_aclk_perf_pcie;
1333 }
1334
1335 err = clk_prepare_enable(rockchip->hclk_pcie);
1336 if (err) {
1337 dev_err(dev, "unable to enable hclk_pcie clock\n");
1338 goto err_hclk_pcie;
1339 }
1340
1341 err = clk_prepare_enable(rockchip->clk_pcie_pm);
1342 if (err) {
1343 dev_err(dev, "unable to enable hclk_pcie clock\n");
1344 goto err_pcie_pm;
1345 }
1346
1347 err = rockchip_pcie_set_vpcie(rockchip);
1348 if (err) {
1349 dev_err(dev, "failed to set vpcie regulator\n");
1350 goto err_set_vpcie;
1351 }
1352
1353 err = rockchip_pcie_init_port(rockchip);
1354 if (err)
1355 goto err_vpcie;
1356
Shawn Line77f8472016-09-03 11:41:09 -05001357 rockchip_pcie_enable_interrupts(rockchip);
1358
1359 err = rockchip_pcie_init_irq_domain(rockchip);
1360 if (err < 0)
1361 goto err_vpcie;
1362
1363 err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff,
1364 &res, &io_base);
1365 if (err)
1366 goto err_vpcie;
1367
1368 err = devm_request_pci_bus_resources(dev, &res);
1369 if (err)
Shawn Linf1d722b2017-02-10 14:52:02 +08001370 goto err_free_res;
Shawn Line77f8472016-09-03 11:41:09 -05001371
1372 /* Get the I/O and memory ranges from DT */
Shawn Line77f8472016-09-03 11:41:09 -05001373 resource_list_for_each_entry(win, &res) {
1374 switch (resource_type(win->res)) {
1375 case IORESOURCE_IO:
1376 io = win->res;
1377 io->name = "I/O";
Shawn Lin9e663d32016-11-24 09:54:20 +08001378 rockchip->io_size = resource_size(io);
1379 rockchip->io_bus_addr = io->start - win->offset;
Shawn Line77f8472016-09-03 11:41:09 -05001380 err = pci_remap_iospace(io, io_base);
1381 if (err) {
1382 dev_warn(dev, "error %d: failed to map resource %pR\n",
1383 err, io);
1384 continue;
1385 }
Brian Norris073d3db2017-03-09 18:46:15 -08001386 rockchip->io = io;
Shawn Line77f8472016-09-03 11:41:09 -05001387 break;
1388 case IORESOURCE_MEM:
1389 mem = win->res;
1390 mem->name = "MEM";
Shawn Lin9e663d32016-11-24 09:54:20 +08001391 rockchip->mem_size = resource_size(mem);
1392 rockchip->mem_bus_addr = mem->start - win->offset;
Shawn Line77f8472016-09-03 11:41:09 -05001393 break;
1394 case IORESOURCE_BUS:
1395 rockchip->root_bus_nr = win->res->start;
1396 break;
1397 default:
1398 continue;
1399 }
1400 }
1401
Shawn Lin9e663d32016-11-24 09:54:20 +08001402 err = rockchip_cfg_atu(rockchip);
1403 if (err)
Shawn Linf1d722b2017-02-10 14:52:02 +08001404 goto err_free_res;
Shawn Lin013dd3d2016-12-12 19:50:07 +08001405
1406 rockchip->msg_region = devm_ioremap(rockchip->dev,
1407 rockchip->msg_bus_addr, SZ_1M);
1408 if (!rockchip->msg_region) {
1409 err = -ENOMEM;
Shawn Linf1d722b2017-02-10 14:52:02 +08001410 goto err_free_res;
Shawn Lin013dd3d2016-12-12 19:50:07 +08001411 }
1412
Lorenzo Pieralisiae13cb92017-06-28 15:14:00 -05001413 list_splice_init(&res, &bridge->windows);
1414 bridge->dev.parent = &pdev->dev;
1415 bridge->sysdata = rockchip;
1416 bridge->busnr = 0;
1417 bridge->ops = &rockchip_pcie_ops;
Lorenzo Pieralisi5a3dc3c2017-06-28 15:14:11 -05001418 bridge->map_irq = of_irq_parse_and_map_pci;
1419 bridge->swizzle_irq = pci_common_swizzle;
Lorenzo Pieralisiae13cb92017-06-28 15:14:00 -05001420
1421 err = pci_scan_root_bus_bridge(bridge);
1422 if (!err)
Shawn Linf1d722b2017-02-10 14:52:02 +08001423 goto err_free_res;
Lorenzo Pieralisiae13cb92017-06-28 15:14:00 -05001424
1425 bus = bridge->bus;
1426
Brian Norris073d3db2017-03-09 18:46:15 -08001427 rockchip->root_bus = bus;
Shawn Line77f8472016-09-03 11:41:09 -05001428
1429 pci_bus_size_bridges(bus);
1430 pci_bus_assign_resources(bus);
1431 list_for_each_entry(child, &bus->children, node)
1432 pcie_bus_configure_settings(child);
1433
1434 pci_bus_add_devices(bus);
Brian Norrisdeb518f2017-03-09 18:46:14 -08001435 return 0;
Shawn Line77f8472016-09-03 11:41:09 -05001436
Shawn Linf1d722b2017-02-10 14:52:02 +08001437err_free_res:
1438 pci_free_resource_list(&res);
Shawn Line77f8472016-09-03 11:41:09 -05001439err_vpcie:
1440 if (!IS_ERR(rockchip->vpcie3v3))
1441 regulator_disable(rockchip->vpcie3v3);
1442 if (!IS_ERR(rockchip->vpcie1v8))
1443 regulator_disable(rockchip->vpcie1v8);
1444 if (!IS_ERR(rockchip->vpcie0v9))
1445 regulator_disable(rockchip->vpcie0v9);
1446err_set_vpcie:
1447 clk_disable_unprepare(rockchip->clk_pcie_pm);
1448err_pcie_pm:
1449 clk_disable_unprepare(rockchip->hclk_pcie);
1450err_hclk_pcie:
1451 clk_disable_unprepare(rockchip->aclk_perf_pcie);
1452err_aclk_perf_pcie:
1453 clk_disable_unprepare(rockchip->aclk_pcie);
1454err_aclk_pcie:
1455 return err;
1456}
1457
Brian Norris073d3db2017-03-09 18:46:15 -08001458static int rockchip_pcie_remove(struct platform_device *pdev)
1459{
1460 struct device *dev = &pdev->dev;
1461 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1462
1463 pci_stop_root_bus(rockchip->root_bus);
1464 pci_remove_root_bus(rockchip->root_bus);
1465 pci_unmap_iospace(rockchip->io);
1466 irq_domain_remove(rockchip->irq_domain);
1467
1468 phy_power_off(rockchip->phy);
1469 phy_exit(rockchip->phy);
1470
1471 clk_disable_unprepare(rockchip->clk_pcie_pm);
1472 clk_disable_unprepare(rockchip->hclk_pcie);
1473 clk_disable_unprepare(rockchip->aclk_perf_pcie);
1474 clk_disable_unprepare(rockchip->aclk_pcie);
1475
1476 if (!IS_ERR(rockchip->vpcie3v3))
1477 regulator_disable(rockchip->vpcie3v3);
1478 if (!IS_ERR(rockchip->vpcie1v8))
1479 regulator_disable(rockchip->vpcie1v8);
1480 if (!IS_ERR(rockchip->vpcie0v9))
1481 regulator_disable(rockchip->vpcie0v9);
1482
1483 return 0;
1484}
1485
Shawn Lin013dd3d2016-12-12 19:50:07 +08001486static const struct dev_pm_ops rockchip_pcie_pm_ops = {
1487 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_pcie_suspend_noirq,
1488 rockchip_pcie_resume_noirq)
1489};
1490
Shawn Line77f8472016-09-03 11:41:09 -05001491static const struct of_device_id rockchip_pcie_of_match[] = {
1492 { .compatible = "rockchip,rk3399-pcie", },
1493 {}
1494};
Brian Norrisb0308c52017-03-09 18:46:17 -08001495MODULE_DEVICE_TABLE(of, rockchip_pcie_of_match);
Shawn Line77f8472016-09-03 11:41:09 -05001496
1497static struct platform_driver rockchip_pcie_driver = {
1498 .driver = {
1499 .name = "rockchip-pcie",
1500 .of_match_table = rockchip_pcie_of_match,
Shawn Lin013dd3d2016-12-12 19:50:07 +08001501 .pm = &rockchip_pcie_pm_ops,
Shawn Line77f8472016-09-03 11:41:09 -05001502 },
1503 .probe = rockchip_pcie_probe,
Brian Norris073d3db2017-03-09 18:46:15 -08001504 .remove = rockchip_pcie_remove,
Shawn Line77f8472016-09-03 11:41:09 -05001505};
Brian Norrisb0308c52017-03-09 18:46:17 -08001506module_platform_driver(rockchip_pcie_driver);
1507
1508MODULE_AUTHOR("Rockchip Inc");
1509MODULE_DESCRIPTION("Rockchip AXI PCIe driver");
1510MODULE_LICENSE("GPL v2");