blob: b05bf3fe364e2f97a5275552986c7238d58f7819 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053072 unsigned long max_lcd_pclk;
73 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030074 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053075 const struct omap_video_timings *mgr_timings,
76 u16 width, u16 height, u16 out_width, u16 out_height,
77 enum omap_color_mode color_mode, bool *five_taps,
78 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030080 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053081 u16 width, u16 height, u16 out_width, u16 out_height,
82 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030083 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030084
85 /* swap GFX & WB fifos */
86 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020087
88 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
89 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053090
91 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
92 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053093
94 bool set_max_preload:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053095};
96
Tomi Valkeinen42a69612012-08-22 16:56:57 +030097#define DISPC_MAX_NR_FIFOS 5
98
Tomi Valkeinen80c39712009-11-12 11:41:42 +020099static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000100 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200101 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300102
103 int ctx_loss_cnt;
104
archit tanejaaffe3602011-02-23 08:41:03 +0000105 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200107 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300108 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200109
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300110 u32 fifo_size[DISPC_MAX_NR_FIFOS];
111 /* maps which plane is using a fifo. fifo-id -> plane-id */
112 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300114 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200115 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200116
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530117 const struct dispc_features *feat;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118} dispc;
119
Amber Jain0d66cbb2011-05-19 19:47:54 +0530120enum omap_color_component {
121 /* used for all color formats for OMAP3 and earlier
122 * and for RGB and Y color component on OMAP4
123 */
124 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
125 /* used for UV component for
126 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
127 * color formats on OMAP4
128 */
129 DISPC_COLOR_COMPONENT_UV = 1 << 1,
130};
131
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530132enum mgr_reg_fields {
133 DISPC_MGR_FLD_ENABLE,
134 DISPC_MGR_FLD_STNTFT,
135 DISPC_MGR_FLD_GO,
136 DISPC_MGR_FLD_TFTDATALINES,
137 DISPC_MGR_FLD_STALLMODE,
138 DISPC_MGR_FLD_TCKENABLE,
139 DISPC_MGR_FLD_TCKSELECTION,
140 DISPC_MGR_FLD_CPR,
141 DISPC_MGR_FLD_FIFOHANDCHECK,
142 /* used to maintain a count of the above fields */
143 DISPC_MGR_FLD_NUM,
144};
145
146static const struct {
147 const char *name;
148 u32 vsync_irq;
149 u32 framedone_irq;
150 u32 sync_lost_irq;
151 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
152} mgr_desc[] = {
153 [OMAP_DSS_CHANNEL_LCD] = {
154 .name = "LCD",
155 .vsync_irq = DISPC_IRQ_VSYNC,
156 .framedone_irq = DISPC_IRQ_FRAMEDONE,
157 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
158 .reg_desc = {
159 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
160 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
161 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
162 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
163 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
164 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
165 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
166 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
167 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
168 },
169 },
170 [OMAP_DSS_CHANNEL_DIGIT] = {
171 .name = "DIGIT",
172 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200173 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530174 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
175 .reg_desc = {
176 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
177 [DISPC_MGR_FLD_STNTFT] = { },
178 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
179 [DISPC_MGR_FLD_TFTDATALINES] = { },
180 [DISPC_MGR_FLD_STALLMODE] = { },
181 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
182 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
183 [DISPC_MGR_FLD_CPR] = { },
184 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
185 },
186 },
187 [OMAP_DSS_CHANNEL_LCD2] = {
188 .name = "LCD2",
189 .vsync_irq = DISPC_IRQ_VSYNC2,
190 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
191 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
192 .reg_desc = {
193 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
194 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
195 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
196 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
197 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
198 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
199 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
200 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
201 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
202 },
203 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530204 [OMAP_DSS_CHANNEL_LCD3] = {
205 .name = "LCD3",
206 .vsync_irq = DISPC_IRQ_VSYNC3,
207 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
208 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
209 .reg_desc = {
210 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
211 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
212 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
213 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
214 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
215 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
216 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
217 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
218 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
219 },
220 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530221};
222
Archit Taneja6e5264b2012-09-11 12:04:47 +0530223struct color_conv_coef {
224 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
225 int full_range;
226};
227
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530228static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
229static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200230
Archit Taneja55978cc2011-05-06 11:45:51 +0530231static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200232{
Archit Taneja55978cc2011-05-06 11:45:51 +0530233 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200234}
235
Archit Taneja55978cc2011-05-06 11:45:51 +0530236static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200237{
Archit Taneja55978cc2011-05-06 11:45:51 +0530238 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239}
240
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530241static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
242{
243 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
244 return REG_GET(rfld.reg, rfld.high, rfld.low);
245}
246
247static void mgr_fld_write(enum omap_channel channel,
248 enum mgr_reg_fields regfld, int val) {
249 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
250 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
251}
252
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200253#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530254 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530256 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200257
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259{
Archit Tanejac6104b82011-08-05 19:06:02 +0530260 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300262 DSSDBG("dispc_save_context\n");
263
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200264 SR(IRQENABLE);
265 SR(CONTROL);
266 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530268 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
269 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300270 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000271 if (dss_has_feature(FEAT_MGR_LCD2)) {
272 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000273 SR(CONFIG2);
274 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530275 if (dss_has_feature(FEAT_MGR_LCD3)) {
276 SR(CONTROL3);
277 SR(CONFIG3);
278 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279
Archit Tanejac6104b82011-08-05 19:06:02 +0530280 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
281 SR(DEFAULT_COLOR(i));
282 SR(TRANS_COLOR(i));
283 SR(SIZE_MGR(i));
284 if (i == OMAP_DSS_CHANNEL_DIGIT)
285 continue;
286 SR(TIMING_H(i));
287 SR(TIMING_V(i));
288 SR(POL_FREQ(i));
289 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290
Archit Tanejac6104b82011-08-05 19:06:02 +0530291 SR(DATA_CYCLE1(i));
292 SR(DATA_CYCLE2(i));
293 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300295 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530296 SR(CPR_COEF_R(i));
297 SR(CPR_COEF_G(i));
298 SR(CPR_COEF_B(i));
299 }
300 }
301
302 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
303 SR(OVL_BA0(i));
304 SR(OVL_BA1(i));
305 SR(OVL_POSITION(i));
306 SR(OVL_SIZE(i));
307 SR(OVL_ATTRIBUTES(i));
308 SR(OVL_FIFO_THRESHOLD(i));
309 SR(OVL_ROW_INC(i));
310 SR(OVL_PIXEL_INC(i));
311 if (dss_has_feature(FEAT_PRELOAD))
312 SR(OVL_PRELOAD(i));
313 if (i == OMAP_DSS_GFX) {
314 SR(OVL_WINDOW_SKIP(i));
315 SR(OVL_TABLE_BA(i));
316 continue;
317 }
318 SR(OVL_FIR(i));
319 SR(OVL_PICTURE_SIZE(i));
320 SR(OVL_ACCU0(i));
321 SR(OVL_ACCU1(i));
322
323 for (j = 0; j < 8; j++)
324 SR(OVL_FIR_COEF_H(i, j));
325
326 for (j = 0; j < 8; j++)
327 SR(OVL_FIR_COEF_HV(i, j));
328
329 for (j = 0; j < 5; j++)
330 SR(OVL_CONV_COEF(i, j));
331
332 if (dss_has_feature(FEAT_FIR_COEF_V)) {
333 for (j = 0; j < 8; j++)
334 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300335 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000336
Archit Tanejac6104b82011-08-05 19:06:02 +0530337 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
338 SR(OVL_BA0_UV(i));
339 SR(OVL_BA1_UV(i));
340 SR(OVL_FIR2(i));
341 SR(OVL_ACCU2_0(i));
342 SR(OVL_ACCU2_1(i));
343
344 for (j = 0; j < 8; j++)
345 SR(OVL_FIR_COEF_H2(i, j));
346
347 for (j = 0; j < 8; j++)
348 SR(OVL_FIR_COEF_HV2(i, j));
349
350 for (j = 0; j < 8; j++)
351 SR(OVL_FIR_COEF_V2(i, j));
352 }
353 if (dss_has_feature(FEAT_ATTR2))
354 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000355 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200356
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600357 if (dss_has_feature(FEAT_CORE_CLK_DIV))
358 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300359
Archit Tanejabdb736a2012-11-28 17:01:39 +0530360 dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300361 dispc.ctx_valid = true;
362
363 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364}
365
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300366static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200367{
Archit Tanejac6104b82011-08-05 19:06:02 +0530368 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300369
370 DSSDBG("dispc_restore_context\n");
371
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300372 if (!dispc.ctx_valid)
373 return;
374
Archit Tanejabdb736a2012-11-28 17:01:39 +0530375 ctx = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300376
377 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
378 return;
379
380 DSSDBG("ctx_loss_count: saved %d, current %d\n",
381 dispc.ctx_loss_cnt, ctx);
382
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200383 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200384 /*RR(CONTROL);*/
385 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200386 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530387 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
388 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300389 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530390 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000391 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530392 if (dss_has_feature(FEAT_MGR_LCD3))
393 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200394
Archit Tanejac6104b82011-08-05 19:06:02 +0530395 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
396 RR(DEFAULT_COLOR(i));
397 RR(TRANS_COLOR(i));
398 RR(SIZE_MGR(i));
399 if (i == OMAP_DSS_CHANNEL_DIGIT)
400 continue;
401 RR(TIMING_H(i));
402 RR(TIMING_V(i));
403 RR(POL_FREQ(i));
404 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530405
Archit Tanejac6104b82011-08-05 19:06:02 +0530406 RR(DATA_CYCLE1(i));
407 RR(DATA_CYCLE2(i));
408 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000409
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300410 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530411 RR(CPR_COEF_R(i));
412 RR(CPR_COEF_G(i));
413 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300414 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000415 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200416
Archit Tanejac6104b82011-08-05 19:06:02 +0530417 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
418 RR(OVL_BA0(i));
419 RR(OVL_BA1(i));
420 RR(OVL_POSITION(i));
421 RR(OVL_SIZE(i));
422 RR(OVL_ATTRIBUTES(i));
423 RR(OVL_FIFO_THRESHOLD(i));
424 RR(OVL_ROW_INC(i));
425 RR(OVL_PIXEL_INC(i));
426 if (dss_has_feature(FEAT_PRELOAD))
427 RR(OVL_PRELOAD(i));
428 if (i == OMAP_DSS_GFX) {
429 RR(OVL_WINDOW_SKIP(i));
430 RR(OVL_TABLE_BA(i));
431 continue;
432 }
433 RR(OVL_FIR(i));
434 RR(OVL_PICTURE_SIZE(i));
435 RR(OVL_ACCU0(i));
436 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200437
Archit Tanejac6104b82011-08-05 19:06:02 +0530438 for (j = 0; j < 8; j++)
439 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200440
Archit Tanejac6104b82011-08-05 19:06:02 +0530441 for (j = 0; j < 8; j++)
442 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200443
Archit Tanejac6104b82011-08-05 19:06:02 +0530444 for (j = 0; j < 5; j++)
445 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446
Archit Tanejac6104b82011-08-05 19:06:02 +0530447 if (dss_has_feature(FEAT_FIR_COEF_V)) {
448 for (j = 0; j < 8; j++)
449 RR(OVL_FIR_COEF_V(i, j));
450 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200451
Archit Tanejac6104b82011-08-05 19:06:02 +0530452 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
453 RR(OVL_BA0_UV(i));
454 RR(OVL_BA1_UV(i));
455 RR(OVL_FIR2(i));
456 RR(OVL_ACCU2_0(i));
457 RR(OVL_ACCU2_1(i));
458
459 for (j = 0; j < 8; j++)
460 RR(OVL_FIR_COEF_H2(i, j));
461
462 for (j = 0; j < 8; j++)
463 RR(OVL_FIR_COEF_HV2(i, j));
464
465 for (j = 0; j < 8; j++)
466 RR(OVL_FIR_COEF_V2(i, j));
467 }
468 if (dss_has_feature(FEAT_ATTR2))
469 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300470 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200471
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600472 if (dss_has_feature(FEAT_CORE_CLK_DIV))
473 RR(DIVISOR);
474
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200475 /* enable last, because LCD & DIGIT enable are here */
476 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000477 if (dss_has_feature(FEAT_MGR_LCD2))
478 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530479 if (dss_has_feature(FEAT_MGR_LCD3))
480 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200481 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300482 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200483
484 /*
485 * enable last so IRQs won't trigger before
486 * the context is fully restored
487 */
488 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300489
490 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200491}
492
493#undef SR
494#undef RR
495
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300496int dispc_runtime_get(void)
497{
498 int r;
499
500 DSSDBG("dispc_runtime_get\n");
501
502 r = pm_runtime_get_sync(&dispc.pdev->dev);
503 WARN_ON(r < 0);
504 return r < 0 ? r : 0;
505}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200506EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300507
508void dispc_runtime_put(void)
509{
510 int r;
511
512 DSSDBG("dispc_runtime_put\n");
513
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200514 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300515 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300516}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200517EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300518
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200519u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
520{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530521 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200522}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200523EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200524
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200525u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
526{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200527 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
528 return 0;
529
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530530 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200533
Tomi Valkeinencb699202012-10-17 10:38:52 +0300534u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
535{
536 return mgr_desc[channel].sync_lost_irq;
537}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200538EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300539
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530540u32 dispc_wb_get_framedone_irq(void)
541{
542 return DISPC_IRQ_FRAMEDONEWB;
543}
544
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300545bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300551void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300553 WARN_ON(dispc_mgr_is_enabled(channel) == false);
554 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530558 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200560EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530562bool dispc_wb_go_busy(void)
563{
564 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
565}
566
567void dispc_wb_go(void)
568{
569 enum omap_plane plane = OMAP_DSS_WB;
570 bool enable, go;
571
572 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
573
574 if (!enable)
575 return;
576
577 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
578 if (go) {
579 DSSERR("GO bit not down for WB\n");
580 return;
581 }
582
583 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
584}
585
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300586static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587{
Archit Taneja9b372c22011-05-06 11:45:49 +0530588 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200589}
590
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300591static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200592{
Archit Taneja9b372c22011-05-06 11:45:49 +0530593 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200594}
595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300596static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200597{
Archit Taneja9b372c22011-05-06 11:45:49 +0530598 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200599}
600
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300601static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530602{
603 BUG_ON(plane == OMAP_DSS_GFX);
604
605 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
609 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530610{
611 BUG_ON(plane == OMAP_DSS_GFX);
612
613 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
614}
615
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300616static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530617{
618 BUG_ON(plane == OMAP_DSS_GFX);
619
620 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
621}
622
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530623static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
624 int fir_vinc, int five_taps,
625 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530627 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200628 int i;
629
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530630 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
631 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632
633 for (i = 0; i < 8; i++) {
634 u32 h, hv;
635
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530636 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
637 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
638 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
639 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
640 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
641 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
642 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
643 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644
Amber Jain0d66cbb2011-05-19 19:47:54 +0530645 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300646 dispc_ovl_write_firh_reg(plane, i, h);
647 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530648 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300649 dispc_ovl_write_firh2_reg(plane, i, h);
650 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530651 }
652
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200653 }
654
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200655 if (five_taps) {
656 for (i = 0; i < 8; i++) {
657 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530658 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
659 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530660 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300661 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530662 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300663 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200664 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200665 }
666}
667
Archit Taneja6e5264b2012-09-11 12:04:47 +0530668
669static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
670 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200672#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
673
Archit Taneja6e5264b2012-09-11 12:04:47 +0530674 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
675 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
676 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
677 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
678 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679
Archit Taneja6e5264b2012-09-11 12:04:47 +0530680 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681
682#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683}
684
Archit Taneja6e5264b2012-09-11 12:04:47 +0530685static void dispc_setup_color_conv_coef(void)
686{
687 int i;
688 int num_ovl = dss_feat_get_num_ovls();
689 int num_wb = dss_feat_get_num_wbs();
690 const struct color_conv_coef ctbl_bt601_5_ovl = {
691 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
692 };
693 const struct color_conv_coef ctbl_bt601_5_wb = {
694 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
695 };
696
697 for (i = 1; i < num_ovl; i++)
698 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
699
700 for (; i < num_wb; i++)
701 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
702}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300704static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705{
Archit Taneja9b372c22011-05-06 11:45:49 +0530706 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707}
708
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300709static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200710{
Archit Taneja9b372c22011-05-06 11:45:49 +0530711 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200712}
713
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300714static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530715{
716 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
717}
718
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300719static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530720{
721 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
722}
723
Archit Tanejad79db852012-09-22 12:30:17 +0530724static void dispc_ovl_set_pos(enum omap_plane plane,
725 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726{
Archit Tanejad79db852012-09-22 12:30:17 +0530727 u32 val;
728
729 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
730 return;
731
732 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530733
734 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735}
736
Archit Taneja78b687f2012-09-21 14:51:49 +0530737static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
738 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200739{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200740 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530741
Archit Taneja36d87d92012-07-28 22:59:03 +0530742 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530743 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
744 else
745 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200746}
747
Archit Taneja78b687f2012-09-21 14:51:49 +0530748static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
749 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200750{
751 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752
753 BUG_ON(plane == OMAP_DSS_GFX);
754
755 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530756
Archit Taneja36d87d92012-07-28 22:59:03 +0530757 if (plane == OMAP_DSS_WB)
758 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
759 else
760 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200761}
762
Archit Taneja5b54ed32012-09-26 16:55:27 +0530763static void dispc_ovl_set_zorder(enum omap_plane plane,
764 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530765{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530766 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530767 return;
768
769 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
770}
771
772static void dispc_ovl_enable_zorder_planes(void)
773{
774 int i;
775
776 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
777 return;
778
779 for (i = 0; i < dss_feat_get_num_ovls(); i++)
780 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
781}
782
Archit Taneja5b54ed32012-09-26 16:55:27 +0530783static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
784 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100785{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530786 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100787 return;
788
Archit Taneja9b372c22011-05-06 11:45:49 +0530789 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100790}
791
Archit Taneja5b54ed32012-09-26 16:55:27 +0530792static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
793 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200794{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530795 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300796 int shift;
797
Archit Taneja5b54ed32012-09-26 16:55:27 +0530798 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100799 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530800
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300801 shift = shifts[plane];
802 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200803}
804
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300805static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200806{
Archit Taneja9b372c22011-05-06 11:45:49 +0530807 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200808}
809
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300810static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811{
Archit Taneja9b372c22011-05-06 11:45:49 +0530812 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200813}
814
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300815static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200816 enum omap_color_mode color_mode)
817{
818 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530819 if (plane != OMAP_DSS_GFX) {
820 switch (color_mode) {
821 case OMAP_DSS_COLOR_NV12:
822 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530823 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530824 m = 0x1; break;
825 case OMAP_DSS_COLOR_RGBA16:
826 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530827 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530828 m = 0x4; break;
829 case OMAP_DSS_COLOR_ARGB16:
830 m = 0x5; break;
831 case OMAP_DSS_COLOR_RGB16:
832 m = 0x6; break;
833 case OMAP_DSS_COLOR_ARGB16_1555:
834 m = 0x7; break;
835 case OMAP_DSS_COLOR_RGB24U:
836 m = 0x8; break;
837 case OMAP_DSS_COLOR_RGB24P:
838 m = 0x9; break;
839 case OMAP_DSS_COLOR_YUV2:
840 m = 0xa; break;
841 case OMAP_DSS_COLOR_UYVY:
842 m = 0xb; break;
843 case OMAP_DSS_COLOR_ARGB32:
844 m = 0xc; break;
845 case OMAP_DSS_COLOR_RGBA32:
846 m = 0xd; break;
847 case OMAP_DSS_COLOR_RGBX32:
848 m = 0xe; break;
849 case OMAP_DSS_COLOR_XRGB16_1555:
850 m = 0xf; break;
851 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300852 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530853 }
854 } else {
855 switch (color_mode) {
856 case OMAP_DSS_COLOR_CLUT1:
857 m = 0x0; break;
858 case OMAP_DSS_COLOR_CLUT2:
859 m = 0x1; break;
860 case OMAP_DSS_COLOR_CLUT4:
861 m = 0x2; break;
862 case OMAP_DSS_COLOR_CLUT8:
863 m = 0x3; break;
864 case OMAP_DSS_COLOR_RGB12U:
865 m = 0x4; break;
866 case OMAP_DSS_COLOR_ARGB16:
867 m = 0x5; break;
868 case OMAP_DSS_COLOR_RGB16:
869 m = 0x6; break;
870 case OMAP_DSS_COLOR_ARGB16_1555:
871 m = 0x7; break;
872 case OMAP_DSS_COLOR_RGB24U:
873 m = 0x8; break;
874 case OMAP_DSS_COLOR_RGB24P:
875 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530876 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530877 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530878 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530879 m = 0xb; break;
880 case OMAP_DSS_COLOR_ARGB32:
881 m = 0xc; break;
882 case OMAP_DSS_COLOR_RGBA32:
883 m = 0xd; break;
884 case OMAP_DSS_COLOR_RGBX32:
885 m = 0xe; break;
886 case OMAP_DSS_COLOR_XRGB16_1555:
887 m = 0xf; break;
888 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300889 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530890 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200891 }
892
Archit Taneja9b372c22011-05-06 11:45:49 +0530893 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200894}
895
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530896static void dispc_ovl_configure_burst_type(enum omap_plane plane,
897 enum omap_dss_rotation_type rotation_type)
898{
899 if (dss_has_feature(FEAT_BURST_2D) == 0)
900 return;
901
902 if (rotation_type == OMAP_DSS_ROT_TILER)
903 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
904 else
905 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
906}
907
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300908void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200909{
910 int shift;
911 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000912 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200913
914 switch (plane) {
915 case OMAP_DSS_GFX:
916 shift = 8;
917 break;
918 case OMAP_DSS_VIDEO1:
919 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530920 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200921 shift = 16;
922 break;
923 default:
924 BUG();
925 return;
926 }
927
Archit Taneja9b372c22011-05-06 11:45:49 +0530928 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000929 if (dss_has_feature(FEAT_MGR_LCD2)) {
930 switch (channel) {
931 case OMAP_DSS_CHANNEL_LCD:
932 chan = 0;
933 chan2 = 0;
934 break;
935 case OMAP_DSS_CHANNEL_DIGIT:
936 chan = 1;
937 chan2 = 0;
938 break;
939 case OMAP_DSS_CHANNEL_LCD2:
940 chan = 0;
941 chan2 = 1;
942 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530943 case OMAP_DSS_CHANNEL_LCD3:
944 if (dss_has_feature(FEAT_MGR_LCD3)) {
945 chan = 0;
946 chan2 = 2;
947 } else {
948 BUG();
949 return;
950 }
951 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000952 default:
953 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300954 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000955 }
956
957 val = FLD_MOD(val, chan, shift, shift);
958 val = FLD_MOD(val, chan2, 31, 30);
959 } else {
960 val = FLD_MOD(val, channel, shift, shift);
961 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530962 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200964EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200965
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200966static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
967{
968 int shift;
969 u32 val;
970 enum omap_channel channel;
971
972 switch (plane) {
973 case OMAP_DSS_GFX:
974 shift = 8;
975 break;
976 case OMAP_DSS_VIDEO1:
977 case OMAP_DSS_VIDEO2:
978 case OMAP_DSS_VIDEO3:
979 shift = 16;
980 break;
981 default:
982 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300983 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200984 }
985
986 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
987
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530988 if (dss_has_feature(FEAT_MGR_LCD3)) {
989 if (FLD_GET(val, 31, 30) == 0)
990 channel = FLD_GET(val, shift, shift);
991 else if (FLD_GET(val, 31, 30) == 1)
992 channel = OMAP_DSS_CHANNEL_LCD2;
993 else
994 channel = OMAP_DSS_CHANNEL_LCD3;
995 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200996 if (FLD_GET(val, 31, 30) == 0)
997 channel = FLD_GET(val, shift, shift);
998 else
999 channel = OMAP_DSS_CHANNEL_LCD2;
1000 } else {
1001 channel = FLD_GET(val, shift, shift);
1002 }
1003
1004 return channel;
1005}
1006
Archit Tanejad9ac7732012-09-22 12:38:19 +05301007void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1008{
1009 enum omap_plane plane = OMAP_DSS_WB;
1010
1011 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1012}
1013
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001014static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001015 enum omap_burst_size burst_size)
1016{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301017 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001018 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001019
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001020 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001021 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001022}
1023
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001024static void dispc_configure_burst_sizes(void)
1025{
1026 int i;
1027 const int burst_size = BURST_SIZE_X8;
1028
1029 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001030 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001031 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001032}
1033
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001034static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001035{
1036 unsigned unit = dss_feat_get_burst_size_unit();
1037 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1038 return unit * 8;
1039}
1040
Mythri P Kd3862612011-03-11 18:02:49 +05301041void dispc_enable_gamma_table(bool enable)
1042{
1043 /*
1044 * This is partially implemented to support only disabling of
1045 * the gamma table.
1046 */
1047 if (enable) {
1048 DSSWARN("Gamma table enabling for TV not yet supported");
1049 return;
1050 }
1051
1052 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1053}
1054
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001055static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001056{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301057 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001058 return;
1059
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301060 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001061}
1062
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001063static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001064 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001065{
1066 u32 coef_r, coef_g, coef_b;
1067
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301068 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001069 return;
1070
1071 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1072 FLD_VAL(coefs->rb, 9, 0);
1073 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1074 FLD_VAL(coefs->gb, 9, 0);
1075 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1076 FLD_VAL(coefs->bb, 9, 0);
1077
1078 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1079 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1080 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1081}
1082
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001083static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084{
1085 u32 val;
1086
1087 BUG_ON(plane == OMAP_DSS_GFX);
1088
Archit Taneja9b372c22011-05-06 11:45:49 +05301089 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001090 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301091 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092}
1093
Archit Tanejad79db852012-09-22 12:30:17 +05301094static void dispc_ovl_enable_replication(enum omap_plane plane,
1095 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001096{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301097 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001098 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001099
Archit Tanejad79db852012-09-22 12:30:17 +05301100 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1101 return;
1102
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001103 shift = shifts[plane];
1104 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105}
1106
Archit Taneja8f366162012-04-16 12:53:44 +05301107static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301108 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109{
1110 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301111
Archit Taneja33b89922012-11-14 13:50:15 +05301112 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1113 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1114
Archit Taneja702d1442011-05-06 11:45:50 +05301115 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116}
1117
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001118static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001121 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301122 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001123 u32 unit;
1124
1125 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126
Archit Tanejaa0acb552010-09-15 19:20:00 +05301127 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001128
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001129 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1130 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001131 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001132 dispc.fifo_size[fifo] = size;
1133
1134 /*
1135 * By default fifos are mapped directly to overlays, fifo 0 to
1136 * ovl 0, fifo 1 to ovl 1, etc.
1137 */
1138 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001140
1141 /*
1142 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1143 * causes problems with certain use cases, like using the tiler in 2D
1144 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1145 * giving GFX plane a larger fifo. WB but should work fine with a
1146 * smaller fifo.
1147 */
1148 if (dispc.feat->gfx_fifo_workaround) {
1149 u32 v;
1150
1151 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1152
1153 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1154 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1155 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1156 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1157
1158 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1159
1160 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1161 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1162 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001163}
1164
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001165static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001166{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001167 int fifo;
1168 u32 size = 0;
1169
1170 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1171 if (dispc.fifo_assignment[fifo] == plane)
1172 size += dispc.fifo_size[fifo];
1173 }
1174
1175 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001176}
1177
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001178void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001179{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301180 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001181 u32 unit;
1182
1183 unit = dss_feat_get_buffer_size_unit();
1184
1185 WARN_ON(low % unit != 0);
1186 WARN_ON(high % unit != 0);
1187
1188 low /= unit;
1189 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301190
Archit Taneja9b372c22011-05-06 11:45:49 +05301191 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1192 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1193
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001194 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001195 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301196 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001197 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301198 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001199 hi_start, hi_end) * unit,
1200 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001201
Archit Taneja9b372c22011-05-06 11:45:49 +05301202 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301203 FLD_VAL(high, hi_start, hi_end) |
1204 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301205
1206 /*
1207 * configure the preload to the pipeline's high threhold, if HT it's too
1208 * large for the preload field, set the threshold to the maximum value
1209 * that can be held by the preload register
1210 */
1211 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1212 plane != OMAP_DSS_WB)
1213 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001214}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001215EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001216
1217void dispc_enable_fifomerge(bool enable)
1218{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001219 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1220 WARN_ON(enable);
1221 return;
1222 }
1223
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1225 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001226}
1227
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001228void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001229 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1230 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001231{
1232 /*
1233 * All sizes are in bytes. Both the buffer and burst are made of
1234 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1235 */
1236
1237 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001238 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1239 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001240
1241 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001242 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001243
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001244 if (use_fifomerge) {
1245 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001246 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001247 total_fifo_size += dispc_ovl_get_fifo_size(i);
1248 } else {
1249 total_fifo_size = ovl_fifo_size;
1250 }
1251
1252 /*
1253 * We use the same low threshold for both fifomerge and non-fifomerge
1254 * cases, but for fifomerge we calculate the high threshold using the
1255 * combined fifo size
1256 */
1257
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001258 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001259 *fifo_low = ovl_fifo_size - burst_size * 2;
1260 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301261 } else if (plane == OMAP_DSS_WB) {
1262 /*
1263 * Most optimal configuration for writeback is to push out data
1264 * to the interconnect the moment writeback pushes enough pixels
1265 * in the FIFO to form a burst
1266 */
1267 *fifo_low = 0;
1268 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001269 } else {
1270 *fifo_low = ovl_fifo_size - burst_size;
1271 *fifo_high = total_fifo_size - buf_unit;
1272 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001273}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001274EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001275
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001276static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301277 int hinc, int vinc,
1278 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001279{
1280 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001281
Amber Jain0d66cbb2011-05-19 19:47:54 +05301282 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1283 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301284
Amber Jain0d66cbb2011-05-19 19:47:54 +05301285 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1286 &hinc_start, &hinc_end);
1287 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1288 &vinc_start, &vinc_end);
1289 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1290 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301291
Amber Jain0d66cbb2011-05-19 19:47:54 +05301292 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1293 } else {
1294 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1295 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1296 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297}
1298
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001299static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001300{
1301 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301302 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303
Archit Taneja87a74842011-03-02 11:19:50 +05301304 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1305 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1306
1307 val = FLD_VAL(vaccu, vert_start, vert_end) |
1308 FLD_VAL(haccu, hor_start, hor_end);
1309
Archit Taneja9b372c22011-05-06 11:45:49 +05301310 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311}
1312
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001313static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001314{
1315 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301316 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001317
Archit Taneja87a74842011-03-02 11:19:50 +05301318 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1319 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1320
1321 val = FLD_VAL(vaccu, vert_start, vert_end) |
1322 FLD_VAL(haccu, hor_start, hor_end);
1323
Archit Taneja9b372c22011-05-06 11:45:49 +05301324 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001325}
1326
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001327static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1328 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301329{
1330 u32 val;
1331
1332 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1333 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1334}
1335
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001336static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1337 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301338{
1339 u32 val;
1340
1341 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1342 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1343}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001345static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001346 u16 orig_width, u16 orig_height,
1347 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301348 bool five_taps, u8 rotation,
1349 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001350{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301351 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001352
Amber Jained14a3c2011-05-19 19:47:51 +05301353 fir_hinc = 1024 * orig_width / out_width;
1354 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001355
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301356 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1357 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001358 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301359}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001360
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301361static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1362 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1363 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1364{
1365 int h_accu2_0, h_accu2_1;
1366 int v_accu2_0, v_accu2_1;
1367 int chroma_hinc, chroma_vinc;
1368 int idx;
1369
1370 struct accu {
1371 s8 h0_m, h0_n;
1372 s8 h1_m, h1_n;
1373 s8 v0_m, v0_n;
1374 s8 v1_m, v1_n;
1375 };
1376
1377 const struct accu *accu_table;
1378 const struct accu *accu_val;
1379
1380 static const struct accu accu_nv12[4] = {
1381 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1382 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1383 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1384 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1385 };
1386
1387 static const struct accu accu_nv12_ilace[4] = {
1388 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1389 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1390 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1391 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1392 };
1393
1394 static const struct accu accu_yuv[4] = {
1395 { 0, 1, 0, 1, 0, 1, 0, 1 },
1396 { 0, 1, 0, 1, 0, 1, 0, 1 },
1397 { -1, 1, 0, 1, 0, 1, 0, 1 },
1398 { 0, 1, 0, 1, -1, 1, 0, 1 },
1399 };
1400
1401 switch (rotation) {
1402 case OMAP_DSS_ROT_0:
1403 idx = 0;
1404 break;
1405 case OMAP_DSS_ROT_90:
1406 idx = 1;
1407 break;
1408 case OMAP_DSS_ROT_180:
1409 idx = 2;
1410 break;
1411 case OMAP_DSS_ROT_270:
1412 idx = 3;
1413 break;
1414 default:
1415 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001416 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301417 }
1418
1419 switch (color_mode) {
1420 case OMAP_DSS_COLOR_NV12:
1421 if (ilace)
1422 accu_table = accu_nv12_ilace;
1423 else
1424 accu_table = accu_nv12;
1425 break;
1426 case OMAP_DSS_COLOR_YUV2:
1427 case OMAP_DSS_COLOR_UYVY:
1428 accu_table = accu_yuv;
1429 break;
1430 default:
1431 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001432 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301433 }
1434
1435 accu_val = &accu_table[idx];
1436
1437 chroma_hinc = 1024 * orig_width / out_width;
1438 chroma_vinc = 1024 * orig_height / out_height;
1439
1440 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1441 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1442 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1443 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1444
1445 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1446 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1447}
1448
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001449static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301450 u16 orig_width, u16 orig_height,
1451 u16 out_width, u16 out_height,
1452 bool ilace, bool five_taps,
1453 bool fieldmode, enum omap_color_mode color_mode,
1454 u8 rotation)
1455{
1456 int accu0 = 0;
1457 int accu1 = 0;
1458 u32 l;
1459
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001460 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301461 out_width, out_height, five_taps,
1462 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301463 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464
Archit Taneja87a74842011-03-02 11:19:50 +05301465 /* RESIZEENABLE and VERTICALTAPS */
1466 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301467 l |= (orig_width != out_width) ? (1 << 5) : 0;
1468 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001469 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301470
1471 /* VRESIZECONF and HRESIZECONF */
1472 if (dss_has_feature(FEAT_RESIZECONF)) {
1473 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301474 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1475 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301476 }
1477
1478 /* LINEBUFFERSPLIT */
1479 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1480 l &= ~(0x1 << 22);
1481 l |= five_taps ? (1 << 22) : 0;
1482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001483
Archit Taneja9b372c22011-05-06 11:45:49 +05301484 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001485
1486 /*
1487 * field 0 = even field = bottom field
1488 * field 1 = odd field = top field
1489 */
1490 if (ilace && !fieldmode) {
1491 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301492 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001493 if (accu0 >= 1024/2) {
1494 accu1 = 1024/2;
1495 accu0 -= accu1;
1496 }
1497 }
1498
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001499 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1500 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001501}
1502
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001503static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301504 u16 orig_width, u16 orig_height,
1505 u16 out_width, u16 out_height,
1506 bool ilace, bool five_taps,
1507 bool fieldmode, enum omap_color_mode color_mode,
1508 u8 rotation)
1509{
1510 int scale_x = out_width != orig_width;
1511 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301512 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301513
1514 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1515 return;
1516 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1517 color_mode != OMAP_DSS_COLOR_UYVY &&
1518 color_mode != OMAP_DSS_COLOR_NV12)) {
1519 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301520 if (plane != OMAP_DSS_WB)
1521 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301522 return;
1523 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001524
1525 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1526 out_height, ilace, color_mode, rotation);
1527
Amber Jain0d66cbb2011-05-19 19:47:54 +05301528 switch (color_mode) {
1529 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301530 if (chroma_upscale) {
1531 /* UV is subsampled by 2 horizontally and vertically */
1532 orig_height >>= 1;
1533 orig_width >>= 1;
1534 } else {
1535 /* UV is downsampled by 2 horizontally and vertically */
1536 orig_height <<= 1;
1537 orig_width <<= 1;
1538 }
1539
Amber Jain0d66cbb2011-05-19 19:47:54 +05301540 break;
1541 case OMAP_DSS_COLOR_YUV2:
1542 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301543 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301544 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301545 rotation == OMAP_DSS_ROT_180) {
1546 if (chroma_upscale)
1547 /* UV is subsampled by 2 horizontally */
1548 orig_width >>= 1;
1549 else
1550 /* UV is downsampled by 2 horizontally */
1551 orig_width <<= 1;
1552 }
1553
Amber Jain0d66cbb2011-05-19 19:47:54 +05301554 /* must use FIR for YUV422 if rotated */
1555 if (rotation != OMAP_DSS_ROT_0)
1556 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301557
Amber Jain0d66cbb2011-05-19 19:47:54 +05301558 break;
1559 default:
1560 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001561 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301562 }
1563
1564 if (out_width != orig_width)
1565 scale_x = true;
1566 if (out_height != orig_height)
1567 scale_y = true;
1568
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001569 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301570 out_width, out_height, five_taps,
1571 rotation, DISPC_COLOR_COMPONENT_UV);
1572
Archit Taneja2a5561b2012-07-16 16:37:45 +05301573 if (plane != OMAP_DSS_WB)
1574 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1575 (scale_x || scale_y) ? 1 : 0, 8, 8);
1576
Amber Jain0d66cbb2011-05-19 19:47:54 +05301577 /* set H scaling */
1578 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1579 /* set V scaling */
1580 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301581}
1582
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001583static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301584 u16 orig_width, u16 orig_height,
1585 u16 out_width, u16 out_height,
1586 bool ilace, bool five_taps,
1587 bool fieldmode, enum omap_color_mode color_mode,
1588 u8 rotation)
1589{
1590 BUG_ON(plane == OMAP_DSS_GFX);
1591
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001592 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301593 orig_width, orig_height,
1594 out_width, out_height,
1595 ilace, five_taps,
1596 fieldmode, color_mode,
1597 rotation);
1598
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001599 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301600 orig_width, orig_height,
1601 out_width, out_height,
1602 ilace, five_taps,
1603 fieldmode, color_mode,
1604 rotation);
1605}
1606
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001607static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301608 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001609 bool mirroring, enum omap_color_mode color_mode)
1610{
Archit Taneja87a74842011-03-02 11:19:50 +05301611 bool row_repeat = false;
1612 int vidrot = 0;
1613
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001614 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1615 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001616
1617 if (mirroring) {
1618 switch (rotation) {
1619 case OMAP_DSS_ROT_0:
1620 vidrot = 2;
1621 break;
1622 case OMAP_DSS_ROT_90:
1623 vidrot = 1;
1624 break;
1625 case OMAP_DSS_ROT_180:
1626 vidrot = 0;
1627 break;
1628 case OMAP_DSS_ROT_270:
1629 vidrot = 3;
1630 break;
1631 }
1632 } else {
1633 switch (rotation) {
1634 case OMAP_DSS_ROT_0:
1635 vidrot = 0;
1636 break;
1637 case OMAP_DSS_ROT_90:
1638 vidrot = 1;
1639 break;
1640 case OMAP_DSS_ROT_180:
1641 vidrot = 2;
1642 break;
1643 case OMAP_DSS_ROT_270:
1644 vidrot = 3;
1645 break;
1646 }
1647 }
1648
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001649 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301650 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001651 else
Archit Taneja87a74842011-03-02 11:19:50 +05301652 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001653 }
Archit Taneja87a74842011-03-02 11:19:50 +05301654
Archit Taneja9b372c22011-05-06 11:45:49 +05301655 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301656 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301657 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1658 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301659
1660 if (color_mode == OMAP_DSS_COLOR_NV12) {
1661 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1662 (rotation == OMAP_DSS_ROT_0 ||
1663 rotation == OMAP_DSS_ROT_180);
1664 /* DOUBLESTRIDE */
1665 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1666 }
1667
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001668}
1669
1670static int color_mode_to_bpp(enum omap_color_mode color_mode)
1671{
1672 switch (color_mode) {
1673 case OMAP_DSS_COLOR_CLUT1:
1674 return 1;
1675 case OMAP_DSS_COLOR_CLUT2:
1676 return 2;
1677 case OMAP_DSS_COLOR_CLUT4:
1678 return 4;
1679 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301680 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001681 return 8;
1682 case OMAP_DSS_COLOR_RGB12U:
1683 case OMAP_DSS_COLOR_RGB16:
1684 case OMAP_DSS_COLOR_ARGB16:
1685 case OMAP_DSS_COLOR_YUV2:
1686 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301687 case OMAP_DSS_COLOR_RGBA16:
1688 case OMAP_DSS_COLOR_RGBX16:
1689 case OMAP_DSS_COLOR_ARGB16_1555:
1690 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001691 return 16;
1692 case OMAP_DSS_COLOR_RGB24P:
1693 return 24;
1694 case OMAP_DSS_COLOR_RGB24U:
1695 case OMAP_DSS_COLOR_ARGB32:
1696 case OMAP_DSS_COLOR_RGBA32:
1697 case OMAP_DSS_COLOR_RGBX32:
1698 return 32;
1699 default:
1700 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001701 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001702 }
1703}
1704
1705static s32 pixinc(int pixels, u8 ps)
1706{
1707 if (pixels == 1)
1708 return 1;
1709 else if (pixels > 1)
1710 return 1 + (pixels - 1) * ps;
1711 else if (pixels < 0)
1712 return 1 - (-pixels + 1) * ps;
1713 else
1714 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001715 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001716}
1717
1718static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1719 u16 screen_width,
1720 u16 width, u16 height,
1721 enum omap_color_mode color_mode, bool fieldmode,
1722 unsigned int field_offset,
1723 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301724 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001725{
1726 u8 ps;
1727
1728 /* FIXME CLUT formats */
1729 switch (color_mode) {
1730 case OMAP_DSS_COLOR_CLUT1:
1731 case OMAP_DSS_COLOR_CLUT2:
1732 case OMAP_DSS_COLOR_CLUT4:
1733 case OMAP_DSS_COLOR_CLUT8:
1734 BUG();
1735 return;
1736 case OMAP_DSS_COLOR_YUV2:
1737 case OMAP_DSS_COLOR_UYVY:
1738 ps = 4;
1739 break;
1740 default:
1741 ps = color_mode_to_bpp(color_mode) / 8;
1742 break;
1743 }
1744
1745 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1746 width, height);
1747
1748 /*
1749 * field 0 = even field = bottom field
1750 * field 1 = odd field = top field
1751 */
1752 switch (rotation + mirror * 4) {
1753 case OMAP_DSS_ROT_0:
1754 case OMAP_DSS_ROT_180:
1755 /*
1756 * If the pixel format is YUV or UYVY divide the width
1757 * of the image by 2 for 0 and 180 degree rotation.
1758 */
1759 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1760 color_mode == OMAP_DSS_COLOR_UYVY)
1761 width = width >> 1;
1762 case OMAP_DSS_ROT_90:
1763 case OMAP_DSS_ROT_270:
1764 *offset1 = 0;
1765 if (field_offset)
1766 *offset0 = field_offset * screen_width * ps;
1767 else
1768 *offset0 = 0;
1769
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301770 *row_inc = pixinc(1 +
1771 (y_predecim * screen_width - x_predecim * width) +
1772 (fieldmode ? screen_width : 0), ps);
1773 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001774 break;
1775
1776 case OMAP_DSS_ROT_0 + 4:
1777 case OMAP_DSS_ROT_180 + 4:
1778 /* If the pixel format is YUV or UYVY divide the width
1779 * of the image by 2 for 0 degree and 180 degree
1780 */
1781 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1782 color_mode == OMAP_DSS_COLOR_UYVY)
1783 width = width >> 1;
1784 case OMAP_DSS_ROT_90 + 4:
1785 case OMAP_DSS_ROT_270 + 4:
1786 *offset1 = 0;
1787 if (field_offset)
1788 *offset0 = field_offset * screen_width * ps;
1789 else
1790 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301791 *row_inc = pixinc(1 -
1792 (y_predecim * screen_width + x_predecim * width) -
1793 (fieldmode ? screen_width : 0), ps);
1794 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001795 break;
1796
1797 default:
1798 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001799 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001800 }
1801}
1802
1803static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1804 u16 screen_width,
1805 u16 width, u16 height,
1806 enum omap_color_mode color_mode, bool fieldmode,
1807 unsigned int field_offset,
1808 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301809 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001810{
1811 u8 ps;
1812 u16 fbw, fbh;
1813
1814 /* FIXME CLUT formats */
1815 switch (color_mode) {
1816 case OMAP_DSS_COLOR_CLUT1:
1817 case OMAP_DSS_COLOR_CLUT2:
1818 case OMAP_DSS_COLOR_CLUT4:
1819 case OMAP_DSS_COLOR_CLUT8:
1820 BUG();
1821 return;
1822 default:
1823 ps = color_mode_to_bpp(color_mode) / 8;
1824 break;
1825 }
1826
1827 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1828 width, height);
1829
1830 /* width & height are overlay sizes, convert to fb sizes */
1831
1832 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1833 fbw = width;
1834 fbh = height;
1835 } else {
1836 fbw = height;
1837 fbh = width;
1838 }
1839
1840 /*
1841 * field 0 = even field = bottom field
1842 * field 1 = odd field = top field
1843 */
1844 switch (rotation + mirror * 4) {
1845 case OMAP_DSS_ROT_0:
1846 *offset1 = 0;
1847 if (field_offset)
1848 *offset0 = *offset1 + field_offset * screen_width * ps;
1849 else
1850 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301851 *row_inc = pixinc(1 +
1852 (y_predecim * screen_width - fbw * x_predecim) +
1853 (fieldmode ? screen_width : 0), ps);
1854 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1855 color_mode == OMAP_DSS_COLOR_UYVY)
1856 *pix_inc = pixinc(x_predecim, 2 * ps);
1857 else
1858 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859 break;
1860 case OMAP_DSS_ROT_90:
1861 *offset1 = screen_width * (fbh - 1) * ps;
1862 if (field_offset)
1863 *offset0 = *offset1 + field_offset * ps;
1864 else
1865 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301866 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1867 y_predecim + (fieldmode ? 1 : 0), ps);
1868 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001869 break;
1870 case OMAP_DSS_ROT_180:
1871 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1872 if (field_offset)
1873 *offset0 = *offset1 - field_offset * screen_width * ps;
1874 else
1875 *offset0 = *offset1;
1876 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301877 (y_predecim * screen_width - fbw * x_predecim) -
1878 (fieldmode ? screen_width : 0), ps);
1879 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1880 color_mode == OMAP_DSS_COLOR_UYVY)
1881 *pix_inc = pixinc(-x_predecim, 2 * ps);
1882 else
1883 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001884 break;
1885 case OMAP_DSS_ROT_270:
1886 *offset1 = (fbw - 1) * ps;
1887 if (field_offset)
1888 *offset0 = *offset1 - field_offset * ps;
1889 else
1890 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301891 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1892 y_predecim - (fieldmode ? 1 : 0), ps);
1893 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001894 break;
1895
1896 /* mirroring */
1897 case OMAP_DSS_ROT_0 + 4:
1898 *offset1 = (fbw - 1) * ps;
1899 if (field_offset)
1900 *offset0 = *offset1 + field_offset * screen_width * ps;
1901 else
1902 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301903 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904 (fieldmode ? screen_width : 0),
1905 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301906 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1907 color_mode == OMAP_DSS_COLOR_UYVY)
1908 *pix_inc = pixinc(-x_predecim, 2 * ps);
1909 else
1910 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001911 break;
1912
1913 case OMAP_DSS_ROT_90 + 4:
1914 *offset1 = 0;
1915 if (field_offset)
1916 *offset0 = *offset1 + field_offset * ps;
1917 else
1918 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301919 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1920 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301922 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923 break;
1924
1925 case OMAP_DSS_ROT_180 + 4:
1926 *offset1 = screen_width * (fbh - 1) * ps;
1927 if (field_offset)
1928 *offset0 = *offset1 - field_offset * screen_width * ps;
1929 else
1930 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301931 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932 (fieldmode ? screen_width : 0),
1933 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301934 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1935 color_mode == OMAP_DSS_COLOR_UYVY)
1936 *pix_inc = pixinc(x_predecim, 2 * ps);
1937 else
1938 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939 break;
1940
1941 case OMAP_DSS_ROT_270 + 4:
1942 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1943 if (field_offset)
1944 *offset0 = *offset1 - field_offset * ps;
1945 else
1946 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301947 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1948 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001949 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301950 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001951 break;
1952
1953 default:
1954 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001955 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001956 }
1957}
1958
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301959static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1960 enum omap_color_mode color_mode, bool fieldmode,
1961 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1962 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1963{
1964 u8 ps;
1965
1966 switch (color_mode) {
1967 case OMAP_DSS_COLOR_CLUT1:
1968 case OMAP_DSS_COLOR_CLUT2:
1969 case OMAP_DSS_COLOR_CLUT4:
1970 case OMAP_DSS_COLOR_CLUT8:
1971 BUG();
1972 return;
1973 default:
1974 ps = color_mode_to_bpp(color_mode) / 8;
1975 break;
1976 }
1977
1978 DSSDBG("scrw %d, width %d\n", screen_width, width);
1979
1980 /*
1981 * field 0 = even field = bottom field
1982 * field 1 = odd field = top field
1983 */
1984 *offset1 = 0;
1985 if (field_offset)
1986 *offset0 = *offset1 + field_offset * screen_width * ps;
1987 else
1988 *offset0 = *offset1;
1989 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1990 (fieldmode ? screen_width : 0), ps);
1991 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1992 color_mode == OMAP_DSS_COLOR_UYVY)
1993 *pix_inc = pixinc(x_predecim, 2 * ps);
1994 else
1995 *pix_inc = pixinc(x_predecim, ps);
1996}
1997
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301998/*
1999 * This function is used to avoid synclosts in OMAP3, because of some
2000 * undocumented horizontal position and timing related limitations.
2001 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002002static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302003 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302004 u16 width, u16 height, u16 out_width, u16 out_height)
2005{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002006 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302007 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302008 static const u8 limits[3] = { 8, 10, 20 };
2009 u64 val, blank;
2010 int i;
2011
Archit Taneja81ab95b2012-05-08 15:53:20 +05302012 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302013
2014 i = 0;
2015 if (out_height < height)
2016 i++;
2017 if (out_width < width)
2018 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302019 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302020 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2021 if (blank <= limits[i])
2022 return -EINVAL;
2023
2024 /*
2025 * Pixel data should be prepared before visible display point starts.
2026 * So, atleast DS-2 lines must have already been fetched by DISPC
2027 * during nonactive - pos_x period.
2028 */
2029 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2030 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002031 val, max(0, ds - 2) * width);
2032 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302033 return -EINVAL;
2034
2035 /*
2036 * All lines need to be refilled during the nonactive period of which
2037 * only one line can be loaded during the active period. So, atleast
2038 * DS - 1 lines should be loaded during nonactive period.
2039 */
2040 val = div_u64((u64)nonactive * lclk, pclk);
2041 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002042 val, max(0, ds - 1) * width);
2043 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302044 return -EINVAL;
2045
2046 return 0;
2047}
2048
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002049static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302050 const struct omap_video_timings *mgr_timings, u16 width,
2051 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002052 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302054 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302055 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002056
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302057 if (height <= out_height && width <= out_width)
2058 return (unsigned long) pclk;
2059
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002060 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302061 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062
2063 tmp = pclk * height * out_width;
2064 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302065 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002067 if (height > 2 * out_height) {
2068 if (ppl == out_width)
2069 return 0;
2070
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071 tmp = pclk * (height - 2 * out_height) * out_width;
2072 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302073 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002074 }
2075 }
2076
2077 if (width > out_width) {
2078 tmp = pclk * width;
2079 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302080 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002081
2082 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302083 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002084 }
2085
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302086 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002087}
2088
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002089static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302090 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302091{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302092 if (height > out_height && width > out_width)
2093 return pclk * 4;
2094 else
2095 return pclk * 2;
2096}
2097
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002098static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302099 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002100{
2101 unsigned int hf, vf;
2102
2103 /*
2104 * FIXME how to determine the 'A' factor
2105 * for the no downscaling case ?
2106 */
2107
2108 if (width > 3 * out_width)
2109 hf = 4;
2110 else if (width > 2 * out_width)
2111 hf = 3;
2112 else if (width > out_width)
2113 hf = 2;
2114 else
2115 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002116 if (height > out_height)
2117 vf = 2;
2118 else
2119 vf = 1;
2120
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302121 return pclk * vf * hf;
2122}
2123
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002124static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302125 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302126{
Archit Taneja8ba85302012-09-26 17:00:37 +05302127 /*
2128 * If the overlay/writeback is in mem to mem mode, there are no
2129 * downscaling limitations with respect to pixel clock, return 1 as
2130 * required core clock to represent that we have sufficient enough
2131 * core clock to do maximum downscaling
2132 */
2133 if (mem_to_mem)
2134 return 1;
2135
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302136 if (width > out_width)
2137 return DIV_ROUND_UP(pclk, out_width) * width;
2138 else
2139 return pclk;
2140}
2141
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002142static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302143 const struct omap_video_timings *mgr_timings,
2144 u16 width, u16 height, u16 out_width, u16 out_height,
2145 enum omap_color_mode color_mode, bool *five_taps,
2146 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302147 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302148{
2149 int error;
2150 u16 in_width, in_height;
2151 int min_factor = min(*decim_x, *decim_y);
2152 const int maxsinglelinewidth =
2153 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302154
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302155 *five_taps = false;
2156
2157 do {
2158 in_height = DIV_ROUND_UP(height, *decim_y);
2159 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002160 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302161 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302162 error = (in_width > maxsinglelinewidth || !*core_clk ||
2163 *core_clk > dispc_core_clk_rate());
2164 if (error) {
2165 if (*decim_x == *decim_y) {
2166 *decim_x = min_factor;
2167 ++*decim_y;
2168 } else {
2169 swap(*decim_x, *decim_y);
2170 if (*decim_x < *decim_y)
2171 ++*decim_x;
2172 }
2173 }
2174 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2175
2176 if (in_width > maxsinglelinewidth) {
2177 DSSERR("Cannot scale max input width exceeded");
2178 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302179 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302180 return 0;
2181}
2182
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002183static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184 const struct omap_video_timings *mgr_timings,
2185 u16 width, u16 height, u16 out_width, u16 out_height,
2186 enum omap_color_mode color_mode, bool *five_taps,
2187 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302188 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302189{
2190 int error;
2191 u16 in_width, in_height;
2192 int min_factor = min(*decim_x, *decim_y);
2193 const int maxsinglelinewidth =
2194 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2195
2196 do {
2197 in_height = DIV_ROUND_UP(height, *decim_y);
2198 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002199 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302200 in_width, in_height, out_width, out_height, color_mode);
2201
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002202 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302203 pos_x, in_width, in_height, out_width,
2204 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302205
2206 if (in_width > maxsinglelinewidth)
2207 if (in_height > out_height &&
2208 in_height < out_height * 2)
2209 *five_taps = false;
2210 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002211 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302212 in_height, out_width, out_height,
2213 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302214
2215 error = (error || in_width > maxsinglelinewidth * 2 ||
2216 (in_width > maxsinglelinewidth && *five_taps) ||
2217 !*core_clk || *core_clk > dispc_core_clk_rate());
2218 if (error) {
2219 if (*decim_x == *decim_y) {
2220 *decim_x = min_factor;
2221 ++*decim_y;
2222 } else {
2223 swap(*decim_x, *decim_y);
2224 if (*decim_x < *decim_y)
2225 ++*decim_x;
2226 }
2227 }
2228 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2229
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002230 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2231 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302232 DSSERR("horizontal timing too tight\n");
2233 return -EINVAL;
2234 }
2235
2236 if (in_width > (maxsinglelinewidth * 2)) {
2237 DSSERR("Cannot setup scaling");
2238 DSSERR("width exceeds maximum width possible");
2239 return -EINVAL;
2240 }
2241
2242 if (in_width > maxsinglelinewidth && *five_taps) {
2243 DSSERR("cannot setup scaling with five taps");
2244 return -EINVAL;
2245 }
2246 return 0;
2247}
2248
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002249static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250 const struct omap_video_timings *mgr_timings,
2251 u16 width, u16 height, u16 out_width, u16 out_height,
2252 enum omap_color_mode color_mode, bool *five_taps,
2253 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302254 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302255{
2256 u16 in_width, in_width_max;
2257 int decim_x_min = *decim_x;
2258 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2259 const int maxsinglelinewidth =
2260 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302261 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302262
Archit Taneja5d501082012-11-07 11:45:02 +05302263 if (mem_to_mem) {
2264 in_width_max = out_width * maxdownscale;
2265 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302266 in_width_max = dispc_core_clk_rate() /
2267 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302268 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302269
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302270 *decim_x = DIV_ROUND_UP(width, in_width_max);
2271
2272 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2273 if (*decim_x > *x_predecim)
2274 return -EINVAL;
2275
2276 do {
2277 in_width = DIV_ROUND_UP(width, *decim_x);
2278 } while (*decim_x <= *x_predecim &&
2279 in_width > maxsinglelinewidth && ++*decim_x);
2280
2281 if (in_width > maxsinglelinewidth) {
2282 DSSERR("Cannot scale width exceeds max line width");
2283 return -EINVAL;
2284 }
2285
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002286 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302287 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302288 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002289}
2290
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002291static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302292 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302293 const struct omap_video_timings *mgr_timings,
2294 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302295 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302296 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302297 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302298{
Archit Taneja0373cac2011-09-08 13:25:17 +05302299 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302300 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302301 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302303
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002304 if (width == out_width && height == out_height)
2305 return 0;
2306
Archit Taneja5b54ed32012-09-26 16:55:27 +05302307 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002308 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302309
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002310 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302311 *x_predecim = *y_predecim = 1;
2312 } else {
2313 *x_predecim = max_decim_limit;
2314 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2315 dss_has_feature(FEAT_BURST_2D)) ?
2316 2 : max_decim_limit;
2317 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302318
2319 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2320 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2321 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2322 color_mode == OMAP_DSS_COLOR_CLUT8) {
2323 *x_predecim = 1;
2324 *y_predecim = 1;
2325 *five_taps = false;
2326 return 0;
2327 }
2328
2329 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2330 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2331
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302332 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302333 return -EINVAL;
2334
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302335 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302336 return -EINVAL;
2337
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002338 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302339 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302340 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2341 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302342 if (ret)
2343 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302344
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302345 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2346 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302347
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302348 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302349 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302350 "required core clk rate = %lu Hz, "
2351 "current core clk rate = %lu Hz\n",
2352 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302353 return -EINVAL;
2354 }
2355
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302356 *x_predecim = decim_x;
2357 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302358 return 0;
2359}
2360
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002361int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2362 const struct omap_overlay_info *oi,
2363 const struct omap_video_timings *timings,
2364 int *x_predecim, int *y_predecim)
2365{
2366 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2367 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002368 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002369 u16 in_height = oi->height;
2370 u16 in_width = oi->width;
2371 bool ilace = timings->interlace;
2372 u16 out_width, out_height;
2373 int pos_x = oi->pos_x;
2374 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2375 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2376
2377 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2378 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2379
2380 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002381 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002382
2383 if (ilace) {
2384 if (fieldmode)
2385 in_height /= 2;
2386 out_height /= 2;
2387
2388 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2389 in_height, out_height);
2390 }
2391
2392 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2393 return -EINVAL;
2394
2395 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2396 in_height, out_width, out_height, oi->color_mode,
2397 &five_taps, x_predecim, y_predecim, pos_x,
2398 oi->rotation_type, false);
2399}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002400EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002401
Archit Taneja84a880f2012-09-26 16:57:37 +05302402static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302403 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2404 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2405 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2406 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2407 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302408 bool replication, const struct omap_video_timings *mgr_timings,
2409 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302411 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002412 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302413 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002414 unsigned offset0, offset1;
2415 s32 row_inc;
2416 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302417 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002418 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302419 u16 in_height = height;
2420 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302421 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302422 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002423 unsigned long pclk = dispc_plane_pclk_rate(plane);
2424 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002425
Archit Taneja84a880f2012-09-26 16:57:37 +05302426 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427 return -EINVAL;
2428
Archit Taneja84a880f2012-09-26 16:57:37 +05302429 out_width = out_width == 0 ? width : out_width;
2430 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002431
Archit Taneja84a880f2012-09-26 16:57:37 +05302432 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002433 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002434
2435 if (ilace) {
2436 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302437 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302438 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302439 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
2441 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302442 "out_height %d\n", in_height, pos_y,
2443 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444 }
2445
Archit Taneja84a880f2012-09-26 16:57:37 +05302446 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302447 return -EINVAL;
2448
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002449 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302450 in_height, out_width, out_height, color_mode,
2451 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302452 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302453 if (r)
2454 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002455
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302456 in_width = DIV_ROUND_UP(in_width, x_predecim);
2457 in_height = DIV_ROUND_UP(in_height, y_predecim);
2458
Archit Taneja84a880f2012-09-26 16:57:37 +05302459 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2460 color_mode == OMAP_DSS_COLOR_UYVY ||
2461 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302462 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002463
2464 if (ilace && !fieldmode) {
2465 /*
2466 * when downscaling the bottom field may have to start several
2467 * source lines below the top field. Unfortunately ACCUI
2468 * registers will only hold the fractional part of the offset
2469 * so the integer part must be added to the base address of the
2470 * bottom field.
2471 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302472 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002473 field_offset = 0;
2474 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302475 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002476 }
2477
2478 /* Fields are independent but interleaved in memory. */
2479 if (fieldmode)
2480 field_offset = 1;
2481
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002482 offset0 = 0;
2483 offset1 = 0;
2484 row_inc = 0;
2485 pix_inc = 0;
2486
Archit Taneja6be0d732012-11-07 11:45:04 +05302487 if (plane == OMAP_DSS_WB) {
2488 frame_width = out_width;
2489 frame_height = out_height;
2490 } else {
2491 frame_width = in_width;
2492 frame_height = height;
2493 }
2494
Archit Taneja84a880f2012-09-26 16:57:37 +05302495 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302496 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302497 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302498 &offset0, &offset1, &row_inc, &pix_inc,
2499 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302500 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302501 calc_dma_rotation_offset(rotation, mirror, screen_width,
2502 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302503 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302504 &offset0, &offset1, &row_inc, &pix_inc,
2505 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302507 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302508 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302509 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302510 &offset0, &offset1, &row_inc, &pix_inc,
2511 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002512
2513 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2514 offset0, offset1, row_inc, pix_inc);
2515
Archit Taneja84a880f2012-09-26 16:57:37 +05302516 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002517
Archit Taneja84a880f2012-09-26 16:57:37 +05302518 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302519
Archit Taneja84a880f2012-09-26 16:57:37 +05302520 dispc_ovl_set_ba0(plane, paddr + offset0);
2521 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522
Archit Taneja84a880f2012-09-26 16:57:37 +05302523 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2524 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2525 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302526 }
2527
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002528 dispc_ovl_set_row_inc(plane, row_inc);
2529 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002530
Archit Taneja84a880f2012-09-26 16:57:37 +05302531 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302532 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533
Archit Taneja84a880f2012-09-26 16:57:37 +05302534 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002535
Archit Taneja78b687f2012-09-21 14:51:49 +05302536 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002537
Archit Taneja5b54ed32012-09-26 16:55:27 +05302538 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302539 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2540 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302541 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302542 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002543 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002544 }
2545
Archit Tanejac35eeb22013-03-26 19:15:24 +05302546 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2547 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002548
Archit Taneja84a880f2012-09-26 16:57:37 +05302549 dispc_ovl_set_zorder(plane, caps, zorder);
2550 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2551 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552
Archit Tanejad79db852012-09-22 12:30:17 +05302553 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302554
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002555 return 0;
2556}
2557
Archit Taneja84a880f2012-09-26 16:57:37 +05302558int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302559 bool replication, const struct omap_video_timings *mgr_timings,
2560 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302561{
2562 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002563 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302564 enum omap_channel channel;
2565
2566 channel = dispc_ovl_get_channel_out(plane);
2567
2568 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2569 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2570 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2571 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2572 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2573
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002574 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302575 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2576 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2577 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302578 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302579
2580 return r;
2581}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002582EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302583
Archit Taneja749feff2012-08-31 12:32:52 +05302584int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302585 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302586{
2587 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302588 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302589 enum omap_plane plane = OMAP_DSS_WB;
2590 const int pos_x = 0, pos_y = 0;
2591 const u8 zorder = 0, global_alpha = 0;
2592 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302593 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302594 int in_width = mgr_timings->x_res;
2595 int in_height = mgr_timings->y_res;
2596 enum omap_overlay_caps caps =
2597 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2598
2599 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2600 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2601 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2602 wi->mirror);
2603
2604 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2605 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2606 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2607 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302608 replication, mgr_timings, mem_to_mem);
2609
2610 switch (wi->color_mode) {
2611 case OMAP_DSS_COLOR_RGB16:
2612 case OMAP_DSS_COLOR_RGB24P:
2613 case OMAP_DSS_COLOR_ARGB16:
2614 case OMAP_DSS_COLOR_RGBA16:
2615 case OMAP_DSS_COLOR_RGB12U:
2616 case OMAP_DSS_COLOR_ARGB16_1555:
2617 case OMAP_DSS_COLOR_XRGB16_1555:
2618 case OMAP_DSS_COLOR_RGBX16:
2619 truncation = true;
2620 break;
2621 default:
2622 truncation = false;
2623 break;
2624 }
2625
2626 /* setup extra DISPC_WB_ATTRIBUTES */
2627 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2628 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2629 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2630 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302631
2632 return r;
2633}
2634
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002635int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002636{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002637 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2638
Archit Taneja9b372c22011-05-06 11:45:49 +05302639 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002640
2641 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002643EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002644
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002645bool dispc_ovl_enabled(enum omap_plane plane)
2646{
2647 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2648}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002649EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002650
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002651void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302653 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2654 /* flush posted write */
2655 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002657EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658
Tomi Valkeinen65398512012-10-10 11:44:17 +03002659bool dispc_mgr_is_enabled(enum omap_channel channel)
2660{
2661 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2662}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002663EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002664
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302665void dispc_wb_enable(bool enable)
2666{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002667 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302668}
2669
2670bool dispc_wb_is_enabled(void)
2671{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002672 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302673}
2674
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002675static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002677 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2678 return;
2679
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002680 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681}
2682
2683void dispc_lcd_enable_signal(bool enable)
2684{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002685 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2686 return;
2687
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002688 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689}
2690
2691void dispc_pck_free_enable(bool enable)
2692{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002693 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2694 return;
2695
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002697}
2698
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002699static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002700{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302701 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702}
2703
2704
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002705static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302707 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708}
2709
2710void dispc_set_loadmode(enum omap_dss_load_mode mode)
2711{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002713}
2714
2715
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002716static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717{
Sumit Semwal8613b002010-12-02 11:27:09 +00002718 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002719}
2720
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002721static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002722 enum omap_dss_trans_key_type type,
2723 u32 trans_key)
2724{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302725 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726
Sumit Semwal8613b002010-12-02 11:27:09 +00002727 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728}
2729
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002730static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302732 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733}
Archit Taneja11354dd2011-09-26 11:47:29 +05302734
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002735static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2736 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737{
Archit Taneja11354dd2011-09-26 11:47:29 +05302738 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739 return;
2740
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741 if (ch == OMAP_DSS_CHANNEL_LCD)
2742 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002743 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745}
Archit Taneja11354dd2011-09-26 11:47:29 +05302746
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002747void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002748 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002749{
2750 dispc_mgr_set_default_color(channel, info->default_color);
2751 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2752 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2753 dispc_mgr_enable_alpha_fixed_zorder(channel,
2754 info->partial_alpha_enabled);
2755 if (dss_has_feature(FEAT_CPR)) {
2756 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2757 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2758 }
2759}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002760EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002762static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763{
2764 int code;
2765
2766 switch (data_lines) {
2767 case 12:
2768 code = 0;
2769 break;
2770 case 16:
2771 code = 1;
2772 break;
2773 case 18:
2774 code = 2;
2775 break;
2776 case 24:
2777 code = 3;
2778 break;
2779 default:
2780 BUG();
2781 return;
2782 }
2783
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302784 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002785}
2786
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002787static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788{
2789 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302790 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002791
2792 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302793 case DSS_IO_PAD_MODE_RESET:
2794 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002795 gpout1 = 0;
2796 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302797 case DSS_IO_PAD_MODE_RFBI:
2798 gpout0 = 1;
2799 gpout1 = 0;
2800 break;
2801 case DSS_IO_PAD_MODE_BYPASS:
2802 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803 gpout1 = 1;
2804 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002805 default:
2806 BUG();
2807 return;
2808 }
2809
Archit Taneja569969d2011-08-22 17:41:57 +05302810 l = dispc_read_reg(DISPC_CONTROL);
2811 l = FLD_MOD(l, gpout0, 15, 15);
2812 l = FLD_MOD(l, gpout1, 16, 16);
2813 dispc_write_reg(DISPC_CONTROL, l);
2814}
2815
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002816static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302817{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302818 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002819}
2820
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002821void dispc_mgr_set_lcd_config(enum omap_channel channel,
2822 const struct dss_lcd_mgr_config *config)
2823{
2824 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2825
2826 dispc_mgr_enable_stallmode(channel, config->stallmode);
2827 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2828
2829 dispc_mgr_set_clock_div(channel, &config->clock_info);
2830
2831 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2832
2833 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2834
2835 dispc_mgr_set_lcd_type_tft(channel);
2836}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002837EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002838
Archit Taneja8f366162012-04-16 12:53:44 +05302839static bool _dispc_mgr_size_ok(u16 width, u16 height)
2840{
Archit Taneja33b89922012-11-14 13:50:15 +05302841 return width <= dispc.feat->mgr_width_max &&
2842 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302843}
2844
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2846 int vsw, int vfp, int vbp)
2847{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302848 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2849 hfp < 1 || hfp > dispc.feat->hp_max ||
2850 hbp < 1 || hbp > dispc.feat->hp_max ||
2851 vsw < 1 || vsw > dispc.feat->sw_max ||
2852 vfp < 0 || vfp > dispc.feat->vp_max ||
2853 vbp < 0 || vbp > dispc.feat->vp_max)
2854 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002855 return true;
2856}
2857
Archit Tanejaca5ca692013-03-26 19:15:22 +05302858static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2859 unsigned long pclk)
2860{
2861 if (dss_mgr_is_lcd(channel))
2862 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2863 else
2864 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2865}
2866
Archit Taneja8f366162012-04-16 12:53:44 +05302867bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302868 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002869{
Archit Taneja8f366162012-04-16 12:53:44 +05302870 bool timings_ok;
2871
2872 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2873
Archit Tanejaca5ca692013-03-26 19:15:22 +05302874 timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
2875
2876 if (dss_mgr_is_lcd(channel)) {
2877 timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2878 timings->hbp, timings->vsw, timings->vfp,
2879 timings->vbp);
2880 }
Archit Taneja8f366162012-04-16 12:53:44 +05302881
2882 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002883}
2884
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002885static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302886 int hfp, int hbp, int vsw, int vfp, int vbp,
2887 enum omap_dss_signal_level vsync_level,
2888 enum omap_dss_signal_level hsync_level,
2889 enum omap_dss_signal_edge data_pclk_edge,
2890 enum omap_dss_signal_level de_level,
2891 enum omap_dss_signal_edge sync_pclk_edge)
2892
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893{
Archit Taneja655e2942012-06-21 10:37:43 +05302894 u32 timing_h, timing_v, l;
2895 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302897 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2898 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2899 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2900 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2901 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2902 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002903
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002904 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2905 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302906
2907 switch (data_pclk_edge) {
2908 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2909 ipc = false;
2910 break;
2911 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2912 ipc = true;
2913 break;
2914 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2915 default:
2916 BUG();
2917 }
2918
2919 switch (sync_pclk_edge) {
2920 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2921 onoff = false;
2922 rf = false;
2923 break;
2924 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2925 onoff = true;
2926 rf = false;
2927 break;
2928 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2929 onoff = true;
2930 rf = true;
2931 break;
2932 default:
2933 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07002934 }
Archit Taneja655e2942012-06-21 10:37:43 +05302935
2936 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2937 l |= FLD_VAL(onoff, 17, 17);
2938 l |= FLD_VAL(rf, 16, 16);
2939 l |= FLD_VAL(de_level, 15, 15);
2940 l |= FLD_VAL(ipc, 14, 14);
2941 l |= FLD_VAL(hsync_level, 13, 13);
2942 l |= FLD_VAL(vsync_level, 12, 12);
2943 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002944}
2945
2946/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302947void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002948 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949{
2950 unsigned xtot, ytot;
2951 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302952 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953
Archit Taneja2aefad42012-05-18 14:36:54 +05302954 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302955
Archit Taneja2aefad42012-05-18 14:36:54 +05302956 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302957 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002958 return;
2959 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302960
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302961 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302962 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302963 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2964 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302965
Archit Taneja2aefad42012-05-18 14:36:54 +05302966 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2967 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302968
2969 ht = (timings->pixel_clock * 1000) / xtot;
2970 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2971
2972 DSSDBG("pck %u\n", timings->pixel_clock);
2973 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302974 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302975 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2976 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2977 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978
Archit Tanejac51d9212012-04-16 12:53:43 +05302979 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302980 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302981 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302982 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302983 }
Archit Taneja8f366162012-04-16 12:53:44 +05302984
Archit Taneja2aefad42012-05-18 14:36:54 +05302985 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002986}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002987EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002989static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002990 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002991{
2992 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002993 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002995 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02002997
2998 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
2999 channel == OMAP_DSS_CHANNEL_LCD)
3000 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003001}
3002
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003003static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003004 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003005{
3006 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003007 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003008 *lck_div = FLD_GET(l, 23, 16);
3009 *pck_div = FLD_GET(l, 7, 0);
3010}
3011
3012unsigned long dispc_fclk_rate(void)
3013{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303014 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015 unsigned long r = 0;
3016
Taneja, Archit66534e82011-03-08 05:50:34 -06003017 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303018 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003019 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003020 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303021 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303022 dsidev = dsi_get_dsidev_from_id(0);
3023 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003024 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303025 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3026 dsidev = dsi_get_dsidev_from_id(1);
3027 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3028 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003029 default:
3030 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003031 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003032 }
3033
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003034 return r;
3035}
3036
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003037unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003038{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040 int lcd;
3041 unsigned long r;
3042 u32 l;
3043
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003044 if (dss_mgr_is_lcd(channel)) {
3045 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003046
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003047 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003048
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003049 switch (dss_get_lcd_clk_source(channel)) {
3050 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003051 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003052 break;
3053 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3054 dsidev = dsi_get_dsidev_from_id(0);
3055 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3056 break;
3057 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3058 dsidev = dsi_get_dsidev_from_id(1);
3059 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3060 break;
3061 default:
3062 BUG();
3063 return 0;
3064 }
3065
3066 return r / lcd;
3067 } else {
3068 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003069 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003070}
3071
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003072unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003073{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003074 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003075
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303076 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303077 int pcd;
3078 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303080 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303082 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003083
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303084 r = dispc_mgr_lclk_rate(channel);
3085
3086 return r / pcd;
3087 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003088 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303089 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003090}
3091
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003092void dispc_set_tv_pclk(unsigned long pclk)
3093{
3094 dispc.tv_pclk_rate = pclk;
3095}
3096
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303097unsigned long dispc_core_clk_rate(void)
3098{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003099 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303100}
3101
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303102static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3103{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003104 enum omap_channel channel;
3105
3106 if (plane == OMAP_DSS_WB)
3107 return 0;
3108
3109 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303110
3111 return dispc_mgr_pclk_rate(channel);
3112}
3113
3114static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3115{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003116 enum omap_channel channel;
3117
3118 if (plane == OMAP_DSS_WB)
3119 return 0;
3120
3121 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303122
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003123 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303124}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003125
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303126static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003127{
3128 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303129 enum omap_dss_clk_source lcd_clk_src;
3130
3131 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3132
3133 lcd_clk_src = dss_get_lcd_clk_source(channel);
3134
3135 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3136 dss_get_generic_clk_source_name(lcd_clk_src),
3137 dss_feat_get_clk_source_name(lcd_clk_src));
3138
3139 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3140
3141 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3142 dispc_mgr_lclk_rate(channel), lcd);
3143 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3144 dispc_mgr_pclk_rate(channel), pcd);
3145}
3146
3147void dispc_dump_clocks(struct seq_file *s)
3148{
3149 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003150 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303151 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003152
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003153 if (dispc_runtime_get())
3154 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003155
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003156 seq_printf(s, "- DISPC -\n");
3157
Archit Taneja067a57e2011-03-02 11:57:25 +05303158 seq_printf(s, "dispc fclk source = %s (%s)\n",
3159 dss_get_generic_clk_source_name(dispc_clk_src),
3160 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003161
3162 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003163
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003164 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3165 seq_printf(s, "- DISPC-CORE-CLK -\n");
3166 l = dispc_read_reg(DISPC_DIVISOR);
3167 lcd = FLD_GET(l, 23, 16);
3168
3169 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3170 (dispc_fclk_rate()/lcd), lcd);
3171 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003172
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303173 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003174
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303175 if (dss_has_feature(FEAT_MGR_LCD2))
3176 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3177 if (dss_has_feature(FEAT_MGR_LCD3))
3178 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003179
3180 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003181}
3182
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003183static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003184{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303185 int i, j;
3186 const char *mgr_names[] = {
3187 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3188 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3189 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303190 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303191 };
3192 const char *ovl_names[] = {
3193 [OMAP_DSS_GFX] = "GFX",
3194 [OMAP_DSS_VIDEO1] = "VID1",
3195 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303196 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303197 };
3198 const char **p_names;
3199
Archit Taneja9b372c22011-05-06 11:45:49 +05303200#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003201
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003202 if (dispc_runtime_get())
3203 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003204
Archit Taneja5010be82011-08-05 19:06:00 +05303205 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003206 DUMPREG(DISPC_REVISION);
3207 DUMPREG(DISPC_SYSCONFIG);
3208 DUMPREG(DISPC_SYSSTATUS);
3209 DUMPREG(DISPC_IRQSTATUS);
3210 DUMPREG(DISPC_IRQENABLE);
3211 DUMPREG(DISPC_CONTROL);
3212 DUMPREG(DISPC_CONFIG);
3213 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003214 DUMPREG(DISPC_LINE_STATUS);
3215 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303216 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3217 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003218 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003219 if (dss_has_feature(FEAT_MGR_LCD2)) {
3220 DUMPREG(DISPC_CONTROL2);
3221 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003222 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303223 if (dss_has_feature(FEAT_MGR_LCD3)) {
3224 DUMPREG(DISPC_CONTROL3);
3225 DUMPREG(DISPC_CONFIG3);
3226 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003227 if (dss_has_feature(FEAT_MFLAG))
3228 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003229
Archit Taneja5010be82011-08-05 19:06:00 +05303230#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003231
Archit Taneja5010be82011-08-05 19:06:00 +05303232#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303233#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003234 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303235 dispc_read_reg(DISPC_REG(i, r)))
3236
Archit Taneja4dd2da12011-08-05 19:06:01 +05303237 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303238
Archit Taneja4dd2da12011-08-05 19:06:01 +05303239 /* DISPC channel specific registers */
3240 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3241 DUMPREG(i, DISPC_DEFAULT_COLOR);
3242 DUMPREG(i, DISPC_TRANS_COLOR);
3243 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
Archit Taneja4dd2da12011-08-05 19:06:01 +05303245 if (i == OMAP_DSS_CHANNEL_DIGIT)
3246 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303247
Archit Taneja4dd2da12011-08-05 19:06:01 +05303248 DUMPREG(i, DISPC_DEFAULT_COLOR);
3249 DUMPREG(i, DISPC_TRANS_COLOR);
3250 DUMPREG(i, DISPC_TIMING_H);
3251 DUMPREG(i, DISPC_TIMING_V);
3252 DUMPREG(i, DISPC_POL_FREQ);
3253 DUMPREG(i, DISPC_DIVISORo);
3254 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303255
Archit Taneja4dd2da12011-08-05 19:06:01 +05303256 DUMPREG(i, DISPC_DATA_CYCLE1);
3257 DUMPREG(i, DISPC_DATA_CYCLE2);
3258 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003259
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003260 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303261 DUMPREG(i, DISPC_CPR_COEF_R);
3262 DUMPREG(i, DISPC_CPR_COEF_G);
3263 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003264 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003265 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003266
Archit Taneja4dd2da12011-08-05 19:06:01 +05303267 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003268
Archit Taneja4dd2da12011-08-05 19:06:01 +05303269 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3270 DUMPREG(i, DISPC_OVL_BA0);
3271 DUMPREG(i, DISPC_OVL_BA1);
3272 DUMPREG(i, DISPC_OVL_POSITION);
3273 DUMPREG(i, DISPC_OVL_SIZE);
3274 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3275 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3276 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3277 DUMPREG(i, DISPC_OVL_ROW_INC);
3278 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3279 if (dss_has_feature(FEAT_PRELOAD))
3280 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003281
Archit Taneja4dd2da12011-08-05 19:06:01 +05303282 if (i == OMAP_DSS_GFX) {
3283 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3284 DUMPREG(i, DISPC_OVL_TABLE_BA);
3285 continue;
3286 }
3287
3288 DUMPREG(i, DISPC_OVL_FIR);
3289 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3290 DUMPREG(i, DISPC_OVL_ACCU0);
3291 DUMPREG(i, DISPC_OVL_ACCU1);
3292 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3293 DUMPREG(i, DISPC_OVL_BA0_UV);
3294 DUMPREG(i, DISPC_OVL_BA1_UV);
3295 DUMPREG(i, DISPC_OVL_FIR2);
3296 DUMPREG(i, DISPC_OVL_ACCU2_0);
3297 DUMPREG(i, DISPC_OVL_ACCU2_1);
3298 }
3299 if (dss_has_feature(FEAT_ATTR2))
3300 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3301 if (dss_has_feature(FEAT_PRELOAD))
3302 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003303 if (dss_has_feature(FEAT_MFLAG))
3304 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Archit Taneja5010be82011-08-05 19:06:00 +05303305 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003306
Archit Taneja5010be82011-08-05 19:06:00 +05303307#undef DISPC_REG
3308#undef DUMPREG
3309
3310#define DISPC_REG(plane, name, i) name(plane, i)
3311#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303312 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003313 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303314 dispc_read_reg(DISPC_REG(plane, name, i)))
3315
Archit Taneja4dd2da12011-08-05 19:06:01 +05303316 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303317
Archit Taneja4dd2da12011-08-05 19:06:01 +05303318 /* start from OMAP_DSS_VIDEO1 */
3319 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3320 for (j = 0; j < 8; j++)
3321 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303322
Archit Taneja4dd2da12011-08-05 19:06:01 +05303323 for (j = 0; j < 8; j++)
3324 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303325
Archit Taneja4dd2da12011-08-05 19:06:01 +05303326 for (j = 0; j < 5; j++)
3327 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328
Archit Taneja4dd2da12011-08-05 19:06:01 +05303329 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3330 for (j = 0; j < 8; j++)
3331 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3332 }
Amber Jainab5ca072011-05-19 19:47:53 +05303333
Archit Taneja4dd2da12011-08-05 19:06:01 +05303334 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3335 for (j = 0; j < 8; j++)
3336 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303337
Archit Taneja4dd2da12011-08-05 19:06:01 +05303338 for (j = 0; j < 8; j++)
3339 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303340
Archit Taneja4dd2da12011-08-05 19:06:01 +05303341 for (j = 0; j < 8; j++)
3342 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3343 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003344 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003346 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303347
3348#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349#undef DUMPREG
3350}
3351
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352/* calculate clock rates using dividers in cinfo */
3353int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3354 struct dispc_clock_info *cinfo)
3355{
3356 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3357 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003358 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003359 return -EINVAL;
3360
3361 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3362 cinfo->pck = cinfo->lck / cinfo->pck_div;
3363
3364 return 0;
3365}
3366
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003367bool dispc_div_calc(unsigned long dispc,
3368 unsigned long pck_min, unsigned long pck_max,
3369 dispc_div_calc_func func, void *data)
3370{
3371 int lckd, lckd_start, lckd_stop;
3372 int pckd, pckd_start, pckd_stop;
3373 unsigned long pck, lck;
3374 unsigned long lck_max;
3375 unsigned long pckd_hw_min, pckd_hw_max;
3376 unsigned min_fck_per_pck;
3377 unsigned long fck;
3378
3379#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3380 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3381#else
3382 min_fck_per_pck = 0;
3383#endif
3384
3385 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3386 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3387
3388 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3389
3390 pck_min = pck_min ? pck_min : 1;
3391 pck_max = pck_max ? pck_max : ULONG_MAX;
3392
3393 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3394 lckd_stop = min(dispc / pck_min, 255ul);
3395
3396 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3397 lck = dispc / lckd;
3398
3399 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3400 pckd_stop = min(lck / pck_min, pckd_hw_max);
3401
3402 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3403 pck = lck / pckd;
3404
3405 /*
3406 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3407 * clock, which means we're configuring DISPC fclk here
3408 * also. Thus we need to use the calculated lck. For
3409 * OMAP4+ the DISPC fclk is a separate clock.
3410 */
3411 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3412 fck = dispc_core_clk_rate();
3413 else
3414 fck = lck;
3415
3416 if (fck < pck * min_fck_per_pck)
3417 continue;
3418
3419 if (func(lckd, pckd, lck, pck, data))
3420 return true;
3421 }
3422 }
3423
3424 return false;
3425}
3426
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303427void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003428 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003429{
3430 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3431 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3432
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003433 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003434}
3435
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003436int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003437 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438{
3439 unsigned long fck;
3440
3441 fck = dispc_fclk_rate();
3442
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003443 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3444 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003445
3446 cinfo->lck = fck / cinfo->lck_div;
3447 cinfo->pck = cinfo->lck / cinfo->pck_div;
3448
3449 return 0;
3450}
3451
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003452u32 dispc_read_irqstatus(void)
3453{
3454 return dispc_read_reg(DISPC_IRQSTATUS);
3455}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003456EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003457
3458void dispc_clear_irqstatus(u32 mask)
3459{
3460 dispc_write_reg(DISPC_IRQSTATUS, mask);
3461}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003462EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003463
3464u32 dispc_read_irqenable(void)
3465{
3466 return dispc_read_reg(DISPC_IRQENABLE);
3467}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003468EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003469
3470void dispc_write_irqenable(u32 mask)
3471{
3472 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3473
3474 /* clear the irqstatus for newly enabled irqs */
3475 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3476
3477 dispc_write_reg(DISPC_IRQENABLE, mask);
3478}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003479EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003480
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003481void dispc_enable_sidle(void)
3482{
3483 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3484}
3485
3486void dispc_disable_sidle(void)
3487{
3488 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3489}
3490
3491static void _omap_dispc_initial_config(void)
3492{
3493 u32 l;
3494
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003495 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3496 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3497 l = dispc_read_reg(DISPC_DIVISOR);
3498 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3499 l = FLD_MOD(l, 1, 0, 0);
3500 l = FLD_MOD(l, 1, 23, 16);
3501 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003502
3503 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003504 }
3505
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003506 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003507 if (dss_has_feature(FEAT_FUNCGATED))
3508 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003509
Archit Taneja6e5264b2012-09-11 12:04:47 +05303510 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003511
3512 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3513
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003514 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003515
3516 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303517
3518 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303519
3520 if (dispc.feat->mstandby_workaround)
3521 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003522}
3523
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303524static const struct dispc_features omap24xx_dispc_feats __initconst = {
3525 .sw_start = 5,
3526 .fp_start = 15,
3527 .bp_start = 27,
3528 .sw_max = 64,
3529 .vp_max = 255,
3530 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303531 .mgr_width_start = 10,
3532 .mgr_height_start = 26,
3533 .mgr_width_max = 2048,
3534 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303535 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303536 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3537 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003538 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003539 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303540 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303541};
3542
3543static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3544 .sw_start = 5,
3545 .fp_start = 15,
3546 .bp_start = 27,
3547 .sw_max = 64,
3548 .vp_max = 255,
3549 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303550 .mgr_width_start = 10,
3551 .mgr_height_start = 26,
3552 .mgr_width_max = 2048,
3553 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303554 .max_lcd_pclk = 173000000,
3555 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303556 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3557 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003558 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003559 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303560 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303561};
3562
3563static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3564 .sw_start = 7,
3565 .fp_start = 19,
3566 .bp_start = 31,
3567 .sw_max = 256,
3568 .vp_max = 4095,
3569 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303570 .mgr_width_start = 10,
3571 .mgr_height_start = 26,
3572 .mgr_width_max = 2048,
3573 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303574 .max_lcd_pclk = 173000000,
3575 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303576 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3577 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003578 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003579 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303580 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303581};
3582
3583static const struct dispc_features omap44xx_dispc_feats __initconst = {
3584 .sw_start = 7,
3585 .fp_start = 19,
3586 .bp_start = 31,
3587 .sw_max = 256,
3588 .vp_max = 4095,
3589 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303590 .mgr_width_start = 10,
3591 .mgr_height_start = 26,
3592 .mgr_width_max = 2048,
3593 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303594 .max_lcd_pclk = 170000000,
3595 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303596 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3597 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003598 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003599 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303600 .set_max_preload = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303601};
3602
Archit Taneja264236f2012-11-14 13:50:16 +05303603static const struct dispc_features omap54xx_dispc_feats __initconst = {
3604 .sw_start = 7,
3605 .fp_start = 19,
3606 .bp_start = 31,
3607 .sw_max = 256,
3608 .vp_max = 4095,
3609 .hp_max = 4096,
3610 .mgr_width_start = 11,
3611 .mgr_height_start = 27,
3612 .mgr_width_max = 4096,
3613 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303614 .max_lcd_pclk = 170000000,
3615 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303616 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3617 .calc_core_clk = calc_core_clk_44xx,
3618 .num_fifos = 5,
3619 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303620 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303621 .set_max_preload = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303622};
3623
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003624static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303625{
3626 const struct dispc_features *src;
3627 struct dispc_features *dst;
3628
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003629 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303630 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003631 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303632 return -ENOMEM;
3633 }
3634
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003635 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003636 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303637 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003638 break;
3639
3640 case OMAPDSS_VER_OMAP34xx_ES1:
3641 src = &omap34xx_rev1_0_dispc_feats;
3642 break;
3643
3644 case OMAPDSS_VER_OMAP34xx_ES3:
3645 case OMAPDSS_VER_OMAP3630:
3646 case OMAPDSS_VER_AM35xx:
3647 src = &omap34xx_rev3_0_dispc_feats;
3648 break;
3649
3650 case OMAPDSS_VER_OMAP4430_ES1:
3651 case OMAPDSS_VER_OMAP4430_ES2:
3652 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303653 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003654 break;
3655
3656 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303657 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003658 break;
3659
3660 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303661 return -ENODEV;
3662 }
3663
3664 memcpy(dst, src, sizeof(*dst));
3665 dispc.feat = dst;
3666
3667 return 0;
3668}
3669
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003670int dispc_request_irq(irq_handler_t handler, void *dev_id)
3671{
3672 return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
3673 IRQF_SHARED, "OMAP DISPC", dev_id);
3674}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003675EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003676
3677void dispc_free_irq(void *dev_id)
3678{
3679 devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
3680}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003681EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003682
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003683/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003684static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003685{
3686 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003687 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003688 struct resource *dispc_mem;
3689
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003690 dispc.pdev = pdev;
3691
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003692 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303693 if (r)
3694 return r;
3695
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003696 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3697 if (!dispc_mem) {
3698 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003699 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003700 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003701
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003702 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3703 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003704 if (!dispc.base) {
3705 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003706 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003707 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003708
archit tanejaaffe3602011-02-23 08:41:03 +00003709 dispc.irq = platform_get_irq(dispc.pdev, 0);
3710 if (dispc.irq < 0) {
3711 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003712 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003713 }
3714
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003715 pm_runtime_enable(&pdev->dev);
Tomi Valkeinen48664b212013-09-19 12:59:57 +03003716 pm_runtime_irq_safe(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003717
3718 r = dispc_runtime_get();
3719 if (r)
3720 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003721
3722 _omap_dispc_initial_config();
3723
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003724 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003725 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003726 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3727
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003728 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003729
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003730 dss_init_overlay_managers();
3731
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003732 dss_debugfs_create_file("dispc", dispc_dump_regs);
3733
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003734 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003735
3736err_runtime_get:
3737 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003738 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003739}
3740
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003741static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003742{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003743 pm_runtime_disable(&pdev->dev);
3744
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003745 dss_uninit_overlay_managers();
3746
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003747 return 0;
3748}
3749
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003750static int dispc_runtime_suspend(struct device *dev)
3751{
3752 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003753
3754 return 0;
3755}
3756
3757static int dispc_runtime_resume(struct device *dev)
3758{
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02003759 _omap_dispc_initial_config();
3760
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003761 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003762
3763 return 0;
3764}
3765
3766static const struct dev_pm_ops dispc_pm_ops = {
3767 .runtime_suspend = dispc_runtime_suspend,
3768 .runtime_resume = dispc_runtime_resume,
3769};
3770
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003771static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003772 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003773 .driver = {
3774 .name = "omapdss_dispc",
3775 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003776 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003777 },
3778};
3779
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003780int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003781{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003782 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003783}
3784
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003785void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003786{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003787 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003788}