Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame^] | 31 | #include <linux/acpi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 35 | #include "i915_trace.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 36 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 39 | #include <linux/module.h> |
Imre Deak | d610297 | 2014-05-07 19:57:49 +0300 | [diff] [blame] | 40 | #include <linux/pm_runtime.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 41 | #include <drm/drm_crtc_helper.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 43 | static struct drm_driver driver; |
| 44 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 45 | #define GEN_DEFAULT_PIPEOFFSETS \ |
| 46 | .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \ |
| 47 | PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \ |
| 48 | .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \ |
| 49 | TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \ |
| 50 | .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \ |
| 51 | .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \ |
| 52 | .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET } |
| 53 | |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 54 | #define GEN_CHV_PIPEOFFSETS \ |
| 55 | .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \ |
| 56 | CHV_PIPE_C_OFFSET }, \ |
| 57 | .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \ |
| 58 | CHV_TRANSCODER_C_OFFSET, }, \ |
| 59 | .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \ |
| 60 | CHV_DPLL_C_OFFSET }, \ |
| 61 | .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \ |
| 62 | CHV_DPLL_C_MD_OFFSET }, \ |
| 63 | .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \ |
| 64 | CHV_PALETTE_C_OFFSET } |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 65 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 66 | #define CURSOR_OFFSETS \ |
| 67 | .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET } |
| 68 | |
| 69 | #define IVB_CURSOR_OFFSETS \ |
| 70 | .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET } |
| 71 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 72 | static const struct intel_device_info intel_i830_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 73 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 74 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 75 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 76 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 77 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 78 | }; |
| 79 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 80 | static const struct intel_device_info intel_845g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 81 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 82 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 83 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 84 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 85 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 86 | }; |
| 87 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 88 | static const struct intel_device_info intel_i85x_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 89 | .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 90 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 91 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 92 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 93 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 94 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 95 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 96 | }; |
| 97 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 98 | static const struct intel_device_info intel_i865g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 99 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 100 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 101 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 102 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 103 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 104 | }; |
| 105 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 106 | static const struct intel_device_info intel_i915g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 107 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 108 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 109 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 110 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 111 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 112 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 113 | static const struct intel_device_info intel_i915gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 114 | .gen = 3, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 115 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 116 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 117 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 118 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 119 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 120 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 121 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 122 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 123 | static const struct intel_device_info intel_i945g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 124 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 125 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 126 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 127 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 128 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 129 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 130 | static const struct intel_device_info intel_i945gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 131 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 132 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 133 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 134 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 135 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 136 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 137 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 138 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 139 | }; |
| 140 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 141 | static const struct intel_device_info intel_i965g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 142 | .gen = 4, .is_broadwater = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 143 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 144 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 145 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 146 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 147 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 148 | }; |
| 149 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 150 | static const struct intel_device_info intel_i965gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 151 | .gen = 4, .is_crestline = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 152 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 153 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 154 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 155 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 156 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 157 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 158 | }; |
| 159 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 160 | static const struct intel_device_info intel_g33_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 161 | .gen = 3, .is_g33 = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 162 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 163 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 164 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 165 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 166 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 167 | }; |
| 168 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 169 | static const struct intel_device_info intel_g45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 170 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 171 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 172 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 173 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 174 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 175 | }; |
| 176 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 177 | static const struct intel_device_info intel_gm45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 178 | .gen = 4, .is_g4x = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 179 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 180 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 181 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 182 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 183 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 184 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 185 | }; |
| 186 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 187 | static const struct intel_device_info intel_pineview_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 188 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 189 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 190 | .has_overlay = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 191 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 192 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 193 | }; |
| 194 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 195 | static const struct intel_device_info intel_ironlake_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 196 | .gen = 5, .num_pipes = 2, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 197 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 198 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 199 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 200 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 201 | }; |
| 202 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 203 | static const struct intel_device_info intel_ironlake_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 204 | .gen = 5, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 205 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 206 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 207 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 208 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 209 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 210 | }; |
| 211 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 212 | static const struct intel_device_info intel_sandybridge_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 213 | .gen = 6, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 214 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 215 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 216 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 217 | .has_llc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 218 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 219 | CURSOR_OFFSETS, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 220 | }; |
| 221 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 222 | static const struct intel_device_info intel_sandybridge_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 223 | .gen = 6, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 224 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 225 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 226 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 227 | .has_llc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 228 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 229 | CURSOR_OFFSETS, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 230 | }; |
| 231 | |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 232 | #define GEN7_FEATURES \ |
| 233 | .gen = 7, .num_pipes = 3, \ |
| 234 | .need_gfx_hws = 1, .has_hotplug = 1, \ |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 235 | .has_fbc = 1, \ |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 236 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \ |
Ben Widawsky | ab484f8 | 2013-10-05 17:57:11 -0700 | [diff] [blame] | 237 | .has_llc = 1 |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 238 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 239 | static const struct intel_device_info intel_ivybridge_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 240 | GEN7_FEATURES, |
| 241 | .is_ivybridge = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 242 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 243 | IVB_CURSOR_OFFSETS, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 244 | }; |
| 245 | |
| 246 | static const struct intel_device_info intel_ivybridge_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 247 | GEN7_FEATURES, |
| 248 | .is_ivybridge = 1, |
| 249 | .is_mobile = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 250 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 251 | IVB_CURSOR_OFFSETS, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 252 | }; |
| 253 | |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 254 | static const struct intel_device_info intel_ivybridge_q_info = { |
| 255 | GEN7_FEATURES, |
| 256 | .is_ivybridge = 1, |
| 257 | .num_pipes = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 258 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 259 | IVB_CURSOR_OFFSETS, |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 260 | }; |
| 261 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 262 | static const struct intel_device_info intel_valleyview_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 263 | GEN7_FEATURES, |
| 264 | .is_mobile = 1, |
| 265 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 266 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 267 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 268 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 269 | .has_llc = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 270 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 271 | CURSOR_OFFSETS, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 272 | }; |
| 273 | |
| 274 | static const struct intel_device_info intel_valleyview_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 275 | GEN7_FEATURES, |
| 276 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 277 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 278 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 279 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 280 | .has_llc = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 281 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 282 | CURSOR_OFFSETS, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 283 | }; |
| 284 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 285 | static const struct intel_device_info intel_haswell_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 286 | GEN7_FEATURES, |
| 287 | .is_haswell = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 288 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 289 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 290 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 291 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 292 | IVB_CURSOR_OFFSETS, |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 293 | }; |
| 294 | |
| 295 | static const struct intel_device_info intel_haswell_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 296 | GEN7_FEATURES, |
| 297 | .is_haswell = 1, |
| 298 | .is_mobile = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 299 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 300 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 301 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 302 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 303 | IVB_CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 304 | }; |
| 305 | |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 306 | static const struct intel_device_info intel_broadwell_d_info = { |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 307 | .gen = 8, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 308 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 309 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 310 | .has_llc = 1, |
| 311 | .has_ddi = 1, |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 312 | .has_fbc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 313 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 314 | IVB_CURSOR_OFFSETS, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 315 | }; |
| 316 | |
| 317 | static const struct intel_device_info intel_broadwell_m_info = { |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 318 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 319 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 320 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 321 | .has_llc = 1, |
| 322 | .has_ddi = 1, |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 323 | .has_fbc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 324 | GEN_DEFAULT_PIPEOFFSETS, |
Rodrigo Vivi | 15d24aa | 2014-06-04 17:09:30 -0700 | [diff] [blame] | 325 | IVB_CURSOR_OFFSETS, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 326 | }; |
| 327 | |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 328 | static const struct intel_device_info intel_broadwell_gt3d_info = { |
| 329 | .gen = 8, .num_pipes = 3, |
| 330 | .need_gfx_hws = 1, .has_hotplug = 1, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 331 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 332 | .has_llc = 1, |
| 333 | .has_ddi = 1, |
| 334 | .has_fbc = 1, |
| 335 | GEN_DEFAULT_PIPEOFFSETS, |
Rodrigo Vivi | 15d24aa | 2014-06-04 17:09:30 -0700 | [diff] [blame] | 336 | IVB_CURSOR_OFFSETS, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 337 | }; |
| 338 | |
| 339 | static const struct intel_device_info intel_broadwell_gt3m_info = { |
| 340 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
| 341 | .need_gfx_hws = 1, .has_hotplug = 1, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 342 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 343 | .has_llc = 1, |
| 344 | .has_ddi = 1, |
| 345 | .has_fbc = 1, |
| 346 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 347 | IVB_CURSOR_OFFSETS, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 348 | }; |
| 349 | |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 350 | static const struct intel_device_info intel_cherryview_info = { |
| 351 | .is_preliminary = 1, |
Ville Syrjälä | 07fddb1 | 2014-04-09 13:28:54 +0300 | [diff] [blame] | 352 | .gen = 8, .num_pipes = 3, |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 353 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 354 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 355 | .is_valleyview = 1, |
| 356 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 357 | GEN_CHV_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 358 | CURSOR_OFFSETS, |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 359 | }; |
| 360 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 361 | /* |
| 362 | * Make sure any device matches here are from most specific to most |
| 363 | * general. For example, since the Quanta match is based on the subsystem |
| 364 | * and subvendor IDs, we need it to come before the more general IVB |
| 365 | * PCI ID matches, otherwise we'll use the wrong info struct above. |
| 366 | */ |
| 367 | #define INTEL_PCI_IDS \ |
| 368 | INTEL_I830_IDS(&intel_i830_info), \ |
| 369 | INTEL_I845G_IDS(&intel_845g_info), \ |
| 370 | INTEL_I85X_IDS(&intel_i85x_info), \ |
| 371 | INTEL_I865G_IDS(&intel_i865g_info), \ |
| 372 | INTEL_I915G_IDS(&intel_i915g_info), \ |
| 373 | INTEL_I915GM_IDS(&intel_i915gm_info), \ |
| 374 | INTEL_I945G_IDS(&intel_i945g_info), \ |
| 375 | INTEL_I945GM_IDS(&intel_i945gm_info), \ |
| 376 | INTEL_I965G_IDS(&intel_i965g_info), \ |
| 377 | INTEL_G33_IDS(&intel_g33_info), \ |
| 378 | INTEL_I965GM_IDS(&intel_i965gm_info), \ |
| 379 | INTEL_GM45_IDS(&intel_gm45_info), \ |
| 380 | INTEL_G45_IDS(&intel_g45_info), \ |
| 381 | INTEL_PINEVIEW_IDS(&intel_pineview_info), \ |
| 382 | INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \ |
| 383 | INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \ |
| 384 | INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \ |
| 385 | INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \ |
| 386 | INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \ |
| 387 | INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \ |
| 388 | INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \ |
| 389 | INTEL_HSW_D_IDS(&intel_haswell_d_info), \ |
| 390 | INTEL_HSW_M_IDS(&intel_haswell_m_info), \ |
| 391 | INTEL_VLV_M_IDS(&intel_valleyview_m_info), \ |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 392 | INTEL_VLV_D_IDS(&intel_valleyview_d_info), \ |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 393 | INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \ |
| 394 | INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \ |
| 395 | INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \ |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 396 | INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \ |
| 397 | INTEL_CHV_IDS(&intel_cherryview_info) |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 398 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 399 | static const struct pci_device_id pciidlist[] = { /* aka */ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 400 | INTEL_PCI_IDS, |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 401 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | }; |
| 403 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 404 | #if defined(CONFIG_DRM_I915_KMS) |
| 405 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 406 | #endif |
| 407 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 408 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 409 | { |
| 410 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 411 | struct pci_dev *pch = NULL; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 412 | |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 413 | /* In all current cases, num_pipes is equivalent to the PCH_NOP setting |
| 414 | * (which really amounts to a PCH but no South Display). |
| 415 | */ |
| 416 | if (INTEL_INFO(dev)->num_pipes == 0) { |
| 417 | dev_priv->pch_type = PCH_NOP; |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 418 | return; |
| 419 | } |
| 420 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 421 | /* |
| 422 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 423 | * make graphics device passthrough work easy for VMM, that only |
| 424 | * need to expose ISA bridge to let driver know the real hardware |
| 425 | * underneath. This is a requirement from virtualization team. |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 426 | * |
| 427 | * In some virtualized environments (e.g. XEN), there is irrelevant |
| 428 | * ISA bridge in the system. To work reliably, we should scan trhough |
| 429 | * all the ISA bridge devices and check for the first match, instead |
| 430 | * of only checking the first one. |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 431 | */ |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 432 | while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 433 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 434 | unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 435 | dev_priv->pch_id = id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 436 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 437 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 438 | dev_priv->pch_type = PCH_IBX; |
| 439 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 440 | WARN_ON(!IS_GEN5(dev)); |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 441 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 442 | dev_priv->pch_type = PCH_CPT; |
| 443 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 444 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 445 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 446 | /* PantherPoint is CPT compatible */ |
| 447 | dev_priv->pch_type = PCH_CPT; |
Jani Nikula | 492ab66 | 2013-10-01 12:12:33 +0300 | [diff] [blame] | 448 | DRM_DEBUG_KMS("Found PantherPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 449 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 450 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 451 | dev_priv->pch_type = PCH_LPT; |
| 452 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 453 | WARN_ON(!IS_HASWELL(dev)); |
Paulo Zanoni | 08e1413 | 2013-04-12 18:16:54 -0300 | [diff] [blame] | 454 | WARN_ON(IS_ULT(dev)); |
Paulo Zanoni | 018f52c | 2013-11-02 21:07:35 -0700 | [diff] [blame] | 455 | } else if (IS_BROADWELL(dev)) { |
| 456 | dev_priv->pch_type = PCH_LPT; |
| 457 | dev_priv->pch_id = |
| 458 | INTEL_PCH_LPT_LP_DEVICE_ID_TYPE; |
| 459 | DRM_DEBUG_KMS("This is Broadwell, assuming " |
| 460 | "LynxPoint LP PCH\n"); |
Ben Widawsky | e76e063 | 2013-11-07 21:40:41 -0800 | [diff] [blame] | 461 | } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 462 | dev_priv->pch_type = PCH_LPT; |
| 463 | DRM_DEBUG_KMS("Found LynxPoint LP PCH\n"); |
| 464 | WARN_ON(!IS_HASWELL(dev)); |
| 465 | WARN_ON(!IS_ULT(dev)); |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 466 | } else |
| 467 | continue; |
| 468 | |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 469 | break; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 470 | } |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 471 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 472 | if (!pch) |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 473 | DRM_DEBUG_KMS("No PCH found.\n"); |
| 474 | |
| 475 | pci_dev_put(pch); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 476 | } |
| 477 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 478 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 479 | { |
| 480 | if (INTEL_INFO(dev)->gen < 6) |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 481 | return false; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 482 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 483 | if (i915.semaphores >= 0) |
| 484 | return i915.semaphores; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 485 | |
Jani Nikula | c923fac | 2014-03-05 14:17:28 +0200 | [diff] [blame] | 486 | /* Until we get further testing... */ |
| 487 | if (IS_GEN8(dev)) |
| 488 | return false; |
| 489 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 490 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 491 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 492 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 493 | return false; |
| 494 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 495 | |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 496 | return true; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 497 | } |
| 498 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 499 | static int i915_drm_freeze(struct drm_device *dev) |
| 500 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 501 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 502 | struct drm_crtc *crtc; |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame^] | 503 | pci_power_t opregion_target_state; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 504 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 505 | intel_runtime_pm_get(dev_priv); |
| 506 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 507 | /* ignore lid events during suspend */ |
| 508 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 509 | dev_priv->modeset_restore = MODESET_SUSPENDED; |
| 510 | mutex_unlock(&dev_priv->modeset_restore_lock); |
| 511 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 512 | /* We do a lot of poking in a lot of registers, make sure they work |
| 513 | * properly. */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 514 | intel_display_set_init_power(dev_priv, true); |
Paulo Zanoni | cb10799 | 2013-01-25 16:59:15 -0200 | [diff] [blame] | 515 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 516 | drm_kms_helper_poll_disable(dev); |
| 517 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 518 | pci_save_state(dev->pdev); |
| 519 | |
| 520 | /* If KMS is active, we do the leavevt stuff here */ |
| 521 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 522 | int error; |
| 523 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 524 | error = i915_gem_suspend(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 525 | if (error) { |
| 526 | dev_err(&dev->pdev->dev, |
| 527 | "GEM idle failed, resume might fail\n"); |
| 528 | return error; |
| 529 | } |
Daniel Vetter | a261b24 | 2012-07-26 19:21:47 +0200 | [diff] [blame] | 530 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 531 | drm_irq_uninstall(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 532 | dev_priv->enable_hotplug_processing = false; |
Imre Deak | fe5b188 | 2014-05-12 18:35:05 +0300 | [diff] [blame] | 533 | |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 534 | intel_suspend_gt_powersave(dev); |
Imre Deak | fe5b188 | 2014-05-12 18:35:05 +0300 | [diff] [blame] | 535 | |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 536 | /* |
| 537 | * Disable CRTCs directly since we want to preserve sw state |
| 538 | * for _thaw. |
| 539 | */ |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 540 | drm_modeset_lock_all(dev); |
Chris Wilson | f7ef3fa | 2014-05-22 09:44:40 +0100 | [diff] [blame] | 541 | for_each_crtc(dev, crtc) { |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 542 | dev_priv->display.crtc_disable(crtc); |
Chris Wilson | f7ef3fa | 2014-05-22 09:44:40 +0100 | [diff] [blame] | 543 | } |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 544 | drm_modeset_unlock_all(dev); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 545 | |
| 546 | intel_modeset_suspend_hw(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 547 | } |
| 548 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 549 | i915_gem_suspend_gtt_mappings(dev); |
| 550 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 551 | i915_save_state(dev); |
| 552 | |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame^] | 553 | if (acpi_target_system_state() >= ACPI_STATE_S3) |
| 554 | opregion_target_state = PCI_D3cold; |
| 555 | else |
| 556 | opregion_target_state = PCI_D1; |
| 557 | intel_opregion_notify_adapter(dev, opregion_target_state); |
| 558 | |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 559 | intel_uncore_forcewake_reset(dev, false); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 560 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 561 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 562 | console_lock(); |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 563 | intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED); |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 564 | console_unlock(); |
| 565 | |
Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 566 | dev_priv->suspend_count++; |
| 567 | |
Kristen Carlson Accardi | 85e9067 | 2014-06-12 08:35:44 -0700 | [diff] [blame] | 568 | intel_display_set_init_power(dev_priv, false); |
| 569 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 570 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 571 | } |
| 572 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 573 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 574 | { |
| 575 | int error; |
| 576 | |
| 577 | if (!dev || !dev->dev_private) { |
| 578 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 579 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 580 | return -ENODEV; |
| 581 | } |
| 582 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 583 | if (state.event == PM_EVENT_PRETHAW) |
| 584 | return 0; |
| 585 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 586 | |
| 587 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 588 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 589 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 590 | error = i915_drm_freeze(dev); |
| 591 | if (error) |
| 592 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 593 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 594 | if (state.event == PM_EVENT_SUSPEND) { |
| 595 | /* Shut down the device */ |
| 596 | pci_disable_device(dev->pdev); |
| 597 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 598 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 599 | |
| 600 | return 0; |
| 601 | } |
| 602 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 603 | void intel_console_resume(struct work_struct *work) |
| 604 | { |
| 605 | struct drm_i915_private *dev_priv = |
| 606 | container_of(work, struct drm_i915_private, |
| 607 | console_resume_work); |
| 608 | struct drm_device *dev = dev_priv->dev; |
| 609 | |
| 610 | console_lock(); |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 611 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 612 | console_unlock(); |
| 613 | } |
| 614 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 615 | static int i915_drm_thaw_early(struct drm_device *dev) |
| 616 | { |
| 617 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 618 | |
| 619 | intel_uncore_early_sanitize(dev); |
| 620 | intel_uncore_sanitize(dev); |
| 621 | intel_power_domains_init_hw(dev_priv); |
| 622 | |
| 623 | return 0; |
| 624 | } |
| 625 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 626 | static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 627 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 628 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 629 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 630 | if (drm_core_check_feature(dev, DRIVER_MODESET) && |
| 631 | restore_gtt_mappings) { |
| 632 | mutex_lock(&dev->struct_mutex); |
| 633 | i915_gem_restore_gtt_mappings(dev); |
| 634 | mutex_unlock(&dev->struct_mutex); |
| 635 | } |
| 636 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 637 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 638 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 639 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 640 | /* KMS EnterVT equivalent */ |
| 641 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 642 | intel_init_pch_refclk(dev); |
Daniel Vetter | 754970e | 2014-01-16 22:28:44 +0100 | [diff] [blame] | 643 | drm_mode_config_reset(dev); |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 644 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 645 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 074c6ad | 2014-04-09 09:19:43 +0100 | [diff] [blame] | 646 | if (i915_gem_init_hw(dev)) { |
| 647 | DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n"); |
| 648 | atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
| 649 | } |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 650 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 651 | |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 652 | /* We need working interrupts for modeset enabling ... */ |
Daniel Vetter | bb0f1b5 | 2013-11-03 21:09:27 +0100 | [diff] [blame] | 653 | drm_irq_install(dev, dev->pdev->irq); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 654 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 655 | intel_modeset_init_hw(dev); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 656 | |
| 657 | drm_modeset_lock_all(dev); |
| 658 | intel_modeset_setup_hw_state(dev, true); |
| 659 | drm_modeset_unlock_all(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 660 | |
| 661 | /* |
| 662 | * ... but also need to make sure that hotplug processing |
| 663 | * doesn't cause havoc. Like in the driver load code we don't |
| 664 | * bother with the tiny race here where we might loose hotplug |
| 665 | * notifications. |
| 666 | * */ |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 667 | intel_hpd_init(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 668 | dev_priv->enable_hotplug_processing = true; |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 669 | /* Config may have changed between suspend and resume */ |
Jesse Barnes | 1ff74cf | 2014-05-20 15:25:33 -0700 | [diff] [blame] | 670 | drm_helper_hpd_irq_event(dev); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 671 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 672 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 673 | intel_opregion_init(dev); |
| 674 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 675 | /* |
| 676 | * The console lock can be pretty contented on resume due |
| 677 | * to all the printk activity. Try to keep it out of the hot |
| 678 | * path of resume if possible. |
| 679 | */ |
| 680 | if (console_trylock()) { |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 681 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 682 | console_unlock(); |
| 683 | } else { |
| 684 | schedule_work(&dev_priv->console_resume_work); |
| 685 | } |
| 686 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 687 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 688 | dev_priv->modeset_restore = MODESET_DONE; |
| 689 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 690 | |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame^] | 691 | intel_opregion_notify_adapter(dev, PCI_D0); |
| 692 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 693 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 074c6ad | 2014-04-09 09:19:43 +0100 | [diff] [blame] | 694 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 695 | } |
| 696 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 697 | static int i915_drm_thaw(struct drm_device *dev) |
| 698 | { |
Daniel Vetter | 7f16e5c | 2013-11-04 16:28:47 +0100 | [diff] [blame] | 699 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 700 | i915_check_and_clear_faults(dev); |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 701 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 702 | return __i915_drm_thaw(dev, true); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 703 | } |
| 704 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 705 | static int i915_resume_early(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 706 | { |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 707 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 708 | return 0; |
| 709 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 710 | /* |
| 711 | * We have a resume ordering issue with the snd-hda driver also |
| 712 | * requiring our device to be power up. Due to the lack of a |
| 713 | * parent/child relationship we currently solve this with an early |
| 714 | * resume hook. |
| 715 | * |
| 716 | * FIXME: This should be solved with a special hdmi sink device or |
| 717 | * similar so that power domains can be employed. |
| 718 | */ |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 719 | if (pci_enable_device(dev->pdev)) |
| 720 | return -EIO; |
| 721 | |
| 722 | pci_set_master(dev->pdev); |
| 723 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 724 | return i915_drm_thaw_early(dev); |
| 725 | } |
| 726 | |
| 727 | int i915_resume(struct drm_device *dev) |
| 728 | { |
| 729 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 730 | int ret; |
| 731 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 732 | /* |
| 733 | * Platforms with opregion should have sane BIOS, older ones (gen3 and |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 734 | * earlier) need to restore the GTT mappings since the BIOS might clear |
| 735 | * all our scratch PTEs. |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 736 | */ |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 737 | ret = __i915_drm_thaw(dev, !dev_priv->opregion.header); |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 738 | if (ret) |
| 739 | return ret; |
| 740 | |
| 741 | drm_kms_helper_poll_enable(dev); |
| 742 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 743 | } |
| 744 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 745 | static int i915_resume_legacy(struct drm_device *dev) |
| 746 | { |
| 747 | i915_resume_early(dev); |
| 748 | i915_resume(dev); |
| 749 | |
| 750 | return 0; |
| 751 | } |
| 752 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 753 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 754 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 755 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 756 | * |
| 757 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 758 | * reset or otherwise an error code. |
| 759 | * |
| 760 | * Procedure is fairly simple: |
| 761 | * - reset the chip using the reset reg |
| 762 | * - re-init context state |
| 763 | * - re-init hardware status page |
| 764 | * - re-init ring buffer |
| 765 | * - re-init interrupt state |
| 766 | * - re-init display |
| 767 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 768 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 769 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 770 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 771 | bool simulated; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 772 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 773 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 774 | if (!i915.reset) |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 775 | return 0; |
| 776 | |
Daniel Vetter | d54a02c | 2012-07-04 22:18:39 +0200 | [diff] [blame] | 777 | mutex_lock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 778 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 779 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 780 | |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 781 | simulated = dev_priv->gpu_error.stop_rings != 0; |
| 782 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 783 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 784 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 785 | /* Also reset the gpu hangman. */ |
| 786 | if (simulated) { |
| 787 | DRM_INFO("Simulated gpu hang, resetting stop_rings\n"); |
| 788 | dev_priv->gpu_error.stop_rings = 0; |
| 789 | if (ret == -ENODEV) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 790 | DRM_INFO("Reset not implemented, but ignoring " |
| 791 | "error for simulated gpu hangs\n"); |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 792 | ret = 0; |
| 793 | } |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 794 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 795 | |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 796 | if (ret) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 797 | DRM_ERROR("Failed to reset chip: %i\n", ret); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 798 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 799 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 800 | } |
| 801 | |
| 802 | /* Ok, now get things going again... */ |
| 803 | |
| 804 | /* |
| 805 | * Everything depends on having the GTT running, so we need to start |
| 806 | * there. Fortunately we don't need to do this unless we reset the |
| 807 | * chip at a PCI level. |
| 808 | * |
| 809 | * Next we need to restore the context, but we don't use those |
| 810 | * yet either... |
| 811 | * |
| 812 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 813 | * was running at the time of the reset (i.e. we weren't VT |
| 814 | * switched away). |
| 815 | */ |
| 816 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 817 | !dev_priv->ums.mm_suspended) { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 818 | dev_priv->ums.mm_suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 819 | |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 820 | ret = i915_gem_init_hw(dev); |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 821 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 822 | if (ret) { |
| 823 | DRM_ERROR("Failed hw init on reset %d\n", ret); |
| 824 | return ret; |
| 825 | } |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 826 | |
Daniel Vetter | e090c53 | 2013-11-03 20:27:05 +0100 | [diff] [blame] | 827 | /* |
Daniel Vetter | 78ad455 | 2014-05-22 22:18:21 +0200 | [diff] [blame] | 828 | * FIXME: This races pretty badly against concurrent holders of |
| 829 | * ring interrupts. This is possible since we've started to drop |
| 830 | * dev->struct_mutex in select places when waiting for the gpu. |
Daniel Vetter | e090c53 | 2013-11-03 20:27:05 +0100 | [diff] [blame] | 831 | */ |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 832 | |
Daniel Vetter | 78ad455 | 2014-05-22 22:18:21 +0200 | [diff] [blame] | 833 | /* |
| 834 | * rps/rc6 re-init is necessary to restore state lost after the |
| 835 | * reset and the re-install of gt irqs. Skip for ironlake per |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 836 | * previous concerns that it doesn't respond well to some forms |
Daniel Vetter | 78ad455 | 2014-05-22 22:18:21 +0200 | [diff] [blame] | 837 | * of re-init after reset. |
| 838 | */ |
Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 839 | if (INTEL_INFO(dev)->gen > 5) |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 840 | intel_reset_gt_powersave(dev); |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 841 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 842 | intel_hpd_init(dev); |
Daniel Vetter | bcbc324 | 2012-04-27 15:17:41 +0200 | [diff] [blame] | 843 | } else { |
| 844 | mutex_unlock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 845 | } |
| 846 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 847 | return 0; |
| 848 | } |
| 849 | |
Greg Kroah-Hartman | 56550d9 | 2012-12-21 15:09:25 -0800 | [diff] [blame] | 850 | static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 851 | { |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 852 | struct intel_device_info *intel_info = |
| 853 | (struct intel_device_info *) ent->driver_data; |
| 854 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 855 | if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) { |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 856 | DRM_INFO("This hardware requires preliminary hardware support.\n" |
| 857 | "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n"); |
| 858 | return -ENODEV; |
| 859 | } |
| 860 | |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 861 | /* Only bind to function 0 of the device. Early generations |
| 862 | * used function 1 as a placeholder for multi-head. This causes |
| 863 | * us confusion instead, especially on the systems where both |
| 864 | * functions have the same PCI-ID! |
| 865 | */ |
| 866 | if (PCI_FUNC(pdev->devfn)) |
| 867 | return -ENODEV; |
| 868 | |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 869 | driver.driver_features &= ~(DRIVER_USE_AGP); |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 870 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 871 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 872 | } |
| 873 | |
| 874 | static void |
| 875 | i915_pci_remove(struct pci_dev *pdev) |
| 876 | { |
| 877 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 878 | |
| 879 | drm_put_dev(dev); |
| 880 | } |
| 881 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 882 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 883 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 884 | struct pci_dev *pdev = to_pci_dev(dev); |
| 885 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 886 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 887 | if (!drm_dev || !drm_dev->dev_private) { |
| 888 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 889 | return -ENODEV; |
| 890 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 891 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 892 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 893 | return 0; |
| 894 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 895 | return i915_drm_freeze(drm_dev); |
| 896 | } |
| 897 | |
| 898 | static int i915_pm_suspend_late(struct device *dev) |
| 899 | { |
| 900 | struct pci_dev *pdev = to_pci_dev(dev); |
| 901 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 902 | |
| 903 | /* |
| 904 | * We have a suspedn ordering issue with the snd-hda driver also |
| 905 | * requiring our device to be power up. Due to the lack of a |
| 906 | * parent/child relationship we currently solve this with an late |
| 907 | * suspend hook. |
| 908 | * |
| 909 | * FIXME: This should be solved with a special hdmi sink device or |
| 910 | * similar so that power domains can be employed. |
| 911 | */ |
| 912 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 913 | return 0; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 914 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 915 | pci_disable_device(pdev); |
| 916 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 917 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 918 | return 0; |
| 919 | } |
| 920 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 921 | static int i915_pm_resume_early(struct device *dev) |
| 922 | { |
| 923 | struct pci_dev *pdev = to_pci_dev(dev); |
| 924 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 925 | |
| 926 | return i915_resume_early(drm_dev); |
| 927 | } |
| 928 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 929 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 930 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 931 | struct pci_dev *pdev = to_pci_dev(dev); |
| 932 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 933 | |
| 934 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 935 | } |
| 936 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 937 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 938 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 939 | struct pci_dev *pdev = to_pci_dev(dev); |
| 940 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 941 | |
| 942 | if (!drm_dev || !drm_dev->dev_private) { |
| 943 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 944 | return -ENODEV; |
| 945 | } |
| 946 | |
| 947 | return i915_drm_freeze(drm_dev); |
| 948 | } |
| 949 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 950 | static int i915_pm_thaw_early(struct device *dev) |
| 951 | { |
| 952 | struct pci_dev *pdev = to_pci_dev(dev); |
| 953 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 954 | |
| 955 | return i915_drm_thaw_early(drm_dev); |
| 956 | } |
| 957 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 958 | static int i915_pm_thaw(struct device *dev) |
| 959 | { |
| 960 | struct pci_dev *pdev = to_pci_dev(dev); |
| 961 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 962 | |
| 963 | return i915_drm_thaw(drm_dev); |
| 964 | } |
| 965 | |
| 966 | static int i915_pm_poweroff(struct device *dev) |
| 967 | { |
| 968 | struct pci_dev *pdev = to_pci_dev(dev); |
| 969 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 970 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 971 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 972 | } |
| 973 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 974 | static int hsw_runtime_suspend(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 975 | { |
Paulo Zanoni | 414de7a | 2014-03-07 20:12:35 -0300 | [diff] [blame] | 976 | hsw_enable_pc8(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 977 | |
| 978 | return 0; |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 979 | } |
| 980 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 981 | static int snb_runtime_resume(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 982 | { |
| 983 | struct drm_device *dev = dev_priv->dev; |
| 984 | |
Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 985 | intel_init_pch_refclk(dev); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 986 | |
| 987 | return 0; |
Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 988 | } |
| 989 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 990 | static int hsw_runtime_resume(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 991 | { |
Paulo Zanoni | 414de7a | 2014-03-07 20:12:35 -0300 | [diff] [blame] | 992 | hsw_disable_pc8(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 993 | |
| 994 | return 0; |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 995 | } |
| 996 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 997 | /* |
| 998 | * Save all Gunit registers that may be lost after a D3 and a subsequent |
| 999 | * S0i[R123] transition. The list of registers needing a save/restore is |
| 1000 | * defined in the VLV2_S0IXRegs document. This documents marks all Gunit |
| 1001 | * registers in the following way: |
| 1002 | * - Driver: saved/restored by the driver |
| 1003 | * - Punit : saved/restored by the Punit firmware |
| 1004 | * - No, w/o marking: no need to save/restore, since the register is R/O or |
| 1005 | * used internally by the HW in a way that doesn't depend |
| 1006 | * keeping the content across a suspend/resume. |
| 1007 | * - Debug : used for debugging |
| 1008 | * |
| 1009 | * We save/restore all registers marked with 'Driver', with the following |
| 1010 | * exceptions: |
| 1011 | * - Registers out of use, including also registers marked with 'Debug'. |
| 1012 | * These have no effect on the driver's operation, so we don't save/restore |
| 1013 | * them to reduce the overhead. |
| 1014 | * - Registers that are fully setup by an initialization function called from |
| 1015 | * the resume path. For example many clock gating and RPS/RC6 registers. |
| 1016 | * - Registers that provide the right functionality with their reset defaults. |
| 1017 | * |
| 1018 | * TODO: Except for registers that based on the above 3 criteria can be safely |
| 1019 | * ignored, we save/restore all others, practically treating the HW context as |
| 1020 | * a black-box for the driver. Further investigation is needed to reduce the |
| 1021 | * saved/restored registers even further, by following the same 3 criteria. |
| 1022 | */ |
| 1023 | static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv) |
| 1024 | { |
| 1025 | struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state; |
| 1026 | int i; |
| 1027 | |
| 1028 | /* GAM 0x4000-0x4770 */ |
| 1029 | s->wr_watermark = I915_READ(GEN7_WR_WATERMARK); |
| 1030 | s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL); |
| 1031 | s->arb_mode = I915_READ(ARB_MODE); |
| 1032 | s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0); |
| 1033 | s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1); |
| 1034 | |
| 1035 | for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++) |
| 1036 | s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4); |
| 1037 | |
| 1038 | s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT); |
| 1039 | s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT); |
| 1040 | |
| 1041 | s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7); |
| 1042 | s->ecochk = I915_READ(GAM_ECOCHK); |
| 1043 | s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7); |
| 1044 | s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7); |
| 1045 | |
| 1046 | s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR); |
| 1047 | |
| 1048 | /* MBC 0x9024-0x91D0, 0x8500 */ |
| 1049 | s->g3dctl = I915_READ(VLV_G3DCTL); |
| 1050 | s->gsckgctl = I915_READ(VLV_GSCKGCTL); |
| 1051 | s->mbctl = I915_READ(GEN6_MBCTL); |
| 1052 | |
| 1053 | /* GCP 0x9400-0x9424, 0x8100-0x810C */ |
| 1054 | s->ucgctl1 = I915_READ(GEN6_UCGCTL1); |
| 1055 | s->ucgctl3 = I915_READ(GEN6_UCGCTL3); |
| 1056 | s->rcgctl1 = I915_READ(GEN6_RCGCTL1); |
| 1057 | s->rcgctl2 = I915_READ(GEN6_RCGCTL2); |
| 1058 | s->rstctl = I915_READ(GEN6_RSTCTL); |
| 1059 | s->misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 1060 | |
| 1061 | /* GPM 0xA000-0xAA84, 0x8000-0x80FC */ |
| 1062 | s->gfxpause = I915_READ(GEN6_GFXPAUSE); |
| 1063 | s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC); |
| 1064 | s->rpdeuc = I915_READ(GEN6_RPDEUC); |
| 1065 | s->ecobus = I915_READ(ECOBUS); |
| 1066 | s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL); |
| 1067 | s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT); |
| 1068 | s->rp_deucsw = I915_READ(GEN6_RPDEUCSW); |
| 1069 | s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR); |
| 1070 | s->rcedata = I915_READ(VLV_RCEDATA); |
| 1071 | s->spare2gh = I915_READ(VLV_SPAREG2H); |
| 1072 | |
| 1073 | /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */ |
| 1074 | s->gt_imr = I915_READ(GTIMR); |
| 1075 | s->gt_ier = I915_READ(GTIER); |
| 1076 | s->pm_imr = I915_READ(GEN6_PMIMR); |
| 1077 | s->pm_ier = I915_READ(GEN6_PMIER); |
| 1078 | |
| 1079 | for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++) |
| 1080 | s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4); |
| 1081 | |
| 1082 | /* GT SA CZ domain, 0x100000-0x138124 */ |
| 1083 | s->tilectl = I915_READ(TILECTL); |
| 1084 | s->gt_fifoctl = I915_READ(GTFIFOCTL); |
| 1085 | s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 1086 | s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1087 | s->pmwgicz = I915_READ(VLV_PMWGICZ); |
| 1088 | |
| 1089 | /* Gunit-Display CZ domain, 0x182028-0x1821CF */ |
| 1090 | s->gu_ctl0 = I915_READ(VLV_GU_CTL0); |
| 1091 | s->gu_ctl1 = I915_READ(VLV_GU_CTL1); |
| 1092 | s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2); |
| 1093 | |
| 1094 | /* |
| 1095 | * Not saving any of: |
| 1096 | * DFT, 0x9800-0x9EC0 |
| 1097 | * SARB, 0xB000-0xB1FC |
| 1098 | * GAC, 0x5208-0x524C, 0x14000-0x14C000 |
| 1099 | * PCI CFG |
| 1100 | */ |
| 1101 | } |
| 1102 | |
| 1103 | static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv) |
| 1104 | { |
| 1105 | struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state; |
| 1106 | u32 val; |
| 1107 | int i; |
| 1108 | |
| 1109 | /* GAM 0x4000-0x4770 */ |
| 1110 | I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark); |
| 1111 | I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl); |
| 1112 | I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16)); |
| 1113 | I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0); |
| 1114 | I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1); |
| 1115 | |
| 1116 | for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++) |
| 1117 | I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]); |
| 1118 | |
| 1119 | I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count); |
| 1120 | I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count); |
| 1121 | |
| 1122 | I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp); |
| 1123 | I915_WRITE(GAM_ECOCHK, s->ecochk); |
| 1124 | I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp); |
| 1125 | I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp); |
| 1126 | |
| 1127 | I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr); |
| 1128 | |
| 1129 | /* MBC 0x9024-0x91D0, 0x8500 */ |
| 1130 | I915_WRITE(VLV_G3DCTL, s->g3dctl); |
| 1131 | I915_WRITE(VLV_GSCKGCTL, s->gsckgctl); |
| 1132 | I915_WRITE(GEN6_MBCTL, s->mbctl); |
| 1133 | |
| 1134 | /* GCP 0x9400-0x9424, 0x8100-0x810C */ |
| 1135 | I915_WRITE(GEN6_UCGCTL1, s->ucgctl1); |
| 1136 | I915_WRITE(GEN6_UCGCTL3, s->ucgctl3); |
| 1137 | I915_WRITE(GEN6_RCGCTL1, s->rcgctl1); |
| 1138 | I915_WRITE(GEN6_RCGCTL2, s->rcgctl2); |
| 1139 | I915_WRITE(GEN6_RSTCTL, s->rstctl); |
| 1140 | I915_WRITE(GEN7_MISCCPCTL, s->misccpctl); |
| 1141 | |
| 1142 | /* GPM 0xA000-0xAA84, 0x8000-0x80FC */ |
| 1143 | I915_WRITE(GEN6_GFXPAUSE, s->gfxpause); |
| 1144 | I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc); |
| 1145 | I915_WRITE(GEN6_RPDEUC, s->rpdeuc); |
| 1146 | I915_WRITE(ECOBUS, s->ecobus); |
| 1147 | I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl); |
| 1148 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout); |
| 1149 | I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw); |
| 1150 | I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr); |
| 1151 | I915_WRITE(VLV_RCEDATA, s->rcedata); |
| 1152 | I915_WRITE(VLV_SPAREG2H, s->spare2gh); |
| 1153 | |
| 1154 | /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */ |
| 1155 | I915_WRITE(GTIMR, s->gt_imr); |
| 1156 | I915_WRITE(GTIER, s->gt_ier); |
| 1157 | I915_WRITE(GEN6_PMIMR, s->pm_imr); |
| 1158 | I915_WRITE(GEN6_PMIER, s->pm_ier); |
| 1159 | |
| 1160 | for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++) |
| 1161 | I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]); |
| 1162 | |
| 1163 | /* GT SA CZ domain, 0x100000-0x138124 */ |
| 1164 | I915_WRITE(TILECTL, s->tilectl); |
| 1165 | I915_WRITE(GTFIFOCTL, s->gt_fifoctl); |
| 1166 | /* |
| 1167 | * Preserve the GT allow wake and GFX force clock bit, they are not |
| 1168 | * be restored, as they are used to control the s0ix suspend/resume |
| 1169 | * sequence by the caller. |
| 1170 | */ |
| 1171 | val = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 1172 | val &= VLV_GTLC_ALLOWWAKEREQ; |
| 1173 | val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ; |
| 1174 | I915_WRITE(VLV_GTLC_WAKE_CTRL, val); |
| 1175 | |
| 1176 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1177 | val &= VLV_GFX_CLK_FORCE_ON_BIT; |
| 1178 | val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 1179 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 1180 | |
| 1181 | I915_WRITE(VLV_PMWGICZ, s->pmwgicz); |
| 1182 | |
| 1183 | /* Gunit-Display CZ domain, 0x182028-0x1821CF */ |
| 1184 | I915_WRITE(VLV_GU_CTL0, s->gu_ctl0); |
| 1185 | I915_WRITE(VLV_GU_CTL1, s->gu_ctl1); |
| 1186 | I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2); |
| 1187 | } |
| 1188 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1189 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on) |
| 1190 | { |
| 1191 | u32 val; |
| 1192 | int err; |
| 1193 | |
| 1194 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1195 | WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on); |
| 1196 | |
| 1197 | #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT) |
| 1198 | /* Wait for a previous force-off to settle */ |
| 1199 | if (force_on) { |
Imre Deak | 8d4eee9 | 2014-04-14 20:24:43 +0300 | [diff] [blame] | 1200 | err = wait_for(!COND, 20); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1201 | if (err) { |
| 1202 | DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n", |
| 1203 | I915_READ(VLV_GTLC_SURVIVABILITY_REG)); |
| 1204 | return err; |
| 1205 | } |
| 1206 | } |
| 1207 | |
| 1208 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1209 | val &= ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 1210 | if (force_on) |
| 1211 | val |= VLV_GFX_CLK_FORCE_ON_BIT; |
| 1212 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 1213 | |
| 1214 | if (!force_on) |
| 1215 | return 0; |
| 1216 | |
Imre Deak | 8d4eee9 | 2014-04-14 20:24:43 +0300 | [diff] [blame] | 1217 | err = wait_for(COND, 20); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1218 | if (err) |
| 1219 | DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n", |
| 1220 | I915_READ(VLV_GTLC_SURVIVABILITY_REG)); |
| 1221 | |
| 1222 | return err; |
| 1223 | #undef COND |
| 1224 | } |
| 1225 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1226 | static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow) |
| 1227 | { |
| 1228 | u32 val; |
| 1229 | int err = 0; |
| 1230 | |
| 1231 | val = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 1232 | val &= ~VLV_GTLC_ALLOWWAKEREQ; |
| 1233 | if (allow) |
| 1234 | val |= VLV_GTLC_ALLOWWAKEREQ; |
| 1235 | I915_WRITE(VLV_GTLC_WAKE_CTRL, val); |
| 1236 | POSTING_READ(VLV_GTLC_WAKE_CTRL); |
| 1237 | |
| 1238 | #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \ |
| 1239 | allow) |
| 1240 | err = wait_for(COND, 1); |
| 1241 | if (err) |
| 1242 | DRM_ERROR("timeout disabling GT waking\n"); |
| 1243 | return err; |
| 1244 | #undef COND |
| 1245 | } |
| 1246 | |
| 1247 | static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv, |
| 1248 | bool wait_for_on) |
| 1249 | { |
| 1250 | u32 mask; |
| 1251 | u32 val; |
| 1252 | int err; |
| 1253 | |
| 1254 | mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK; |
| 1255 | val = wait_for_on ? mask : 0; |
| 1256 | #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val) |
| 1257 | if (COND) |
| 1258 | return 0; |
| 1259 | |
| 1260 | DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n", |
| 1261 | wait_for_on ? "on" : "off", |
| 1262 | I915_READ(VLV_GTLC_PW_STATUS)); |
| 1263 | |
| 1264 | /* |
| 1265 | * RC6 transitioning can be delayed up to 2 msec (see |
| 1266 | * valleyview_enable_rps), use 3 msec for safety. |
| 1267 | */ |
| 1268 | err = wait_for(COND, 3); |
| 1269 | if (err) |
| 1270 | DRM_ERROR("timeout waiting for GT wells to go %s\n", |
| 1271 | wait_for_on ? "on" : "off"); |
| 1272 | |
| 1273 | return err; |
| 1274 | #undef COND |
| 1275 | } |
| 1276 | |
| 1277 | static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv) |
| 1278 | { |
| 1279 | if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR)) |
| 1280 | return; |
| 1281 | |
| 1282 | DRM_ERROR("GT register access while GT waking disabled\n"); |
| 1283 | I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR); |
| 1284 | } |
| 1285 | |
| 1286 | static int vlv_runtime_suspend(struct drm_i915_private *dev_priv) |
| 1287 | { |
| 1288 | u32 mask; |
| 1289 | int err; |
| 1290 | |
| 1291 | /* |
| 1292 | * Bspec defines the following GT well on flags as debug only, so |
| 1293 | * don't treat them as hard failures. |
| 1294 | */ |
| 1295 | (void)vlv_wait_for_gt_wells(dev_priv, false); |
| 1296 | |
| 1297 | mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS; |
| 1298 | WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask); |
| 1299 | |
| 1300 | vlv_check_no_gt_access(dev_priv); |
| 1301 | |
| 1302 | err = vlv_force_gfx_clock(dev_priv, true); |
| 1303 | if (err) |
| 1304 | goto err1; |
| 1305 | |
| 1306 | err = vlv_allow_gt_wake(dev_priv, false); |
| 1307 | if (err) |
| 1308 | goto err2; |
| 1309 | vlv_save_gunit_s0ix_state(dev_priv); |
| 1310 | |
| 1311 | err = vlv_force_gfx_clock(dev_priv, false); |
| 1312 | if (err) |
| 1313 | goto err2; |
| 1314 | |
| 1315 | return 0; |
| 1316 | |
| 1317 | err2: |
| 1318 | /* For safety always re-enable waking and disable gfx clock forcing */ |
| 1319 | vlv_allow_gt_wake(dev_priv, true); |
| 1320 | err1: |
| 1321 | vlv_force_gfx_clock(dev_priv, false); |
| 1322 | |
| 1323 | return err; |
| 1324 | } |
| 1325 | |
| 1326 | static int vlv_runtime_resume(struct drm_i915_private *dev_priv) |
| 1327 | { |
| 1328 | struct drm_device *dev = dev_priv->dev; |
| 1329 | int err; |
| 1330 | int ret; |
| 1331 | |
| 1332 | /* |
| 1333 | * If any of the steps fail just try to continue, that's the best we |
| 1334 | * can do at this point. Return the first error code (which will also |
| 1335 | * leave RPM permanently disabled). |
| 1336 | */ |
| 1337 | ret = vlv_force_gfx_clock(dev_priv, true); |
| 1338 | |
| 1339 | vlv_restore_gunit_s0ix_state(dev_priv); |
| 1340 | |
| 1341 | err = vlv_allow_gt_wake(dev_priv, true); |
| 1342 | if (!ret) |
| 1343 | ret = err; |
| 1344 | |
| 1345 | err = vlv_force_gfx_clock(dev_priv, false); |
| 1346 | if (!ret) |
| 1347 | ret = err; |
| 1348 | |
| 1349 | vlv_check_no_gt_access(dev_priv); |
| 1350 | |
| 1351 | intel_init_clock_gating(dev); |
| 1352 | i915_gem_restore_fences(dev); |
| 1353 | |
| 1354 | return ret; |
| 1355 | } |
| 1356 | |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1357 | static int intel_runtime_suspend(struct device *device) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1358 | { |
| 1359 | struct pci_dev *pdev = to_pci_dev(device); |
| 1360 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1361 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1362 | int ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1363 | |
Imre Deak | aeab0b5 | 2014-04-14 20:24:36 +0300 | [diff] [blame] | 1364 | if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev)))) |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 1365 | return -ENODEV; |
| 1366 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1367 | WARN_ON(!HAS_RUNTIME_PM(dev)); |
Paulo Zanoni | e998c40 | 2014-02-21 13:52:26 -0300 | [diff] [blame] | 1368 | assert_force_wake_inactive(dev_priv); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1369 | |
| 1370 | DRM_DEBUG_KMS("Suspending device\n"); |
| 1371 | |
Imre Deak | 9486db6 | 2014-04-22 20:21:07 +0300 | [diff] [blame] | 1372 | /* |
Imre Deak | d610297 | 2014-05-07 19:57:49 +0300 | [diff] [blame] | 1373 | * We could deadlock here in case another thread holding struct_mutex |
| 1374 | * calls RPM suspend concurrently, since the RPM suspend will wait |
| 1375 | * first for this RPM suspend to finish. In this case the concurrent |
| 1376 | * RPM resume will be followed by its RPM suspend counterpart. Still |
| 1377 | * for consistency return -EAGAIN, which will reschedule this suspend. |
| 1378 | */ |
| 1379 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 1380 | DRM_DEBUG_KMS("device lock contention, deffering suspend\n"); |
| 1381 | /* |
| 1382 | * Bump the expiration timestamp, otherwise the suspend won't |
| 1383 | * be rescheduled. |
| 1384 | */ |
| 1385 | pm_runtime_mark_last_busy(device); |
| 1386 | |
| 1387 | return -EAGAIN; |
| 1388 | } |
| 1389 | /* |
| 1390 | * We are safe here against re-faults, since the fault handler takes |
| 1391 | * an RPM reference. |
| 1392 | */ |
| 1393 | i915_gem_release_all_mmaps(dev_priv); |
| 1394 | mutex_unlock(&dev->struct_mutex); |
| 1395 | |
| 1396 | /* |
Imre Deak | 9486db6 | 2014-04-22 20:21:07 +0300 | [diff] [blame] | 1397 | * rps.work can't be rearmed here, since we get here only after making |
| 1398 | * sure the GPU is idle and the RPS freq is set to the minimum. See |
| 1399 | * intel_mark_idle(). |
| 1400 | */ |
| 1401 | cancel_work_sync(&dev_priv->rps.work); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1402 | intel_runtime_pm_disable_interrupts(dev); |
| 1403 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1404 | if (IS_GEN6(dev)) { |
| 1405 | ret = 0; |
| 1406 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
| 1407 | ret = hsw_runtime_suspend(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1408 | } else if (IS_VALLEYVIEW(dev)) { |
| 1409 | ret = vlv_runtime_suspend(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1410 | } else { |
| 1411 | ret = -ENODEV; |
Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 1412 | WARN_ON(1); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1413 | } |
| 1414 | |
| 1415 | if (ret) { |
| 1416 | DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret); |
| 1417 | intel_runtime_pm_restore_interrupts(dev); |
| 1418 | |
| 1419 | return ret; |
| 1420 | } |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1421 | |
Paulo Zanoni | 16a3d6e | 2013-12-13 15:22:30 -0200 | [diff] [blame] | 1422 | del_timer_sync(&dev_priv->gpu_error.hangcheck_timer); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1423 | dev_priv->pm.suspended = true; |
Kristen Carlson Accardi | 1fb2362 | 2014-01-14 15:36:15 -0800 | [diff] [blame] | 1424 | |
| 1425 | /* |
| 1426 | * current versions of firmware which depend on this opregion |
| 1427 | * notification have repurposed the D1 definition to mean |
| 1428 | * "runtime suspended" vs. what you would normally expect (D3) |
| 1429 | * to distinguish it from notifications that might be sent |
| 1430 | * via the suspend path. |
| 1431 | */ |
| 1432 | intel_opregion_notify_adapter(dev, PCI_D1); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1433 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1434 | DRM_DEBUG_KMS("Device suspended\n"); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1435 | return 0; |
| 1436 | } |
| 1437 | |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1438 | static int intel_runtime_resume(struct device *device) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1439 | { |
| 1440 | struct pci_dev *pdev = to_pci_dev(device); |
| 1441 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1442 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1443 | int ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1444 | |
| 1445 | WARN_ON(!HAS_RUNTIME_PM(dev)); |
| 1446 | |
| 1447 | DRM_DEBUG_KMS("Resuming device\n"); |
| 1448 | |
Paulo Zanoni | cd2e9e9 | 2013-12-06 20:34:21 -0200 | [diff] [blame] | 1449 | intel_opregion_notify_adapter(dev, PCI_D0); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1450 | dev_priv->pm.suspended = false; |
| 1451 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1452 | if (IS_GEN6(dev)) { |
| 1453 | ret = snb_runtime_resume(dev_priv); |
| 1454 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
| 1455 | ret = hsw_runtime_resume(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1456 | } else if (IS_VALLEYVIEW(dev)) { |
| 1457 | ret = vlv_runtime_resume(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1458 | } else { |
Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 1459 | WARN_ON(1); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1460 | ret = -ENODEV; |
| 1461 | } |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1462 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1463 | /* |
| 1464 | * No point of rolling back things in case of an error, as the best |
| 1465 | * we can do is to hope that things will still work (and disable RPM). |
| 1466 | */ |
Imre Deak | 92b806d | 2014-04-14 20:24:39 +0300 | [diff] [blame] | 1467 | i915_gem_init_swizzling(dev); |
| 1468 | gen6_update_ring_freq(dev); |
| 1469 | |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1470 | intel_runtime_pm_restore_interrupts(dev); |
Imre Deak | 9486db6 | 2014-04-22 20:21:07 +0300 | [diff] [blame] | 1471 | intel_reset_gt_powersave(dev); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1472 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1473 | if (ret) |
| 1474 | DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret); |
| 1475 | else |
| 1476 | DRM_DEBUG_KMS("Device resumed\n"); |
| 1477 | |
| 1478 | return ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1479 | } |
| 1480 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 1481 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1482 | .suspend = i915_pm_suspend, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1483 | .suspend_late = i915_pm_suspend_late, |
| 1484 | .resume_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1485 | .resume = i915_pm_resume, |
| 1486 | .freeze = i915_pm_freeze, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1487 | .thaw_early = i915_pm_thaw_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1488 | .thaw = i915_pm_thaw, |
| 1489 | .poweroff = i915_pm_poweroff, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1490 | .restore_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1491 | .restore = i915_pm_resume, |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1492 | .runtime_suspend = intel_runtime_suspend, |
| 1493 | .runtime_resume = intel_runtime_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1494 | }; |
| 1495 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 1496 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1497 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1498 | .open = drm_gem_vm_open, |
| 1499 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1500 | }; |
| 1501 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1502 | static const struct file_operations i915_driver_fops = { |
| 1503 | .owner = THIS_MODULE, |
| 1504 | .open = drm_open, |
| 1505 | .release = drm_release, |
| 1506 | .unlocked_ioctl = drm_ioctl, |
| 1507 | .mmap = drm_gem_mmap, |
| 1508 | .poll = drm_poll, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1509 | .read = drm_read, |
| 1510 | #ifdef CONFIG_COMPAT |
| 1511 | .compat_ioctl = i915_compat_ioctl, |
| 1512 | #endif |
| 1513 | .llseek = noop_llseek, |
| 1514 | }; |
| 1515 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1516 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 1517 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 1518 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 1519 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1520 | .driver_features = |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 1521 | DRIVER_USE_AGP | |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1522 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME | |
| 1523 | DRIVER_RENDER, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1524 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1525 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1526 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1527 | .lastclose = i915_driver_lastclose, |
| 1528 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1529 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1530 | |
| 1531 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 1532 | .suspend = i915_suspend, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1533 | .resume = i915_resume_legacy, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1534 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1535 | .device_is_agp = i915_driver_device_is_agp, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 1536 | .master_create = i915_master_create, |
| 1537 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1538 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1539 | .debugfs_init = i915_debugfs_init, |
| 1540 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1541 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1542 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1543 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1544 | |
| 1545 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 1546 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 1547 | .gem_prime_export = i915_gem_prime_export, |
| 1548 | .gem_prime_import = i915_gem_prime_import, |
| 1549 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1550 | .dumb_create = i915_gem_dumb_create, |
| 1551 | .dumb_map_offset = i915_gem_mmap_gtt, |
Daniel Vetter | 43387b3 | 2013-07-16 09:12:04 +0200 | [diff] [blame] | 1552 | .dumb_destroy = drm_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1553 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1554 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1555 | .name = DRIVER_NAME, |
| 1556 | .desc = DRIVER_DESC, |
| 1557 | .date = DRIVER_DATE, |
| 1558 | .major = DRIVER_MAJOR, |
| 1559 | .minor = DRIVER_MINOR, |
| 1560 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1561 | }; |
| 1562 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1563 | static struct pci_driver i915_pci_driver = { |
| 1564 | .name = DRIVER_NAME, |
| 1565 | .id_table = pciidlist, |
| 1566 | .probe = i915_pci_probe, |
| 1567 | .remove = i915_pci_remove, |
| 1568 | .driver.pm = &i915_pm_ops, |
| 1569 | }; |
| 1570 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1571 | static int __init i915_init(void) |
| 1572 | { |
| 1573 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1574 | |
| 1575 | /* |
| 1576 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 1577 | * explicitly disabled with the module pararmeter. |
| 1578 | * |
| 1579 | * Otherwise, just follow the parameter (defaulting to off). |
| 1580 | * |
| 1581 | * Allow optional vga_text_mode_force boot option to override |
| 1582 | * the default behavior. |
| 1583 | */ |
| 1584 | #if defined(CONFIG_DRM_I915_KMS) |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1585 | if (i915.modeset != 0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1586 | driver.driver_features |= DRIVER_MODESET; |
| 1587 | #endif |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1588 | if (i915.modeset == 1) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1589 | driver.driver_features |= DRIVER_MODESET; |
| 1590 | |
| 1591 | #ifdef CONFIG_VGA_CONSOLE |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1592 | if (vgacon_text_force() && i915.modeset == -1) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1593 | driver.driver_features &= ~DRIVER_MODESET; |
| 1594 | #endif |
| 1595 | |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1596 | if (!(driver.driver_features & DRIVER_MODESET)) { |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1597 | driver.get_vblank_timestamp = NULL; |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1598 | #ifndef CONFIG_DRM_I915_UMS |
| 1599 | /* Silently fail loading to not upset userspace. */ |
Jani Nikula | c9cd7b6 | 2014-06-02 16:58:30 +0300 | [diff] [blame] | 1600 | DRM_DEBUG_DRIVER("KMS and UMS disabled.\n"); |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1601 | return 0; |
| 1602 | #endif |
| 1603 | } |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1604 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1605 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1606 | } |
| 1607 | |
| 1608 | static void __exit i915_exit(void) |
| 1609 | { |
Daniel Vetter | b33ecdd | 2013-11-15 17:16:33 +0100 | [diff] [blame] | 1610 | #ifndef CONFIG_DRM_I915_UMS |
| 1611 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1612 | return; /* Never loaded a driver. */ |
| 1613 | #endif |
| 1614 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1615 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1616 | } |
| 1617 | |
| 1618 | module_init(i915_init); |
| 1619 | module_exit(i915_exit); |
| 1620 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1621 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 1622 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1623 | MODULE_LICENSE("GPL and additional rights"); |