blob: 43b804357bcf7f88dcf03770d0f7c9fda9d9ab6c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
50 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
51 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
52 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
53
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030054#define GEN_CHV_PIPEOFFSETS \
55 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
56 CHV_PIPE_C_OFFSET }, \
57 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
58 CHV_TRANSCODER_C_OFFSET, }, \
59 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \
60 CHV_DPLL_C_OFFSET }, \
61 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \
62 CHV_DPLL_C_MD_OFFSET }, \
63 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
64 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020065
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030066#define CURSOR_OFFSETS \
67 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
68
69#define IVB_CURSOR_OFFSETS \
70 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
71
Tobias Klauser9a7e8492010-05-20 10:33:46 +020072static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070073 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010074 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070075 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020076 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030077 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050078};
79
Tobias Klauser9a7e8492010-05-20 10:33:46 +020080static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070081 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010082 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070083 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020084 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030085 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050086};
87
Tobias Klauser9a7e8492010-05-20 10:33:46 +020088static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070089 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040090 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010091 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020092 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070093 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020094 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030095 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050096};
97
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070099 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100100 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700101 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200102 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300103 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500104};
105
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200106static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700107 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100108 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700109 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300111 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500112};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200113static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700114 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500115 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100116 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100117 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200118 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700119 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200120 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300121 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500122};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200123static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700124 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700126 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200127 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300128 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200130static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700131 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500132 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100133 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200135 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700136 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200137 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300138 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500139};
140
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200141static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700142 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100143 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100144 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700145 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200146 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300147 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500148};
149
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200150static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700151 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000152 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100153 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100154 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700155 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200156 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300157 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
159
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700161 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100162 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100163 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700164 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200165 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300166 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100171 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700172 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200173 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300174 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175};
176
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200177static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700178 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000179 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100180 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100181 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700182 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200183 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300184 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500185};
186
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200187static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700188 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100189 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100190 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200191 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300192 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500193};
194
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200195static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700196 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200197 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700198 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200199 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300200 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201};
202
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200203static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700204 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000205 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700206 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700207 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200208 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300209 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210};
211
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200212static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700213 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100214 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200215 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700216 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200217 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200218 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300219 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800220};
221
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200222static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700223 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100224 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800225 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700226 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200227 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200228 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300229 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800230};
231
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232#define GEN7_FEATURES \
233 .gen = 7, .num_pipes = 3, \
234 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200235 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700236 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700237 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700238
Jesse Barnesc76b6152011-04-28 14:32:07 -0700239static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700240 GEN7_FEATURES,
241 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200242 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300243 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244};
245
246static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700247 GEN7_FEATURES,
248 .is_ivybridge = 1,
249 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200250 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300251 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700252};
253
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254static const struct intel_device_info intel_ivybridge_q_info = {
255 GEN7_FEATURES,
256 .is_ivybridge = 1,
257 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200258 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300259 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700260};
261
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700262static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700263 GEN7_FEATURES,
264 .is_mobile = 1,
265 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200267 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200268 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700269 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200270 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300271 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700272};
273
274static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700275 GEN7_FEATURES,
276 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200278 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200279 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700280 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200281 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300282 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700283};
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700286 GEN7_FEATURES,
287 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100288 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100289 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700290 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200291 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300292 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300293};
294
295static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700296 GEN7_FEATURES,
297 .is_haswell = 1,
298 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100299 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100300 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700301 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200302 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300303 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500304};
305
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800306static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700307 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800308 .need_gfx_hws = 1, .has_hotplug = 1,
309 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
310 .has_llc = 1,
311 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800312 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200313 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300314 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800315};
316
317static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700318 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800319 .need_gfx_hws = 1, .has_hotplug = 1,
320 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
321 .has_llc = 1,
322 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800323 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200324 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700325 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800326};
327
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328static const struct intel_device_info intel_broadwell_gt3d_info = {
329 .gen = 8, .num_pipes = 3,
330 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800331 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800332 .has_llc = 1,
333 .has_ddi = 1,
334 .has_fbc = 1,
335 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700336 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800337};
338
339static const struct intel_device_info intel_broadwell_gt3m_info = {
340 .gen = 8, .is_mobile = 1, .num_pipes = 3,
341 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800342 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_llc = 1,
344 .has_ddi = 1,
345 .has_fbc = 1,
346 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300347 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800348};
349
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300350static const struct intel_device_info intel_cherryview_info = {
351 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300352 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300353 .need_gfx_hws = 1, .has_hotplug = 1,
354 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
355 .is_valleyview = 1,
356 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300357 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300358 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300359};
360
Jesse Barnesa0a18072013-07-26 13:32:51 -0700361/*
362 * Make sure any device matches here are from most specific to most
363 * general. For example, since the Quanta match is based on the subsystem
364 * and subvendor IDs, we need it to come before the more general IVB
365 * PCI ID matches, otherwise we'll use the wrong info struct above.
366 */
367#define INTEL_PCI_IDS \
368 INTEL_I830_IDS(&intel_i830_info), \
369 INTEL_I845G_IDS(&intel_845g_info), \
370 INTEL_I85X_IDS(&intel_i85x_info), \
371 INTEL_I865G_IDS(&intel_i865g_info), \
372 INTEL_I915G_IDS(&intel_i915g_info), \
373 INTEL_I915GM_IDS(&intel_i915gm_info), \
374 INTEL_I945G_IDS(&intel_i945g_info), \
375 INTEL_I945GM_IDS(&intel_i945gm_info), \
376 INTEL_I965G_IDS(&intel_i965g_info), \
377 INTEL_G33_IDS(&intel_g33_info), \
378 INTEL_I965GM_IDS(&intel_i965gm_info), \
379 INTEL_GM45_IDS(&intel_gm45_info), \
380 INTEL_G45_IDS(&intel_g45_info), \
381 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
382 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
383 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
384 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
385 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
386 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
387 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
388 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
389 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
390 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
391 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800392 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800393 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
394 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
395 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300396 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
397 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700398
Chris Wilson6103da02010-07-05 18:01:47 +0100399static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700400 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500401 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402};
403
Jesse Barnes79e53942008-11-07 14:24:08 -0800404#if defined(CONFIG_DRM_I915_KMS)
405MODULE_DEVICE_TABLE(pci, pciidlist);
406#endif
407
Akshay Joshi0206e352011-08-16 15:34:10 -0400408void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800409{
410 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200411 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800412
Ben Widawskyce1bb322013-04-05 13:12:44 -0700413 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
414 * (which really amounts to a PCH but no South Display).
415 */
416 if (INTEL_INFO(dev)->num_pipes == 0) {
417 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700418 return;
419 }
420
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800421 /*
422 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
423 * make graphics device passthrough work easy for VMM, that only
424 * need to expose ISA bridge to let driver know the real hardware
425 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800426 *
427 * In some virtualized environments (e.g. XEN), there is irrelevant
428 * ISA bridge in the system. To work reliably, we should scan trhough
429 * all the ISA bridge devices and check for the first match, instead
430 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800431 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200432 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800433 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200434 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200435 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800436
Jesse Barnes90711d52011-04-28 14:48:02 -0700437 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
438 dev_priv->pch_type = PCH_IBX;
439 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100440 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700441 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800442 dev_priv->pch_type = PCH_CPT;
443 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100444 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700445 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
446 /* PantherPoint is CPT compatible */
447 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300448 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100449 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300450 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
451 dev_priv->pch_type = PCH_LPT;
452 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100453 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300454 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700455 } else if (IS_BROADWELL(dev)) {
456 dev_priv->pch_type = PCH_LPT;
457 dev_priv->pch_id =
458 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
459 DRM_DEBUG_KMS("This is Broadwell, assuming "
460 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800461 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
462 dev_priv->pch_type = PCH_LPT;
463 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
464 WARN_ON(!IS_HASWELL(dev));
465 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200466 } else
467 continue;
468
Rui Guo6a9c4b32013-06-19 21:10:23 +0800469 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800470 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800471 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800472 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200473 DRM_DEBUG_KMS("No PCH found.\n");
474
475 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800476}
477
Ben Widawsky2911a352012-04-05 14:47:36 -0700478bool i915_semaphore_is_enabled(struct drm_device *dev)
479{
480 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100481 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700482
Jani Nikulad330a952014-01-21 11:24:25 +0200483 if (i915.semaphores >= 0)
484 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700485
Jani Nikulac923fac2014-03-05 14:17:28 +0200486 /* Until we get further testing... */
487 if (IS_GEN8(dev))
488 return false;
489
Daniel Vetter59de3292012-04-02 20:48:43 +0200490#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700491 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200492 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
493 return false;
494#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700495
Daniel Vettera08acaf2013-12-17 09:56:53 +0100496 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700497}
498
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100499static int i915_drm_freeze(struct drm_device *dev)
500{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100501 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700502 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700503 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100504
Paulo Zanoni8a187452013-12-06 20:32:13 -0200505 intel_runtime_pm_get(dev_priv);
506
Zhang Ruib8efb172013-02-05 15:41:53 +0800507 /* ignore lid events during suspend */
508 mutex_lock(&dev_priv->modeset_restore_lock);
509 dev_priv->modeset_restore = MODESET_SUSPENDED;
510 mutex_unlock(&dev_priv->modeset_restore_lock);
511
Paulo Zanonic67a4702013-08-19 13:18:09 -0300512 /* We do a lot of poking in a lot of registers, make sure they work
513 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200514 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200515
Dave Airlie5bcf7192010-12-07 09:20:40 +1000516 drm_kms_helper_poll_disable(dev);
517
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100518 pci_save_state(dev->pdev);
519
520 /* If KMS is active, we do the leavevt stuff here */
521 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200522 int error;
523
Chris Wilson45c5f202013-10-16 11:50:01 +0100524 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100525 if (error) {
526 dev_err(&dev->pdev->dev,
527 "GEM idle failed, resume might fail\n");
528 return error;
529 }
Daniel Vettera261b242012-07-26 19:21:47 +0200530
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100531 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100532 dev_priv->enable_hotplug_processing = false;
Imre Deakfe5b1882014-05-12 18:35:05 +0300533
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700534 intel_suspend_gt_powersave(dev);
Imre Deakfe5b1882014-05-12 18:35:05 +0300535
Jesse Barnes24576d22013-03-26 09:25:45 -0700536 /*
537 * Disable CRTCs directly since we want to preserve sw state
538 * for _thaw.
539 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200540 drm_modeset_lock_all(dev);
Chris Wilsonf7ef3fa2014-05-22 09:44:40 +0100541 for_each_crtc(dev, crtc) {
Jesse Barnes24576d22013-03-26 09:25:45 -0700542 dev_priv->display.crtc_disable(crtc);
Chris Wilsonf7ef3fa2014-05-22 09:44:40 +0100543 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200544 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300545
546 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100547 }
548
Ben Widawsky828c7902013-10-16 09:21:30 -0700549 i915_gem_suspend_gtt_mappings(dev);
550
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100551 i915_save_state(dev);
552
Jesse Barnese5747e32014-06-12 08:35:47 -0700553 if (acpi_target_system_state() >= ACPI_STATE_S3)
554 opregion_target_state = PCI_D3cold;
555 else
556 opregion_target_state = PCI_D1;
557 intel_opregion_notify_adapter(dev, opregion_target_state);
558
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700559 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100560 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100561
Dave Airlie3fa016a2012-03-28 10:48:49 +0100562 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100563 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100564 console_unlock();
565
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200566 dev_priv->suspend_count++;
567
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700568 intel_display_set_init_power(dev_priv, false);
569
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100570 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100571}
572
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000573int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100574{
575 int error;
576
577 if (!dev || !dev->dev_private) {
578 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700579 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000580 return -ENODEV;
581 }
582
Dave Airlieb932ccb2008-02-20 10:02:20 +1000583 if (state.event == PM_EVENT_PRETHAW)
584 return 0;
585
Dave Airlie5bcf7192010-12-07 09:20:40 +1000586
587 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
588 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100589
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100590 error = i915_drm_freeze(dev);
591 if (error)
592 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000593
Dave Airlieb932ccb2008-02-20 10:02:20 +1000594 if (state.event == PM_EVENT_SUSPEND) {
595 /* Shut down the device */
596 pci_disable_device(dev->pdev);
597 pci_set_power_state(dev->pdev, PCI_D3hot);
598 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000599
600 return 0;
601}
602
Jesse Barnes073f34d2012-11-02 11:13:59 -0700603void intel_console_resume(struct work_struct *work)
604{
605 struct drm_i915_private *dev_priv =
606 container_of(work, struct drm_i915_private,
607 console_resume_work);
608 struct drm_device *dev = dev_priv->dev;
609
610 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100611 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700612 console_unlock();
613}
614
Imre Deak76c4b252014-04-01 19:55:22 +0300615static int i915_drm_thaw_early(struct drm_device *dev)
616{
617 struct drm_i915_private *dev_priv = dev->dev_private;
618
619 intel_uncore_early_sanitize(dev);
620 intel_uncore_sanitize(dev);
621 intel_power_domains_init_hw(dev_priv);
622
623 return 0;
624}
625
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300626static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000627{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800628 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100629
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300630 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
631 restore_gtt_mappings) {
632 mutex_lock(&dev->struct_mutex);
633 i915_gem_restore_gtt_mappings(dev);
634 mutex_unlock(&dev->struct_mutex);
635 }
636
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100637 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100638 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100639
Jesse Barnes5669fca2009-02-17 15:13:31 -0800640 /* KMS EnterVT equivalent */
641 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200642 intel_init_pch_refclk(dev);
Daniel Vetter754970e2014-01-16 22:28:44 +0100643 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100644
Jesse Barnes5669fca2009-02-17 15:13:31 -0800645 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100646 if (i915_gem_init_hw(dev)) {
647 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
648 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
649 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800650 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800651
Daniel Vetter15239092013-03-05 09:50:58 +0100652 /* We need working interrupts for modeset enabling ... */
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100653 drm_irq_install(dev, dev->pdev->irq);
Daniel Vetter15239092013-03-05 09:50:58 +0100654
Chris Wilson1833b132012-05-09 11:56:28 +0100655 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700656
657 drm_modeset_lock_all(dev);
658 intel_modeset_setup_hw_state(dev, true);
659 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100660
661 /*
662 * ... but also need to make sure that hotplug processing
663 * doesn't cause havoc. Like in the driver load code we don't
664 * bother with the tiny race here where we might loose hotplug
665 * notifications.
666 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100667 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100668 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700669 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700670 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800671 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800672
Chris Wilson44834a62010-08-19 16:09:23 +0100673 intel_opregion_init(dev);
674
Jesse Barnes073f34d2012-11-02 11:13:59 -0700675 /*
676 * The console lock can be pretty contented on resume due
677 * to all the printk activity. Try to keep it out of the hot
678 * path of resume if possible.
679 */
680 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100681 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700682 console_unlock();
683 } else {
684 schedule_work(&dev_priv->console_resume_work);
685 }
686
Zhang Ruib8efb172013-02-05 15:41:53 +0800687 mutex_lock(&dev_priv->modeset_restore_lock);
688 dev_priv->modeset_restore = MODESET_DONE;
689 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200690
Jesse Barnese5747e32014-06-12 08:35:47 -0700691 intel_opregion_notify_adapter(dev, PCI_D0);
692
Paulo Zanoni8a187452013-12-06 20:32:13 -0200693 intel_runtime_pm_put(dev_priv);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100694 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100695}
696
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700697static int i915_drm_thaw(struct drm_device *dev)
698{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100699 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700700 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700701
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300702 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100703}
704
Imre Deak76c4b252014-04-01 19:55:22 +0300705static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100706{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000707 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
708 return 0;
709
Imre Deak76c4b252014-04-01 19:55:22 +0300710 /*
711 * We have a resume ordering issue with the snd-hda driver also
712 * requiring our device to be power up. Due to the lack of a
713 * parent/child relationship we currently solve this with an early
714 * resume hook.
715 *
716 * FIXME: This should be solved with a special hdmi sink device or
717 * similar so that power domains can be employed.
718 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100719 if (pci_enable_device(dev->pdev))
720 return -EIO;
721
722 pci_set_master(dev->pdev);
723
Imre Deak76c4b252014-04-01 19:55:22 +0300724 return i915_drm_thaw_early(dev);
725}
726
727int i915_resume(struct drm_device *dev)
728{
729 struct drm_i915_private *dev_priv = dev->dev_private;
730 int ret;
731
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700732 /*
733 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300734 * earlier) need to restore the GTT mappings since the BIOS might clear
735 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700736 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300737 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100738 if (ret)
739 return ret;
740
741 drm_kms_helper_poll_enable(dev);
742 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000743}
744
Imre Deak76c4b252014-04-01 19:55:22 +0300745static int i915_resume_legacy(struct drm_device *dev)
746{
747 i915_resume_early(dev);
748 i915_resume(dev);
749
750 return 0;
751}
752
Ben Gamari11ed50e2009-09-14 17:48:45 -0400753/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200754 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400755 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400756 *
757 * Reset the chip. Useful if a hang is detected. Returns zero on successful
758 * reset or otherwise an error code.
759 *
760 * Procedure is fairly simple:
761 * - reset the chip using the reset reg
762 * - re-init context state
763 * - re-init hardware status page
764 * - re-init ring buffer
765 * - re-init interrupt state
766 * - re-init display
767 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200768int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400769{
Jani Nikula50227e12014-03-31 14:27:21 +0300770 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100771 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700772 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400773
Jani Nikulad330a952014-01-21 11:24:25 +0200774 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000775 return 0;
776
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200777 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400778
Chris Wilson069efc12010-09-30 16:53:18 +0100779 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400780
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100781 simulated = dev_priv->gpu_error.stop_rings != 0;
782
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300783 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200784
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300785 /* Also reset the gpu hangman. */
786 if (simulated) {
787 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
788 dev_priv->gpu_error.stop_rings = 0;
789 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100790 DRM_INFO("Reset not implemented, but ignoring "
791 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300792 ret = 0;
793 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100794 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300795
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700796 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100797 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100798 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100799 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400800 }
801
802 /* Ok, now get things going again... */
803
804 /*
805 * Everything depends on having the GTT running, so we need to start
806 * there. Fortunately we don't need to do this unless we reset the
807 * chip at a PCI level.
808 *
809 * Next we need to restore the context, but we don't use those
810 * yet either...
811 *
812 * Ring buffer needs to be re-initialized in the KMS case, or if X
813 * was running at the time of the reset (i.e. we weren't VT
814 * switched away).
815 */
816 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200817 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200818 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800819
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700820 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200821 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700822 if (ret) {
823 DRM_ERROR("Failed hw init on reset %d\n", ret);
824 return ret;
825 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200826
Daniel Vettere090c532013-11-03 20:27:05 +0100827 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200828 * FIXME: This races pretty badly against concurrent holders of
829 * ring interrupts. This is possible since we've started to drop
830 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100831 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600832
Daniel Vetter78ad4552014-05-22 22:18:21 +0200833 /*
834 * rps/rc6 re-init is necessary to restore state lost after the
835 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600836 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200837 * of re-init after reset.
838 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300839 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300840 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600841
Daniel Vetter20afbda2012-12-11 14:05:07 +0100842 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200843 } else {
844 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400845 }
846
Ben Gamari11ed50e2009-09-14 17:48:45 -0400847 return 0;
848}
849
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800850static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500851{
Daniel Vetter01a06852012-06-25 15:58:49 +0200852 struct intel_device_info *intel_info =
853 (struct intel_device_info *) ent->driver_data;
854
Jani Nikulad330a952014-01-21 11:24:25 +0200855 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700856 DRM_INFO("This hardware requires preliminary hardware support.\n"
857 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
858 return -ENODEV;
859 }
860
Chris Wilson5fe49d82011-02-01 19:43:02 +0000861 /* Only bind to function 0 of the device. Early generations
862 * used function 1 as a placeholder for multi-head. This causes
863 * us confusion instead, especially on the systems where both
864 * functions have the same PCI-ID!
865 */
866 if (PCI_FUNC(pdev->devfn))
867 return -ENODEV;
868
Daniel Vetter24986ee2013-12-11 11:34:33 +0100869 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200870
Jordan Crousedcdb1672010-05-27 13:40:25 -0600871 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500872}
873
874static void
875i915_pci_remove(struct pci_dev *pdev)
876{
877 struct drm_device *dev = pci_get_drvdata(pdev);
878
879 drm_put_dev(dev);
880}
881
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100882static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500883{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100884 struct pci_dev *pdev = to_pci_dev(dev);
885 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500886
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100887 if (!drm_dev || !drm_dev->dev_private) {
888 dev_err(dev, "DRM not initialized, aborting suspend.\n");
889 return -ENODEV;
890 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500891
Dave Airlie5bcf7192010-12-07 09:20:40 +1000892 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
893 return 0;
894
Imre Deak76c4b252014-04-01 19:55:22 +0300895 return i915_drm_freeze(drm_dev);
896}
897
898static int i915_pm_suspend_late(struct device *dev)
899{
900 struct pci_dev *pdev = to_pci_dev(dev);
901 struct drm_device *drm_dev = pci_get_drvdata(pdev);
902
903 /*
904 * We have a suspedn ordering issue with the snd-hda driver also
905 * requiring our device to be power up. Due to the lack of a
906 * parent/child relationship we currently solve this with an late
907 * suspend hook.
908 *
909 * FIXME: This should be solved with a special hdmi sink device or
910 * similar so that power domains can be employed.
911 */
912 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
913 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500914
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100915 pci_disable_device(pdev);
916 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800917
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800918 return 0;
919}
920
Imre Deak76c4b252014-04-01 19:55:22 +0300921static int i915_pm_resume_early(struct device *dev)
922{
923 struct pci_dev *pdev = to_pci_dev(dev);
924 struct drm_device *drm_dev = pci_get_drvdata(pdev);
925
926 return i915_resume_early(drm_dev);
927}
928
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100929static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800930{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100931 struct pci_dev *pdev = to_pci_dev(dev);
932 struct drm_device *drm_dev = pci_get_drvdata(pdev);
933
934 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800935}
936
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100937static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800938{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100939 struct pci_dev *pdev = to_pci_dev(dev);
940 struct drm_device *drm_dev = pci_get_drvdata(pdev);
941
942 if (!drm_dev || !drm_dev->dev_private) {
943 dev_err(dev, "DRM not initialized, aborting suspend.\n");
944 return -ENODEV;
945 }
946
947 return i915_drm_freeze(drm_dev);
948}
949
Imre Deak76c4b252014-04-01 19:55:22 +0300950static int i915_pm_thaw_early(struct device *dev)
951{
952 struct pci_dev *pdev = to_pci_dev(dev);
953 struct drm_device *drm_dev = pci_get_drvdata(pdev);
954
955 return i915_drm_thaw_early(drm_dev);
956}
957
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100958static int i915_pm_thaw(struct device *dev)
959{
960 struct pci_dev *pdev = to_pci_dev(dev);
961 struct drm_device *drm_dev = pci_get_drvdata(pdev);
962
963 return i915_drm_thaw(drm_dev);
964}
965
966static int i915_pm_poweroff(struct device *dev)
967{
968 struct pci_dev *pdev = to_pci_dev(dev);
969 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100970
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100971 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800972}
973
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300974static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300975{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300976 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300977
978 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300979}
980
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300981static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300982{
983 struct drm_device *dev = dev_priv->dev;
984
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300985 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300986
987 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300988}
989
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300990static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300991{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300992 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300993
994 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300995}
996
Imre Deakddeea5b2014-05-05 15:19:56 +0300997/*
998 * Save all Gunit registers that may be lost after a D3 and a subsequent
999 * S0i[R123] transition. The list of registers needing a save/restore is
1000 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1001 * registers in the following way:
1002 * - Driver: saved/restored by the driver
1003 * - Punit : saved/restored by the Punit firmware
1004 * - No, w/o marking: no need to save/restore, since the register is R/O or
1005 * used internally by the HW in a way that doesn't depend
1006 * keeping the content across a suspend/resume.
1007 * - Debug : used for debugging
1008 *
1009 * We save/restore all registers marked with 'Driver', with the following
1010 * exceptions:
1011 * - Registers out of use, including also registers marked with 'Debug'.
1012 * These have no effect on the driver's operation, so we don't save/restore
1013 * them to reduce the overhead.
1014 * - Registers that are fully setup by an initialization function called from
1015 * the resume path. For example many clock gating and RPS/RC6 registers.
1016 * - Registers that provide the right functionality with their reset defaults.
1017 *
1018 * TODO: Except for registers that based on the above 3 criteria can be safely
1019 * ignored, we save/restore all others, practically treating the HW context as
1020 * a black-box for the driver. Further investigation is needed to reduce the
1021 * saved/restored registers even further, by following the same 3 criteria.
1022 */
1023static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1024{
1025 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1026 int i;
1027
1028 /* GAM 0x4000-0x4770 */
1029 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1030 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1031 s->arb_mode = I915_READ(ARB_MODE);
1032 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1033 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1034
1035 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1036 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1037
1038 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1039 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1040
1041 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1042 s->ecochk = I915_READ(GAM_ECOCHK);
1043 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1044 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1045
1046 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1047
1048 /* MBC 0x9024-0x91D0, 0x8500 */
1049 s->g3dctl = I915_READ(VLV_G3DCTL);
1050 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1051 s->mbctl = I915_READ(GEN6_MBCTL);
1052
1053 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1054 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1055 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1056 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1057 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1058 s->rstctl = I915_READ(GEN6_RSTCTL);
1059 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1060
1061 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1062 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1063 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1064 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1065 s->ecobus = I915_READ(ECOBUS);
1066 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1067 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1068 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1069 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1070 s->rcedata = I915_READ(VLV_RCEDATA);
1071 s->spare2gh = I915_READ(VLV_SPAREG2H);
1072
1073 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1074 s->gt_imr = I915_READ(GTIMR);
1075 s->gt_ier = I915_READ(GTIER);
1076 s->pm_imr = I915_READ(GEN6_PMIMR);
1077 s->pm_ier = I915_READ(GEN6_PMIER);
1078
1079 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1080 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1081
1082 /* GT SA CZ domain, 0x100000-0x138124 */
1083 s->tilectl = I915_READ(TILECTL);
1084 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1085 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1086 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1087 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1088
1089 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1090 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1091 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1092 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1093
1094 /*
1095 * Not saving any of:
1096 * DFT, 0x9800-0x9EC0
1097 * SARB, 0xB000-0xB1FC
1098 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1099 * PCI CFG
1100 */
1101}
1102
1103static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1104{
1105 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1106 u32 val;
1107 int i;
1108
1109 /* GAM 0x4000-0x4770 */
1110 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1111 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1112 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1113 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1114 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1115
1116 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1117 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1118
1119 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1120 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1121
1122 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1123 I915_WRITE(GAM_ECOCHK, s->ecochk);
1124 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1125 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1126
1127 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1128
1129 /* MBC 0x9024-0x91D0, 0x8500 */
1130 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1131 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1132 I915_WRITE(GEN6_MBCTL, s->mbctl);
1133
1134 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1135 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1136 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1137 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1138 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1139 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1140 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1141
1142 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1143 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1144 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1145 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1146 I915_WRITE(ECOBUS, s->ecobus);
1147 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1148 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1149 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1150 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1151 I915_WRITE(VLV_RCEDATA, s->rcedata);
1152 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1153
1154 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1155 I915_WRITE(GTIMR, s->gt_imr);
1156 I915_WRITE(GTIER, s->gt_ier);
1157 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1158 I915_WRITE(GEN6_PMIER, s->pm_ier);
1159
1160 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1161 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1162
1163 /* GT SA CZ domain, 0x100000-0x138124 */
1164 I915_WRITE(TILECTL, s->tilectl);
1165 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1166 /*
1167 * Preserve the GT allow wake and GFX force clock bit, they are not
1168 * be restored, as they are used to control the s0ix suspend/resume
1169 * sequence by the caller.
1170 */
1171 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1172 val &= VLV_GTLC_ALLOWWAKEREQ;
1173 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1174 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1175
1176 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1177 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1178 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1179 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1180
1181 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1182
1183 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1184 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1185 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1186 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1187}
1188
Imre Deak650ad972014-04-18 16:35:02 +03001189int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1190{
1191 u32 val;
1192 int err;
1193
1194 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1195 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1196
1197#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1198 /* Wait for a previous force-off to settle */
1199 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001200 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001201 if (err) {
1202 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1203 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1204 return err;
1205 }
1206 }
1207
1208 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1209 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1210 if (force_on)
1211 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1212 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1213
1214 if (!force_on)
1215 return 0;
1216
Imre Deak8d4eee92014-04-14 20:24:43 +03001217 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001218 if (err)
1219 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1220 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1221
1222 return err;
1223#undef COND
1224}
1225
Imre Deakddeea5b2014-05-05 15:19:56 +03001226static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1227{
1228 u32 val;
1229 int err = 0;
1230
1231 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1232 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1233 if (allow)
1234 val |= VLV_GTLC_ALLOWWAKEREQ;
1235 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1236 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1237
1238#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1239 allow)
1240 err = wait_for(COND, 1);
1241 if (err)
1242 DRM_ERROR("timeout disabling GT waking\n");
1243 return err;
1244#undef COND
1245}
1246
1247static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1248 bool wait_for_on)
1249{
1250 u32 mask;
1251 u32 val;
1252 int err;
1253
1254 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1255 val = wait_for_on ? mask : 0;
1256#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1257 if (COND)
1258 return 0;
1259
1260 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1261 wait_for_on ? "on" : "off",
1262 I915_READ(VLV_GTLC_PW_STATUS));
1263
1264 /*
1265 * RC6 transitioning can be delayed up to 2 msec (see
1266 * valleyview_enable_rps), use 3 msec for safety.
1267 */
1268 err = wait_for(COND, 3);
1269 if (err)
1270 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1271 wait_for_on ? "on" : "off");
1272
1273 return err;
1274#undef COND
1275}
1276
1277static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1278{
1279 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1280 return;
1281
1282 DRM_ERROR("GT register access while GT waking disabled\n");
1283 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1284}
1285
1286static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1287{
1288 u32 mask;
1289 int err;
1290
1291 /*
1292 * Bspec defines the following GT well on flags as debug only, so
1293 * don't treat them as hard failures.
1294 */
1295 (void)vlv_wait_for_gt_wells(dev_priv, false);
1296
1297 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1298 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1299
1300 vlv_check_no_gt_access(dev_priv);
1301
1302 err = vlv_force_gfx_clock(dev_priv, true);
1303 if (err)
1304 goto err1;
1305
1306 err = vlv_allow_gt_wake(dev_priv, false);
1307 if (err)
1308 goto err2;
1309 vlv_save_gunit_s0ix_state(dev_priv);
1310
1311 err = vlv_force_gfx_clock(dev_priv, false);
1312 if (err)
1313 goto err2;
1314
1315 return 0;
1316
1317err2:
1318 /* For safety always re-enable waking and disable gfx clock forcing */
1319 vlv_allow_gt_wake(dev_priv, true);
1320err1:
1321 vlv_force_gfx_clock(dev_priv, false);
1322
1323 return err;
1324}
1325
1326static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1327{
1328 struct drm_device *dev = dev_priv->dev;
1329 int err;
1330 int ret;
1331
1332 /*
1333 * If any of the steps fail just try to continue, that's the best we
1334 * can do at this point. Return the first error code (which will also
1335 * leave RPM permanently disabled).
1336 */
1337 ret = vlv_force_gfx_clock(dev_priv, true);
1338
1339 vlv_restore_gunit_s0ix_state(dev_priv);
1340
1341 err = vlv_allow_gt_wake(dev_priv, true);
1342 if (!ret)
1343 ret = err;
1344
1345 err = vlv_force_gfx_clock(dev_priv, false);
1346 if (!ret)
1347 ret = err;
1348
1349 vlv_check_no_gt_access(dev_priv);
1350
1351 intel_init_clock_gating(dev);
1352 i915_gem_restore_fences(dev);
1353
1354 return ret;
1355}
1356
Paulo Zanoni97bea202014-03-07 20:12:33 -03001357static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001358{
1359 struct pci_dev *pdev = to_pci_dev(device);
1360 struct drm_device *dev = pci_get_drvdata(pdev);
1361 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001362 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001363
Imre Deakaeab0b52014-04-14 20:24:36 +03001364 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001365 return -ENODEV;
1366
Paulo Zanoni8a187452013-12-06 20:32:13 -02001367 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001368 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001369
1370 DRM_DEBUG_KMS("Suspending device\n");
1371
Imre Deak9486db62014-04-22 20:21:07 +03001372 /*
Imre Deakd6102972014-05-07 19:57:49 +03001373 * We could deadlock here in case another thread holding struct_mutex
1374 * calls RPM suspend concurrently, since the RPM suspend will wait
1375 * first for this RPM suspend to finish. In this case the concurrent
1376 * RPM resume will be followed by its RPM suspend counterpart. Still
1377 * for consistency return -EAGAIN, which will reschedule this suspend.
1378 */
1379 if (!mutex_trylock(&dev->struct_mutex)) {
1380 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1381 /*
1382 * Bump the expiration timestamp, otherwise the suspend won't
1383 * be rescheduled.
1384 */
1385 pm_runtime_mark_last_busy(device);
1386
1387 return -EAGAIN;
1388 }
1389 /*
1390 * We are safe here against re-faults, since the fault handler takes
1391 * an RPM reference.
1392 */
1393 i915_gem_release_all_mmaps(dev_priv);
1394 mutex_unlock(&dev->struct_mutex);
1395
1396 /*
Imre Deak9486db62014-04-22 20:21:07 +03001397 * rps.work can't be rearmed here, since we get here only after making
1398 * sure the GPU is idle and the RPS freq is set to the minimum. See
1399 * intel_mark_idle().
1400 */
1401 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001402 intel_runtime_pm_disable_interrupts(dev);
1403
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001404 if (IS_GEN6(dev)) {
1405 ret = 0;
1406 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1407 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001408 } else if (IS_VALLEYVIEW(dev)) {
1409 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001410 } else {
1411 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001412 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001413 }
1414
1415 if (ret) {
1416 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1417 intel_runtime_pm_restore_interrupts(dev);
1418
1419 return ret;
1420 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001421
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001422 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001423 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001424
1425 /*
1426 * current versions of firmware which depend on this opregion
1427 * notification have repurposed the D1 definition to mean
1428 * "runtime suspended" vs. what you would normally expect (D3)
1429 * to distinguish it from notifications that might be sent
1430 * via the suspend path.
1431 */
1432 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001433
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001434 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001435 return 0;
1436}
1437
Paulo Zanoni97bea202014-03-07 20:12:33 -03001438static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001439{
1440 struct pci_dev *pdev = to_pci_dev(device);
1441 struct drm_device *dev = pci_get_drvdata(pdev);
1442 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001443 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001444
1445 WARN_ON(!HAS_RUNTIME_PM(dev));
1446
1447 DRM_DEBUG_KMS("Resuming device\n");
1448
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001449 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001450 dev_priv->pm.suspended = false;
1451
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001452 if (IS_GEN6(dev)) {
1453 ret = snb_runtime_resume(dev_priv);
1454 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1455 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001456 } else if (IS_VALLEYVIEW(dev)) {
1457 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001458 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001459 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001460 ret = -ENODEV;
1461 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001462
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001463 /*
1464 * No point of rolling back things in case of an error, as the best
1465 * we can do is to hope that things will still work (and disable RPM).
1466 */
Imre Deak92b806d2014-04-14 20:24:39 +03001467 i915_gem_init_swizzling(dev);
1468 gen6_update_ring_freq(dev);
1469
Imre Deakb5478bc2014-04-14 20:24:37 +03001470 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001471 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001472
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001473 if (ret)
1474 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1475 else
1476 DRM_DEBUG_KMS("Device resumed\n");
1477
1478 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001479}
1480
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001481static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001482 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001483 .suspend_late = i915_pm_suspend_late,
1484 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001485 .resume = i915_pm_resume,
1486 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001487 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001488 .thaw = i915_pm_thaw,
1489 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001490 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001491 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001492 .runtime_suspend = intel_runtime_suspend,
1493 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001494};
1495
Laurent Pinchart78b68552012-05-17 13:27:22 +02001496static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001498 .open = drm_gem_vm_open,
1499 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001500};
1501
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001502static const struct file_operations i915_driver_fops = {
1503 .owner = THIS_MODULE,
1504 .open = drm_open,
1505 .release = drm_release,
1506 .unlocked_ioctl = drm_ioctl,
1507 .mmap = drm_gem_mmap,
1508 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001509 .read = drm_read,
1510#ifdef CONFIG_COMPAT
1511 .compat_ioctl = i915_compat_ioctl,
1512#endif
1513 .llseek = noop_llseek,
1514};
1515
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001517 /* Don't use MTRRs here; the Xserver or userspace app should
1518 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001519 */
Eric Anholt673a3942008-07-30 12:06:12 -07001520 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001521 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001522 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1523 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001524 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001525 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001526 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001527 .lastclose = i915_driver_lastclose,
1528 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001529 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001530
1531 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1532 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001533 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001534
Dave Airliecda17382005-07-10 17:31:26 +10001535 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001536 .master_create = i915_master_create,
1537 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001538#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001539 .debugfs_init = i915_debugfs_init,
1540 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001541#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001542 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001543 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001544
1545 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1546 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1547 .gem_prime_export = i915_gem_prime_export,
1548 .gem_prime_import = i915_gem_prime_import,
1549
Dave Airlieff72145b2011-02-07 12:16:14 +10001550 .dumb_create = i915_gem_dumb_create,
1551 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001552 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001554 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001555 .name = DRIVER_NAME,
1556 .desc = DRIVER_DESC,
1557 .date = DRIVER_DATE,
1558 .major = DRIVER_MAJOR,
1559 .minor = DRIVER_MINOR,
1560 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561};
1562
Dave Airlie8410ea32010-12-15 03:16:38 +10001563static struct pci_driver i915_pci_driver = {
1564 .name = DRIVER_NAME,
1565 .id_table = pciidlist,
1566 .probe = i915_pci_probe,
1567 .remove = i915_pci_remove,
1568 .driver.pm = &i915_pm_ops,
1569};
1570
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571static int __init i915_init(void)
1572{
1573 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001574
1575 /*
1576 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1577 * explicitly disabled with the module pararmeter.
1578 *
1579 * Otherwise, just follow the parameter (defaulting to off).
1580 *
1581 * Allow optional vga_text_mode_force boot option to override
1582 * the default behavior.
1583 */
1584#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001585 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001586 driver.driver_features |= DRIVER_MODESET;
1587#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001588 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001589 driver.driver_features |= DRIVER_MODESET;
1590
1591#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001592 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001593 driver.driver_features &= ~DRIVER_MODESET;
1594#endif
1595
Daniel Vetterb30324a2013-11-13 22:11:25 +01001596 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001597 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001598#ifndef CONFIG_DRM_I915_UMS
1599 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001600 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001601 return 0;
1602#endif
1603 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001604
Dave Airlie8410ea32010-12-15 03:16:38 +10001605 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606}
1607
1608static void __exit i915_exit(void)
1609{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001610#ifndef CONFIG_DRM_I915_UMS
1611 if (!(driver.driver_features & DRIVER_MODESET))
1612 return; /* Never loaded a driver. */
1613#endif
1614
Dave Airlie8410ea32010-12-15 03:16:38 +10001615 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616}
1617
1618module_init(i915_init);
1619module_exit(i915_exit);
1620
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001621MODULE_AUTHOR(DRIVER_AUTHOR);
1622MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623MODULE_LICENSE("GPL and additional rights");