blob: ff986df23b62135fbd96a73d7a1db6b80c1599ff [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010016#include <dt-bindings/power/r8a7790-sysc.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010017
Magnus Damm0468b2d2013-03-28 00:49:34 +090018/ {
19 compatible = "renesas,r8a7790";
20 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090021 #address-cells = <2>;
22 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090023
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010024 aliases {
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 i2c2 = &i2c2;
28 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010029 i2c4 = &iic0;
30 i2c5 = &iic1;
31 i2c6 = &iic2;
32 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010033 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010034 spi1 = &msiof0;
35 spi2 = &msiof1;
36 spi3 = &msiof2;
37 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040038 vin0 = &vin0;
39 vin1 = &vin1;
40 vin2 = &vin2;
41 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010042 };
43
Magnus Damm0468b2d2013-03-28 00:49:34 +090044 cpus {
45 #address-cells = <1>;
46 #size-cells = <0>;
Magnus Dammdc378792016-06-28 16:10:40 +020047 enable-method = "renesas,apmu";
Magnus Damm0468b2d2013-03-28 00:49:34 +090048
49 cpu0: cpu@0 {
50 device_type = "cpu";
51 compatible = "arm,cortex-a15";
52 reg = <0>;
53 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090054 voltage-tolerance = <1>; /* 1% */
55 clocks = <&cpg_clocks R8A7790_CLK_Z>;
56 clock-latency = <300000>; /* 300 us */
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010057 power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020058 next-level-cache = <&L2_CA15>;
Benoit Coussonb989e132014-06-03 21:02:24 +090059
60 /* kHz - uV - OPPs unknown yet */
61 operating-points = <1400000 1000000>,
62 <1225000 1000000>,
63 <1050000 1000000>,
64 < 875000 1000000>,
65 < 700000 1000000>,
66 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090067 };
Magnus Dammc1f95972013-08-29 08:22:17 +090068
69 cpu1: cpu@1 {
70 device_type = "cpu";
71 compatible = "arm,cortex-a15";
72 reg = <1>;
73 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010074 power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020075 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090076 };
77
78 cpu2: cpu@2 {
79 device_type = "cpu";
80 compatible = "arm,cortex-a15";
81 reg = <2>;
82 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010083 power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020084 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090085 };
86
87 cpu3: cpu@3 {
88 device_type = "cpu";
89 compatible = "arm,cortex-a15";
90 reg = <3>;
91 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010092 power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020093 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090094 };
Magnus Damm2007e742013-09-15 00:28:58 +090095
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +020096 cpu4: cpu@100 {
Magnus Damm2007e742013-09-15 00:28:58 +090097 device_type = "cpu";
98 compatible = "arm,cortex-a7";
99 reg = <0x100>;
100 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100101 power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200102 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900103 };
104
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200105 cpu5: cpu@101 {
Magnus Damm2007e742013-09-15 00:28:58 +0900106 device_type = "cpu";
107 compatible = "arm,cortex-a7";
108 reg = <0x101>;
109 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100110 power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200111 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900112 };
113
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200114 cpu6: cpu@102 {
Magnus Damm2007e742013-09-15 00:28:58 +0900115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x102>;
118 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100119 power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200120 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900121 };
122
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200123 cpu7: cpu@103 {
Magnus Damm2007e742013-09-15 00:28:58 +0900124 device_type = "cpu";
125 compatible = "arm,cortex-a7";
126 reg = <0x103>;
127 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100128 power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200129 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900130 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200131
Geert Uytterhoevend4929092017-03-06 17:40:39 +0100132 L2_CA15: cache-controller-0 {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200133 compatible = "cache";
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200134 power-domains = <&sysc R8A7790_PD_CA15_SCU>;
135 cache-unified;
136 cache-level = <2>;
137 };
138
Geert Uytterhoevend4929092017-03-06 17:40:39 +0100139 L2_CA7: cache-controller-1 {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200140 compatible = "cache";
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200141 power-domains = <&sysc R8A7790_PD_CA7_SCU>;
142 cache-unified;
143 cache-level = <2>;
144 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900145 };
146
Kuninori Morimotoa8b805f32016-01-28 02:45:34 +0000147 thermal-zones {
148 cpu_thermal: cpu-thermal {
149 polling-delay-passive = <0>;
150 polling-delay = <0>;
151
152 thermal-sensors = <&thermal>;
153
154 trips {
155 cpu-crit {
156 temperature = <115000>;
157 hysteresis = <0>;
158 type = "critical";
159 };
160 };
161 cooling-maps {
162 };
163 };
164 };
165
Magnus Dammdc378792016-06-28 16:10:40 +0200166 apmu@e6151000 {
167 compatible = "renesas,r8a7790-apmu", "renesas,apmu";
168 reg = <0 0xe6151000 0 0x188>;
169 cpus = <&cpu4 &cpu5 &cpu6 &cpu7>;
170 };
171
172 apmu@e6152000 {
173 compatible = "renesas,r8a7790-apmu", "renesas,apmu";
174 reg = <0 0xe6152000 0 0x188>;
175 cpus = <&cpu0 &cpu1 &cpu2 &cpu3>;
176 };
177
Magnus Damm0468b2d2013-03-28 00:49:34 +0900178 gic: interrupt-controller@f1001000 {
Geert Uytterhoevene715e9c2015-06-17 15:03:33 +0200179 compatible = "arm,gic-400";
Magnus Damm0468b2d2013-03-28 00:49:34 +0900180 #interrupt-cells = <3>;
181 #address-cells = <0>;
182 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900183 reg = <0 0xf1001000 0 0x1000>,
Marc Zyngier387720c2017-01-18 09:27:28 +0000184 <0 0xf1002000 0 0x2000>,
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900185 <0 0xf1004000 0 0x2000>,
186 <0 0xf1006000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900187 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Geert Uytterhoeven9e585232017-03-06 17:58:07 +0100188 clocks = <&mstp4_clks R8A7790_CLK_INTC_SYS>;
189 clock-names = "clk";
190 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900191 };
192
Magnus Damm23de2272013-11-21 14:19:29 +0900193 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200194 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900195 reg = <0 0xe6050000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900196 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200197 #gpio-cells = <2>;
198 gpio-controller;
199 gpio-ranges = <&pfc 0 0 32>;
200 #interrupt-cells = <2>;
201 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200202 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100203 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200204 };
205
Magnus Damm23de2272013-11-21 14:19:29 +0900206 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200207 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900208 reg = <0 0xe6051000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900209 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200210 #gpio-cells = <2>;
211 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300212 gpio-ranges = <&pfc 0 32 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200213 #interrupt-cells = <2>;
214 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200215 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100216 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200217 };
218
Magnus Damm23de2272013-11-21 14:19:29 +0900219 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200220 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900221 reg = <0 0xe6052000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900222 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200223 #gpio-cells = <2>;
224 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300225 gpio-ranges = <&pfc 0 64 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200226 #interrupt-cells = <2>;
227 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200228 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100229 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200230 };
231
Magnus Damm23de2272013-11-21 14:19:29 +0900232 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200233 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900234 reg = <0 0xe6053000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900235 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200236 #gpio-cells = <2>;
237 gpio-controller;
238 gpio-ranges = <&pfc 0 96 32>;
239 #interrupt-cells = <2>;
240 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200241 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100242 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200243 };
244
Magnus Damm23de2272013-11-21 14:19:29 +0900245 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200246 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900247 reg = <0 0xe6054000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900248 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200249 #gpio-cells = <2>;
250 gpio-controller;
251 gpio-ranges = <&pfc 0 128 32>;
252 #interrupt-cells = <2>;
253 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200254 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100255 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200256 };
257
Magnus Damm23de2272013-11-21 14:19:29 +0900258 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200259 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900260 reg = <0 0xe6055000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900261 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200262 #gpio-cells = <2>;
263 gpio-controller;
264 gpio-ranges = <&pfc 0 160 32>;
265 #interrupt-cells = <2>;
266 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200267 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100268 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200269 };
270
Kuninori Morimotoa8b805f32016-01-28 02:45:34 +0000271 thermal: thermal@e61f0000 {
272 compatible = "renesas,thermal-r8a7790",
273 "renesas,rcar-gen2-thermal",
274 "renesas,rcar-thermal";
Magnus Damm03e2f562013-11-20 16:59:30 +0900275 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900276 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100277 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100278 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoa8b805f32016-01-28 02:45:34 +0000279 #thermal-sensor-cells = <0>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900280 };
281
Magnus Damm0468b2d2013-03-28 00:49:34 +0900282 timer {
283 compatible = "arm,armv7-timer";
Simon Horman3abb4d52016-01-15 11:44:15 +0900284 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
285 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
286 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
287 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900288 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900289
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200290 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900291 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200292 reg = <0 0xffca0000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900293 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
294 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200295 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
296 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100297 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200298
299 renesas,channels-mask = <0x60>;
300
301 status = "disabled";
302 };
303
304 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900305 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200306 reg = <0 0xe6130000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900307 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
308 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
310 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
311 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
312 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
313 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
314 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200315 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
316 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100317 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200318
319 renesas,channels-mask = <0xff>;
320
321 status = "disabled";
322 };
323
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900324 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900325 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900326 #interrupt-cells = <2>;
327 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900328 reg = <0 0xe61c0000 0 0x200>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900329 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
330 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
332 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100333 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100334 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900335 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200336
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200337 dmac0: dma-controller@e6700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900338 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200339 reg = <0 0xe6700000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900340 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
341 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
342 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
343 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
344 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
345 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
346 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
347 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
348 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
349 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
350 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
351 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
352 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
353 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
354 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
355 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200356 interrupt-names = "error",
357 "ch0", "ch1", "ch2", "ch3",
358 "ch4", "ch5", "ch6", "ch7",
359 "ch8", "ch9", "ch10", "ch11",
360 "ch12", "ch13", "ch14";
361 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
362 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100363 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200364 #dma-cells = <1>;
365 dma-channels = <15>;
366 };
367
368 dmac1: dma-controller@e6720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900369 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200370 reg = <0 0xe6720000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900371 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
372 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
373 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
374 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
375 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
376 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
377 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
378 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
379 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
380 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
381 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
382 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
383 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
384 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
385 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
386 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200387 interrupt-names = "error",
388 "ch0", "ch1", "ch2", "ch3",
389 "ch4", "ch5", "ch6", "ch7",
390 "ch8", "ch9", "ch10", "ch11",
391 "ch12", "ch13", "ch14";
392 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
393 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100394 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200395 #dma-cells = <1>;
396 dma-channels = <15>;
397 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800398
399 audma0: dma-controller@ec700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900400 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800401 reg = <0 0xec700000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900402 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
403 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
404 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
405 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
406 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
407 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
408 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
409 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
410 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
411 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
412 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
413 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
414 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
415 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800416 interrupt-names = "error",
417 "ch0", "ch1", "ch2", "ch3",
418 "ch4", "ch5", "ch6", "ch7",
419 "ch8", "ch9", "ch10", "ch11",
420 "ch12";
421 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
422 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100423 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800424 #dma-cells = <1>;
425 dma-channels = <13>;
426 };
427
428 audma1: dma-controller@ec720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900429 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800430 reg = <0 0xec720000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900431 interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
432 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
433 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
434 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
435 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
436 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
437 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
438 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
439 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
440 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
441 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
442 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
443 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
444 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800445 interrupt-names = "error",
446 "ch0", "ch1", "ch2", "ch3",
447 "ch4", "ch5", "ch6", "ch7",
448 "ch8", "ch9", "ch10", "ch11",
449 "ch12";
450 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
451 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100452 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800453 #dma-cells = <1>;
454 dma-channels = <13>;
455 };
456
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900457 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900458 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900459 reg = <0 0xe65a0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900460 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
461 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900462 interrupt-names = "ch0", "ch1";
463 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100464 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900465 #dma-cells = <1>;
466 dma-channels = <2>;
467 };
468
469 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900470 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900471 reg = <0 0xe65b0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900472 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
473 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900474 interrupt-names = "ch0", "ch1";
475 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100476 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900477 #dma-cells = <1>;
478 dma-channels = <2>;
479 };
480
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200481 i2c0: i2c@e6508000 {
482 #address-cells = <1>;
483 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100484 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200485 reg = <0 0xe6508000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900486 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000487 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100488 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100489 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200490 status = "disabled";
491 };
492
493 i2c1: i2c@e6518000 {
494 #address-cells = <1>;
495 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100496 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200497 reg = <0 0xe6518000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900498 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000499 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100500 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100501 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200502 status = "disabled";
503 };
504
505 i2c2: i2c@e6530000 {
506 #address-cells = <1>;
507 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100508 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200509 reg = <0 0xe6530000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900510 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000511 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100512 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100513 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200514 status = "disabled";
515 };
516
517 i2c3: i2c@e6540000 {
518 #address-cells = <1>;
519 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100520 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200521 reg = <0 0xe6540000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900522 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000523 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100524 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100525 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200526 status = "disabled";
527 };
528
Wolfram Sang05f39912014-03-25 19:56:29 +0100529 iic0: i2c@e6500000 {
530 #address-cells = <1>;
531 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100532 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
533 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100534 reg = <0 0xe6500000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900535 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100536 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200537 dmas = <&dmac0 0x61>, <&dmac0 0x62>,
538 <&dmac1 0x61>, <&dmac1 0x62>;
539 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100540 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100541 status = "disabled";
542 };
543
544 iic1: i2c@e6510000 {
545 #address-cells = <1>;
546 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100547 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
548 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100549 reg = <0 0xe6510000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900550 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100551 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200552 dmas = <&dmac0 0x65>, <&dmac0 0x66>,
553 <&dmac1 0x65>, <&dmac1 0x66>;
554 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100555 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100556 status = "disabled";
557 };
558
559 iic2: i2c@e6520000 {
560 #address-cells = <1>;
561 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100562 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
563 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100564 reg = <0 0xe6520000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900565 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100566 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200567 dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
568 <&dmac1 0x69>, <&dmac1 0x6a>;
569 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100570 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100571 status = "disabled";
572 };
573
574 iic3: i2c@e60b0000 {
575 #address-cells = <1>;
576 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100577 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
578 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100579 reg = <0 0xe60b0000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900580 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100581 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200582 dmas = <&dmac0 0x77>, <&dmac0 0x78>,
583 <&dmac1 0x77>, <&dmac1 0x78>;
584 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100585 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100586 status = "disabled";
587 };
588
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200589 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900590 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200591 reg = <0 0xee200000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900592 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100593 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200594 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
595 <&dmac1 0xd1>, <&dmac1 0xd2>;
596 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100597 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200598 reg-io-width = <4>;
599 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000600 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200601 };
602
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700603 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900604 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200605 reg = <0 0xee220000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900606 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100607 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200608 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
609 <&dmac1 0xe1>, <&dmac1 0xe2>;
610 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100611 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200612 reg-io-width = <4>;
613 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000614 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200615 };
616
Simon Hormana5f4ae32017-04-26 12:05:35 +0200617 pfc: pin-controller@e6060000 {
Laurent Pinchart9694c772013-05-09 15:05:57 +0200618 compatible = "renesas,pfc-r8a7790";
619 reg = <0 0xe6060000 0 0x250>;
620 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700621
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700622 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200623 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000624 reg = <0 0xee100000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900625 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100626 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200627 dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
628 <&dmac1 0xcd>, <&dmac1 0xce>;
629 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200630 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100631 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200632 status = "disabled";
633 };
634
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700635 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200636 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000637 reg = <0 0xee120000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900638 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100639 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200640 dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
641 <&dmac1 0xc9>, <&dmac1 0xca>;
642 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200643 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100644 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200645 status = "disabled";
646 };
647
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700648 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200649 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200650 reg = <0 0xee140000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900651 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100652 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200653 dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
654 <&dmac1 0xc1>, <&dmac1 0xc2>;
655 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200656 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100657 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200658 status = "disabled";
659 };
660
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700661 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200662 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200663 reg = <0 0xee160000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900664 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100665 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200666 dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
667 <&dmac1 0xd3>, <&dmac1 0xd4>;
668 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200669 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100670 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200671 status = "disabled";
672 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100673
Laurent Pinchart597af202013-10-29 16:23:12 +0100674 scifa0: serial@e6c40000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100675 compatible = "renesas,scifa-r8a7790",
676 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100677 reg = <0 0xe6c40000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900678 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100679 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100680 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200681 dmas = <&dmac0 0x21>, <&dmac0 0x22>,
682 <&dmac1 0x21>, <&dmac1 0x22>;
683 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100684 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100685 status = "disabled";
686 };
687
688 scifa1: serial@e6c50000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100689 compatible = "renesas,scifa-r8a7790",
690 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100691 reg = <0 0xe6c50000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900692 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100693 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100694 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200695 dmas = <&dmac0 0x25>, <&dmac0 0x26>,
696 <&dmac1 0x25>, <&dmac1 0x26>;
697 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100698 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100699 status = "disabled";
700 };
701
702 scifa2: serial@e6c60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100703 compatible = "renesas,scifa-r8a7790",
704 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100705 reg = <0 0xe6c60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900706 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100707 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100708 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200709 dmas = <&dmac0 0x27>, <&dmac0 0x28>,
710 <&dmac1 0x27>, <&dmac1 0x28>;
711 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100712 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100713 status = "disabled";
714 };
715
716 scifb0: serial@e6c20000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100717 compatible = "renesas,scifb-r8a7790",
718 "renesas,rcar-gen2-scifb", "renesas,scifb";
Geert Uytterhoevenf31fbe82016-09-19 16:18:53 +0200719 reg = <0 0xe6c20000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900720 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100721 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100722 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200723 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
724 <&dmac1 0x3d>, <&dmac1 0x3e>;
725 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100726 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100727 status = "disabled";
728 };
729
730 scifb1: serial@e6c30000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100731 compatible = "renesas,scifb-r8a7790",
732 "renesas,rcar-gen2-scifb", "renesas,scifb";
Geert Uytterhoevenf31fbe82016-09-19 16:18:53 +0200733 reg = <0 0xe6c30000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900734 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100735 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100736 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200737 dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
738 <&dmac1 0x19>, <&dmac1 0x1a>;
739 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100740 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100741 status = "disabled";
742 };
743
744 scifb2: serial@e6ce0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100745 compatible = "renesas,scifb-r8a7790",
746 "renesas,rcar-gen2-scifb", "renesas,scifb";
Geert Uytterhoevenf31fbe82016-09-19 16:18:53 +0200747 reg = <0 0xe6ce0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900748 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100749 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100750 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200751 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
752 <&dmac1 0x1d>, <&dmac1 0x1e>;
753 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100754 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100755 status = "disabled";
756 };
757
758 scif0: serial@e6e60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100759 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
760 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100761 reg = <0 0xe6e60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900762 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100763 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>, <&zs_clk>,
764 <&scif_clk>;
765 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200766 dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
767 <&dmac1 0x29>, <&dmac1 0x2a>;
768 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100769 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100770 status = "disabled";
771 };
772
773 scif1: serial@e6e68000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100774 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
775 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100776 reg = <0 0xe6e68000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900777 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100778 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>, <&zs_clk>,
779 <&scif_clk>;
780 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200781 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
782 <&dmac1 0x2d>, <&dmac1 0x2e>;
783 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100784 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100785 status = "disabled";
786 };
787
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100788 scif2: serial@e6e56000 {
789 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
790 "renesas,scif";
791 reg = <0 0xe6e56000 0 64>;
792 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
793 clocks = <&mstp3_clks R8A7790_CLK_SCIF2>, <&zs_clk>,
794 <&scif_clk>;
795 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200796 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
797 <&dmac1 0x2b>, <&dmac1 0x2c>;
798 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100799 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100800 status = "disabled";
801 };
802
Laurent Pinchart597af202013-10-29 16:23:12 +0100803 hscif0: serial@e62c0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100804 compatible = "renesas,hscif-r8a7790",
805 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100806 reg = <0 0xe62c0000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900807 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100808 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>, <&zs_clk>,
809 <&scif_clk>;
810 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200811 dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
812 <&dmac1 0x39>, <&dmac1 0x3a>;
813 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100814 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100815 status = "disabled";
816 };
817
818 hscif1: serial@e62c8000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100819 compatible = "renesas,hscif-r8a7790",
820 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100821 reg = <0 0xe62c8000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900822 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100823 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>, <&zs_clk>,
824 <&scif_clk>;
825 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200826 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
827 <&dmac1 0x4d>, <&dmac1 0x4e>;
828 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100829 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100830 status = "disabled";
831 };
832
Geert Uytterhoevenc90715a2017-07-04 17:23:14 +0200833 icram0: sram@e63a0000 {
834 compatible = "mmio-sram";
835 reg = <0 0xe63a0000 0 0x12000>;
836 };
837
838 icram1: sram@e63c0000 {
839 compatible = "mmio-sram";
840 reg = <0 0xe63c0000 0 0x1000>;
Geert Uytterhoevene6693862017-07-04 17:41:39 +0200841 #address-cells = <1>;
842 #size-cells = <1>;
843 ranges = <0 0 0xe63c0000 0x1000>;
844
845 smp-sram@0 {
846 compatible = "renesas,smp-sram";
847 reg = <0 0x10>;
848 };
Geert Uytterhoevenc90715a2017-07-04 17:23:14 +0200849 };
850
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300851 ether: ethernet@ee700000 {
852 compatible = "renesas,ether-r8a7790";
853 reg = <0 0xee700000 0 0x400>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900854 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300855 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100856 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300857 phy-mode = "rmii";
858 #address-cells = <1>;
859 #size-cells = <0>;
860 status = "disabled";
861 };
862
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300863 avb: ethernet@e6800000 {
Simon Hormand92df7e2016-02-23 10:17:45 +0900864 compatible = "renesas,etheravb-r8a7790",
865 "renesas,etheravb-rcar-gen2";
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300866 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900867 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300868 clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100869 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300870 #address-cells = <1>;
871 #size-cells = <0>;
872 status = "disabled";
873 };
874
Valentine Barshakcde630f2014-01-14 21:05:30 +0400875 sata0: sata@ee300000 {
876 compatible = "renesas,sata-r8a7790";
877 reg = <0 0xee300000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900878 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400879 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100880 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400881 status = "disabled";
882 };
883
884 sata1: sata@ee500000 {
885 compatible = "renesas,sata-r8a7790";
886 reg = <0 0xee500000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900887 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400888 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100889 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400890 status = "disabled";
891 };
892
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900893 hsusb: usb@e6590000 {
Simon Hormand87ec942016-01-04 08:20:17 +1100894 compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900895 reg = <0 0xe6590000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900896 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900897 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900898 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
899 <&usb_dmac1 0>, <&usb_dmac1 1>;
900 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100901 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200902 renesas,buswait = <4>;
903 phys = <&usb0 1>;
904 phy-names = "usb";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900905 status = "disabled";
906 };
907
Sergei Shtylyove089f652014-09-27 01:00:20 +0400908 usbphy: usb-phy@e6590100 {
Simon Horman3b0922c2016-12-01 15:25:51 +0100909 compatible = "renesas,usb-phy-r8a7790",
910 "renesas,rcar-gen2-usb-phy";
Sergei Shtylyove089f652014-09-27 01:00:20 +0400911 reg = <0 0xe6590100 0 0x100>;
912 #address-cells = <1>;
913 #size-cells = <0>;
914 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
915 clock-names = "usbhs";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100916 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyove089f652014-09-27 01:00:20 +0400917 status = "disabled";
918
919 usb0: usb-channel@0 {
920 reg = <0>;
921 #phy-cells = <1>;
922 };
923 usb2: usb-channel@2 {
924 reg = <2>;
925 #phy-cells = <1>;
926 };
927 };
928
Ben Dooks9f685bf2014-08-13 00:16:18 +0400929 vin0: video@e6ef0000 {
930 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400931 reg = <0 0xe6ef0000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900932 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200933 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100934 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400935 status = "disabled";
936 };
937
938 vin1: video@e6ef1000 {
939 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400940 reg = <0 0xe6ef1000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900941 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200942 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100943 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400944 status = "disabled";
945 };
946
947 vin2: video@e6ef2000 {
948 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400949 reg = <0 0xe6ef2000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900950 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200951 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100952 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400953 status = "disabled";
954 };
955
956 vin3: video@e6ef3000 {
957 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400958 reg = <0 0xe6ef3000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900959 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200960 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100961 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400962 status = "disabled";
963 };
964
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100965 vsp1@fe920000 {
966 compatible = "renesas,vsp1";
967 reg = <0 0xfe920000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900968 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100969 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100970 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100971 };
972
973 vsp1@fe928000 {
974 compatible = "renesas,vsp1";
975 reg = <0 0xfe928000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900976 interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100977 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100978 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100979 };
980
981 vsp1@fe930000 {
982 compatible = "renesas,vsp1";
983 reg = <0 0xfe930000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900984 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100985 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100986 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100987 };
988
989 vsp1@fe938000 {
990 compatible = "renesas,vsp1";
991 reg = <0 0xfe938000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900992 interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100993 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100994 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100995 };
996
997 du: display@feb00000 {
998 compatible = "renesas,du-r8a7790";
999 reg = <0 0xfeb00000 0 0x70000>,
1000 <0 0xfeb90000 0 0x1c>,
1001 <0 0xfeb94000 0 0x1c>;
1002 reg-names = "du", "lvds.0", "lvds.1";
Simon Horman3abb4d52016-01-15 11:44:15 +09001003 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1004 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
1005 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +01001006 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
1007 <&mstp7_clks R8A7790_CLK_DU1>,
1008 <&mstp7_clks R8A7790_CLK_DU2>,
1009 <&mstp7_clks R8A7790_CLK_LVDS0>,
1010 <&mstp7_clks R8A7790_CLK_LVDS1>;
1011 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
1012 status = "disabled";
1013
1014 ports {
1015 #address-cells = <1>;
1016 #size-cells = <0>;
1017
1018 port@0 {
1019 reg = <0>;
1020 du_out_rgb: endpoint {
1021 };
1022 };
1023 port@1 {
1024 reg = <1>;
1025 du_out_lvds0: endpoint {
1026 };
1027 };
1028 port@2 {
1029 reg = <2>;
1030 du_out_lvds1: endpoint {
1031 };
1032 };
1033 };
1034 };
1035
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001036 can0: can@e6e80000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001037 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001038 reg = <0 0xe6e80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001039 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001040 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
1041 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1042 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001043 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001044 status = "disabled";
1045 };
1046
1047 can1: can@e6e88000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001048 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001049 reg = <0 0xe6e88000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001050 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001051 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
1052 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1053 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001054 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001055 status = "disabled";
1056 };
1057
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001058 jpu: jpeg-codec@fe980000 {
Simon Horman1c4b68f2016-02-24 11:29:05 +09001059 compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu";
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001060 reg = <0 0xfe980000 0 0x10300>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001061 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001062 clocks = <&mstp1_clks R8A7790_CLK_JPU>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001063 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001064 };
1065
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001066 clocks {
1067 #address-cells = <2>;
1068 #size-cells = <2>;
1069 ranges;
1070
1071 /* External root clock */
Simon Hormanb19dd472016-03-16 09:21:13 +09001072 extal_clk: extal {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001073 compatible = "fixed-clock";
1074 #clock-cells = <0>;
1075 /* This value must be overriden by the board. */
1076 clock-frequency = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001077 };
1078
Phil Edworthy51d17912014-06-13 10:37:16 +01001079 /* External PCIe clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001080 pcie_bus_clk: pcie_bus {
Phil Edworthy51d17912014-06-13 10:37:16 +01001081 compatible = "fixed-clock";
1082 #clock-cells = <0>;
Geert Uytterhoeven03adc182016-04-25 16:08:33 +02001083 clock-frequency = <0>;
Phil Edworthy51d17912014-06-13 10:37:16 +01001084 };
1085
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001086 /*
1087 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1088 * default. Boards that provide audio clocks should override them.
1089 */
1090 audio_clk_a: audio_clk_a {
1091 compatible = "fixed-clock";
1092 #clock-cells = <0>;
1093 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001094 };
1095 audio_clk_b: audio_clk_b {
1096 compatible = "fixed-clock";
1097 #clock-cells = <0>;
1098 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001099 };
1100 audio_clk_c: audio_clk_c {
1101 compatible = "fixed-clock";
1102 #clock-cells = <0>;
1103 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001104 };
1105
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001106 /* External SCIF clock */
1107 scif_clk: scif {
1108 compatible = "fixed-clock";
1109 #clock-cells = <0>;
1110 /* This value must be overridden by the board. */
1111 clock-frequency = <0>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001112 };
1113
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001114 /* External USB clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001115 usb_extal_clk: usb_extal {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001116 compatible = "fixed-clock";
1117 #clock-cells = <0>;
1118 clock-frequency = <48000000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001119 };
1120
1121 /* External CAN clock */
Geert Uytterhoeven5b476a92017-04-03 12:08:07 +02001122 can_clk: can {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001123 compatible = "fixed-clock";
1124 #clock-cells = <0>;
1125 /* This value must be overridden by the board. */
1126 clock-frequency = <0>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001127 };
1128
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001129 /* Special CPG clocks */
1130 cpg_clocks: cpg_clocks@e6150000 {
1131 compatible = "renesas,r8a7790-cpg-clocks",
1132 "renesas,rcar-gen2-cpg-clocks";
1133 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001134 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001135 #clock-cells = <1>;
1136 clock-output-names = "main", "pll0", "pll1", "pll3",
1137 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001138 "z", "rcan", "adsp";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001139 #power-domain-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001140 };
1141
1142 /* Variable factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001143 sd2_clk: sd2@e6150078 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001144 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1145 reg = <0 0xe6150078 0 4>;
1146 clocks = <&pll1_div2_clk>;
1147 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001148 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001149 sd3_clk: sd3@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001150 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +09001151 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001152 clocks = <&pll1_div2_clk>;
1153 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001154 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001155 mmc0_clk: mmc0@e6150240 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001156 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1157 reg = <0 0xe6150240 0 4>;
1158 clocks = <&pll1_div2_clk>;
1159 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001160 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001161 mmc1_clk: mmc1@e6150244 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001162 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1163 reg = <0 0xe6150244 0 4>;
1164 clocks = <&pll1_div2_clk>;
1165 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001166 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001167 ssp_clk: ssp@e6150248 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001168 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1169 reg = <0 0xe6150248 0 4>;
1170 clocks = <&pll1_div2_clk>;
1171 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001172 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001173 ssprs_clk: ssprs@e615024c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001174 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1175 reg = <0 0xe615024c 0 4>;
1176 clocks = <&pll1_div2_clk>;
1177 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001178 };
1179
1180 /* Fixed factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001181 pll1_div2_clk: pll1_div2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001182 compatible = "fixed-factor-clock";
1183 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1184 #clock-cells = <0>;
1185 clock-div = <2>;
1186 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001187 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001188 z2_clk: z2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001189 compatible = "fixed-factor-clock";
1190 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1191 #clock-cells = <0>;
1192 clock-div = <2>;
1193 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001194 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001195 zg_clk: zg {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001196 compatible = "fixed-factor-clock";
1197 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1198 #clock-cells = <0>;
1199 clock-div = <3>;
1200 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001201 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001202 zx_clk: zx {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001203 compatible = "fixed-factor-clock";
1204 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1205 #clock-cells = <0>;
1206 clock-div = <3>;
1207 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001208 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001209 zs_clk: zs {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001210 compatible = "fixed-factor-clock";
1211 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1212 #clock-cells = <0>;
1213 clock-div = <6>;
1214 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001215 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001216 hp_clk: hp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001217 compatible = "fixed-factor-clock";
1218 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1219 #clock-cells = <0>;
1220 clock-div = <12>;
1221 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001222 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001223 i_clk: i {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001224 compatible = "fixed-factor-clock";
1225 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1226 #clock-cells = <0>;
1227 clock-div = <2>;
1228 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001229 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001230 b_clk: b {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001231 compatible = "fixed-factor-clock";
1232 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1233 #clock-cells = <0>;
1234 clock-div = <12>;
1235 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001236 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001237 p_clk: p {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001238 compatible = "fixed-factor-clock";
1239 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1240 #clock-cells = <0>;
1241 clock-div = <24>;
1242 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001243 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001244 cl_clk: cl {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001245 compatible = "fixed-factor-clock";
1246 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1247 #clock-cells = <0>;
1248 clock-div = <48>;
1249 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001250 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001251 m2_clk: m2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001252 compatible = "fixed-factor-clock";
1253 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1254 #clock-cells = <0>;
1255 clock-div = <8>;
1256 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001257 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001258 imp_clk: imp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001259 compatible = "fixed-factor-clock";
1260 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1261 #clock-cells = <0>;
1262 clock-div = <4>;
1263 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001264 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001265 rclk_clk: rclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001266 compatible = "fixed-factor-clock";
1267 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1268 #clock-cells = <0>;
1269 clock-div = <(48 * 1024)>;
1270 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001271 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001272 oscclk_clk: oscclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001273 compatible = "fixed-factor-clock";
1274 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1275 #clock-cells = <0>;
1276 clock-div = <(12 * 1024)>;
1277 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001278 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001279 zb3_clk: zb3 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001280 compatible = "fixed-factor-clock";
1281 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1282 #clock-cells = <0>;
1283 clock-div = <4>;
1284 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001285 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001286 zb3d2_clk: zb3d2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001287 compatible = "fixed-factor-clock";
1288 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1289 #clock-cells = <0>;
1290 clock-div = <8>;
1291 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001292 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001293 ddr_clk: ddr {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001294 compatible = "fixed-factor-clock";
1295 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1296 #clock-cells = <0>;
1297 clock-div = <8>;
1298 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001299 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001300 mp_clk: mp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001301 compatible = "fixed-factor-clock";
1302 clocks = <&pll1_div2_clk>;
1303 #clock-cells = <0>;
1304 clock-div = <15>;
1305 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001306 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001307 cp_clk: cp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001308 compatible = "fixed-factor-clock";
1309 clocks = <&extal_clk>;
1310 #clock-cells = <0>;
1311 clock-div = <2>;
1312 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001313 };
1314
1315 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001316 mstp0_clks: mstp0_clks@e6150130 {
1317 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1318 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1319 clocks = <&mp_clk>;
1320 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001321 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001322 clock-output-names = "msiof0";
1323 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001324 mstp1_clks: mstp1_clks@e6150134 {
1325 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1326 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001327 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1328 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1329 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1330 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001331 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001332 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001333 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1334 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1335 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1336 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1337 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1338 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1339 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001340 >;
1341 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001342 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1343 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1344 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001345 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001346 };
1347 mstp2_clks: mstp2_clks@e6150138 {
1348 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1349 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1350 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001351 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1352 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001353 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001354 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001355 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001356 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1357 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001358 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001359 >;
1360 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001361 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001362 "scifb1", "msiof1", "msiof3", "scifb2",
1363 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001364 };
1365 mstp3_clks: mstp3_clks@e615013c {
1366 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1367 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001368 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
Wolfram Sang17465142014-03-11 22:24:37 +01001369 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001370 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1371 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001372 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001373 clock-indices = <
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001374 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
Wolfram Sang17465142014-03-11 22:24:37 +01001375 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001376 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001377 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001378 >;
1379 clock-output-names =
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001380 "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
Wolfram Sang17465142014-03-11 22:24:37 +01001381 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001382 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1383 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001384 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001385 mstp4_clks: mstp4_clks@e6150140 {
1386 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1387 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
Geert Uytterhoeven9e585232017-03-06 17:58:07 +01001388 clocks = <&cp_clk>, <&zs_clk>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001389 #clock-cells = <1>;
Geert Uytterhoeven9e585232017-03-06 17:58:07 +01001390 clock-indices = <R8A7790_CLK_IRQC R8A7790_CLK_INTC_SYS>;
1391 clock-output-names = "irqc", "intc-sys";
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001392 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001393 mstp5_clks: mstp5_clks@e6150144 {
1394 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1395 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001396 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1397 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001398 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001399 clock-indices = <
1400 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001401 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1402 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001403 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001404 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1405 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001406 };
1407 mstp7_clks: mstp7_clks@e615014c {
1408 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1409 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001410 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001411 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1412 <&zx_clk>;
1413 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001414 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001415 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1416 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1417 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1418 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1419 >;
1420 clock-output-names =
1421 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1422 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1423 };
1424 mstp8_clks: mstp8_clks@e6150990 {
1425 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1426 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001427 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001428 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1429 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001430 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001431 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001432 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001433 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1434 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001435 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001436 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001437 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001438 "mlb", "vin3", "vin2", "vin1", "vin0",
1439 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001440 };
1441 mstp9_clks: mstp9_clks@e6150994 {
1442 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1443 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001444 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1445 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1446 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001447 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001448 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001449 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001450 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1451 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001452 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1453 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001454 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001455 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001456 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001457 "rcan1", "rcan0", "qspi_mod", "iic3",
1458 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001459 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001460 mstp10_clks: mstp10_clks@e6150998 {
1461 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1462 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1463 clocks = <&p_clk>,
Geert Uytterhoevend13d4e02017-04-03 11:45:41 +02001464 <&mstp10_clks R8A7790_CLK_SSI_ALL>, <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1465 <&mstp10_clks R8A7790_CLK_SSI_ALL>, <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1466 <&mstp10_clks R8A7790_CLK_SSI_ALL>, <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1467 <&mstp10_clks R8A7790_CLK_SSI_ALL>, <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1468 <&mstp10_clks R8A7790_CLK_SSI_ALL>, <&mstp10_clks R8A7790_CLK_SSI_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001469 <&p_clk>,
1470 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1471 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1472 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1473 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1474 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001475 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001476 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1477
1478 #clock-cells = <1>;
1479 clock-indices = <
1480 R8A7790_CLK_SSI_ALL
1481 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1482 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1483 R8A7790_CLK_SCU_ALL
1484 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001485 R8A7790_CLK_SCU_CTU1_MIX1 R8A7790_CLK_SCU_CTU0_MIX0
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001486 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1487 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1488 >;
1489 clock-output-names =
1490 "ssi-all",
1491 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1492 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1493 "scu-all",
1494 "scu-dvc1", "scu-dvc0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001495 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001496 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1497 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1498 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001499 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001500
Geert Uytterhoeven328f39b82016-11-14 19:37:11 +01001501 prr: chipid@ff000044 {
1502 compatible = "renesas,prr";
1503 reg = <0 0xff000044 0 4>;
1504 };
1505
Geert Uytterhoevendd2b2672015-06-12 10:08:25 +02001506 rst: reset-controller@e6160000 {
1507 compatible = "renesas,r8a7790-rst";
1508 reg = <0 0xe6160000 0 0x0100>;
1509 };
1510
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +01001511 sysc: system-controller@e6180000 {
1512 compatible = "renesas,r8a7790-sysc";
1513 reg = <0 0xe6180000 0 0x0200>;
1514 #power-domain-cells = <1>;
1515 };
1516
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001517 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001518 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1519 reg = <0 0xe6b10000 0 0x2c>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001520 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001521 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001522 dmas = <&dmac0 0x17>, <&dmac0 0x18>,
1523 <&dmac1 0x17>, <&dmac1 0x18>;
1524 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001525 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001526 num-cs = <1>;
1527 #address-cells = <1>;
1528 #size-cells = <0>;
1529 status = "disabled";
1530 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001531
1532 msiof0: spi@e6e20000 {
Simon Horman654450b2016-12-20 11:32:39 +01001533 compatible = "renesas,msiof-r8a7790",
1534 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001535 reg = <0 0xe6e20000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001536 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001537 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001538 dmas = <&dmac0 0x51>, <&dmac0 0x52>,
1539 <&dmac1 0x51>, <&dmac1 0x52>;
1540 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001541 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001542 #address-cells = <1>;
1543 #size-cells = <0>;
1544 status = "disabled";
1545 };
1546
1547 msiof1: spi@e6e10000 {
Simon Horman654450b2016-12-20 11:32:39 +01001548 compatible = "renesas,msiof-r8a7790",
1549 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001550 reg = <0 0xe6e10000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001551 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001552 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001553 dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1554 <&dmac1 0x55>, <&dmac1 0x56>;
1555 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001556 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001557 #address-cells = <1>;
1558 #size-cells = <0>;
1559 status = "disabled";
1560 };
1561
1562 msiof2: spi@e6e00000 {
Simon Horman654450b2016-12-20 11:32:39 +01001563 compatible = "renesas,msiof-r8a7790",
1564 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001565 reg = <0 0xe6e00000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001566 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001567 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001568 dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1569 <&dmac1 0x41>, <&dmac1 0x42>;
1570 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001571 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001572 #address-cells = <1>;
1573 #size-cells = <0>;
1574 status = "disabled";
1575 };
1576
1577 msiof3: spi@e6c90000 {
Simon Horman654450b2016-12-20 11:32:39 +01001578 compatible = "renesas,msiof-r8a7790",
1579 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001580 reg = <0 0xe6c90000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001581 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001582 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001583 dmas = <&dmac0 0x45>, <&dmac0 0x46>,
1584 <&dmac1 0x45>, <&dmac1 0x46>;
1585 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001586 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001587 #address-cells = <1>;
1588 #size-cells = <0>;
1589 status = "disabled";
1590 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001591
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001592 xhci: usb@ee000000 {
Simon Horman92cc7792016-03-24 11:01:07 +09001593 compatible = "renesas,xhci-r8a7790", "renesas,rcar-gen2-xhci";
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001594 reg = <0 0xee000000 0 0xc00>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001595 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001596 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001597 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001598 phys = <&usb2 1>;
1599 phy-names = "usb";
1600 status = "disabled";
1601 };
1602
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001603 pci0: pci@ee090000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001604 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001605 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001606 reg = <0 0xee090000 0 0xc00>,
1607 <0 0xee080000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001608 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001609 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001610 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001611 status = "disabled";
1612
1613 bus-range = <0 0>;
1614 #address-cells = <3>;
1615 #size-cells = <2>;
1616 #interrupt-cells = <1>;
1617 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1618 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001619 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1620 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1621 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001622
Rob Herringf7d569c2017-06-09 17:50:40 +02001623 usb@1,0 {
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001624 reg = <0x800 0 0 0 0>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001625 phys = <&usb0 0>;
1626 phy-names = "usb";
1627 };
1628
Rob Herringf7d569c2017-06-09 17:50:40 +02001629 usb@2,0 {
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001630 reg = <0x1000 0 0 0 0>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001631 phys = <&usb0 0>;
1632 phy-names = "usb";
1633 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001634 };
1635
1636 pci1: pci@ee0b0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001637 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001638 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001639 reg = <0 0xee0b0000 0 0xc00>,
1640 <0 0xee0a0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001641 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001642 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001643 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001644 status = "disabled";
1645
1646 bus-range = <1 1>;
1647 #address-cells = <3>;
1648 #size-cells = <2>;
1649 #interrupt-cells = <1>;
1650 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1651 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001652 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1653 0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1654 0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001655 };
1656
1657 pci2: pci@ee0d0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001658 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001659 device_type = "pci";
1660 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001661 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001662 reg = <0 0xee0d0000 0 0xc00>,
1663 <0 0xee0c0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001664 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001665 status = "disabled";
1666
1667 bus-range = <2 2>;
1668 #address-cells = <3>;
1669 #size-cells = <2>;
1670 #interrupt-cells = <1>;
1671 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1672 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001673 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1674 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1675 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001676
Rob Herringf7d569c2017-06-09 17:50:40 +02001677 usb@1,0 {
1678 reg = <0x20800 0 0 0 0>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001679 phys = <&usb2 0>;
1680 phy-names = "usb";
1681 };
1682
Rob Herringf7d569c2017-06-09 17:50:40 +02001683 usb@2,0 {
1684 reg = <0x21000 0 0 0 0>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001685 phys = <&usb2 0>;
1686 phy-names = "usb";
1687 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001688 };
1689
Phil Edworthy745329d2014-06-13 10:37:17 +01001690 pciec: pcie@fe000000 {
Simon Hormane670be82015-12-18 11:36:02 +09001691 compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
Phil Edworthy745329d2014-06-13 10:37:17 +01001692 reg = <0 0xfe000000 0 0x80000>;
1693 #address-cells = <3>;
1694 #size-cells = <2>;
1695 bus-range = <0x00 0xff>;
1696 device_type = "pci";
1697 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1698 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1699 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1700 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1701 /* Map all possible DDR as inbound ranges */
1702 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1703 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001704 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1705 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1706 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001707 #interrupt-cells = <1>;
1708 interrupt-map-mask = <0 0 0 0>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001709 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001710 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1711 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001712 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001713 status = "disabled";
1714 };
1715
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001716 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001717 /*
1718 * #sound-dai-cells is required
1719 *
1720 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1721 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1722 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001723 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001724 reg = <0 0xec500000 0 0x1000>, /* SCU */
1725 <0 0xec5a0000 0 0x100>, /* ADG */
1726 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto4bc4a202015-08-24 08:27:56 +00001727 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001728 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1729 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001730
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001731 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1732 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1733 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1734 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1735 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1736 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1737 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1738 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1739 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1740 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1741 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001742 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001743 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001744 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001745 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1746 clock-names = "ssi-all",
1747 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1748 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1749 "src.9", "src.8", "src.7", "src.6", "src.5",
1750 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001751 "ctu.0", "ctu.1",
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001752 "mix.0", "mix.1",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001753 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001754 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001755 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001756
1757 status = "disabled";
1758
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001759 rcar_sound,dvc {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001760 dvc0: dvc-0 {
Kuninori Morimotoc4a59df2017-03-07 05:28:57 +00001761 dmas = <&audma1 0xbc>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001762 dma-names = "tx";
1763 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001764 dvc1: dvc-1 {
Kuninori Morimotoc4a59df2017-03-07 05:28:57 +00001765 dmas = <&audma1 0xbe>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001766 dma-names = "tx";
1767 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001768 };
1769
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001770 rcar_sound,mix {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001771 mix0: mix-0 { };
1772 mix1: mix-1 { };
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001773 };
1774
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001775 rcar_sound,ctu {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001776 ctu00: ctu-0 { };
1777 ctu01: ctu-1 { };
1778 ctu02: ctu-2 { };
1779 ctu03: ctu-3 { };
1780 ctu10: ctu-4 { };
1781 ctu11: ctu-5 { };
1782 ctu12: ctu-6 { };
1783 ctu13: ctu-7 { };
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001784 };
1785
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001786 rcar_sound,src {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001787 src0: src-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001788 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001789 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1790 dma-names = "rx", "tx";
1791 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001792 src1: src-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001793 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001794 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1795 dma-names = "rx", "tx";
1796 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001797 src2: src-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001798 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001799 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1800 dma-names = "rx", "tx";
1801 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001802 src3: src-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001803 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001804 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1805 dma-names = "rx", "tx";
1806 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001807 src4: src-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001808 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001809 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1810 dma-names = "rx", "tx";
1811 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001812 src5: src-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001813 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001814 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1815 dma-names = "rx", "tx";
1816 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001817 src6: src-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001818 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001819 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1820 dma-names = "rx", "tx";
1821 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001822 src7: src-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001823 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001824 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1825 dma-names = "rx", "tx";
1826 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001827 src8: src-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001828 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001829 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1830 dma-names = "rx", "tx";
1831 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001832 src9: src-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001833 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001834 dmas = <&audma0 0x97>, <&audma1 0xba>;
1835 dma-names = "rx", "tx";
1836 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001837 };
1838
1839 rcar_sound,ssi {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001840 ssi0: ssi-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001841 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001842 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1843 dma-names = "rx", "tx", "rxu", "txu";
1844 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001845 ssi1: ssi-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001846 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001847 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1848 dma-names = "rx", "tx", "rxu", "txu";
1849 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001850 ssi2: ssi-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001851 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001852 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1853 dma-names = "rx", "tx", "rxu", "txu";
1854 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001855 ssi3: ssi-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001856 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001857 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1858 dma-names = "rx", "tx", "rxu", "txu";
1859 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001860 ssi4: ssi-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001861 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001862 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1863 dma-names = "rx", "tx", "rxu", "txu";
1864 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001865 ssi5: ssi-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001866 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001867 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1868 dma-names = "rx", "tx", "rxu", "txu";
1869 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001870 ssi6: ssi-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001871 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001872 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1873 dma-names = "rx", "tx", "rxu", "txu";
1874 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001875 ssi7: ssi-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001876 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001877 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1878 dma-names = "rx", "tx", "rxu", "txu";
1879 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001880 ssi8: ssi-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001881 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001882 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1883 dma-names = "rx", "tx", "rxu", "txu";
1884 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001885 ssi9: ssi-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001886 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001887 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1888 dma-names = "rx", "tx", "rxu", "txu";
1889 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001890 };
1891 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001892
1893 ipmmu_sy0: mmu@e6280000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001894 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001895 reg = <0 0xe6280000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001896 interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
1897 <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001898 #iommu-cells = <1>;
1899 status = "disabled";
1900 };
1901
1902 ipmmu_sy1: mmu@e6290000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001903 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001904 reg = <0 0xe6290000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001905 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001906 #iommu-cells = <1>;
1907 status = "disabled";
1908 };
1909
1910 ipmmu_ds: mmu@e6740000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001911 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001912 reg = <0 0xe6740000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001913 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1914 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001915 #iommu-cells = <1>;
1916 status = "disabled";
1917 };
1918
1919 ipmmu_mp: mmu@ec680000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001920 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001921 reg = <0 0xec680000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001922 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001923 #iommu-cells = <1>;
1924 status = "disabled";
1925 };
1926
1927 ipmmu_mx: mmu@fe951000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001928 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001929 reg = <0 0xfe951000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001930 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
1931 <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001932 #iommu-cells = <1>;
1933 status = "disabled";
1934 };
1935
1936 ipmmu_rt: mmu@ffc80000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001937 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001938 reg = <0 0xffc80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001939 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001940 #iommu-cells = <1>;
1941 status = "disabled";
1942 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001943};