blob: 7d84080f9aa3de13460e5b01c32cedb8ec2634be [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-integrator/integrator_ap.c
3 *
4 * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/list.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010024#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/slab.h>
26#include <linux/string.h>
Rafael J. Wysockib7808052011-04-22 22:02:55 +020027#include <linux/syscore_ops.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
29#include <linux/amba/kmi.h>
Russell King6be48262010-01-17 16:20:56 +000030#include <linux/clocksource.h>
31#include <linux/clockchips.h>
32#include <linux/interrupt.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Marc Zyngierf07e7622011-05-18 10:51:52 +010034#include <linux/mtd/physmap.h>
Linus Walleijbb760792011-09-08 21:23:15 +010035#include <linux/clk.h>
Linus Walleija6131632012-06-11 17:33:12 +020036#include <linux/platform_data/clk-integrator.h>
Linus Walleij4980f9b2012-09-06 09:08:24 +010037#include <linux/of_irq.h>
38#include <linux/of_address.h>
Linus Walleij4672cdd2012-09-06 09:08:47 +010039#include <linux/of_platform.h>
Linus Walleije67ae6b2012-11-02 01:31:10 +010040#include <linux/stat.h>
41#include <linux/sys_soc.h>
Linus Walleijb71d8422011-09-04 23:40:08 +020042#include <video/vga.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Russell Kinga09e64f2008-08-05 16:14:15 +010044#include <mach/hardware.h>
Russell Kinga285edc2010-01-14 19:59:37 +000045#include <mach/platform.h>
Russell King6be48262010-01-17 16:20:56 +000046#include <asm/hardware/arm_timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/setup.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080048#include <asm/param.h> /* HZ */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/mach-types.h>
Linus Walleija9d6d152012-01-31 23:38:23 +010050#include <asm/sched_clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Russell Kinga09e64f2008-08-05 16:14:15 +010052#include <mach/lm.h>
Linus Walleij695436e2012-02-26 10:46:48 +010053#include <mach/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
55#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/mach/irq.h>
57#include <asm/mach/map.h>
Rob Herring68ef6322012-07-13 16:27:22 -050058#include <asm/mach/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/mach/time.h>
60
Russell Kingc41b16f2011-01-19 15:32:15 +000061#include <plat/fpga-irq.h>
62
Russell King98c672c2010-05-22 18:18:57 +010063#include "common.h"
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065/*
66 * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
67 * is the (PA >> 12).
68 *
69 * Setup a VA for the Integrator interrupt controller (for header #0,
70 * just for now).
71 */
Russell Kingc41b16f2011-01-19 15:32:15 +000072#define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
73#define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
74#define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
75#define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77/*
78 * Logical Physical
79 * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
80 * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
81 * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
Rob Herring68ef6322012-07-13 16:27:22 -050082 * fee00000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * ef000000 Cache flush
84 * f1000000 10000000 Core module registers
85 * f1100000 11000000 System controller registers
86 * f1200000 12000000 EBI registers
87 * f1300000 13000000 Counter/Timer
88 * f1400000 14000000 Interrupt controller
89 * f1600000 16000000 UART 0
90 * f1700000 17000000 UART 1
91 * f1a00000 1a000000 Debug LEDs
92 * f1b00000 1b000000 GPIO
93 */
94
95static struct map_desc ap_io_desc[] __initdata = {
Deepak Saxenac8d27292005-10-28 15:19:10 +010096 {
97 .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
98 .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
99 .length = SZ_4K,
100 .type = MT_DEVICE
101 }, {
102 .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
103 .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
104 .length = SZ_4K,
105 .type = MT_DEVICE
106 }, {
107 .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
108 .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
109 .length = SZ_4K,
110 .type = MT_DEVICE
111 }, {
112 .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
113 .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
114 .length = SZ_4K,
115 .type = MT_DEVICE
116 }, {
117 .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
118 .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
119 .length = SZ_4K,
120 .type = MT_DEVICE
121 }, {
122 .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
123 .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
124 .length = SZ_4K,
125 .type = MT_DEVICE
126 }, {
127 .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
128 .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
129 .length = SZ_4K,
130 .type = MT_DEVICE
131 }, {
132 .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
133 .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
134 .length = SZ_4K,
135 .type = MT_DEVICE
136 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000137 .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
138 .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100139 .length = SZ_4K,
140 .type = MT_DEVICE
141 }, {
Arnd Bergmannb7a3f8d2012-09-14 20:16:39 +0000142 .virtual = (unsigned long)PCI_MEMORY_VADDR,
Deepak Saxenac8d27292005-10-28 15:19:10 +0100143 .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
144 .length = SZ_16M,
145 .type = MT_DEVICE
146 }, {
Arnd Bergmannb7a3f8d2012-09-14 20:16:39 +0000147 .virtual = (unsigned long)PCI_CONFIG_VADDR,
Deepak Saxenac8d27292005-10-28 15:19:10 +0100148 .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
149 .length = SZ_16M,
150 .type = MT_DEVICE
151 }, {
Arnd Bergmannb7a3f8d2012-09-14 20:16:39 +0000152 .virtual = (unsigned long)PCI_V3_VADDR,
Deepak Saxenac8d27292005-10-28 15:19:10 +0100153 .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
154 .length = SZ_64K,
155 .type = MT_DEVICE
Deepak Saxenac8d27292005-10-28 15:19:10 +0100156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157};
158
159static void __init ap_map_io(void)
160{
161 iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
Arnd Bergmann21c87152012-09-24 07:22:02 +0000162 vga_base = (unsigned long)PCI_MEMORY_VADDR;
Rob Herring68ef6322012-07-13 16:27:22 -0500163 pci_map_io_early(__phys_to_pfn(PHYS_PCI_IO_BASE));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164}
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166#ifdef CONFIG_PM
167static unsigned long ic_irq_enable;
168
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200169static int irq_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
171 ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
172 return 0;
173}
174
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200175static void irq_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176{
177 /* disable all irq sources */
178 writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
179 writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
180 writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
181
182 writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184#else
185#define irq_suspend NULL
186#define irq_resume NULL
187#endif
188
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200189static struct syscore_ops irq_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 .suspend = irq_suspend,
191 .resume = irq_resume,
192};
193
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200194static int __init irq_syscore_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200196 register_syscore_ops(&irq_syscore_ops);
197
198 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199}
200
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200201device_initcall(irq_syscore_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
203/*
204 * Flash handling.
205 */
206#define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
207#define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
208#define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
209#define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
210
Marc Zyngierf07e7622011-05-18 10:51:52 +0100211static int ap_flash_init(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212{
213 u32 tmp;
214
215 writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
216
217 tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
218 writel(tmp, EBI_CSR1);
219
220 if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
221 writel(0xa05f, EBI_LOCK);
222 writel(tmp, EBI_CSR1);
223 writel(0, EBI_LOCK);
224 }
225 return 0;
226}
227
Marc Zyngierf07e7622011-05-18 10:51:52 +0100228static void ap_flash_exit(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
230 u32 tmp;
231
232 writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
233
234 tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
235 writel(tmp, EBI_CSR1);
236
237 if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
238 writel(0xa05f, EBI_LOCK);
239 writel(tmp, EBI_CSR1);
240 writel(0, EBI_LOCK);
241 }
242}
243
Marc Zyngier667f3902011-05-18 10:51:55 +0100244static void ap_flash_set_vpp(struct platform_device *pdev, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
Russell Kingc41b16f2011-01-19 15:32:15 +0000246 void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248 writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
249}
250
Marc Zyngierf07e7622011-05-18 10:51:52 +0100251static struct physmap_flash_data ap_flash_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .width = 4,
253 .init = ap_flash_init,
254 .exit = ap_flash_exit,
255 .set_vpp = ap_flash_set_vpp,
256};
257
Russell King6be48262010-01-17 16:20:56 +0000258/*
259 * Where is the timer (VA)?
260 */
Arnd Bergmannb7a3f8d2012-09-14 20:16:39 +0000261#define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
262#define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
263#define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
Russell King6be48262010-01-17 16:20:56 +0000264
Russell King6be48262010-01-17 16:20:56 +0000265static unsigned long timer_reload;
266
Linus Walleija9d6d152012-01-31 23:38:23 +0100267static u32 notrace integrator_read_sched_clock(void)
268{
269 return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
270}
271
Linus Walleij4980f9b2012-09-06 09:08:24 +0100272static void integrator_clocksource_init(unsigned long inrate,
273 void __iomem *base)
Russell King6be48262010-01-17 16:20:56 +0000274{
Linus Walleijbb9ea772011-09-06 08:08:13 +0100275 u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
Linus Walleijbb760792011-09-08 21:23:15 +0100276 unsigned long rate = inrate;
Russell King6be48262010-01-17 16:20:56 +0000277
Linus Walleijbb760792011-09-08 21:23:15 +0100278 if (rate >= 1500000) {
279 rate /= 16;
Linus Walleijbb9ea772011-09-06 08:08:13 +0100280 ctrl |= TIMER_CTRL_DIV16;
Russell King6be48262010-01-17 16:20:56 +0000281 }
282
Russell King6be48262010-01-17 16:20:56 +0000283 writel(0xffff, base + TIMER_LOAD);
Linus Walleijbb9ea772011-09-06 08:08:13 +0100284 writel(ctrl, base + TIMER_CTRL);
Russell King6be48262010-01-17 16:20:56 +0000285
Russell Kingc5039f52011-05-08 15:35:22 +0100286 clocksource_mmio_init(base + TIMER_VALUE, "timer2",
Linus Walleijbb760792011-09-08 21:23:15 +0100287 rate, 200, 16, clocksource_mmio_readl_down);
Linus Walleija9d6d152012-01-31 23:38:23 +0100288 setup_sched_clock(integrator_read_sched_clock, 16, rate);
Russell King6be48262010-01-17 16:20:56 +0000289}
290
Linus Walleij4980f9b2012-09-06 09:08:24 +0100291static void __iomem * clkevt_base;
Russell King6be48262010-01-17 16:20:56 +0000292
293/*
294 * IRQ handler for the timer
295 */
296static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
297{
298 struct clock_event_device *evt = dev_id;
299
300 /* clear the interrupt */
301 writel(1, clkevt_base + TIMER_INTCLR);
302
303 evt->event_handler(evt);
304
305 return IRQ_HANDLED;
306}
307
308static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
309{
310 u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
311
Linus Walleij02f56322011-09-08 21:21:42 +0100312 /* Disable timer */
313 writel(ctrl, clkevt_base + TIMER_CTRL);
Russell King6be48262010-01-17 16:20:56 +0000314
Linus Walleij02f56322011-09-08 21:21:42 +0100315 switch (mode) {
316 case CLOCK_EVT_MODE_PERIODIC:
317 /* Enable the timer and start the periodic tick */
Russell King6be48262010-01-17 16:20:56 +0000318 writel(timer_reload, clkevt_base + TIMER_LOAD);
319 ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
Linus Walleij02f56322011-09-08 21:21:42 +0100320 writel(ctrl, clkevt_base + TIMER_CTRL);
321 break;
322 case CLOCK_EVT_MODE_ONESHOT:
323 /* Leave the timer disabled, .set_next_event will enable it */
324 ctrl &= ~TIMER_CTRL_PERIODIC;
325 writel(ctrl, clkevt_base + TIMER_CTRL);
326 break;
327 case CLOCK_EVT_MODE_UNUSED:
328 case CLOCK_EVT_MODE_SHUTDOWN:
329 case CLOCK_EVT_MODE_RESUME:
330 default:
331 /* Just leave in disabled state */
332 break;
Russell King6be48262010-01-17 16:20:56 +0000333 }
334
Russell King6be48262010-01-17 16:20:56 +0000335}
336
337static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
338{
339 unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
340
341 writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
342 writel(next, clkevt_base + TIMER_LOAD);
343 writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
344
345 return 0;
346}
347
348static struct clock_event_device integrator_clockevent = {
349 .name = "timer1",
Linus Walleij02f56322011-09-08 21:21:42 +0100350 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Russell King6be48262010-01-17 16:20:56 +0000351 .set_mode = clkevt_set_mode,
352 .set_next_event = clkevt_set_next_event,
353 .rating = 300,
Russell King6be48262010-01-17 16:20:56 +0000354};
355
356static struct irqaction integrator_timer_irq = {
357 .name = "timer",
358 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
359 .handler = integrator_timer_interrupt,
360 .dev_id = &integrator_clockevent,
361};
362
Linus Walleij4980f9b2012-09-06 09:08:24 +0100363static void integrator_clockevent_init(unsigned long inrate,
364 void __iomem *base, int irq)
Russell King6be48262010-01-17 16:20:56 +0000365{
Linus Walleijbb760792011-09-08 21:23:15 +0100366 unsigned long rate = inrate;
Russell King6be48262010-01-17 16:20:56 +0000367 unsigned int ctrl = 0;
368
Linus Walleij4980f9b2012-09-06 09:08:24 +0100369 clkevt_base = base;
Linus Walleij6d8ce712011-09-08 21:22:32 +0100370 /* Calculate and program a divisor */
Linus Walleijbb760792011-09-08 21:23:15 +0100371 if (rate > 0x100000 * HZ) {
372 rate /= 256;
Russell King6be48262010-01-17 16:20:56 +0000373 ctrl |= TIMER_CTRL_DIV256;
Linus Walleijbb760792011-09-08 21:23:15 +0100374 } else if (rate > 0x10000 * HZ) {
375 rate /= 16;
Russell King6be48262010-01-17 16:20:56 +0000376 ctrl |= TIMER_CTRL_DIV16;
377 }
Linus Walleijbb760792011-09-08 21:23:15 +0100378 timer_reload = rate / HZ;
Russell King6be48262010-01-17 16:20:56 +0000379 writel(ctrl, clkevt_base + TIMER_CTRL);
380
Linus Walleij4980f9b2012-09-06 09:08:24 +0100381 setup_irq(irq, &integrator_timer_irq);
Linus Walleij6d8ce712011-09-08 21:22:32 +0100382 clockevents_config_and_register(&integrator_clockevent,
Linus Walleijbb760792011-09-08 21:23:15 +0100383 rate,
Linus Walleij6d8ce712011-09-08 21:22:32 +0100384 1,
385 0xffffU);
Russell King6be48262010-01-17 16:20:56 +0000386}
387
Linus Walleija6131632012-06-11 17:33:12 +0200388void __init ap_init_early(void)
389{
390}
391
Linus Walleij4980f9b2012-09-06 09:08:24 +0100392#ifdef CONFIG_OF
393
394static void __init ap_init_timer_of(void)
395{
396 struct device_node *node;
397 const char *path;
398 void __iomem *base;
399 int err;
400 int irq;
401 struct clk *clk;
402 unsigned long rate;
403
404 clk = clk_get_sys("ap_timer", NULL);
405 BUG_ON(IS_ERR(clk));
406 clk_prepare_enable(clk);
407 rate = clk_get_rate(clk);
408
409 err = of_property_read_string(of_aliases,
410 "arm,timer-primary", &path);
411 if (WARN_ON(err))
412 return;
413 node = of_find_node_by_path(path);
414 base = of_iomap(node, 0);
415 if (WARN_ON(!base))
416 return;
417 writel(0, base + TIMER_CTRL);
418 integrator_clocksource_init(rate, base);
419
420 err = of_property_read_string(of_aliases,
421 "arm,timer-secondary", &path);
422 if (WARN_ON(err))
423 return;
424 node = of_find_node_by_path(path);
425 base = of_iomap(node, 0);
426 if (WARN_ON(!base))
427 return;
428 irq = irq_of_parse_and_map(node, 0);
429 writel(0, base + TIMER_CTRL);
430 integrator_clockevent_init(rate, base, irq);
431}
432
433static struct sys_timer ap_of_timer = {
434 .init = ap_init_timer_of,
435};
436
437static const struct of_device_id fpga_irq_of_match[] __initconst = {
438 { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
439 { /* Sentinel */ }
440};
441
442static void __init ap_init_irq_of(void)
443{
444 /* disable core module IRQs */
445 writel(0xffffffffU, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
446 of_irq_init(fpga_irq_of_match);
447 integrator_clk_init(false);
448}
449
Linus Walleij4672cdd2012-09-06 09:08:47 +0100450/* For the Device Tree, add in the UART callbacks as AUXDATA */
451static struct of_dev_auxdata ap_auxdata_lookup[] __initdata = {
452 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
453 "rtc", NULL),
454 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
455 "uart0", &integrator_uart_data),
456 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
457 "uart1", &integrator_uart_data),
458 OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
459 "kmi0", NULL),
460 OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
461 "kmi1", NULL),
Linus Walleij73efd532012-09-06 09:09:11 +0100462 OF_DEV_AUXDATA("cfi-flash", INTEGRATOR_FLASH_BASE,
463 "physmap-flash", &ap_flash_data),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100464 { /* sentinel */ },
465};
466
Linus Walleije67ae6b2012-11-02 01:31:10 +0100467/* Base address to the AP system controller */
468static void __iomem *ap_syscon_base;
469
Linus Walleij4672cdd2012-09-06 09:08:47 +0100470static void __init ap_init_of(void)
471{
472 unsigned long sc_dec;
Linus Walleije67ae6b2012-11-02 01:31:10 +0100473 struct device_node *root;
474 struct device_node *syscon;
475 struct device *parent;
476 struct soc_device *soc_dev;
477 struct soc_device_attribute *soc_dev_attr;
478 u32 ap_sc_id;
479 int err;
Linus Walleij4672cdd2012-09-06 09:08:47 +0100480 int i;
481
Linus Walleije67ae6b2012-11-02 01:31:10 +0100482 /* Here we create an SoC device for the root node */
483 root = of_find_node_by_path("/");
484 if (!root)
485 return;
486 syscon = of_find_node_by_path("/syscon");
487 if (!syscon)
488 return;
489
490 ap_syscon_base = of_iomap(syscon, 0);
491 if (!ap_syscon_base)
492 return;
493
494 ap_sc_id = readl(ap_syscon_base);
495
496 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
497 if (!soc_dev_attr)
498 return;
499
500 err = of_property_read_string(root, "compatible",
501 &soc_dev_attr->soc_id);
502 if (err)
503 return;
504 err = of_property_read_string(root, "model", &soc_dev_attr->machine);
505 if (err)
506 return;
507 soc_dev_attr->family = "Integrator";
508 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%c",
509 'A' + (ap_sc_id & 0x0f));
510
511 soc_dev = soc_device_register(soc_dev_attr);
512 if (IS_ERR_OR_NULL(soc_dev)) {
513 kfree(soc_dev_attr->revision);
514 kfree(soc_dev_attr);
515 return;
516 }
517
518 parent = soc_device_to_device(soc_dev);
519
520 if (!IS_ERR_OR_NULL(parent))
521 integrator_init_sysfs(parent, ap_sc_id);
522
523 of_platform_populate(root, of_default_bus_match_table,
524 ap_auxdata_lookup, parent);
Linus Walleij4672cdd2012-09-06 09:08:47 +0100525
Linus Walleij4672cdd2012-09-06 09:08:47 +0100526 sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
527 for (i = 0; i < 4; i++) {
528 struct lm_device *lmdev;
529
530 if ((sc_dec & (16 << i)) == 0)
531 continue;
532
533 lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
534 if (!lmdev)
535 continue;
536
537 lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
538 lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
539 lmdev->resource.flags = IORESOURCE_MEM;
540 lmdev->irq = IRQ_AP_EXPINT0 + i;
541 lmdev->id = i;
542
543 lm_device_register(lmdev);
544 }
545}
546
Linus Walleij4980f9b2012-09-06 09:08:24 +0100547static const char * ap_dt_board_compat[] = {
548 "arm,integrator-ap",
549 NULL,
550};
551
552DT_MACHINE_START(INTEGRATOR_AP_DT, "ARM Integrator/AP (Device Tree)")
553 .reserve = integrator_reserve,
554 .map_io = ap_map_io,
555 .nr_irqs = NR_IRQS_INTEGRATOR_AP,
556 .init_early = ap_init_early,
557 .init_irq = ap_init_irq_of,
558 .handle_irq = fpga_handle_irq,
559 .timer = &ap_of_timer,
Linus Walleij4672cdd2012-09-06 09:08:47 +0100560 .init_machine = ap_init_of,
Linus Walleij4980f9b2012-09-06 09:08:24 +0100561 .restart = integrator_restart,
562 .dt_compat = ap_dt_board_compat,
563MACHINE_END
564
565#endif
566
567#ifdef CONFIG_ATAGS
568
Russell King6be48262010-01-17 16:20:56 +0000569/*
Linus Walleij4980f9b2012-09-06 09:08:24 +0100570 * This is where non-devicetree initialization code is collected and stashed
571 * for eventual deletion.
Russell King6be48262010-01-17 16:20:56 +0000572 */
Linus Walleij4980f9b2012-09-06 09:08:24 +0100573
Linus Walleij73efd532012-09-06 09:09:11 +0100574static struct resource cfi_flash_resource = {
575 .start = INTEGRATOR_FLASH_BASE,
576 .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
577 .flags = IORESOURCE_MEM,
578};
579
580static struct platform_device cfi_flash_device = {
581 .name = "physmap-flash",
582 .id = 0,
583 .dev = {
584 .platform_data = &ap_flash_data,
585 },
586 .num_resources = 1,
587 .resource = &cfi_flash_resource,
588};
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590static void __init ap_init_timer(void)
591{
Linus Walleijbb760792011-09-08 21:23:15 +0100592 struct clk *clk;
593 unsigned long rate;
594
595 clk = clk_get_sys("ap_timer", NULL);
596 BUG_ON(IS_ERR(clk));
Linus Walleij8bb81482012-08-05 22:37:55 +0200597 clk_prepare_enable(clk);
Linus Walleijbb760792011-09-08 21:23:15 +0100598 rate = clk_get_rate(clk);
Russell King6be48262010-01-17 16:20:56 +0000599
600 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
601 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
602 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
603
Linus Walleij4980f9b2012-09-06 09:08:24 +0100604 integrator_clocksource_init(rate, (void __iomem *)TIMER2_VA_BASE);
605 integrator_clockevent_init(rate, (void __iomem *)TIMER1_VA_BASE,
606 IRQ_TIMERINT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
609static struct sys_timer ap_timer = {
610 .init = ap_init_timer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611};
612
Linus Walleij4980f9b2012-09-06 09:08:24 +0100613#define INTEGRATOR_SC_VALID_INT 0x003fffff
614
615static void __init ap_init_irq(void)
616{
617 /* Disable all interrupts initially. */
618 /* Do the core module ones */
619 writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
620
621 /* do the header card stuff next */
622 writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
623 writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
624
625 fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
626 -1, INTEGRATOR_SC_VALID_INT, NULL);
627 integrator_clk_init(false);
628}
629
Linus Walleij4672cdd2012-09-06 09:08:47 +0100630static void __init ap_init(void)
631{
632 unsigned long sc_dec;
633 int i;
634
635 platform_device_register(&cfi_flash_device);
636
637 sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
638 for (i = 0; i < 4; i++) {
639 struct lm_device *lmdev;
640
641 if ((sc_dec & (16 << i)) == 0)
642 continue;
643
644 lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
645 if (!lmdev)
646 continue;
647
648 lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
649 lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
650 lmdev->resource.flags = IORESOURCE_MEM;
651 lmdev->irq = IRQ_AP_EXPINT0 + i;
652 lmdev->id = i;
653
654 lm_device_register(lmdev);
655 }
656
657 integrator_init(false);
658}
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660MACHINE_START(INTEGRATOR, "ARM-Integrator")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100661 /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
Nicolas Pitrec5e587a2011-07-05 22:38:12 -0400662 .atag_offset = 0x100,
Russell King98c672c2010-05-22 18:18:57 +0100663 .reserve = integrator_reserve,
Russell Kingc735c982011-01-11 13:00:04 +0000664 .map_io = ap_map_io,
Linus Walleij695436e2012-02-26 10:46:48 +0100665 .nr_irqs = NR_IRQS_INTEGRATOR_AP,
Linus Walleija6131632012-06-11 17:33:12 +0200666 .init_early = ap_init_early,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100667 .init_irq = ap_init_irq,
Linus Walleij3108e6a2012-04-28 14:33:47 +0100668 .handle_irq = fpga_handle_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 .timer = &ap_timer,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100670 .init_machine = ap_init,
Russell King6338b662011-11-03 19:54:37 +0000671 .restart = integrator_restart,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672MACHINE_END
Linus Walleij4980f9b2012-09-06 09:08:24 +0100673
674#endif