blob: c161fdbd830fb406f68fb80959128f33bfed6c8d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200166 i915_gem_init_global_gtt(dev, args->gtt_start,
167 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195static int
196i915_gem_create(struct drm_file *file,
197 struct drm_device *dev,
198 uint64_t size,
199 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700200{
Chris Wilson05394f32010-11-08 19:18:58 +0000201 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300202 int ret;
203 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200206 if (size == 0)
207 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700208
209 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700211 if (obj == NULL)
212 return -ENOMEM;
213
Chris Wilson05394f32010-11-08 19:18:58 +0000214 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100215 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_release(&obj->base);
217 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100218 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700219 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100220 }
221
Chris Wilson202f2fe2010-10-14 13:20:40 +0100222 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100224 trace_i915_gem_object_create(obj);
225
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700227 return 0;
228}
229
Dave Airlieff72145b2011-02-07 12:16:14 +1000230int
231i915_gem_dumb_create(struct drm_file *file,
232 struct drm_device *dev,
233 struct drm_mode_create_dumb *args)
234{
235 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000236 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000237 args->size = args->pitch * args->height;
238 return i915_gem_create(file, dev,
239 args->size, &args->handle);
240}
241
242int i915_gem_dumb_destroy(struct drm_file *file,
243 struct drm_device *dev,
244 uint32_t handle)
245{
246 return drm_gem_handle_delete(file, handle);
247}
248
249/**
250 * Creates a new mm object and returns a handle to it.
251 */
252int
253i915_gem_create_ioctl(struct drm_device *dev, void *data,
254 struct drm_file *file)
255{
256 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258 return i915_gem_create(file, dev,
259 args->size, &args->handle);
260}
261
Chris Wilson05394f32010-11-08 19:18:58 +0000262static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700263{
Chris Wilson05394f32010-11-08 19:18:58 +0000264 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700265
266 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000267 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700268}
269
Daniel Vetter8c599672011-12-14 13:57:31 +0100270static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100271__copy_to_user_swizzled(char __user *cpu_vaddr,
272 const char *gpu_vaddr, int gpu_offset,
273 int length)
274{
275 int ret, cpu_offset = 0;
276
277 while (length > 0) {
278 int cacheline_end = ALIGN(gpu_offset + 1, 64);
279 int this_length = min(cacheline_end - gpu_offset, length);
280 int swizzled_gpu_offset = gpu_offset ^ 64;
281
282 ret = __copy_to_user(cpu_vaddr + cpu_offset,
283 gpu_vaddr + swizzled_gpu_offset,
284 this_length);
285 if (ret)
286 return ret + length;
287
288 cpu_offset += this_length;
289 gpu_offset += this_length;
290 length -= this_length;
291 }
292
293 return 0;
294}
295
296static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700297__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
298 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100299 int length)
300{
301 int ret, cpu_offset = 0;
302
303 while (length > 0) {
304 int cacheline_end = ALIGN(gpu_offset + 1, 64);
305 int this_length = min(cacheline_end - gpu_offset, length);
306 int swizzled_gpu_offset = gpu_offset ^ 64;
307
308 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
309 cpu_vaddr + cpu_offset,
310 this_length);
311 if (ret)
312 return ret + length;
313
314 cpu_offset += this_length;
315 gpu_offset += this_length;
316 length -= this_length;
317 }
318
319 return 0;
320}
321
Daniel Vetterd174bd62012-03-25 19:47:40 +0200322/* Per-page copy function for the shmem pread fastpath.
323 * Flushes invalid cachelines before reading the target if
324 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700325static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
327 char __user *user_data,
328 bool page_do_bit17_swizzling, bool needs_clflush)
329{
330 char *vaddr;
331 int ret;
332
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200333 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200334 return -EINVAL;
335
336 vaddr = kmap_atomic(page);
337 if (needs_clflush)
338 drm_clflush_virt_range(vaddr + shmem_page_offset,
339 page_length);
340 ret = __copy_to_user_inatomic(user_data,
341 vaddr + shmem_page_offset,
342 page_length);
343 kunmap_atomic(vaddr);
344
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100345 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200346}
347
Daniel Vetter23c18c72012-03-25 19:47:42 +0200348static void
349shmem_clflush_swizzled_range(char *addr, unsigned long length,
350 bool swizzled)
351{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200352 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200353 unsigned long start = (unsigned long) addr;
354 unsigned long end = (unsigned long) addr + length;
355
356 /* For swizzling simply ensure that we always flush both
357 * channels. Lame, but simple and it works. Swizzled
358 * pwrite/pread is far from a hotpath - current userspace
359 * doesn't use it at all. */
360 start = round_down(start, 128);
361 end = round_up(end, 128);
362
363 drm_clflush_virt_range((void *)start, end - start);
364 } else {
365 drm_clflush_virt_range(addr, length);
366 }
367
368}
369
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370/* Only difference to the fast-path function is that this can handle bit17
371 * and uses non-atomic copy and kmap functions. */
372static int
373shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
374 char __user *user_data,
375 bool page_do_bit17_swizzling, bool needs_clflush)
376{
377 char *vaddr;
378 int ret;
379
380 vaddr = kmap(page);
381 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200382 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
383 page_length,
384 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200385
386 if (page_do_bit17_swizzling)
387 ret = __copy_to_user_swizzled(user_data,
388 vaddr, shmem_page_offset,
389 page_length);
390 else
391 ret = __copy_to_user(user_data,
392 vaddr + shmem_page_offset,
393 page_length);
394 kunmap(page);
395
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100396 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200397}
398
Eric Anholteb014592009-03-10 11:44:52 -0700399static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200400i915_gem_shmem_pread(struct drm_device *dev,
401 struct drm_i915_gem_object *obj,
402 struct drm_i915_gem_pread *args,
403 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700404{
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700406 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100408 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200410 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200411 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200412 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100413 struct scatterlist *sg;
414 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700417 remain = args->size;
418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700420
Daniel Vetter84897312012-03-25 19:47:31 +0200421 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422 /* If we're not in the cpu read domain, set ourself into the gtt
423 * read domain and manually flush cachelines (if required). This
424 * optimizes for the case when the gpu will dirty the data
425 * anyway again before the next pread happens. */
426 if (obj->cache_level == I915_CACHE_NONE)
427 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200428 if (obj->gtt_space) {
429 ret = i915_gem_object_set_to_gtt_domain(obj, false);
430 if (ret)
431 return ret;
432 }
Daniel Vetter84897312012-03-25 19:47:31 +0200433 }
Eric Anholteb014592009-03-10 11:44:52 -0700434
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100435 ret = i915_gem_object_get_pages(obj);
436 if (ret)
437 return ret;
438
439 i915_gem_object_pin_pages(obj);
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100442
Chris Wilson9da3da62012-06-01 15:20:22 +0100443 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100444 struct page *page;
445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 if (i < offset >> PAGE_SHIFT)
447 continue;
448
449 if (remain <= 0)
450 break;
451
Eric Anholteb014592009-03-10 11:44:52 -0700452 /* Operation in this page
453 *
Eric Anholteb014592009-03-10 11:44:52 -0700454 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700455 * page_length = bytes to copy for this page
456 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100457 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700458 page_length = remain;
459 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Chris Wilson9da3da62012-06-01 15:20:22 +0100462 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200505 if (hit_slowpath) {
506 /* Fixup: Kill any reinstated backing storage pages */
507 if (obj->madv == __I915_MADV_PURGED)
508 i915_gem_object_truncate(obj);
509 }
Eric Anholteb014592009-03-10 11:44:52 -0700510
511 return ret;
512}
513
Eric Anholt673a3942008-07-30 12:06:12 -0700514/**
515 * Reads data from the object referenced by handle.
516 *
517 * On error, the contents of *data are undefined.
518 */
519int
520i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700522{
523 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100525 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700526
Chris Wilson51311d02010-11-17 09:10:42 +0000527 if (args->size == 0)
528 return 0;
529
530 if (!access_ok(VERIFY_WRITE,
531 (char __user *)(uintptr_t)args->data_ptr,
532 args->size))
533 return -EFAULT;
534
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100536 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson05394f32010-11-08 19:18:58 +0000539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100541 ret = -ENOENT;
542 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100543 }
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson7dcd2492010-09-26 20:21:44 +0100545 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000546 if (args->offset > obj->base.size ||
547 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100549 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100550 }
551
Daniel Vetter1286ff72012-05-10 15:25:09 +0200552 /* prime objects have no backing filp to GEM pread/pwrite
553 * pages from.
554 */
555 if (!obj->base.filp) {
556 ret = -EINVAL;
557 goto out;
558 }
559
Chris Wilsondb53a302011-02-03 11:57:46 +0000560 trace_i915_gem_object_pread(obj, args->offset, args->size);
561
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200562 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700563
Chris Wilson35b62a82010-09-26 20:23:38 +0100564out:
Chris Wilson05394f32010-11-08 19:18:58 +0000565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100566unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100567 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700568 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700569}
570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571/* This is the fast write path which cannot handle
572 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574
Keith Packard0839ccb2008-10-30 19:38:48 -0700575static inline int
576fast_user_write(struct io_mapping *mapping,
577 loff_t page_base, int page_offset,
578 char __user *user_data,
579 int length)
580{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581 void __iomem *vaddr_atomic;
582 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 unsigned long unwritten;
584
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700585 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700586 /* We can use the cpu mem copy function because this is X86. */
587 vaddr = (void __force*)vaddr_atomic + page_offset;
588 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700589 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700590 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100591 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700592}
593
Eric Anholt3de09aa2009-03-09 09:42:23 -0700594/**
595 * This is the fast pwrite path, where we copy the data directly from the
596 * user into the GTT, uncached.
597 */
Eric Anholt673a3942008-07-30 12:06:12 -0700598static int
Chris Wilson05394f32010-11-08 19:18:58 +0000599i915_gem_gtt_pwrite_fast(struct drm_device *dev,
600 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000602 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700603{
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700607 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200608 int page_offset, page_length, ret;
609
Chris Wilson86a1ee22012-08-11 15:41:04 +0100610 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 if (ret)
612 goto out;
613
614 ret = i915_gem_object_set_to_gtt_domain(obj, true);
615 if (ret)
616 goto out_unpin;
617
618 ret = i915_gem_object_put_fence(obj);
619 if (ret)
620 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700621
622 user_data = (char __user *) (uintptr_t) args->data_ptr;
623 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Chris Wilson05394f32010-11-08 19:18:58 +0000625 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
627 while (remain > 0) {
628 /* Operation in this page
629 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 * page_base = page offset within aperture
631 * page_offset = offset within page
632 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700633 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100634 page_base = offset & PAGE_MASK;
635 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 page_length = remain;
637 if ((page_offset + remain) > PAGE_SIZE)
638 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700641 * source page isn't available. Return the error and we'll
642 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100644 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645 page_offset, user_data, page_length)) {
646 ret = -EFAULT;
647 goto out_unpin;
648 }
Eric Anholt673a3942008-07-30 12:06:12 -0700649
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 remain -= page_length;
651 user_data += page_length;
652 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700653 }
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Daniel Vetter935aaa62012-03-25 19:47:35 +0200655out_unpin:
656 i915_gem_object_unpin(obj);
657out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700659}
660
Daniel Vetterd174bd62012-03-25 19:47:40 +0200661/* Per-page copy function for the shmem pwrite fastpath.
662 * Flushes invalid cachelines before writing to the target if
663 * needs_clflush_before is set and flushes out any written cachelines after
664 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700665static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
667 char __user *user_data,
668 bool page_do_bit17_swizzling,
669 bool needs_clflush_before,
670 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700671{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200675 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vetterd174bd62012-03-25 19:47:40 +0200678 vaddr = kmap_atomic(page);
679 if (needs_clflush_before)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
683 user_data,
684 page_length);
685 if (needs_clflush_after)
686 drm_clflush_virt_range(vaddr + shmem_page_offset,
687 page_length);
688 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689
Chris Wilson755d2212012-09-04 21:02:55 +0100690 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691}
692
Daniel Vetterd174bd62012-03-25 19:47:40 +0200693/* Only difference to the fast-path function is that this can handle bit17
694 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700695static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
697 char __user *user_data,
698 bool page_do_bit17_swizzling,
699 bool needs_clflush_before,
700 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700701{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 char *vaddr;
703 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200706 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200707 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
708 page_length,
709 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 if (page_do_bit17_swizzling)
711 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100712 user_data,
713 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 else
715 ret = __copy_from_user(vaddr + shmem_page_offset,
716 user_data,
717 page_length);
718 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200719 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
720 page_length,
721 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200722 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100723
Chris Wilson755d2212012-09-04 21:02:55 +0100724 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700725}
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727static int
Daniel Vettere244a442012-03-25 19:47:28 +0200728i915_gem_shmem_pwrite(struct drm_device *dev,
729 struct drm_i915_gem_object *obj,
730 struct drm_i915_gem_pwrite *args,
731 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700732{
Eric Anholt40123c12009-03-09 13:42:30 -0700733 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 loff_t offset;
735 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100736 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200738 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200739 int needs_clflush_after = 0;
740 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100741 int i;
742 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700745 remain = args->size;
746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700748
Daniel Vetter58642882012-03-25 19:47:37 +0200749 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
750 /* If we're not in the cpu write domain, set ourself into the gtt
751 * write domain and manually flush cachelines (if required). This
752 * optimizes for the case when the gpu will use the data
753 * right away and we therefore have to clflush anyway. */
754 if (obj->cache_level == I915_CACHE_NONE)
755 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200756 if (obj->gtt_space) {
757 ret = i915_gem_object_set_to_gtt_domain(obj, true);
758 if (ret)
759 return ret;
760 }
Daniel Vetter58642882012-03-25 19:47:37 +0200761 }
762 /* Same trick applies for invalidate partially written cachelines before
763 * writing. */
764 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
765 && obj->cache_level == I915_CACHE_NONE)
766 needs_clflush_before = 1;
767
Chris Wilson755d2212012-09-04 21:02:55 +0100768 ret = i915_gem_object_get_pages(obj);
769 if (ret)
770 return ret;
771
772 i915_gem_object_pin_pages(obj);
773
Eric Anholt40123c12009-03-09 13:42:30 -0700774 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000775 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100778 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200779 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100780
Chris Wilson9da3da62012-06-01 15:20:22 +0100781 if (i < offset >> PAGE_SHIFT)
782 continue;
783
784 if (remain <= 0)
785 break;
786
Eric Anholt40123c12009-03-09 13:42:30 -0700787 /* Operation in this page
788 *
Eric Anholt40123c12009-03-09 13:42:30 -0700789 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * page_length = bytes to copy for this page
791 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100792 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700793
794 page_length = remain;
795 if ((shmem_page_offset + page_length) > PAGE_SIZE)
796 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700797
Daniel Vetter58642882012-03-25 19:47:37 +0200798 /* If we don't overwrite a cacheline completely we need to be
799 * careful to have up-to-date data by first clflushing. Don't
800 * overcomplicate things and flush the entire patch. */
801 partial_cacheline_write = needs_clflush_before &&
802 ((shmem_page_offset | page_length)
803 & (boot_cpu_data.x86_clflush_size - 1));
804
Chris Wilson9da3da62012-06-01 15:20:22 +0100805 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100806 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
807 (page_to_phys(page) & (1 << 17)) != 0;
808
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
813 if (ret == 0)
814 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700815
Daniel Vettere244a442012-03-25 19:47:28 +0200816 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200818 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
819 user_data, page_do_bit17_swizzling,
820 partial_cacheline_write,
821 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100824
Daniel Vettere244a442012-03-25 19:47:28 +0200825next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 set_page_dirty(page);
827 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100828
Chris Wilson755d2212012-09-04 21:02:55 +0100829 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100830 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100831
Eric Anholt40123c12009-03-09 13:42:30 -0700832 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100833 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700834 offset += page_length;
835 }
836
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100837out:
Chris Wilson755d2212012-09-04 21:02:55 +0100838 i915_gem_object_unpin_pages(obj);
839
Daniel Vettere244a442012-03-25 19:47:28 +0200840 if (hit_slowpath) {
841 /* Fixup: Kill any reinstated backing storage pages */
842 if (obj->madv == __I915_MADV_PURGED)
843 i915_gem_object_truncate(obj);
844 /* and flush dirty cachelines in case the object isn't in the cpu write
845 * domain anymore. */
846 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200849 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100850 }
Eric Anholt40123c12009-03-09 13:42:30 -0700851
Daniel Vetter58642882012-03-25 19:47:37 +0200852 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800853 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700856}
857
858/**
859 * Writes data to the object referenced by handle.
860 *
861 * On error, the contents of the buffer that were to be modified are undefined.
862 */
863int
864i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100865 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700866{
867 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000868 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000869 int ret;
870
871 if (args->size == 0)
872 return 0;
873
874 if (!access_ok(VERIFY_READ,
875 (char __user *)(uintptr_t)args->data_ptr,
876 args->size))
877 return -EFAULT;
878
Daniel Vetterf56f8212012-03-25 19:47:41 +0200879 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000881 if (ret)
882 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
Chris Wilson05394f32010-11-08 19:18:58 +0000888 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000889 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = -ENOENT;
891 goto unlock;
892 }
Eric Anholt673a3942008-07-30 12:06:12 -0700893
Chris Wilson7dcd2492010-09-26 20:21:44 +0100894 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000895 if (args->offset > obj->base.size ||
896 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100897 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100898 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100899 }
900
Daniel Vetter1286ff72012-05-10 15:25:09 +0200901 /* prime objects have no backing filp to GEM pread/pwrite
902 * pages from.
903 */
904 if (!obj->base.filp) {
905 ret = -EINVAL;
906 goto out;
907 }
908
Chris Wilsondb53a302011-02-03 11:57:46 +0000909 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 /* We can only do the GTT pwrite on untiled buffers, as otherwise
913 * it would end up going through the fenced access, and we'll get
914 * different detiling behavior between reading and writing.
915 * pread/pwrite currently are reading and writing from the CPU
916 * perspective, requiring manual detiling by the client.
917 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 goto out;
921 }
922
Chris Wilson86a1ee22012-08-11 15:41:04 +0100923 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200924 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 /* Note that the gtt paths might fail with non-page-backed user
928 * pointers (e.g. gtt mappings when moving data between
929 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700930 }
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson86a1ee22012-08-11 15:41:04 +0100932 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100934
Chris Wilson35b62a82010-09-26 20:23:38 +0100935out:
Chris Wilson05394f32010-11-08 19:18:58 +0000936 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100937unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700939 return ret;
940}
941
Chris Wilsonb3612372012-08-24 09:35:08 +0100942int
943i915_gem_check_wedge(struct drm_i915_private *dev_priv,
944 bool interruptible)
945{
946 if (atomic_read(&dev_priv->mm.wedged)) {
947 struct completion *x = &dev_priv->error_completion;
948 bool recovery_complete;
949 unsigned long flags;
950
951 /* Give the error handler a chance to run. */
952 spin_lock_irqsave(&x->wait.lock, flags);
953 recovery_complete = x->done > 0;
954 spin_unlock_irqrestore(&x->wait.lock, flags);
955
956 /* Non-interruptible callers can't handle -EAGAIN, hence return
957 * -EIO unconditionally for these. */
958 if (!interruptible)
959 return -EIO;
960
961 /* Recovery complete, but still wedged means reset failure. */
962 if (recovery_complete)
963 return -EIO;
964
965 return -EAGAIN;
966 }
967
968 return 0;
969}
970
971/*
972 * Compare seqno against outstanding lazy request. Emit a request if they are
973 * equal.
974 */
975static int
976i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
977{
978 int ret;
979
980 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
981
982 ret = 0;
983 if (seqno == ring->outstanding_lazy_request)
984 ret = i915_add_request(ring, NULL, NULL);
985
986 return ret;
987}
988
989/**
990 * __wait_seqno - wait until execution of seqno has finished
991 * @ring: the ring expected to report seqno
992 * @seqno: duh!
993 * @interruptible: do an interruptible wait (normally yes)
994 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
995 *
996 * Returns 0 if the seqno was found within the alloted time. Else returns the
997 * errno with remaining time filled in timeout argument.
998 */
999static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1000 bool interruptible, struct timespec *timeout)
1001{
1002 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1003 struct timespec before, now, wait_time={1,0};
1004 unsigned long timeout_jiffies;
1005 long end;
1006 bool wait_forever = true;
1007 int ret;
1008
1009 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1010 return 0;
1011
1012 trace_i915_gem_request_wait_begin(ring, seqno);
1013
1014 if (timeout != NULL) {
1015 wait_time = *timeout;
1016 wait_forever = false;
1017 }
1018
1019 timeout_jiffies = timespec_to_jiffies(&wait_time);
1020
1021 if (WARN_ON(!ring->irq_get(ring)))
1022 return -ENODEV;
1023
1024 /* Record current time in case interrupted by signal, or wedged * */
1025 getrawmonotonic(&before);
1026
1027#define EXIT_COND \
1028 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1029 atomic_read(&dev_priv->mm.wedged))
1030 do {
1031 if (interruptible)
1032 end = wait_event_interruptible_timeout(ring->irq_queue,
1033 EXIT_COND,
1034 timeout_jiffies);
1035 else
1036 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1037 timeout_jiffies);
1038
1039 ret = i915_gem_check_wedge(dev_priv, interruptible);
1040 if (ret)
1041 end = ret;
1042 } while (end == 0 && wait_forever);
1043
1044 getrawmonotonic(&now);
1045
1046 ring->irq_put(ring);
1047 trace_i915_gem_request_wait_end(ring, seqno);
1048#undef EXIT_COND
1049
1050 if (timeout) {
1051 struct timespec sleep_time = timespec_sub(now, before);
1052 *timeout = timespec_sub(*timeout, sleep_time);
1053 }
1054
1055 switch (end) {
1056 case -EIO:
1057 case -EAGAIN: /* Wedged */
1058 case -ERESTARTSYS: /* Signal */
1059 return (int)end;
1060 case 0: /* Timeout */
1061 if (timeout)
1062 set_normalized_timespec(timeout, 0, 0);
1063 return -ETIME;
1064 default: /* Completed */
1065 WARN_ON(end < 0); /* We're not aware of other errors */
1066 return 0;
1067 }
1068}
1069
1070/**
1071 * Waits for a sequence number to be signaled, and cleans up the
1072 * request and object lists appropriately for that event.
1073 */
1074int
1075i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1076{
1077 struct drm_device *dev = ring->dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 bool interruptible = dev_priv->mm.interruptible;
1080 int ret;
1081
1082 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1083 BUG_ON(seqno == 0);
1084
1085 ret = i915_gem_check_wedge(dev_priv, interruptible);
1086 if (ret)
1087 return ret;
1088
1089 ret = i915_gem_check_olr(ring, seqno);
1090 if (ret)
1091 return ret;
1092
1093 return __wait_seqno(ring, seqno, interruptible, NULL);
1094}
1095
1096/**
1097 * Ensures that all rendering to the object has completed and the object is
1098 * safe to unbind from the GTT or access from the CPU.
1099 */
1100static __must_check int
1101i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1102 bool readonly)
1103{
1104 struct intel_ring_buffer *ring = obj->ring;
1105 u32 seqno;
1106 int ret;
1107
1108 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1109 if (seqno == 0)
1110 return 0;
1111
1112 ret = i915_wait_seqno(ring, seqno);
1113 if (ret)
1114 return ret;
1115
1116 i915_gem_retire_requests_ring(ring);
1117
1118 /* Manually manage the write flush as we may have not yet
1119 * retired the buffer.
1120 */
1121 if (obj->last_write_seqno &&
1122 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1123 obj->last_write_seqno = 0;
1124 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1125 }
1126
1127 return 0;
1128}
1129
Chris Wilson3236f572012-08-24 09:35:09 +01001130/* A nonblocking variant of the above wait. This is a highly dangerous routine
1131 * as the object state may change during this call.
1132 */
1133static __must_check int
1134i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1135 bool readonly)
1136{
1137 struct drm_device *dev = obj->base.dev;
1138 struct drm_i915_private *dev_priv = dev->dev_private;
1139 struct intel_ring_buffer *ring = obj->ring;
1140 u32 seqno;
1141 int ret;
1142
1143 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144 BUG_ON(!dev_priv->mm.interruptible);
1145
1146 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1147 if (seqno == 0)
1148 return 0;
1149
1150 ret = i915_gem_check_wedge(dev_priv, true);
1151 if (ret)
1152 return ret;
1153
1154 ret = i915_gem_check_olr(ring, seqno);
1155 if (ret)
1156 return ret;
1157
1158 mutex_unlock(&dev->struct_mutex);
1159 ret = __wait_seqno(ring, seqno, true, NULL);
1160 mutex_lock(&dev->struct_mutex);
1161
1162 i915_gem_retire_requests_ring(ring);
1163
1164 /* Manually manage the write flush as we may have not yet
1165 * retired the buffer.
1166 */
1167 if (obj->last_write_seqno &&
1168 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1169 obj->last_write_seqno = 0;
1170 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1171 }
1172
1173 return ret;
1174}
1175
Eric Anholt673a3942008-07-30 12:06:12 -07001176/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001177 * Called when user space prepares to use an object with the CPU, either
1178 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001179 */
1180int
1181i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001183{
1184 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001185 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 uint32_t read_domains = args->read_domains;
1187 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001188 int ret;
1189
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
Chris Wilson21d509e2009-06-06 09:46:02 +01001194 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001195 return -EINVAL;
1196
1197 /* Having something in the write domain implies it's in the read
1198 * domain, and only that read domain. Enforce that in the request.
1199 */
1200 if (write_domain != 0 && read_domains != write_domain)
1201 return -EINVAL;
1202
Chris Wilson76c1dec2010-09-25 11:22:51 +01001203 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Chris Wilson05394f32010-11-08 19:18:58 +00001207 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001208 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001209 ret = -ENOENT;
1210 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001212
Chris Wilson3236f572012-08-24 09:35:09 +01001213 /* Try to flush the object off the GPU without holding the lock.
1214 * We will repeat the flush holding the lock in the normal manner
1215 * to catch cases where we are gazumped.
1216 */
1217 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1218 if (ret)
1219 goto unref;
1220
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001221 if (read_domains & I915_GEM_DOMAIN_GTT) {
1222 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001223
1224 /* Silently promote "you're not bound, there was nothing to do"
1225 * to success, since the client was just asking us to
1226 * make sure everything was done.
1227 */
1228 if (ret == -EINVAL)
1229 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001230 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001231 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 }
1233
Chris Wilson3236f572012-08-24 09:35:09 +01001234unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001235 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001236unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001237 mutex_unlock(&dev->struct_mutex);
1238 return ret;
1239}
1240
1241/**
1242 * Called when user space has done writes to this buffer
1243 */
1244int
1245i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001247{
1248 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001249 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001250 int ret = 0;
1251
Chris Wilson76c1dec2010-09-25 11:22:51 +01001252 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001254 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255
Chris Wilson05394f32010-11-08 19:18:58 +00001256 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001257 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001258 ret = -ENOENT;
1259 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001260 }
1261
Eric Anholt673a3942008-07-30 12:06:12 -07001262 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001263 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001264 i915_gem_object_flush_cpu_write_domain(obj);
1265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001267unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001268 mutex_unlock(&dev->struct_mutex);
1269 return ret;
1270}
1271
1272/**
1273 * Maps the contents of an object, returning the address it is mapped
1274 * into.
1275 *
1276 * While the mapping holds a reference on the contents of the object, it doesn't
1277 * imply a ref on the object itself.
1278 */
1279int
1280i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001281 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001282{
1283 struct drm_i915_gem_mmap *args = data;
1284 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001285 unsigned long addr;
1286
Chris Wilson05394f32010-11-08 19:18:58 +00001287 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001288 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001289 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001290
Daniel Vetter1286ff72012-05-10 15:25:09 +02001291 /* prime objects have no backing filp to GEM mmap
1292 * pages from.
1293 */
1294 if (!obj->filp) {
1295 drm_gem_object_unreference_unlocked(obj);
1296 return -EINVAL;
1297 }
1298
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001299 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001300 PROT_READ | PROT_WRITE, MAP_SHARED,
1301 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001302 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001303 if (IS_ERR((void *)addr))
1304 return addr;
1305
1306 args->addr_ptr = (uint64_t) addr;
1307
1308 return 0;
1309}
1310
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311/**
1312 * i915_gem_fault - fault a page into the GTT
1313 * vma: VMA in question
1314 * vmf: fault info
1315 *
1316 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1317 * from userspace. The fault handler takes care of binding the object to
1318 * the GTT (if needed), allocating and programming a fence register (again,
1319 * only if needed based on whether the old reg is still valid or the object
1320 * is tiled) and inserting a new PTE into the faulting process.
1321 *
1322 * Note that the faulting process may involve evicting existing objects
1323 * from the GTT and/or fence registers to make room. So performance may
1324 * suffer if the GTT working set is large or there are few fence registers
1325 * left.
1326 */
1327int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1328{
Chris Wilson05394f32010-11-08 19:18:58 +00001329 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1330 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001331 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332 pgoff_t page_offset;
1333 unsigned long pfn;
1334 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001335 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001336
1337 /* We don't use vmf->pgoff since that has the fake offset */
1338 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1339 PAGE_SHIFT;
1340
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001341 ret = i915_mutex_lock_interruptible(dev);
1342 if (ret)
1343 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001344
Chris Wilsondb53a302011-02-03 11:57:46 +00001345 trace_i915_gem_object_fault(obj, page_offset, true, write);
1346
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001347 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001348 if (!obj->map_and_fenceable) {
1349 ret = i915_gem_object_unbind(obj);
1350 if (ret)
1351 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001352 }
Chris Wilson05394f32010-11-08 19:18:58 +00001353 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001354 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001355 if (ret)
1356 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357
Eric Anholte92d03b2011-06-14 16:43:09 -07001358 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1359 if (ret)
1360 goto unlock;
1361 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001362
Daniel Vetter74898d72012-02-15 23:50:22 +01001363 if (!obj->has_global_gtt_mapping)
1364 i915_gem_gtt_bind_object(obj, obj->cache_level);
1365
Chris Wilson06d98132012-04-17 15:31:24 +01001366 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001367 if (ret)
1368 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001369
Chris Wilson05394f32010-11-08 19:18:58 +00001370 if (i915_gem_object_is_inactive(obj))
1371 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001372
Chris Wilson6299f992010-11-24 12:23:44 +00001373 obj->fault_mappable = true;
1374
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001375 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 page_offset;
1377
1378 /* Finally, remap it using the new GTT offset */
1379 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001380unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001381 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001382out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001383 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001384 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001385 /* If this -EIO is due to a gpu hang, give the reset code a
1386 * chance to clean up the mess. Otherwise return the proper
1387 * SIGBUS. */
1388 if (!atomic_read(&dev_priv->mm.wedged))
1389 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001390 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001391 /* Give the error handler a chance to run and move the
1392 * objects off the GPU active list. Next time we service the
1393 * fault, we should be able to transition the page into the
1394 * GTT without touching the GPU (and so avoid further
1395 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1396 * with coherency, just lost writes.
1397 */
Chris Wilson045e7692010-11-07 09:18:22 +00001398 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001399 case 0:
1400 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001401 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001402 case -EBUSY:
1403 /*
1404 * EBUSY is ok: this just means that another thread
1405 * already did the job.
1406 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 default:
Mika Kuoppala4d0f8172012-10-03 17:15:27 +03001411 WARN_ON_ONCE(ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001412 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001413 }
1414}
1415
1416/**
Chris Wilson901782b2009-07-10 08:18:50 +01001417 * i915_gem_release_mmap - remove physical page mappings
1418 * @obj: obj in question
1419 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001420 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001421 * relinquish ownership of the pages back to the system.
1422 *
1423 * It is vital that we remove the page mapping if we have mapped a tiled
1424 * object through the GTT and then lose the fence register due to
1425 * resource pressure. Similarly if the object has been moved out of the
1426 * aperture, than pages mapped into userspace must be revoked. Removing the
1427 * mapping will then trigger a page fault on the next user access, allowing
1428 * fixup by i915_gem_fault().
1429 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001430void
Chris Wilson05394f32010-11-08 19:18:58 +00001431i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001432{
Chris Wilson6299f992010-11-24 12:23:44 +00001433 if (!obj->fault_mappable)
1434 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001435
Chris Wilsonf6e47882011-03-20 21:09:12 +00001436 if (obj->base.dev->dev_mapping)
1437 unmap_mapping_range(obj->base.dev->dev_mapping,
1438 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1439 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001440
Chris Wilson6299f992010-11-24 12:23:44 +00001441 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001442}
1443
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001445i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446{
Chris Wilsone28f8712011-07-18 13:11:49 -07001447 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448
1449 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 tiling_mode == I915_TILING_NONE)
1451 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
1453 /* Previous chips need a power-of-two fence region when tiling */
1454 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458
Chris Wilsone28f8712011-07-18 13:11:49 -07001459 while (gtt_size < size)
1460 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001461
Chris Wilsone28f8712011-07-18 13:11:49 -07001462 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001463}
1464
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465/**
1466 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1467 * @obj: object to check
1468 *
1469 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001470 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 */
1472static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001473i915_gem_get_gtt_alignment(struct drm_device *dev,
1474 uint32_t size,
1475 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 /*
1478 * Minimum alignment is 4k (GTT page size), but might be greater
1479 * if a fence register is needed for the object.
1480 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001482 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 return 4096;
1484
1485 /*
1486 * Previous chips need to be aligned to the size of the smallest
1487 * fence register that can contain the object.
1488 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001489 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001490}
1491
Daniel Vetter5e783302010-11-14 22:32:36 +01001492/**
1493 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1494 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001495 * @dev: the device
1496 * @size: size of the object
1497 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001498 *
1499 * Return the required GTT alignment for an object, only taking into account
1500 * unfenced tiled surface requirements.
1501 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001502uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001503i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1504 uint32_t size,
1505 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001506{
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 /*
1508 * Minimum alignment is 4k (GTT page size) for sane hw.
1509 */
1510 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001511 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001512 return 4096;
1513
Chris Wilsone28f8712011-07-18 13:11:49 -07001514 /* Previous hardware however needs to be aligned to a power-of-two
1515 * tile height. The simplest method for determining this is to reuse
1516 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001517 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001518 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001519}
1520
Chris Wilsond8cb5082012-08-11 15:41:03 +01001521static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1522{
1523 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1524 int ret;
1525
1526 if (obj->base.map_list.map)
1527 return 0;
1528
1529 ret = drm_gem_create_mmap_offset(&obj->base);
1530 if (ret != -ENOSPC)
1531 return ret;
1532
1533 /* Badly fragmented mmap space? The only way we can recover
1534 * space is by destroying unwanted objects. We can't randomly release
1535 * mmap_offsets as userspace expects them to be persistent for the
1536 * lifetime of the objects. The closest we can is to release the
1537 * offsets on purgeable objects by truncating it and marking it purged,
1538 * which prevents userspace from ever using that object again.
1539 */
1540 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1541 ret = drm_gem_create_mmap_offset(&obj->base);
1542 if (ret != -ENOSPC)
1543 return ret;
1544
1545 i915_gem_shrink_all(dev_priv);
1546 return drm_gem_create_mmap_offset(&obj->base);
1547}
1548
1549static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1550{
1551 if (!obj->base.map_list.map)
1552 return;
1553
1554 drm_gem_free_mmap_offset(&obj->base);
1555}
1556
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557int
Dave Airlieff72145b2011-02-07 12:16:14 +10001558i915_gem_mmap_gtt(struct drm_file *file,
1559 struct drm_device *dev,
1560 uint32_t handle,
1561 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562{
Chris Wilsonda761a62010-10-27 17:37:08 +01001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 int ret;
1566
Chris Wilson76c1dec2010-09-25 11:22:51 +01001567 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570
Dave Airlieff72145b2011-02-07 12:16:14 +10001571 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001572 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001573 ret = -ENOENT;
1574 goto unlock;
1575 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001578 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001579 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001580 }
1581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001583 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -EINVAL;
1585 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001586 }
1587
Chris Wilsond8cb5082012-08-11 15:41:03 +01001588 ret = i915_gem_object_create_mmap_offset(obj);
1589 if (ret)
1590 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594out:
Chris Wilson05394f32010-11-08 19:18:58 +00001595 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001596unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001597 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001598 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001599}
1600
Dave Airlieff72145b2011-02-07 12:16:14 +10001601/**
1602 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1603 * @dev: DRM device
1604 * @data: GTT mapping ioctl data
1605 * @file: GEM object info
1606 *
1607 * Simply returns the fake offset to userspace so it can mmap it.
1608 * The mmap call will end up in drm_gem_mmap(), which will set things
1609 * up so we can get faults in the handler above.
1610 *
1611 * The fault handler will take care of binding the object into the GTT
1612 * (since it may have been evicted to make room for something), allocating
1613 * a fence register, and mapping the appropriate aperture address into
1614 * userspace.
1615 */
1616int
1617i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file)
1619{
1620 struct drm_i915_gem_mmap_gtt *args = data;
1621
Dave Airlieff72145b2011-02-07 12:16:14 +10001622 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1623}
1624
Daniel Vetter225067e2012-08-20 10:23:20 +02001625/* Immediately discard the backing storage */
1626static void
1627i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001628{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001629 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001630
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001631 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001632
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001633 if (obj->base.filp == NULL)
1634 return;
1635
Daniel Vetter225067e2012-08-20 10:23:20 +02001636 /* Our goal here is to return as much of the memory as
1637 * is possible back to the system as we are called from OOM.
1638 * To do this we must instruct the shmfs to drop all of its
1639 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640 */
Chris Wilson05394f32010-11-08 19:18:58 +00001641 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001642 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001643
Daniel Vetter225067e2012-08-20 10:23:20 +02001644 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001645}
1646
Daniel Vetter225067e2012-08-20 10:23:20 +02001647static inline int
1648i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1649{
1650 return obj->madv == I915_MADV_DONTNEED;
1651}
1652
Chris Wilson37e680a2012-06-07 15:38:42 +01001653static void
Chris Wilson05394f32010-11-08 19:18:58 +00001654i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001655{
Chris Wilson05394f32010-11-08 19:18:58 +00001656 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001658 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07001659
Chris Wilson05394f32010-11-08 19:18:58 +00001660 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001661
Chris Wilson6c085a72012-08-20 11:40:46 +02001662 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1663 if (ret) {
1664 /* In the event of a disaster, abandon all caches and
1665 * hope for the best.
1666 */
1667 WARN_ON(ret != -EIO);
1668 i915_gem_clflush_object(obj);
1669 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1670 }
1671
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001672 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001673 i915_gem_object_save_bit_17_swizzle(obj);
1674
Chris Wilson05394f32010-11-08 19:18:58 +00001675 if (obj->madv == I915_MADV_DONTNEED)
1676 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001677
Chris Wilson9da3da62012-06-01 15:20:22 +01001678 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1679 struct page *page = sg_page(sg);
1680
Chris Wilson05394f32010-11-08 19:18:58 +00001681 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001685 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001686
Chris Wilson9da3da62012-06-01 15:20:22 +01001687 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001688 }
Chris Wilson05394f32010-11-08 19:18:58 +00001689 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001690
Chris Wilson9da3da62012-06-01 15:20:22 +01001691 sg_free_table(obj->pages);
1692 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001693}
1694
1695static int
1696i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1697{
1698 const struct drm_i915_gem_object_ops *ops = obj->ops;
1699
Chris Wilson2f745ad2012-09-04 21:02:58 +01001700 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001701 return 0;
1702
1703 BUG_ON(obj->gtt_space);
1704
Chris Wilsona5570172012-09-04 21:02:54 +01001705 if (obj->pages_pin_count)
1706 return -EBUSY;
1707
Chris Wilson37e680a2012-06-07 15:38:42 +01001708 ops->put_pages(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001709 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001710
1711 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001712 if (i915_gem_object_is_purgeable(obj))
1713 i915_gem_object_truncate(obj);
1714
1715 return 0;
1716}
1717
1718static long
1719i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1720{
1721 struct drm_i915_gem_object *obj, *next;
1722 long count = 0;
1723
1724 list_for_each_entry_safe(obj, next,
1725 &dev_priv->mm.unbound_list,
1726 gtt_list) {
1727 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001728 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001729 count += obj->base.size >> PAGE_SHIFT;
1730 if (count >= target)
1731 return count;
1732 }
1733 }
1734
1735 list_for_each_entry_safe(obj, next,
1736 &dev_priv->mm.inactive_list,
1737 mm_list) {
1738 if (i915_gem_object_is_purgeable(obj) &&
1739 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001740 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001741 count += obj->base.size >> PAGE_SHIFT;
1742 if (count >= target)
1743 return count;
1744 }
1745 }
1746
1747 return count;
1748}
1749
1750static void
1751i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1752{
1753 struct drm_i915_gem_object *obj, *next;
1754
1755 i915_gem_evict_everything(dev_priv->dev);
1756
1757 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001758 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001759}
1760
Chris Wilson37e680a2012-06-07 15:38:42 +01001761static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001762i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001763{
Chris Wilson6c085a72012-08-20 11:40:46 +02001764 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001765 int page_count, i;
1766 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001767 struct sg_table *st;
1768 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001769 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001770 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001771
Chris Wilson6c085a72012-08-20 11:40:46 +02001772 /* Assert that the object is not currently in any GPU domain. As it
1773 * wasn't in the GTT, there shouldn't be any way it could have been in
1774 * a GPU cache
1775 */
1776 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1777 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1778
Chris Wilson9da3da62012-06-01 15:20:22 +01001779 st = kmalloc(sizeof(*st), GFP_KERNEL);
1780 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001781 return -ENOMEM;
1782
Chris Wilson9da3da62012-06-01 15:20:22 +01001783 page_count = obj->base.size / PAGE_SIZE;
1784 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1785 sg_free_table(st);
1786 kfree(st);
1787 return -ENOMEM;
1788 }
1789
1790 /* Get the list of pages out of our struct file. They'll be pinned
1791 * at this point until we release them.
1792 *
1793 * Fail silently without starting the shrinker
1794 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1796 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001797 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001798 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001799 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001800 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1801 if (IS_ERR(page)) {
1802 i915_gem_purge(dev_priv, page_count);
1803 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1804 }
1805 if (IS_ERR(page)) {
1806 /* We've tried hard to allocate the memory by reaping
1807 * our own buffer, now let the real VM do its job and
1808 * go down in flames if truly OOM.
1809 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001810 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001811 gfp |= __GFP_IO | __GFP_WAIT;
1812
1813 i915_gem_shrink_all(dev_priv);
1814 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1815 if (IS_ERR(page))
1816 goto err_pages;
1817
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001818 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001819 gfp &= ~(__GFP_IO | __GFP_WAIT);
1820 }
Eric Anholt673a3942008-07-30 12:06:12 -07001821
Chris Wilson9da3da62012-06-01 15:20:22 +01001822 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001823 }
1824
1825 if (i915_gem_object_needs_bit17_swizzle(obj))
1826 i915_gem_object_do_bit_17_swizzle(obj);
1827
Chris Wilson9da3da62012-06-01 15:20:22 +01001828 obj->pages = st;
Eric Anholt673a3942008-07-30 12:06:12 -07001829 return 0;
1830
1831err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001832 for_each_sg(st->sgl, sg, i, page_count)
1833 page_cache_release(sg_page(sg));
1834 sg_free_table(st);
1835 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001836 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001837}
1838
Chris Wilson37e680a2012-06-07 15:38:42 +01001839/* Ensure that the associated pages are gathered from the backing storage
1840 * and pinned into our object. i915_gem_object_get_pages() may be called
1841 * multiple times before they are released by a single call to
1842 * i915_gem_object_put_pages() - once the pages are no longer referenced
1843 * either as a result of memory pressure (reaping pages under the shrinker)
1844 * or as the object is itself released.
1845 */
1846int
1847i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1848{
1849 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1850 const struct drm_i915_gem_object_ops *ops = obj->ops;
1851 int ret;
1852
Chris Wilson2f745ad2012-09-04 21:02:58 +01001853 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001854 return 0;
1855
Chris Wilsona5570172012-09-04 21:02:54 +01001856 BUG_ON(obj->pages_pin_count);
1857
Chris Wilson37e680a2012-06-07 15:38:42 +01001858 ret = ops->get_pages(obj);
1859 if (ret)
1860 return ret;
1861
1862 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1863 return 0;
1864}
1865
Chris Wilson54cf91d2010-11-25 18:00:26 +00001866void
Chris Wilson05394f32010-11-08 19:18:58 +00001867i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001868 struct intel_ring_buffer *ring,
1869 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001870{
Chris Wilson05394f32010-11-08 19:18:58 +00001871 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001872 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001873
Zou Nan hai852835f2010-05-21 09:08:56 +08001874 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001875 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001876
1877 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001878 if (!obj->active) {
1879 drm_gem_object_reference(&obj->base);
1880 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001881 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001882
Eric Anholt673a3942008-07-30 12:06:12 -07001883 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001884 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1885 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886
Chris Wilson0201f1e2012-07-20 12:41:01 +01001887 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001888
Chris Wilsoncaea7472010-11-12 13:53:37 +00001889 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001890 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001891
Chris Wilson7dd49062012-03-21 10:48:18 +00001892 /* Bump MRU to take account of the delayed flush */
1893 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1894 struct drm_i915_fence_reg *reg;
1895
1896 reg = &dev_priv->fence_regs[obj->fence_reg];
1897 list_move_tail(&reg->lru_list,
1898 &dev_priv->mm.fence_list);
1899 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900 }
1901}
1902
1903static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001904i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1905{
1906 struct drm_device *dev = obj->base.dev;
1907 struct drm_i915_private *dev_priv = dev->dev_private;
1908
Chris Wilson65ce3022012-07-20 12:41:02 +01001909 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001910 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001911
Chris Wilsonf047e392012-07-21 12:31:41 +01001912 if (obj->pin_count) /* are we a framebuffer? */
1913 intel_mark_fb_idle(obj);
1914
1915 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1916
Chris Wilson65ce3022012-07-20 12:41:02 +01001917 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918 obj->ring = NULL;
1919
Chris Wilson65ce3022012-07-20 12:41:02 +01001920 obj->last_read_seqno = 0;
1921 obj->last_write_seqno = 0;
1922 obj->base.write_domain = 0;
1923
1924 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001926
1927 obj->active = 0;
1928 drm_gem_object_unreference(&obj->base);
1929
1930 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001931}
Eric Anholt673a3942008-07-30 12:06:12 -07001932
Daniel Vetter53d227f2012-01-25 16:32:49 +01001933static u32
1934i915_gem_get_seqno(struct drm_device *dev)
1935{
1936 drm_i915_private_t *dev_priv = dev->dev_private;
1937 u32 seqno = dev_priv->next_seqno;
1938
1939 /* reserve 0 for non-seqno */
1940 if (++dev_priv->next_seqno == 0)
1941 dev_priv->next_seqno = 1;
1942
1943 return seqno;
1944}
1945
1946u32
1947i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1948{
1949 if (ring->outstanding_lazy_request == 0)
1950 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1951
1952 return ring->outstanding_lazy_request;
1953}
1954
Chris Wilson3cce4692010-10-27 16:11:02 +01001955int
Chris Wilsondb53a302011-02-03 11:57:46 +00001956i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001957 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001958 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001959{
Chris Wilsondb53a302011-02-03 11:57:46 +00001960 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001961 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001962 u32 request_ring_position;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001963 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001964 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001965 int ret;
1966
Daniel Vettercc889e02012-06-13 20:45:19 +02001967 /*
1968 * Emit any outstanding flushes - execbuf can fail to emit the flush
1969 * after having emitted the batchbuffer command. Hence we need to fix
1970 * things up similar to emitting the lazy request. The difference here
1971 * is that the flush _must_ happen before the next request, no matter
1972 * what.
1973 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001974 ret = intel_ring_flush_all_caches(ring);
1975 if (ret)
1976 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001977
Chris Wilsonacb868d2012-09-26 13:47:30 +01001978 request = kmalloc(sizeof(*request), GFP_KERNEL);
1979 if (request == NULL)
1980 return -ENOMEM;
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001981
Daniel Vetter53d227f2012-01-25 16:32:49 +01001982 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001983
Chris Wilsona71d8d92012-02-15 11:25:36 +00001984 /* Record the position of the start of the request so that
1985 * should we detect the updated seqno part-way through the
1986 * GPU processing the request, we never over-estimate the
1987 * position of the head.
1988 */
1989 request_ring_position = intel_ring_get_tail(ring);
1990
Chris Wilson3cce4692010-10-27 16:11:02 +01001991 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001992 if (ret) {
1993 kfree(request);
1994 return ret;
1995 }
Eric Anholt673a3942008-07-30 12:06:12 -07001996
Chris Wilsondb53a302011-02-03 11:57:46 +00001997 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001998
1999 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002000 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002001 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002002 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002003 was_empty = list_empty(&ring->request_list);
2004 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002005 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002006
Chris Wilsondb53a302011-02-03 11:57:46 +00002007 if (file) {
2008 struct drm_i915_file_private *file_priv = file->driver_priv;
2009
Chris Wilson1c255952010-09-26 11:03:27 +01002010 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002011 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002012 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002013 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002014 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002015 }
Eric Anholt673a3942008-07-30 12:06:12 -07002016
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002017 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002018
Ben Gamarif65d9422009-09-14 17:48:44 -04002019 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002020 if (i915_enable_hangcheck) {
2021 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002022 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002023 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002024 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002025 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002026 &dev_priv->mm.retire_work,
2027 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002028 intel_mark_busy(dev_priv->dev);
2029 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002030 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002031
Chris Wilsonacb868d2012-09-26 13:47:30 +01002032 if (out_seqno)
2033 *out_seqno = seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002034 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002035}
2036
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002037static inline void
2038i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002039{
Chris Wilson1c255952010-09-26 11:03:27 +01002040 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002041
Chris Wilson1c255952010-09-26 11:03:27 +01002042 if (!file_priv)
2043 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002044
Chris Wilson1c255952010-09-26 11:03:27 +01002045 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002046 if (request->file_priv) {
2047 list_del(&request->client_list);
2048 request->file_priv = NULL;
2049 }
Chris Wilson1c255952010-09-26 11:03:27 +01002050 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002051}
2052
Chris Wilsondfaae392010-09-22 10:31:52 +01002053static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2054 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002055{
Chris Wilsondfaae392010-09-22 10:31:52 +01002056 while (!list_empty(&ring->request_list)) {
2057 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002058
Chris Wilsondfaae392010-09-22 10:31:52 +01002059 request = list_first_entry(&ring->request_list,
2060 struct drm_i915_gem_request,
2061 list);
2062
2063 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002064 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002065 kfree(request);
2066 }
2067
2068 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002069 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002070
Chris Wilson05394f32010-11-08 19:18:58 +00002071 obj = list_first_entry(&ring->active_list,
2072 struct drm_i915_gem_object,
2073 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002074
Chris Wilson05394f32010-11-08 19:18:58 +00002075 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002076 }
Eric Anholt673a3942008-07-30 12:06:12 -07002077}
2078
Chris Wilson312817a2010-11-22 11:50:11 +00002079static void i915_gem_reset_fences(struct drm_device *dev)
2080{
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 int i;
2083
Daniel Vetter4b9de732011-10-09 21:52:02 +02002084 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002085 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002086
Chris Wilsonada726c2012-04-17 15:31:32 +01002087 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002088
Chris Wilsonada726c2012-04-17 15:31:32 +01002089 if (reg->obj)
2090 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002091
Chris Wilsonada726c2012-04-17 15:31:32 +01002092 reg->pin_count = 0;
2093 reg->obj = NULL;
2094 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002095 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002096
2097 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002098}
2099
Chris Wilson069efc12010-09-30 16:53:18 +01002100void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002101{
Chris Wilsondfaae392010-09-22 10:31:52 +01002102 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002103 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002104 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002105 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002106
Chris Wilsonb4519512012-05-11 14:29:30 +01002107 for_each_ring(ring, dev_priv, i)
2108 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002109
Chris Wilsondfaae392010-09-22 10:31:52 +01002110 /* Move everything out of the GPU domains to ensure we do any
2111 * necessary invalidation upon reuse.
2112 */
Chris Wilson05394f32010-11-08 19:18:58 +00002113 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002114 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002115 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002116 {
Chris Wilson05394f32010-11-08 19:18:58 +00002117 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002118 }
Chris Wilson069efc12010-09-30 16:53:18 +01002119
2120 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002121 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002122}
2123
2124/**
2125 * This function clears the request list as sequence numbers are passed.
2126 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002127void
Chris Wilsondb53a302011-02-03 11:57:46 +00002128i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002129{
Eric Anholt673a3942008-07-30 12:06:12 -07002130 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002131 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002132
Chris Wilsondb53a302011-02-03 11:57:46 +00002133 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002134 return;
2135
Chris Wilsondb53a302011-02-03 11:57:46 +00002136 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002137
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002138 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002139
Chris Wilson076e2c02011-01-21 10:07:18 +00002140 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002141 if (seqno >= ring->sync_seqno[i])
2142 ring->sync_seqno[i] = 0;
2143
Zou Nan hai852835f2010-05-21 09:08:56 +08002144 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002145 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Zou Nan hai852835f2010-05-21 09:08:56 +08002147 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002148 struct drm_i915_gem_request,
2149 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002150
Chris Wilsondfaae392010-09-22 10:31:52 +01002151 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002152 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002153
Chris Wilsondb53a302011-02-03 11:57:46 +00002154 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002155 /* We know the GPU must have read the request to have
2156 * sent us the seqno + interrupt, so use the position
2157 * of tail of the request to update the last known position
2158 * of the GPU head.
2159 */
2160 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002161
2162 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002163 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002164 kfree(request);
2165 }
2166
2167 /* Move any buffers on the active list that are no longer referenced
2168 * by the ringbuffer to the flushing/inactive lists as appropriate.
2169 */
2170 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002171 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002172
Akshay Joshi0206e352011-08-16 15:34:10 -04002173 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002174 struct drm_i915_gem_object,
2175 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002176
Chris Wilson0201f1e2012-07-20 12:41:01 +01002177 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002178 break;
2179
Chris Wilson65ce3022012-07-20 12:41:02 +01002180 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002181 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002182
Chris Wilsondb53a302011-02-03 11:57:46 +00002183 if (unlikely(ring->trace_irq_seqno &&
2184 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002185 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002186 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002187 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002188
Chris Wilsondb53a302011-02-03 11:57:46 +00002189 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002190}
2191
2192void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002193i915_gem_retire_requests(struct drm_device *dev)
2194{
2195 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002196 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002197 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002198
Chris Wilsonb4519512012-05-11 14:29:30 +01002199 for_each_ring(ring, dev_priv, i)
2200 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002201}
2202
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002203static void
Eric Anholt673a3942008-07-30 12:06:12 -07002204i915_gem_retire_work_handler(struct work_struct *work)
2205{
2206 drm_i915_private_t *dev_priv;
2207 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002208 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002209 bool idle;
2210 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002211
2212 dev_priv = container_of(work, drm_i915_private_t,
2213 mm.retire_work.work);
2214 dev = dev_priv->dev;
2215
Chris Wilson891b48c2010-09-29 12:26:37 +01002216 /* Come back later if the device is busy... */
2217 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002218 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2219 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002220 return;
2221 }
2222
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002223 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002224
Chris Wilson0a587052011-01-09 21:05:44 +00002225 /* Send a periodic flush down the ring so we don't hold onto GEM
2226 * objects indefinitely.
2227 */
2228 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002229 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002230 if (ring->gpu_caches_dirty)
2231 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002232
2233 idle &= list_empty(&ring->request_list);
2234 }
2235
2236 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002237 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2238 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002239 if (idle)
2240 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002241
Eric Anholt673a3942008-07-30 12:06:12 -07002242 mutex_unlock(&dev->struct_mutex);
2243}
2244
Ben Widawsky5816d642012-04-11 11:18:19 -07002245/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002246 * Ensures that an object will eventually get non-busy by flushing any required
2247 * write domains, emitting any outstanding lazy request and retiring and
2248 * completed requests.
2249 */
2250static int
2251i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2252{
2253 int ret;
2254
2255 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002256 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002257 if (ret)
2258 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002259
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002260 i915_gem_retire_requests_ring(obj->ring);
2261 }
2262
2263 return 0;
2264}
2265
2266/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002267 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2268 * @DRM_IOCTL_ARGS: standard ioctl arguments
2269 *
2270 * Returns 0 if successful, else an error is returned with the remaining time in
2271 * the timeout parameter.
2272 * -ETIME: object is still busy after timeout
2273 * -ERESTARTSYS: signal interrupted the wait
2274 * -ENONENT: object doesn't exist
2275 * Also possible, but rare:
2276 * -EAGAIN: GPU wedged
2277 * -ENOMEM: damn
2278 * -ENODEV: Internal IRQ fail
2279 * -E?: The add request failed
2280 *
2281 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2282 * non-zero timeout parameter the wait ioctl will wait for the given number of
2283 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2284 * without holding struct_mutex the object may become re-busied before this
2285 * function completes. A similar but shorter * race condition exists in the busy
2286 * ioctl
2287 */
2288int
2289i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2290{
2291 struct drm_i915_gem_wait *args = data;
2292 struct drm_i915_gem_object *obj;
2293 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002294 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002295 u32 seqno = 0;
2296 int ret = 0;
2297
Ben Widawskyeac1f142012-06-05 15:24:24 -07002298 if (args->timeout_ns >= 0) {
2299 timeout_stack = ns_to_timespec(args->timeout_ns);
2300 timeout = &timeout_stack;
2301 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002302
2303 ret = i915_mutex_lock_interruptible(dev);
2304 if (ret)
2305 return ret;
2306
2307 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2308 if (&obj->base == NULL) {
2309 mutex_unlock(&dev->struct_mutex);
2310 return -ENOENT;
2311 }
2312
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002313 /* Need to make sure the object gets inactive eventually. */
2314 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002315 if (ret)
2316 goto out;
2317
2318 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002319 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002320 ring = obj->ring;
2321 }
2322
2323 if (seqno == 0)
2324 goto out;
2325
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002326 /* Do this after OLR check to make sure we make forward progress polling
2327 * on this IOCTL with a 0 timeout (like busy ioctl)
2328 */
2329 if (!args->timeout_ns) {
2330 ret = -ETIME;
2331 goto out;
2332 }
2333
2334 drm_gem_object_unreference(&obj->base);
2335 mutex_unlock(&dev->struct_mutex);
2336
Ben Widawskyeac1f142012-06-05 15:24:24 -07002337 ret = __wait_seqno(ring, seqno, true, timeout);
2338 if (timeout) {
2339 WARN_ON(!timespec_valid(timeout));
2340 args->timeout_ns = timespec_to_ns(timeout);
2341 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002342 return ret;
2343
2344out:
2345 drm_gem_object_unreference(&obj->base);
2346 mutex_unlock(&dev->struct_mutex);
2347 return ret;
2348}
2349
2350/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002351 * i915_gem_object_sync - sync an object to a ring.
2352 *
2353 * @obj: object which may be in use on another ring.
2354 * @to: ring we wish to use the object on. May be NULL.
2355 *
2356 * This code is meant to abstract object synchronization with the GPU.
2357 * Calling with NULL implies synchronizing the object with the CPU
2358 * rather than a particular GPU ring.
2359 *
2360 * Returns 0 if successful, else propagates up the lower layer error.
2361 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002362int
2363i915_gem_object_sync(struct drm_i915_gem_object *obj,
2364 struct intel_ring_buffer *to)
2365{
2366 struct intel_ring_buffer *from = obj->ring;
2367 u32 seqno;
2368 int ret, idx;
2369
2370 if (from == NULL || to == from)
2371 return 0;
2372
Ben Widawsky5816d642012-04-11 11:18:19 -07002373 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002374 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002375
2376 idx = intel_ring_sync_index(from, to);
2377
Chris Wilson0201f1e2012-07-20 12:41:01 +01002378 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002379 if (seqno <= from->sync_seqno[idx])
2380 return 0;
2381
Ben Widawskyb4aca012012-04-25 20:50:12 -07002382 ret = i915_gem_check_olr(obj->ring, seqno);
2383 if (ret)
2384 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002385
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002386 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002387 if (!ret)
2388 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002389
Ben Widawskye3a5a222012-04-11 11:18:20 -07002390 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002391}
2392
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002393static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2394{
2395 u32 old_write_domain, old_read_domains;
2396
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002397 /* Act a barrier for all accesses through the GTT */
2398 mb();
2399
2400 /* Force a pagefault for domain tracking on next user access */
2401 i915_gem_release_mmap(obj);
2402
Keith Packardb97c3d92011-06-24 21:02:59 -07002403 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2404 return;
2405
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002406 old_read_domains = obj->base.read_domains;
2407 old_write_domain = obj->base.write_domain;
2408
2409 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2410 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2411
2412 trace_i915_gem_object_change_domain(obj,
2413 old_read_domains,
2414 old_write_domain);
2415}
2416
Eric Anholt673a3942008-07-30 12:06:12 -07002417/**
2418 * Unbinds an object from the GTT aperture.
2419 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002420int
Chris Wilson05394f32010-11-08 19:18:58 +00002421i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002422{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002423 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002424 int ret = 0;
2425
Chris Wilson05394f32010-11-08 19:18:58 +00002426 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002427 return 0;
2428
Chris Wilson31d8d652012-05-24 19:11:20 +01002429 if (obj->pin_count)
2430 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002431
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002432 BUG_ON(obj->pages == NULL);
2433
Chris Wilsona8198ee2011-04-13 22:04:09 +01002434 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002435 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002436 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002437 /* Continue on if we fail due to EIO, the GPU is hung so we
2438 * should be safe and we need to cleanup or else we might
2439 * cause memory corruption through use-after-free.
2440 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002441
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002442 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002443
Daniel Vetter96b47b62009-12-15 17:50:00 +01002444 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002445 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002446 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002447 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002448
Chris Wilsondb53a302011-02-03 11:57:46 +00002449 trace_i915_gem_object_unbind(obj);
2450
Daniel Vetter74898d72012-02-15 23:50:22 +01002451 if (obj->has_global_gtt_mapping)
2452 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002453 if (obj->has_aliasing_ppgtt_mapping) {
2454 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2455 obj->has_aliasing_ppgtt_mapping = 0;
2456 }
Daniel Vetter74163902012-02-15 23:50:21 +01002457 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002458
Chris Wilson6c085a72012-08-20 11:40:46 +02002459 list_del(&obj->mm_list);
2460 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002461 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002462 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002463
Chris Wilson05394f32010-11-08 19:18:58 +00002464 drm_mm_put_block(obj->gtt_space);
2465 obj->gtt_space = NULL;
2466 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002467
Chris Wilson6c085a72012-08-20 11:40:46 +02002468 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002469}
2470
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002471static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002472{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002473 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002474 return 0;
2475
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002476 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002477}
2478
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002479int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002480{
2481 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002482 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002483 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002484
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002485 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002486 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002487 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002488 if (ret)
2489 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002490
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002491 ret = i915_ring_idle(ring);
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002492 if (ret)
2493 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002494 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002495
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002496 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002497}
2498
Chris Wilson9ce079e2012-04-17 15:31:30 +01002499static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2500 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002501{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002502 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002503 uint64_t val;
2504
Chris Wilson9ce079e2012-04-17 15:31:30 +01002505 if (obj) {
2506 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002507
Chris Wilson9ce079e2012-04-17 15:31:30 +01002508 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2509 0xfffff000) << 32;
2510 val |= obj->gtt_offset & 0xfffff000;
2511 val |= (uint64_t)((obj->stride / 128) - 1) <<
2512 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002513
Chris Wilson9ce079e2012-04-17 15:31:30 +01002514 if (obj->tiling_mode == I915_TILING_Y)
2515 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2516 val |= I965_FENCE_REG_VALID;
2517 } else
2518 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002519
Chris Wilson9ce079e2012-04-17 15:31:30 +01002520 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2521 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002522}
2523
Chris Wilson9ce079e2012-04-17 15:31:30 +01002524static void i965_write_fence_reg(struct drm_device *dev, int reg,
2525 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002526{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002527 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002528 uint64_t val;
2529
Chris Wilson9ce079e2012-04-17 15:31:30 +01002530 if (obj) {
2531 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002532
Chris Wilson9ce079e2012-04-17 15:31:30 +01002533 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2534 0xfffff000) << 32;
2535 val |= obj->gtt_offset & 0xfffff000;
2536 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2537 if (obj->tiling_mode == I915_TILING_Y)
2538 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2539 val |= I965_FENCE_REG_VALID;
2540 } else
2541 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002542
Chris Wilson9ce079e2012-04-17 15:31:30 +01002543 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2544 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002545}
2546
Chris Wilson9ce079e2012-04-17 15:31:30 +01002547static void i915_write_fence_reg(struct drm_device *dev, int reg,
2548 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002550 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002551 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552
Chris Wilson9ce079e2012-04-17 15:31:30 +01002553 if (obj) {
2554 u32 size = obj->gtt_space->size;
2555 int pitch_val;
2556 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557
Chris Wilson9ce079e2012-04-17 15:31:30 +01002558 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2559 (size & -size) != size ||
2560 (obj->gtt_offset & (size - 1)),
2561 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2562 obj->gtt_offset, obj->map_and_fenceable, size);
2563
2564 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2565 tile_width = 128;
2566 else
2567 tile_width = 512;
2568
2569 /* Note: pitch better be a power of two tile widths */
2570 pitch_val = obj->stride / tile_width;
2571 pitch_val = ffs(pitch_val) - 1;
2572
2573 val = obj->gtt_offset;
2574 if (obj->tiling_mode == I915_TILING_Y)
2575 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2576 val |= I915_FENCE_SIZE_BITS(size);
2577 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2578 val |= I830_FENCE_REG_VALID;
2579 } else
2580 val = 0;
2581
2582 if (reg < 8)
2583 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002584 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002585 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002586
Chris Wilson9ce079e2012-04-17 15:31:30 +01002587 I915_WRITE(reg, val);
2588 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002589}
2590
Chris Wilson9ce079e2012-04-17 15:31:30 +01002591static void i830_write_fence_reg(struct drm_device *dev, int reg,
2592 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002594 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002595 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002596
Chris Wilson9ce079e2012-04-17 15:31:30 +01002597 if (obj) {
2598 u32 size = obj->gtt_space->size;
2599 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600
Chris Wilson9ce079e2012-04-17 15:31:30 +01002601 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2602 (size & -size) != size ||
2603 (obj->gtt_offset & (size - 1)),
2604 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2605 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002606
Chris Wilson9ce079e2012-04-17 15:31:30 +01002607 pitch_val = obj->stride / 128;
2608 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002609
Chris Wilson9ce079e2012-04-17 15:31:30 +01002610 val = obj->gtt_offset;
2611 if (obj->tiling_mode == I915_TILING_Y)
2612 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2613 val |= I830_FENCE_SIZE_BITS(size);
2614 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2615 val |= I830_FENCE_REG_VALID;
2616 } else
2617 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002618
Chris Wilson9ce079e2012-04-17 15:31:30 +01002619 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2620 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2621}
2622
2623static void i915_gem_write_fence(struct drm_device *dev, int reg,
2624 struct drm_i915_gem_object *obj)
2625{
2626 switch (INTEL_INFO(dev)->gen) {
2627 case 7:
2628 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2629 case 5:
2630 case 4: i965_write_fence_reg(dev, reg, obj); break;
2631 case 3: i915_write_fence_reg(dev, reg, obj); break;
2632 case 2: i830_write_fence_reg(dev, reg, obj); break;
2633 default: break;
2634 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002635}
2636
Chris Wilson61050802012-04-17 15:31:31 +01002637static inline int fence_number(struct drm_i915_private *dev_priv,
2638 struct drm_i915_fence_reg *fence)
2639{
2640 return fence - dev_priv->fence_regs;
2641}
2642
2643static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2644 struct drm_i915_fence_reg *fence,
2645 bool enable)
2646{
2647 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2648 int reg = fence_number(dev_priv, fence);
2649
2650 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2651
2652 if (enable) {
2653 obj->fence_reg = reg;
2654 fence->obj = obj;
2655 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2656 } else {
2657 obj->fence_reg = I915_FENCE_REG_NONE;
2658 fence->obj = NULL;
2659 list_del_init(&fence->lru_list);
2660 }
2661}
2662
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002664i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002665{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002666 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002667 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002668 if (ret)
2669 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002670
2671 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002672 }
2673
Chris Wilson63256ec2011-01-04 18:42:07 +00002674 /* Ensure that all CPU reads are completed before installing a fence
2675 * and all writes before removing the fence.
2676 */
2677 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2678 mb();
2679
Chris Wilson86d5bc32012-07-20 12:41:04 +01002680 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002681 return 0;
2682}
2683
2684int
2685i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2686{
Chris Wilson61050802012-04-17 15:31:31 +01002687 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002688 int ret;
2689
Chris Wilsona360bb12012-04-17 15:31:25 +01002690 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002691 if (ret)
2692 return ret;
2693
Chris Wilson61050802012-04-17 15:31:31 +01002694 if (obj->fence_reg == I915_FENCE_REG_NONE)
2695 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002696
Chris Wilson61050802012-04-17 15:31:31 +01002697 i915_gem_object_update_fence(obj,
2698 &dev_priv->fence_regs[obj->fence_reg],
2699 false);
2700 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701
2702 return 0;
2703}
2704
2705static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002706i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002707{
Daniel Vetterae3db242010-02-19 11:51:58 +01002708 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002709 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002710 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002711
2712 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002713 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002714 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2715 reg = &dev_priv->fence_regs[i];
2716 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002718
Chris Wilson1690e1e2011-12-14 13:57:08 +01002719 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002720 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002721 }
2722
Chris Wilsond9e86c02010-11-10 16:40:20 +00002723 if (avail == NULL)
2724 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002725
2726 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002727 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002728 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002729 continue;
2730
Chris Wilson8fe301a2012-04-17 15:31:28 +01002731 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002732 }
2733
Chris Wilson8fe301a2012-04-17 15:31:28 +01002734 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002735}
2736
Jesse Barnesde151cf2008-11-12 10:03:55 -08002737/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002738 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002739 * @obj: object to map through a fence reg
2740 *
2741 * When mapping objects through the GTT, userspace wants to be able to write
2742 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002743 * This function walks the fence regs looking for a free one for @obj,
2744 * stealing one if it can't find any.
2745 *
2746 * It then sets up the reg based on the object's properties: address, pitch
2747 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002748 *
2749 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002750 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002751int
Chris Wilson06d98132012-04-17 15:31:24 +01002752i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002753{
Chris Wilson05394f32010-11-08 19:18:58 +00002754 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002755 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002756 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002757 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002758 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002759
Chris Wilson14415742012-04-17 15:31:33 +01002760 /* Have we updated the tiling parameters upon the object and so
2761 * will need to serialise the write to the associated fence register?
2762 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002763 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002764 ret = i915_gem_object_flush_fence(obj);
2765 if (ret)
2766 return ret;
2767 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002768
Chris Wilsond9e86c02010-11-10 16:40:20 +00002769 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002770 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2771 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002772 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002773 list_move_tail(&reg->lru_list,
2774 &dev_priv->mm.fence_list);
2775 return 0;
2776 }
2777 } else if (enable) {
2778 reg = i915_find_fence_reg(dev);
2779 if (reg == NULL)
2780 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002781
Chris Wilson14415742012-04-17 15:31:33 +01002782 if (reg->obj) {
2783 struct drm_i915_gem_object *old = reg->obj;
2784
2785 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002786 if (ret)
2787 return ret;
2788
Chris Wilson14415742012-04-17 15:31:33 +01002789 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002790 }
Chris Wilson14415742012-04-17 15:31:33 +01002791 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002792 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002793
Chris Wilson14415742012-04-17 15:31:33 +01002794 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002795 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002796
Chris Wilson9ce079e2012-04-17 15:31:30 +01002797 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002798}
2799
Chris Wilson42d6ab42012-07-26 11:49:32 +01002800static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2801 struct drm_mm_node *gtt_space,
2802 unsigned long cache_level)
2803{
2804 struct drm_mm_node *other;
2805
2806 /* On non-LLC machines we have to be careful when putting differing
2807 * types of snoopable memory together to avoid the prefetcher
2808 * crossing memory domains and dieing.
2809 */
2810 if (HAS_LLC(dev))
2811 return true;
2812
2813 if (gtt_space == NULL)
2814 return true;
2815
2816 if (list_empty(&gtt_space->node_list))
2817 return true;
2818
2819 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2820 if (other->allocated && !other->hole_follows && other->color != cache_level)
2821 return false;
2822
2823 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2824 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2825 return false;
2826
2827 return true;
2828}
2829
2830static void i915_gem_verify_gtt(struct drm_device *dev)
2831{
2832#if WATCH_GTT
2833 struct drm_i915_private *dev_priv = dev->dev_private;
2834 struct drm_i915_gem_object *obj;
2835 int err = 0;
2836
2837 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2838 if (obj->gtt_space == NULL) {
2839 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2840 err++;
2841 continue;
2842 }
2843
2844 if (obj->cache_level != obj->gtt_space->color) {
2845 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2846 obj->gtt_space->start,
2847 obj->gtt_space->start + obj->gtt_space->size,
2848 obj->cache_level,
2849 obj->gtt_space->color);
2850 err++;
2851 continue;
2852 }
2853
2854 if (!i915_gem_valid_gtt_space(dev,
2855 obj->gtt_space,
2856 obj->cache_level)) {
2857 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2858 obj->gtt_space->start,
2859 obj->gtt_space->start + obj->gtt_space->size,
2860 obj->cache_level);
2861 err++;
2862 continue;
2863 }
2864 }
2865
2866 WARN_ON(err);
2867#endif
2868}
2869
Jesse Barnesde151cf2008-11-12 10:03:55 -08002870/**
Eric Anholt673a3942008-07-30 12:06:12 -07002871 * Finds free space in the GTT aperture and binds the object there.
2872 */
2873static int
Chris Wilson05394f32010-11-08 19:18:58 +00002874i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002875 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002876 bool map_and_fenceable,
2877 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002878{
Chris Wilson05394f32010-11-08 19:18:58 +00002879 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002880 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002881 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002882 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002883 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002884 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002885
Chris Wilson05394f32010-11-08 19:18:58 +00002886 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002887 DRM_ERROR("Attempting to bind a purgeable object\n");
2888 return -EINVAL;
2889 }
2890
Chris Wilsone28f8712011-07-18 13:11:49 -07002891 fence_size = i915_gem_get_gtt_size(dev,
2892 obj->base.size,
2893 obj->tiling_mode);
2894 fence_alignment = i915_gem_get_gtt_alignment(dev,
2895 obj->base.size,
2896 obj->tiling_mode);
2897 unfenced_alignment =
2898 i915_gem_get_unfenced_gtt_alignment(dev,
2899 obj->base.size,
2900 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002901
Eric Anholt673a3942008-07-30 12:06:12 -07002902 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002903 alignment = map_and_fenceable ? fence_alignment :
2904 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002905 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002906 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2907 return -EINVAL;
2908 }
2909
Chris Wilson05394f32010-11-08 19:18:58 +00002910 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002911
Chris Wilson654fc602010-05-27 13:18:21 +01002912 /* If the object is bigger than the entire aperture, reject it early
2913 * before evicting everything in a vain attempt to find space.
2914 */
Chris Wilson05394f32010-11-08 19:18:58 +00002915 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002916 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002917 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2918 return -E2BIG;
2919 }
2920
Chris Wilson37e680a2012-06-07 15:38:42 +01002921 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002922 if (ret)
2923 return ret;
2924
Eric Anholt673a3942008-07-30 12:06:12 -07002925 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002926 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002927 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002928 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2929 size, alignment, obj->cache_level,
2930 0, dev_priv->mm.gtt_mappable_end,
2931 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002932 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002933 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2934 size, alignment, obj->cache_level,
2935 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002936
2937 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002938 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002939 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002940 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002941 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002942 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002943 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002944 else
Chris Wilson05394f32010-11-08 19:18:58 +00002945 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002946 drm_mm_get_block_generic(free_space,
2947 size, alignment, obj->cache_level,
2948 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002949 }
Chris Wilson05394f32010-11-08 19:18:58 +00002950 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002951 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002952 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002953 map_and_fenceable,
2954 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002955 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002956 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002957
Eric Anholt673a3942008-07-30 12:06:12 -07002958 goto search_free;
2959 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002960 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2961 obj->gtt_space,
2962 obj->cache_level))) {
2963 drm_mm_put_block(obj->gtt_space);
2964 obj->gtt_space = NULL;
2965 return -EINVAL;
2966 }
Eric Anholt673a3942008-07-30 12:06:12 -07002967
Eric Anholt673a3942008-07-30 12:06:12 -07002968
Daniel Vetter74163902012-02-15 23:50:21 +01002969 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002970 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002971 drm_mm_put_block(obj->gtt_space);
2972 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002973 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002974 }
Eric Anholt673a3942008-07-30 12:06:12 -07002975
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002976 if (!dev_priv->mm.aliasing_ppgtt)
2977 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002978
Chris Wilson6c085a72012-08-20 11:40:46 +02002979 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002980 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002981
Chris Wilson6299f992010-11-24 12:23:44 +00002982 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002983
Daniel Vetter75e9e912010-11-04 17:11:09 +01002984 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002985 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002986 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002987
Daniel Vetter75e9e912010-11-04 17:11:09 +01002988 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002989 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002990
Chris Wilson05394f32010-11-08 19:18:58 +00002991 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002992
Chris Wilsondb53a302011-02-03 11:57:46 +00002993 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002994 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002995 return 0;
2996}
2997
2998void
Chris Wilson05394f32010-11-08 19:18:58 +00002999i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003000{
Eric Anholt673a3942008-07-30 12:06:12 -07003001 /* If we don't have a page list set up, then we're not pinned
3002 * to GPU, and we can ignore the cache flush because it'll happen
3003 * again at bind time.
3004 */
Chris Wilson05394f32010-11-08 19:18:58 +00003005 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003006 return;
3007
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003008 /* If the GPU is snooping the contents of the CPU cache,
3009 * we do not need to manually clear the CPU cache lines. However,
3010 * the caches are only snooped when the render cache is
3011 * flushed/invalidated. As we always have to emit invalidations
3012 * and flushes when moving into and out of the RENDER domain, correct
3013 * snooping behaviour occurs naturally as the result of our domain
3014 * tracking.
3015 */
3016 if (obj->cache_level != I915_CACHE_NONE)
3017 return;
3018
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003019 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003020
Chris Wilson9da3da62012-06-01 15:20:22 +01003021 drm_clflush_sg(obj->pages);
Eric Anholt673a3942008-07-30 12:06:12 -07003022}
3023
Eric Anholte47c68e2008-11-14 13:35:19 -08003024/** Flushes the GTT write domain for the object if it's dirty. */
3025static void
Chris Wilson05394f32010-11-08 19:18:58 +00003026i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003027{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003028 uint32_t old_write_domain;
3029
Chris Wilson05394f32010-11-08 19:18:58 +00003030 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003031 return;
3032
Chris Wilson63256ec2011-01-04 18:42:07 +00003033 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003034 * to it immediately go to main memory as far as we know, so there's
3035 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003036 *
3037 * However, we do have to enforce the order so that all writes through
3038 * the GTT land before any writes to the device, such as updates to
3039 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003040 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003041 wmb();
3042
Chris Wilson05394f32010-11-08 19:18:58 +00003043 old_write_domain = obj->base.write_domain;
3044 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003045
3046 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003047 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003048 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003049}
3050
3051/** Flushes the CPU write domain for the object if it's dirty. */
3052static void
Chris Wilson05394f32010-11-08 19:18:58 +00003053i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003054{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003055 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003056
Chris Wilson05394f32010-11-08 19:18:58 +00003057 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003058 return;
3059
3060 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003061 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003062 old_write_domain = obj->base.write_domain;
3063 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003064
3065 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003066 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003067 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003068}
3069
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003070/**
3071 * Moves a single object to the GTT read, and possibly write domain.
3072 *
3073 * This function returns when the move is complete, including waiting on
3074 * flushes to occur.
3075 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003076int
Chris Wilson20217462010-11-23 15:26:33 +00003077i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003078{
Chris Wilson8325a092012-04-24 15:52:35 +01003079 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003080 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003081 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003082
Eric Anholt02354392008-11-26 13:58:13 -08003083 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003084 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003085 return -EINVAL;
3086
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003087 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3088 return 0;
3089
Chris Wilson0201f1e2012-07-20 12:41:01 +01003090 ret = i915_gem_object_wait_rendering(obj, !write);
3091 if (ret)
3092 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003093
Chris Wilson72133422010-09-13 23:56:38 +01003094 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095
Chris Wilson05394f32010-11-08 19:18:58 +00003096 old_write_domain = obj->base.write_domain;
3097 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003098
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003099 /* It should now be out of any other write domains, and we can update
3100 * the domain values for our changes.
3101 */
Chris Wilson05394f32010-11-08 19:18:58 +00003102 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3103 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003105 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3106 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3107 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003108 }
3109
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003110 trace_i915_gem_object_change_domain(obj,
3111 old_read_domains,
3112 old_write_domain);
3113
Chris Wilson8325a092012-04-24 15:52:35 +01003114 /* And bump the LRU for this access */
3115 if (i915_gem_object_is_inactive(obj))
3116 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3117
Eric Anholte47c68e2008-11-14 13:35:19 -08003118 return 0;
3119}
3120
Chris Wilsone4ffd172011-04-04 09:44:39 +01003121int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3122 enum i915_cache_level cache_level)
3123{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003124 struct drm_device *dev = obj->base.dev;
3125 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003126 int ret;
3127
3128 if (obj->cache_level == cache_level)
3129 return 0;
3130
3131 if (obj->pin_count) {
3132 DRM_DEBUG("can not change the cache level of pinned objects\n");
3133 return -EBUSY;
3134 }
3135
Chris Wilson42d6ab42012-07-26 11:49:32 +01003136 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3137 ret = i915_gem_object_unbind(obj);
3138 if (ret)
3139 return ret;
3140 }
3141
Chris Wilsone4ffd172011-04-04 09:44:39 +01003142 if (obj->gtt_space) {
3143 ret = i915_gem_object_finish_gpu(obj);
3144 if (ret)
3145 return ret;
3146
3147 i915_gem_object_finish_gtt(obj);
3148
3149 /* Before SandyBridge, you could not use tiling or fence
3150 * registers with snooped memory, so relinquish any fences
3151 * currently pointing to our region in the aperture.
3152 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003153 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003154 ret = i915_gem_object_put_fence(obj);
3155 if (ret)
3156 return ret;
3157 }
3158
Daniel Vetter74898d72012-02-15 23:50:22 +01003159 if (obj->has_global_gtt_mapping)
3160 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003161 if (obj->has_aliasing_ppgtt_mapping)
3162 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3163 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003164
3165 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003166 }
3167
3168 if (cache_level == I915_CACHE_NONE) {
3169 u32 old_read_domains, old_write_domain;
3170
3171 /* If we're coming from LLC cached, then we haven't
3172 * actually been tracking whether the data is in the
3173 * CPU cache or not, since we only allow one bit set
3174 * in obj->write_domain and have been skipping the clflushes.
3175 * Just set it to the CPU cache for now.
3176 */
3177 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3178 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3179
3180 old_read_domains = obj->base.read_domains;
3181 old_write_domain = obj->base.write_domain;
3182
3183 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3184 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3185
3186 trace_i915_gem_object_change_domain(obj,
3187 old_read_domains,
3188 old_write_domain);
3189 }
3190
3191 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003192 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003193 return 0;
3194}
3195
Ben Widawsky199adf42012-09-21 17:01:20 -07003196int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3197 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003198{
Ben Widawsky199adf42012-09-21 17:01:20 -07003199 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003200 struct drm_i915_gem_object *obj;
3201 int ret;
3202
3203 ret = i915_mutex_lock_interruptible(dev);
3204 if (ret)
3205 return ret;
3206
3207 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3208 if (&obj->base == NULL) {
3209 ret = -ENOENT;
3210 goto unlock;
3211 }
3212
Ben Widawsky199adf42012-09-21 17:01:20 -07003213 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003214
3215 drm_gem_object_unreference(&obj->base);
3216unlock:
3217 mutex_unlock(&dev->struct_mutex);
3218 return ret;
3219}
3220
Ben Widawsky199adf42012-09-21 17:01:20 -07003221int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3222 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003223{
Ben Widawsky199adf42012-09-21 17:01:20 -07003224 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003225 struct drm_i915_gem_object *obj;
3226 enum i915_cache_level level;
3227 int ret;
3228
Ben Widawsky199adf42012-09-21 17:01:20 -07003229 switch (args->caching) {
3230 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003231 level = I915_CACHE_NONE;
3232 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003233 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003234 level = I915_CACHE_LLC;
3235 break;
3236 default:
3237 return -EINVAL;
3238 }
3239
Ben Widawsky3bc29132012-09-26 16:15:20 -07003240 ret = i915_mutex_lock_interruptible(dev);
3241 if (ret)
3242 return ret;
3243
Chris Wilsone6994ae2012-07-10 10:27:08 +01003244 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3245 if (&obj->base == NULL) {
3246 ret = -ENOENT;
3247 goto unlock;
3248 }
3249
3250 ret = i915_gem_object_set_cache_level(obj, level);
3251
3252 drm_gem_object_unreference(&obj->base);
3253unlock:
3254 mutex_unlock(&dev->struct_mutex);
3255 return ret;
3256}
3257
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003258/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003259 * Prepare buffer for display plane (scanout, cursors, etc).
3260 * Can be called from an uninterruptible phase (modesetting) and allows
3261 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003262 */
3263int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003264i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3265 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003266 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003267{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003268 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003269 int ret;
3270
Chris Wilson0be73282010-12-06 14:36:27 +00003271 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003272 ret = i915_gem_object_sync(obj, pipelined);
3273 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003274 return ret;
3275 }
3276
Eric Anholta7ef0642011-03-29 16:59:54 -07003277 /* The display engine is not coherent with the LLC cache on gen6. As
3278 * a result, we make sure that the pinning that is about to occur is
3279 * done with uncached PTEs. This is lowest common denominator for all
3280 * chipsets.
3281 *
3282 * However for gen6+, we could do better by using the GFDT bit instead
3283 * of uncaching, which would allow us to flush all the LLC-cached data
3284 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3285 */
3286 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3287 if (ret)
3288 return ret;
3289
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003290 /* As the user may map the buffer once pinned in the display plane
3291 * (e.g. libkms for the bootup splash), we have to ensure that we
3292 * always use map_and_fenceable for all scanout buffers.
3293 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003294 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003295 if (ret)
3296 return ret;
3297
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003298 i915_gem_object_flush_cpu_write_domain(obj);
3299
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003300 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003301 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003302
3303 /* It should now be out of any other write domains, and we can update
3304 * the domain values for our changes.
3305 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003306 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003307 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003308
3309 trace_i915_gem_object_change_domain(obj,
3310 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003311 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003312
3313 return 0;
3314}
3315
Chris Wilson85345512010-11-13 09:49:11 +00003316int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003317i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003318{
Chris Wilson88241782011-01-07 17:09:48 +00003319 int ret;
3320
Chris Wilsona8198ee2011-04-13 22:04:09 +01003321 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003322 return 0;
3323
Chris Wilson0201f1e2012-07-20 12:41:01 +01003324 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003325 if (ret)
3326 return ret;
3327
Chris Wilsona8198ee2011-04-13 22:04:09 +01003328 /* Ensure that we invalidate the GPU's caches and TLBs. */
3329 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003330 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003331}
3332
Eric Anholte47c68e2008-11-14 13:35:19 -08003333/**
3334 * Moves a single object to the CPU read, and possibly write domain.
3335 *
3336 * This function returns when the move is complete, including waiting on
3337 * flushes to occur.
3338 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003339int
Chris Wilson919926a2010-11-12 13:42:53 +00003340i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003341{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003342 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003343 int ret;
3344
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003345 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3346 return 0;
3347
Chris Wilson0201f1e2012-07-20 12:41:01 +01003348 ret = i915_gem_object_wait_rendering(obj, !write);
3349 if (ret)
3350 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003351
3352 i915_gem_object_flush_gtt_write_domain(obj);
3353
Chris Wilson05394f32010-11-08 19:18:58 +00003354 old_write_domain = obj->base.write_domain;
3355 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003356
Eric Anholte47c68e2008-11-14 13:35:19 -08003357 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003358 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003359 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003360
Chris Wilson05394f32010-11-08 19:18:58 +00003361 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003362 }
3363
3364 /* It should now be out of any other write domains, and we can update
3365 * the domain values for our changes.
3366 */
Chris Wilson05394f32010-11-08 19:18:58 +00003367 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003368
3369 /* If we're writing through the CPU, then the GPU read domains will
3370 * need to be invalidated at next use.
3371 */
3372 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003373 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3374 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003375 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003376
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003377 trace_i915_gem_object_change_domain(obj,
3378 old_read_domains,
3379 old_write_domain);
3380
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003381 return 0;
3382}
3383
Eric Anholt673a3942008-07-30 12:06:12 -07003384/* Throttle our rendering by waiting until the ring has completed our requests
3385 * emitted over 20 msec ago.
3386 *
Eric Anholtb9624422009-06-03 07:27:35 +00003387 * Note that if we were to use the current jiffies each time around the loop,
3388 * we wouldn't escape the function with any frames outstanding if the time to
3389 * render a frame was over 20ms.
3390 *
Eric Anholt673a3942008-07-30 12:06:12 -07003391 * This should get us reasonable parallelism between CPU and GPU but also
3392 * relatively low latency when blocking on a particular request to finish.
3393 */
3394static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003395i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003396{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003399 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003400 struct drm_i915_gem_request *request;
3401 struct intel_ring_buffer *ring = NULL;
3402 u32 seqno = 0;
3403 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003404
Chris Wilsone110e8d2011-01-26 15:39:14 +00003405 if (atomic_read(&dev_priv->mm.wedged))
3406 return -EIO;
3407
Chris Wilson1c255952010-09-26 11:03:27 +01003408 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003409 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003410 if (time_after_eq(request->emitted_jiffies, recent_enough))
3411 break;
3412
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003413 ring = request->ring;
3414 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003415 }
Chris Wilson1c255952010-09-26 11:03:27 +01003416 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003417
3418 if (seqno == 0)
3419 return 0;
3420
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003421 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003422 if (ret == 0)
3423 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003424
Eric Anholt673a3942008-07-30 12:06:12 -07003425 return ret;
3426}
3427
Eric Anholt673a3942008-07-30 12:06:12 -07003428int
Chris Wilson05394f32010-11-08 19:18:58 +00003429i915_gem_object_pin(struct drm_i915_gem_object *obj,
3430 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003431 bool map_and_fenceable,
3432 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003433{
Eric Anholt673a3942008-07-30 12:06:12 -07003434 int ret;
3435
Chris Wilson7e81a422012-09-15 09:41:57 +01003436 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3437 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003438
Chris Wilson05394f32010-11-08 19:18:58 +00003439 if (obj->gtt_space != NULL) {
3440 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3441 (map_and_fenceable && !obj->map_and_fenceable)) {
3442 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003443 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003444 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3445 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003446 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003447 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003448 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003449 ret = i915_gem_object_unbind(obj);
3450 if (ret)
3451 return ret;
3452 }
3453 }
3454
Chris Wilson05394f32010-11-08 19:18:58 +00003455 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003456 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003457 map_and_fenceable,
3458 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003459 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003460 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003461 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003462
Daniel Vetter74898d72012-02-15 23:50:22 +01003463 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3464 i915_gem_gtt_bind_object(obj, obj->cache_level);
3465
Chris Wilson1b502472012-04-24 15:47:30 +01003466 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003467 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003468
3469 return 0;
3470}
3471
3472void
Chris Wilson05394f32010-11-08 19:18:58 +00003473i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003474{
Chris Wilson05394f32010-11-08 19:18:58 +00003475 BUG_ON(obj->pin_count == 0);
3476 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003477
Chris Wilson1b502472012-04-24 15:47:30 +01003478 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003479 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003480}
3481
3482int
3483i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003484 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003485{
3486 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003487 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003488 int ret;
3489
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003490 ret = i915_mutex_lock_interruptible(dev);
3491 if (ret)
3492 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003493
Chris Wilson05394f32010-11-08 19:18:58 +00003494 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003495 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003496 ret = -ENOENT;
3497 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003498 }
Eric Anholt673a3942008-07-30 12:06:12 -07003499
Chris Wilson05394f32010-11-08 19:18:58 +00003500 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003501 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502 ret = -EINVAL;
3503 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003504 }
3505
Chris Wilson05394f32010-11-08 19:18:58 +00003506 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003507 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3508 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003509 ret = -EINVAL;
3510 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003511 }
3512
Chris Wilson05394f32010-11-08 19:18:58 +00003513 obj->user_pin_count++;
3514 obj->pin_filp = file;
3515 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003516 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003517 if (ret)
3518 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003519 }
3520
3521 /* XXX - flush the CPU caches for pinned objects
3522 * as the X server doesn't manage domains yet
3523 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003524 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003525 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003526out:
Chris Wilson05394f32010-11-08 19:18:58 +00003527 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003528unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003529 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003531}
3532
3533int
3534i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003535 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003536{
3537 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003538 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003539 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003540
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003541 ret = i915_mutex_lock_interruptible(dev);
3542 if (ret)
3543 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003544
Chris Wilson05394f32010-11-08 19:18:58 +00003545 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003546 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003547 ret = -ENOENT;
3548 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003549 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003550
Chris Wilson05394f32010-11-08 19:18:58 +00003551 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003552 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3553 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554 ret = -EINVAL;
3555 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003556 }
Chris Wilson05394f32010-11-08 19:18:58 +00003557 obj->user_pin_count--;
3558 if (obj->user_pin_count == 0) {
3559 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003560 i915_gem_object_unpin(obj);
3561 }
Eric Anholt673a3942008-07-30 12:06:12 -07003562
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003563out:
Chris Wilson05394f32010-11-08 19:18:58 +00003564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003568}
3569
3570int
3571i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003573{
3574 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003575 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003576 int ret;
3577
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003578 ret = i915_mutex_lock_interruptible(dev);
3579 if (ret)
3580 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003581
Chris Wilson05394f32010-11-08 19:18:58 +00003582 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003583 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003584 ret = -ENOENT;
3585 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003586 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003587
Chris Wilson0be555b2010-08-04 15:36:30 +01003588 /* Count all active objects as busy, even if they are currently not used
3589 * by the gpu. Users of this interface expect objects to eventually
3590 * become non-busy without any further actions, therefore emit any
3591 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003592 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003593 ret = i915_gem_object_flush_active(obj);
3594
Chris Wilson05394f32010-11-08 19:18:58 +00003595 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003596 if (obj->ring) {
3597 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3598 args->busy |= intel_ring_flag(obj->ring) << 16;
3599 }
Eric Anholt673a3942008-07-30 12:06:12 -07003600
Chris Wilson05394f32010-11-08 19:18:58 +00003601 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003602unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003603 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003604 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003605}
3606
3607int
3608i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3609 struct drm_file *file_priv)
3610{
Akshay Joshi0206e352011-08-16 15:34:10 -04003611 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003612}
3613
Chris Wilson3ef94da2009-09-14 16:50:29 +01003614int
3615i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3616 struct drm_file *file_priv)
3617{
3618 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003619 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003620 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003621
3622 switch (args->madv) {
3623 case I915_MADV_DONTNEED:
3624 case I915_MADV_WILLNEED:
3625 break;
3626 default:
3627 return -EINVAL;
3628 }
3629
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003630 ret = i915_mutex_lock_interruptible(dev);
3631 if (ret)
3632 return ret;
3633
Chris Wilson05394f32010-11-08 19:18:58 +00003634 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003635 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003636 ret = -ENOENT;
3637 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003638 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003639
Chris Wilson05394f32010-11-08 19:18:58 +00003640 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003641 ret = -EINVAL;
3642 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003643 }
3644
Chris Wilson05394f32010-11-08 19:18:58 +00003645 if (obj->madv != __I915_MADV_PURGED)
3646 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003647
Chris Wilson6c085a72012-08-20 11:40:46 +02003648 /* if the object is no longer attached, discard its backing storage */
3649 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003650 i915_gem_object_truncate(obj);
3651
Chris Wilson05394f32010-11-08 19:18:58 +00003652 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003653
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003654out:
Chris Wilson05394f32010-11-08 19:18:58 +00003655 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003656unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003657 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003658 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003659}
3660
Chris Wilson37e680a2012-06-07 15:38:42 +01003661void i915_gem_object_init(struct drm_i915_gem_object *obj,
3662 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003663{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003664 INIT_LIST_HEAD(&obj->mm_list);
3665 INIT_LIST_HEAD(&obj->gtt_list);
3666 INIT_LIST_HEAD(&obj->ring_list);
3667 INIT_LIST_HEAD(&obj->exec_list);
3668
Chris Wilson37e680a2012-06-07 15:38:42 +01003669 obj->ops = ops;
3670
Chris Wilson0327d6b2012-08-11 15:41:06 +01003671 obj->fence_reg = I915_FENCE_REG_NONE;
3672 obj->madv = I915_MADV_WILLNEED;
3673 /* Avoid an unnecessary call to unbind on the first bind. */
3674 obj->map_and_fenceable = true;
3675
3676 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3677}
3678
Chris Wilson37e680a2012-06-07 15:38:42 +01003679static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3680 .get_pages = i915_gem_object_get_pages_gtt,
3681 .put_pages = i915_gem_object_put_pages_gtt,
3682};
3683
Chris Wilson05394f32010-11-08 19:18:58 +00003684struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3685 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003686{
Daniel Vetterc397b902010-04-09 19:05:07 +00003687 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003688 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003689 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003690
3691 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3692 if (obj == NULL)
3693 return NULL;
3694
3695 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3696 kfree(obj);
3697 return NULL;
3698 }
3699
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003700 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3701 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3702 /* 965gm cannot relocate objects above 4GiB. */
3703 mask &= ~__GFP_HIGHMEM;
3704 mask |= __GFP_DMA32;
3705 }
3706
Hugh Dickins5949eac2011-06-27 16:18:18 -07003707 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003708 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003709
Chris Wilson37e680a2012-06-07 15:38:42 +01003710 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003711
Daniel Vetterc397b902010-04-09 19:05:07 +00003712 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3713 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3714
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003715 if (HAS_LLC(dev)) {
3716 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003717 * cache) for about a 10% performance improvement
3718 * compared to uncached. Graphics requests other than
3719 * display scanout are coherent with the CPU in
3720 * accessing this cache. This means in this mode we
3721 * don't need to clflush on the CPU side, and on the
3722 * GPU side we only need to flush internal caches to
3723 * get data visible to the CPU.
3724 *
3725 * However, we maintain the display planes as UC, and so
3726 * need to rebind when first used as such.
3727 */
3728 obj->cache_level = I915_CACHE_LLC;
3729 } else
3730 obj->cache_level = I915_CACHE_NONE;
3731
Chris Wilson05394f32010-11-08 19:18:58 +00003732 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003733}
3734
Eric Anholt673a3942008-07-30 12:06:12 -07003735int i915_gem_init_object(struct drm_gem_object *obj)
3736{
Daniel Vetterc397b902010-04-09 19:05:07 +00003737 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003738
Eric Anholt673a3942008-07-30 12:06:12 -07003739 return 0;
3740}
3741
Chris Wilson1488fc02012-04-24 15:47:31 +01003742void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003743{
Chris Wilson1488fc02012-04-24 15:47:31 +01003744 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003745 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003746 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003747
Chris Wilson26e12f82011-03-20 11:20:19 +00003748 trace_i915_gem_object_destroy(obj);
3749
Chris Wilson1488fc02012-04-24 15:47:31 +01003750 if (obj->phys_obj)
3751 i915_gem_detach_phys_object(dev, obj);
3752
3753 obj->pin_count = 0;
3754 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3755 bool was_interruptible;
3756
3757 was_interruptible = dev_priv->mm.interruptible;
3758 dev_priv->mm.interruptible = false;
3759
3760 WARN_ON(i915_gem_object_unbind(obj));
3761
3762 dev_priv->mm.interruptible = was_interruptible;
3763 }
3764
Chris Wilsona5570172012-09-04 21:02:54 +01003765 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003766 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003767 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003768
Chris Wilson9da3da62012-06-01 15:20:22 +01003769 BUG_ON(obj->pages);
3770
Chris Wilson2f745ad2012-09-04 21:02:58 +01003771 if (obj->base.import_attach)
3772 drm_prime_gem_destroy(&obj->base, NULL);
3773
Chris Wilson05394f32010-11-08 19:18:58 +00003774 drm_gem_object_release(&obj->base);
3775 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003776
Chris Wilson05394f32010-11-08 19:18:58 +00003777 kfree(obj->bit_17);
3778 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003779}
3780
Jesse Barnes5669fca2009-02-17 15:13:31 -08003781int
Eric Anholt673a3942008-07-30 12:06:12 -07003782i915_gem_idle(struct drm_device *dev)
3783{
3784 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003785 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003786
Keith Packard6dbe2772008-10-14 21:41:13 -07003787 mutex_lock(&dev->struct_mutex);
3788
Chris Wilson87acb0a2010-10-19 10:13:00 +01003789 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003790 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003791 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003792 }
Eric Anholt673a3942008-07-30 12:06:12 -07003793
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003794 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003795 if (ret) {
3796 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003797 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003798 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003799 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003800
Chris Wilson29105cc2010-01-07 10:39:13 +00003801 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003802 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003803 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003804
Chris Wilson312817a2010-11-22 11:50:11 +00003805 i915_gem_reset_fences(dev);
3806
Chris Wilson29105cc2010-01-07 10:39:13 +00003807 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3808 * We need to replace this with a semaphore, or something.
3809 * And not confound mm.suspended!
3810 */
3811 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003812 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003813
3814 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003815 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003816
Keith Packard6dbe2772008-10-14 21:41:13 -07003817 mutex_unlock(&dev->struct_mutex);
3818
Chris Wilson29105cc2010-01-07 10:39:13 +00003819 /* Cancel the retire work handler, which should be idle now. */
3820 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3821
Eric Anholt673a3942008-07-30 12:06:12 -07003822 return 0;
3823}
3824
Ben Widawskyb9524a12012-05-25 16:56:24 -07003825void i915_gem_l3_remap(struct drm_device *dev)
3826{
3827 drm_i915_private_t *dev_priv = dev->dev_private;
3828 u32 misccpctl;
3829 int i;
3830
3831 if (!IS_IVYBRIDGE(dev))
3832 return;
3833
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003834 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003835 return;
3836
3837 misccpctl = I915_READ(GEN7_MISCCPCTL);
3838 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3839 POSTING_READ(GEN7_MISCCPCTL);
3840
3841 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3842 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003843 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003844 DRM_DEBUG("0x%x was already programmed to %x\n",
3845 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003846 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003847 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003848 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003849 }
3850
3851 /* Make sure all the writes land before disabling dop clock gating */
3852 POSTING_READ(GEN7_L3LOG_BASE);
3853
3854 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3855}
3856
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003857void i915_gem_init_swizzling(struct drm_device *dev)
3858{
3859 drm_i915_private_t *dev_priv = dev->dev_private;
3860
Daniel Vetter11782b02012-01-31 16:47:55 +01003861 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003862 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3863 return;
3864
3865 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3866 DISP_TILE_SURFACE_SWIZZLING);
3867
Daniel Vetter11782b02012-01-31 16:47:55 +01003868 if (IS_GEN5(dev))
3869 return;
3870
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003871 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3872 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003873 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003874 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003875 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003876}
Daniel Vettere21af882012-02-09 20:53:27 +01003877
3878void i915_gem_init_ppgtt(struct drm_device *dev)
3879{
3880 drm_i915_private_t *dev_priv = dev->dev_private;
3881 uint32_t pd_offset;
3882 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003883 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3884 uint32_t __iomem *pd_addr;
3885 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003886 int i;
3887
3888 if (!dev_priv->mm.aliasing_ppgtt)
3889 return;
3890
Daniel Vetter55a254a2012-03-22 00:14:43 +01003891
3892 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3893 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3894 dma_addr_t pt_addr;
3895
3896 if (dev_priv->mm.gtt->needs_dmar)
3897 pt_addr = ppgtt->pt_dma_addr[i];
3898 else
3899 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3900
3901 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3902 pd_entry |= GEN6_PDE_VALID;
3903
3904 writel(pd_entry, pd_addr + i);
3905 }
3906 readl(pd_addr);
3907
3908 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003909 pd_offset /= 64; /* in cachelines, */
3910 pd_offset <<= 16;
3911
3912 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003913 uint32_t ecochk, gab_ctl, ecobits;
3914
3915 ecobits = I915_READ(GAC_ECO_BITS);
3916 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003917
3918 gab_ctl = I915_READ(GAB_CTL);
3919 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3920
3921 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003922 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3923 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003924 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003925 } else if (INTEL_INFO(dev)->gen >= 7) {
3926 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3927 /* GFX_MODE is per-ring on gen7+ */
3928 }
3929
Chris Wilsonb4519512012-05-11 14:29:30 +01003930 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003931 if (INTEL_INFO(dev)->gen >= 7)
3932 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003933 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003934
3935 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3936 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3937 }
3938}
3939
Chris Wilson67b1b572012-07-05 23:49:40 +01003940static bool
3941intel_enable_blt(struct drm_device *dev)
3942{
3943 if (!HAS_BLT(dev))
3944 return false;
3945
3946 /* The blitter was dysfunctional on early prototypes */
3947 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3948 DRM_INFO("BLT not supported on this pre-production hardware;"
3949 " graphics performance will be degraded.\n");
3950 return false;
3951 }
3952
3953 return true;
3954}
3955
Eric Anholt673a3942008-07-30 12:06:12 -07003956int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003957i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003958{
3959 drm_i915_private_t *dev_priv = dev->dev_private;
3960 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003961
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003962 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003963 return -EIO;
3964
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003965 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3966 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3967
Ben Widawskyb9524a12012-05-25 16:56:24 -07003968 i915_gem_l3_remap(dev);
3969
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003970 i915_gem_init_swizzling(dev);
3971
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003972 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003973 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003974 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003975
3976 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003977 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003978 if (ret)
3979 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003980 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003981
Chris Wilson67b1b572012-07-05 23:49:40 +01003982 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003983 ret = intel_init_blt_ring_buffer(dev);
3984 if (ret)
3985 goto cleanup_bsd_ring;
3986 }
3987
Chris Wilson6f392d52010-08-07 11:01:22 +01003988 dev_priv->next_seqno = 1;
3989
Ben Widawsky254f9652012-06-04 14:42:42 -07003990 /*
3991 * XXX: There was some w/a described somewhere suggesting loading
3992 * contexts before PPGTT.
3993 */
3994 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003995 i915_gem_init_ppgtt(dev);
3996
Chris Wilson68f95ba2010-05-27 13:18:22 +01003997 return 0;
3998
Chris Wilson549f7362010-10-19 11:19:32 +01003999cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004000 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004001cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004002 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004003 return ret;
4004}
4005
Chris Wilson1070a422012-04-24 15:47:41 +01004006static bool
4007intel_enable_ppgtt(struct drm_device *dev)
4008{
4009 if (i915_enable_ppgtt >= 0)
4010 return i915_enable_ppgtt;
4011
4012#ifdef CONFIG_INTEL_IOMMU
4013 /* Disable ppgtt on SNB if VT-d is on. */
4014 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
4015 return false;
4016#endif
4017
4018 return true;
4019}
4020
4021int i915_gem_init(struct drm_device *dev)
4022{
4023 struct drm_i915_private *dev_priv = dev->dev_private;
4024 unsigned long gtt_size, mappable_size;
4025 int ret;
4026
4027 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4028 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4029
4030 mutex_lock(&dev->struct_mutex);
4031 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4032 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4033 * aperture accordingly when using aliasing ppgtt. */
4034 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4035
4036 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4037
4038 ret = i915_gem_init_aliasing_ppgtt(dev);
4039 if (ret) {
4040 mutex_unlock(&dev->struct_mutex);
4041 return ret;
4042 }
4043 } else {
4044 /* Let GEM Manage all of the aperture.
4045 *
4046 * However, leave one page at the end still bound to the scratch
4047 * page. There are a number of places where the hardware
4048 * apparently prefetches past the end of the object, and we've
4049 * seen multiple hangs with the GPU head pointer stuck in a
4050 * batchbuffer bound at the last page of the aperture. One page
4051 * should be enough to keep any prefetching inside of the
4052 * aperture.
4053 */
4054 i915_gem_init_global_gtt(dev, 0, mappable_size,
4055 gtt_size);
4056 }
4057
4058 ret = i915_gem_init_hw(dev);
4059 mutex_unlock(&dev->struct_mutex);
4060 if (ret) {
4061 i915_gem_cleanup_aliasing_ppgtt(dev);
4062 return ret;
4063 }
4064
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004065 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4066 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4067 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004068 return 0;
4069}
4070
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004071void
4072i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4073{
4074 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004075 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004076 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004077
Chris Wilsonb4519512012-05-11 14:29:30 +01004078 for_each_ring(ring, dev_priv, i)
4079 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004080}
4081
4082int
Eric Anholt673a3942008-07-30 12:06:12 -07004083i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4084 struct drm_file *file_priv)
4085{
4086 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004087 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004088
Jesse Barnes79e53942008-11-07 14:24:08 -08004089 if (drm_core_check_feature(dev, DRIVER_MODESET))
4090 return 0;
4091
Ben Gamariba1234d2009-09-14 17:48:47 -04004092 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004093 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004094 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004095 }
4096
Eric Anholt673a3942008-07-30 12:06:12 -07004097 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004098 dev_priv->mm.suspended = 0;
4099
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004100 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004101 if (ret != 0) {
4102 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004103 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004104 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004105
Chris Wilson69dc4982010-10-19 10:36:51 +01004106 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004107 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004108
Chris Wilson5f353082010-06-07 14:03:03 +01004109 ret = drm_irq_install(dev);
4110 if (ret)
4111 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004112
Eric Anholt673a3942008-07-30 12:06:12 -07004113 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004114
4115cleanup_ringbuffer:
4116 mutex_lock(&dev->struct_mutex);
4117 i915_gem_cleanup_ringbuffer(dev);
4118 dev_priv->mm.suspended = 1;
4119 mutex_unlock(&dev->struct_mutex);
4120
4121 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004122}
4123
4124int
4125i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4126 struct drm_file *file_priv)
4127{
Jesse Barnes79e53942008-11-07 14:24:08 -08004128 if (drm_core_check_feature(dev, DRIVER_MODESET))
4129 return 0;
4130
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004131 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004132 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004133}
4134
4135void
4136i915_gem_lastclose(struct drm_device *dev)
4137{
4138 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004139
Eric Anholte806b492009-01-22 09:56:58 -08004140 if (drm_core_check_feature(dev, DRIVER_MODESET))
4141 return;
4142
Keith Packard6dbe2772008-10-14 21:41:13 -07004143 ret = i915_gem_idle(dev);
4144 if (ret)
4145 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004146}
4147
Chris Wilson64193402010-10-24 12:38:05 +01004148static void
4149init_ring_lists(struct intel_ring_buffer *ring)
4150{
4151 INIT_LIST_HEAD(&ring->active_list);
4152 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004153}
4154
Eric Anholt673a3942008-07-30 12:06:12 -07004155void
4156i915_gem_load(struct drm_device *dev)
4157{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004158 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004159 drm_i915_private_t *dev_priv = dev->dev_private;
4160
Chris Wilson69dc4982010-10-19 10:36:51 +01004161 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004162 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004163 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4164 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004165 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004166 for (i = 0; i < I915_NUM_RINGS; i++)
4167 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004168 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004169 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004170 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4171 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004172 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004173
Dave Airlie94400122010-07-20 13:15:31 +10004174 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4175 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004176 I915_WRITE(MI_ARB_STATE,
4177 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004178 }
4179
Chris Wilson72bfa192010-12-19 11:42:05 +00004180 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4181
Jesse Barnesde151cf2008-11-12 10:03:55 -08004182 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004183 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4184 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004185
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004186 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004187 dev_priv->num_fence_regs = 16;
4188 else
4189 dev_priv->num_fence_regs = 8;
4190
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004191 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004192 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004193
Eric Anholt673a3942008-07-30 12:06:12 -07004194 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004195 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004196
Chris Wilsonce453d82011-02-21 14:43:56 +00004197 dev_priv->mm.interruptible = true;
4198
Chris Wilson17250b72010-10-28 12:51:39 +01004199 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4200 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4201 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004202}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004203
4204/*
4205 * Create a physically contiguous memory object for this object
4206 * e.g. for cursor + overlay regs
4207 */
Chris Wilson995b67622010-08-20 13:23:26 +01004208static int i915_gem_init_phys_object(struct drm_device *dev,
4209 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004210{
4211 drm_i915_private_t *dev_priv = dev->dev_private;
4212 struct drm_i915_gem_phys_object *phys_obj;
4213 int ret;
4214
4215 if (dev_priv->mm.phys_objs[id - 1] || !size)
4216 return 0;
4217
Eric Anholt9a298b22009-03-24 12:23:04 -07004218 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004219 if (!phys_obj)
4220 return -ENOMEM;
4221
4222 phys_obj->id = id;
4223
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004224 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004225 if (!phys_obj->handle) {
4226 ret = -ENOMEM;
4227 goto kfree_obj;
4228 }
4229#ifdef CONFIG_X86
4230 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4231#endif
4232
4233 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4234
4235 return 0;
4236kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004237 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004238 return ret;
4239}
4240
Chris Wilson995b67622010-08-20 13:23:26 +01004241static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004242{
4243 drm_i915_private_t *dev_priv = dev->dev_private;
4244 struct drm_i915_gem_phys_object *phys_obj;
4245
4246 if (!dev_priv->mm.phys_objs[id - 1])
4247 return;
4248
4249 phys_obj = dev_priv->mm.phys_objs[id - 1];
4250 if (phys_obj->cur_obj) {
4251 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4252 }
4253
4254#ifdef CONFIG_X86
4255 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4256#endif
4257 drm_pci_free(dev, phys_obj->handle);
4258 kfree(phys_obj);
4259 dev_priv->mm.phys_objs[id - 1] = NULL;
4260}
4261
4262void i915_gem_free_all_phys_object(struct drm_device *dev)
4263{
4264 int i;
4265
Dave Airlie260883c2009-01-22 17:58:49 +10004266 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004267 i915_gem_free_phys_object(dev, i);
4268}
4269
4270void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004271 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272{
Chris Wilson05394f32010-11-08 19:18:58 +00004273 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004274 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004276 int page_count;
4277
Chris Wilson05394f32010-11-08 19:18:58 +00004278 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004279 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004280 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281
Chris Wilson05394f32010-11-08 19:18:58 +00004282 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004283 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004284 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004285 if (!IS_ERR(page)) {
4286 char *dst = kmap_atomic(page);
4287 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4288 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004289
Chris Wilsone5281cc2010-10-28 13:45:36 +01004290 drm_clflush_pages(&page, 1);
4291
4292 set_page_dirty(page);
4293 mark_page_accessed(page);
4294 page_cache_release(page);
4295 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004296 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004297 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004298
Chris Wilson05394f32010-11-08 19:18:58 +00004299 obj->phys_obj->cur_obj = NULL;
4300 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004301}
4302
4303int
4304i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004305 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004306 int id,
4307 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004308{
Chris Wilson05394f32010-11-08 19:18:58 +00004309 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004310 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004311 int ret = 0;
4312 int page_count;
4313 int i;
4314
4315 if (id > I915_MAX_PHYS_OBJECT)
4316 return -EINVAL;
4317
Chris Wilson05394f32010-11-08 19:18:58 +00004318 if (obj->phys_obj) {
4319 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004320 return 0;
4321 i915_gem_detach_phys_object(dev, obj);
4322 }
4323
Dave Airlie71acb5e2008-12-30 20:31:46 +10004324 /* create a new object */
4325 if (!dev_priv->mm.phys_objs[id - 1]) {
4326 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004327 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004328 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004329 DRM_ERROR("failed to init phys object %d size: %zu\n",
4330 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004331 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004332 }
4333 }
4334
4335 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004336 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4337 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004338
Chris Wilson05394f32010-11-08 19:18:58 +00004339 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340
4341 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004342 struct page *page;
4343 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004344
Hugh Dickins5949eac2011-06-27 16:18:18 -07004345 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004346 if (IS_ERR(page))
4347 return PTR_ERR(page);
4348
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004349 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004350 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004351 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004352 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004353
4354 mark_page_accessed(page);
4355 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004356 }
4357
4358 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004359}
4360
4361static int
Chris Wilson05394f32010-11-08 19:18:58 +00004362i915_gem_phys_pwrite(struct drm_device *dev,
4363 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004364 struct drm_i915_gem_pwrite *args,
4365 struct drm_file *file_priv)
4366{
Chris Wilson05394f32010-11-08 19:18:58 +00004367 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004368 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004369
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004370 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4371 unsigned long unwritten;
4372
4373 /* The physical object once assigned is fixed for the lifetime
4374 * of the obj, so we can safely drop the lock and continue
4375 * to access vaddr.
4376 */
4377 mutex_unlock(&dev->struct_mutex);
4378 unwritten = copy_from_user(vaddr, user_data, args->size);
4379 mutex_lock(&dev->struct_mutex);
4380 if (unwritten)
4381 return -EFAULT;
4382 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004383
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004384 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004385 return 0;
4386}
Eric Anholtb9624422009-06-03 07:27:35 +00004387
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004388void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004389{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004390 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004391
4392 /* Clean up our request list when the client is going away, so that
4393 * later retire_requests won't dereference our soon-to-be-gone
4394 * file_priv.
4395 */
Chris Wilson1c255952010-09-26 11:03:27 +01004396 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004397 while (!list_empty(&file_priv->mm.request_list)) {
4398 struct drm_i915_gem_request *request;
4399
4400 request = list_first_entry(&file_priv->mm.request_list,
4401 struct drm_i915_gem_request,
4402 client_list);
4403 list_del(&request->client_list);
4404 request->file_priv = NULL;
4405 }
Chris Wilson1c255952010-09-26 11:03:27 +01004406 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004407}
Chris Wilson31169712009-09-14 16:50:28 +01004408
Chris Wilson31169712009-09-14 16:50:28 +01004409static int
Ying Han1495f232011-05-24 17:12:27 -07004410i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004411{
Chris Wilson17250b72010-10-28 12:51:39 +01004412 struct drm_i915_private *dev_priv =
4413 container_of(shrinker,
4414 struct drm_i915_private,
4415 mm.inactive_shrinker);
4416 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004417 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004418 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004419 int cnt;
4420
4421 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004422 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004423
Chris Wilson6c085a72012-08-20 11:40:46 +02004424 if (nr_to_scan) {
4425 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4426 if (nr_to_scan > 0)
4427 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004428 }
4429
Chris Wilson17250b72010-10-28 12:51:39 +01004430 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004431 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004432 if (obj->pages_pin_count == 0)
4433 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004434 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004435 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004436 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004437
Chris Wilson17250b72010-10-28 12:51:39 +01004438 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004439 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004440}