blob: 624853503db1e81725396171538443a9a396919f [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
Johannes Berge932a602009-10-02 13:44:03 -070045#include "iwl-agn-led.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070046#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080047#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070048
Reinette Chatrea0987a82008-12-02 12:14:06 -080049/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070050#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080051#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070052
Reinette Chatrea0987a82008-12-02 12:14:06 -080053/* Lowest firmware API version supported */
54#define IWL5000_UCODE_API_MIN 1
55#define IWL5150_UCODE_API_MIN 1
56
57#define IWL5000_FW_PRE "iwlwifi-5000-"
58#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
59#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
60
61#define IWL5150_FW_PRE "iwlwifi-5150-"
62#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
63#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070064
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080065static const u16 iwl5000_default_queue_to_tx_fifo[] = {
66 IWL_TX_FIFO_AC3,
67 IWL_TX_FIFO_AC2,
68 IWL_TX_FIFO_AC1,
69 IWL_TX_FIFO_AC0,
70 IWL50_CMD_FIFO_NUM,
71 IWL_TX_FIFO_HCCA_1,
72 IWL_TX_FIFO_HCCA_2
73};
74
Tomas Winkler46315e02008-05-29 16:34:59 +080075/* FIXME: same implementation as 4965 */
76static int iwl5000_apm_stop_master(struct iwl_priv *priv)
77{
Tomas Winkler46315e02008-05-29 16:34:59 +080078 unsigned long flags;
79
80 spin_lock_irqsave(&priv->lock, flags);
81
82 /* set stop master bit */
83 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
84
Wu Fengguangfebf3372008-12-17 16:52:31 +080085 iwl_poll_direct_bit(priv, CSR_RESET,
Tomas Winkler46315e02008-05-29 16:34:59 +080086 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Tomas Winkler46315e02008-05-29 16:34:59 +080087
Tomas Winkler46315e02008-05-29 16:34:59 +080088 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklere1623442009-01-27 14:27:56 -080089 IWL_DEBUG_INFO(priv, "stop master\n");
Tomas Winkler46315e02008-05-29 16:34:59 +080090
Wu Fengguangfebf3372008-12-17 16:52:31 +080091 return 0;
Tomas Winkler46315e02008-05-29 16:34:59 +080092}
93
94
Wey-Yi Guy672639d2009-07-24 11:13:01 -070095int iwl5000_apm_init(struct iwl_priv *priv)
Tomas Winkler30d59262008-04-24 11:55:25 -070096{
97 int ret = 0;
98
99 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
100 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
101
Tomas Winkler8f061892008-05-29 16:34:56 +0800102 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
103 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
104 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
105
Tomas Winklera96a27f2008-10-23 23:48:56 -0700106 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800107 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
108
109 /* enable HAP INTA to move device L1a -> L0s */
110 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
111 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
112
Jay Sternberg050681b2009-01-29 11:09:13 -0800113 if (priv->cfg->need_pll_cfg)
114 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler30d59262008-04-24 11:55:25 -0700115
116 /* set "initialization complete" bit to move adapter
117 * D0U* --> D0A* state */
118 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
119
120 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800121 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
122 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler30d59262008-04-24 11:55:25 -0700123 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800124 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler30d59262008-04-24 11:55:25 -0700125 return ret;
126 }
127
Tomas Winkler30d59262008-04-24 11:55:25 -0700128 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800129 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700130
131 udelay(20);
132
Tomas Winkler8f061892008-05-29 16:34:56 +0800133 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700134 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800135 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700136
Tomas Winkler30d59262008-04-24 11:55:25 -0700137 return ret;
138}
139
Tomas Winklera96a27f2008-10-23 23:48:56 -0700140/* FIXME: this is identical to 4965 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700141void iwl5000_apm_stop(struct iwl_priv *priv)
Tomas Winklerf118a912008-05-29 16:34:58 +0800142{
143 unsigned long flags;
144
Tomas Winkler46315e02008-05-29 16:34:59 +0800145 iwl5000_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800146
147 spin_lock_irqsave(&priv->lock, flags);
148
149 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
150
151 udelay(10);
152
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800153 /* clear "init complete" move adapter D0A* --> D0U state */
154 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800155
156 spin_unlock_irqrestore(&priv->lock, flags);
157}
158
159
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700160int iwl5000_apm_reset(struct iwl_priv *priv)
Tomas Winkler7f066102008-05-29 16:34:57 +0800161{
162 int ret = 0;
Tomas Winkler7f066102008-05-29 16:34:57 +0800163
Tomas Winkler46315e02008-05-29 16:34:59 +0800164 iwl5000_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800165
Tomas Winkler7f066102008-05-29 16:34:57 +0800166 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
167
168 udelay(10);
169
170
171 /* FIXME: put here L1A -L0S w/a */
172
Jay Sternberg050681b2009-01-29 11:09:13 -0800173 if (priv->cfg->need_pll_cfg)
174 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler7f066102008-05-29 16:34:57 +0800175
176 /* set "initialization complete" bit to move adapter
177 * D0U* --> D0A* state */
178 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
179
180 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800181 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
182 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler7f066102008-05-29 16:34:57 +0800183 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800184 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler7f066102008-05-29 16:34:57 +0800185 goto out;
186 }
187
Tomas Winkler7f066102008-05-29 16:34:57 +0800188 /* enable DMA */
189 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
190
191 udelay(20);
192
193 /* disable L1-Active */
194 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
195 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler7f066102008-05-29 16:34:57 +0800196out:
Tomas Winkler7f066102008-05-29 16:34:57 +0800197
198 return ret;
199}
200
201
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700202/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700203void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700204{
205 unsigned long flags;
206 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800207 u16 lctl;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700208
209 spin_lock_irqsave(&priv->lock, flags);
210
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800211 lctl = iwl_pcie_link_ctl(priv);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700212
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800213 /* HW bug W/A */
214 /* L1-ASPM is enabled by BIOS */
215 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
216 /* L1-APSM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800217 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
218 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800219 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800220 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700221
222 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
223
224 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700225 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700226 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
227 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
228 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
229 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
230
231 /* set CSR_HW_CONFIG_REG for uCode use */
232 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
233 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
234 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
235
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800236 /* W/A : NIC is stuck in a reset state after Early PCIe power off
237 * (PCIe power is lost before PERST# is asserted),
238 * causing ME FW to lose ownership and not being able to obtain it back.
239 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800240 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800241 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
242 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
243
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700244
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700245 spin_unlock_irqrestore(&priv->lock, flags);
246}
247
248
Tomas Winkler25ae3982008-04-24 11:55:27 -0700249/*
250 * EEPROM
251 */
252static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
253{
254 u16 offset = 0;
255
256 if ((address & INDIRECT_ADDRESS) == 0)
257 return address;
258
259 switch (address & INDIRECT_TYPE_MSK) {
260 case INDIRECT_HOST:
261 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
262 break;
263 case INDIRECT_GENERAL:
264 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
265 break;
266 case INDIRECT_REGULATORY:
267 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
268 break;
269 case INDIRECT_CALIBRATION:
270 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
271 break;
272 case INDIRECT_PROCESS_ADJST:
273 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
274 break;
275 case INDIRECT_OTHERS:
276 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
277 break;
278 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800279 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700280 address & INDIRECT_TYPE_MSK);
281 break;
282 }
283
284 /* translate the offset from words to byte */
285 return (address & ADDRESS_MSK) + (offset << 1);
286}
287
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700288u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700289{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700290 struct iwl_eeprom_calib_hdr {
291 u8 version;
292 u8 pa_type;
293 u16 voltage;
294 } *hdr;
295
Tomas Winklerf1f69412008-04-24 11:55:35 -0700296 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
297 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700298 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700299
300}
301
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700302static void iwl5000_gain_computation(struct iwl_priv *priv,
303 u32 average_noise[NUM_RX_CHAINS],
304 u16 min_average_noise_antenna_i,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700305 u32 min_average_noise,
306 u8 default_chain)
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700307{
308 int i;
309 s32 delta_g;
310 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
311
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700312 /*
313 * Find Gain Code for the chains based on "default chain"
314 */
315 for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700316 if ((data->disconn_array[i])) {
317 data->delta_gain_code[i] = 0;
318 continue;
319 }
320 delta_g = (1000 * ((s32)average_noise[0] -
321 (s32)average_noise[i])) / 1500;
322 /* bound gain by 2 bits value max, 3rd bit is sign */
323 data->delta_gain_code[i] =
324 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
325
326 if (delta_g < 0)
327 /* set negative sign */
328 data->delta_gain_code[i] |= (1 << 2);
329 }
330
Tomas Winklere1623442009-01-27 14:27:56 -0800331 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700332 data->delta_gain_code[1], data->delta_gain_code[2]);
333
334 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700335 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800336
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700337 memset(&cmd, 0, sizeof(cmd));
338
Tomas Winkler0d950d82008-11-25 13:36:01 -0800339 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
340 cmd.hdr.first_group = 0;
341 cmd.hdr.groups_num = 1;
342 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700343 cmd.delta_gain_1 = data->delta_gain_code[1];
344 cmd.delta_gain_2 = data->delta_gain_code[2];
345 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
346 sizeof(cmd), &cmd, NULL);
347
348 data->radio_write = 1;
349 data->state = IWL_CHAIN_NOISE_CALIBRATED;
350 }
351
352 data->chain_noise_a = 0;
353 data->chain_noise_b = 0;
354 data->chain_noise_c = 0;
355 data->chain_signal_a = 0;
356 data->chain_signal_b = 0;
357 data->chain_signal_c = 0;
358 data->beacon_count = 0;
359}
360
361static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
362{
363 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800364 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700365
366 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700367 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700368 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800369
370 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
371 cmd.hdr.first_group = 0;
372 cmd.hdr.groups_num = 1;
373 cmd.hdr.data_valid = 1;
374 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
375 sizeof(cmd), &cmd);
376 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800377 IWL_ERR(priv,
378 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700379 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800380 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700381 }
382}
383
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800384void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800385 __le32 *tx_flags)
386{
Johannes Berge6a98542008-10-21 12:40:02 +0200387 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
388 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800389 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
390 else
391 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
392}
393
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700394static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
395 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700396 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700397 .auto_corr_min_ofdm = 90,
398 .auto_corr_min_ofdm_mrc = 170,
399 .auto_corr_min_ofdm_x1 = 120,
400 .auto_corr_min_ofdm_mrc_x1 = 240,
401
402 .auto_corr_max_ofdm = 120,
403 .auto_corr_max_ofdm_mrc = 210,
404 .auto_corr_max_ofdm_x1 = 155,
405 .auto_corr_max_ofdm_mrc_x1 = 290,
406
407 .auto_corr_min_cck = 125,
408 .auto_corr_max_cck = 200,
409 .auto_corr_min_cck_mrc = 170,
410 .auto_corr_max_cck_mrc = 400,
411 .nrg_th_cck = 95,
412 .nrg_th_ofdm = 95,
413};
414
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700415static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
416 .min_nrg_cck = 95,
417 .max_nrg_cck = 0, /* not used, set to 0 */
418 .auto_corr_min_ofdm = 90,
419 .auto_corr_min_ofdm_mrc = 170,
420 .auto_corr_min_ofdm_x1 = 105,
421 .auto_corr_min_ofdm_mrc_x1 = 220,
422
423 .auto_corr_max_ofdm = 120,
424 .auto_corr_max_ofdm_mrc = 210,
425 /* max = min for performance bug in 5150 DSP */
426 .auto_corr_max_ofdm_x1 = 105,
427 .auto_corr_max_ofdm_mrc_x1 = 220,
428
429 .auto_corr_min_cck = 125,
430 .auto_corr_max_cck = 200,
431 .auto_corr_min_cck_mrc = 170,
432 .auto_corr_max_cck_mrc = 400,
433 .nrg_th_cck = 95,
434 .nrg_th_ofdm = 95,
435};
436
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700437const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700438 size_t offset)
439{
440 u32 address = eeprom_indirect_address(priv, offset);
441 BUG_ON(address >= priv->cfg->eeprom_size);
442 return &priv->eeprom[address];
443}
444
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700445static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc892008-12-01 16:32:20 -0800446{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700447 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700448 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700449 iwl_temp_calib_to_offset(priv);
450
451 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
452}
453
454static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
455{
456 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700457 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc892008-12-01 16:32:20 -0800458}
459
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800460/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800461 * Calibration
462 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800463static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800464{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800465 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800466 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
467
Tomas Winkler0d950d82008-11-25 13:36:01 -0800468 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
469 cmd.hdr.first_group = 0;
470 cmd.hdr.groups_num = 1;
471 cmd.hdr.data_valid = 1;
472 cmd.cap_pin1 = (u8)xtal_calib[0];
473 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700474 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800475 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800476}
477
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800478static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
479{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700480 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800481 struct iwl_host_cmd cmd = {
482 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700483 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800484 .data = &calib_cfg_cmd,
485 };
486
487 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
488 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
489 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
490 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
491 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
492
493 return iwl_send_cmd(priv, &cmd);
494}
495
496static void iwl5000_rx_calib_result(struct iwl_priv *priv,
497 struct iwl_rx_mem_buffer *rxb)
498{
499 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700500 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700501 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800502 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800503
504 /* reduce the size of the length field itself */
505 len -= 4;
506
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800507 /* Define the order in which the results will be sent to the runtime
508 * uCode. iwl_send_calib_results sends them in a row according to their
509 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800510 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800511 case IWL_PHY_CALIBRATE_DC_CMD:
512 index = IWL_CALIB_DC;
513 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700514 case IWL_PHY_CALIBRATE_LO_CMD:
515 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800516 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700517 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
518 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800519 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700520 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
521 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800522 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800523 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
524 index = IWL_CALIB_BASE_BAND;
525 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800526 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800527 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800528 hdr->op_code);
529 return;
530 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800531 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800532}
533
534static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
535 struct iwl_rx_mem_buffer *rxb)
536{
Tomas Winklere1623442009-01-27 14:27:56 -0800537 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800538 queue_work(priv->workqueue, &priv->restart);
539}
540
541/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800542 * ucode
543 */
544static int iwl5000_load_section(struct iwl_priv *priv,
545 struct fw_desc *image,
546 u32 dst_addr)
547{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800548 dma_addr_t phy_addr = image->p_addr;
549 u32 byte_cnt = image->len;
550
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800551 iwl_write_direct32(priv,
552 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
553 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
554
555 iwl_write_direct32(priv,
556 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
557
558 iwl_write_direct32(priv,
559 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
560 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
561
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800562 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800563 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700564 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800565 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
566
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800567 iwl_write_direct32(priv,
568 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
569 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
570 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
571 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
572
573 iwl_write_direct32(priv,
574 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
575 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700576 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800577 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
578
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800579 return 0;
580}
581
582static int iwl5000_load_given_ucode(struct iwl_priv *priv,
583 struct fw_desc *inst_image,
584 struct fw_desc *data_image)
585{
586 int ret = 0;
587
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800588 ret = iwl5000_load_section(priv, inst_image,
589 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800590 if (ret)
591 return ret;
592
Tomas Winklere1623442009-01-27 14:27:56 -0800593 IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800594 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700595 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800596 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800597 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800598 "to interrupt\n");
599 return ret;
600 }
601 if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800602 IWL_ERR(priv, "Could not load the INST uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800603 return -ETIMEDOUT;
604 }
605
606 priv->ucode_write_complete = 0;
607
608 ret = iwl5000_load_section(
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800609 priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800610 if (ret)
611 return ret;
612
Tomas Winklere1623442009-01-27 14:27:56 -0800613 IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800614
615 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
616 priv->ucode_write_complete, 5 * HZ);
617 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800618 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800619 "to interrupt\n");
620 return ret;
621 } else if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800622 IWL_ERR(priv, "Could not load the DATA uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800623 return -ETIMEDOUT;
624 } else
625 ret = 0;
626
627 priv->ucode_write_complete = 0;
628
629 return ret;
630}
631
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700632int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800633{
634 int ret = 0;
635
636 /* check whether init ucode should be loaded, or rather runtime ucode */
637 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800638 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800639 ret = iwl5000_load_given_ucode(priv,
640 &priv->ucode_init, &priv->ucode_init_data);
641 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800642 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800643 priv->ucode_type = UCODE_INIT;
644 }
645 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800646 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800647 "Loading runtime ucode...\n");
648 ret = iwl5000_load_given_ucode(priv,
649 &priv->ucode_code, &priv->ucode_data);
650 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800651 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800652 priv->ucode_type = UCODE_RT;
653 }
654 }
655
656 return ret;
657}
658
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700659void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800660{
661 int ret = 0;
662
663 /* Check alive response for "valid" sign from uCode */
664 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
665 /* We had an error bringing up the hardware, so take it
666 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800667 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800668 goto restart;
669 }
670
671 /* initialize uCode was loaded... verify inst image.
672 * This is a paranoid check, because we would not have gotten the
673 * "initialize" alive if code weren't properly loaded. */
674 if (iwl_verify_ucode(priv)) {
675 /* Runtime instruction load was bad;
676 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800677 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800678 goto restart;
679 }
680
Tomas Winklerc587de02009-06-03 11:44:07 -0700681 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800682 ret = priv->cfg->ops->lib->alive_notify(priv);
683 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800684 IWL_WARN(priv,
685 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800686 goto restart;
687 }
688
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800689 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800690 return;
691
692restart:
693 /* real restart (first load init_ucode) */
694 queue_work(priv->workqueue, &priv->restart);
695}
696
697static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
698 int txq_id, u32 index)
699{
700 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
701 (index & 0xff) | (txq_id << 8));
702 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
703}
704
705static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
706 struct iwl_tx_queue *txq,
707 int tx_fifo_id, int scd_retry)
708{
709 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700710 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800711
712 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
713 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
714 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
715 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
716 IWL50_SCD_QUEUE_STTS_REG_MSK);
717
718 txq->sched_retry = scd_retry;
719
Tomas Winklere1623442009-01-27 14:27:56 -0800720 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800721 active ? "Activate" : "Deactivate",
722 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
723}
724
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800725static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
726{
727 struct iwl_wimax_coex_cmd coex_cmd;
728
729 memset(&coex_cmd, 0, sizeof(coex_cmd));
730
731 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
732 sizeof(coex_cmd), &coex_cmd);
733}
734
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700735int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800736{
737 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800738 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800739 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800740 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800741
742 spin_lock_irqsave(&priv->lock, flags);
743
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800744 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
745 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
746 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
747 a += 4)
748 iwl_write_targ_mem(priv, a, 0);
749 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
750 a += 4)
751 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700752 for (; a < priv->scd_base_addr +
753 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800754 iwl_write_targ_mem(priv, a, 0);
755
756 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800757 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800758
759 /* Enable DMA channel */
760 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
761 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
762 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
763 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
764
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800765 /* Update FH chicken bits */
766 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
767 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
768 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
769
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800770 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800771 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800772 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
773
774 /* initiate the queues */
775 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
776 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
777 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
778 iwl_write_targ_mem(priv, priv->scd_base_addr +
779 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
780 iwl_write_targ_mem(priv, priv->scd_base_addr +
781 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
782 sizeof(u32),
783 ((SCD_WIN_SIZE <<
784 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
785 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
786 ((SCD_FRAME_LIMIT <<
787 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
788 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
789 }
790
791 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800792 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800793
Tomas Winklerda1bc452008-05-29 16:35:00 +0800794 /* Activate all Tx DMA/FIFO channels */
795 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800796
797 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700798
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800799 /* map qos queues to fifos one-to-one */
800 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
801 int ac = iwl5000_default_queue_to_tx_fifo[i];
802 iwl_txq_ctx_activate(priv, i);
803 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
804 }
805 /* TODO - need to initialize those FIFOs inside the loop above,
806 * not only mark them as active */
807 iwl_txq_ctx_activate(priv, 4);
808 iwl_txq_ctx_activate(priv, 7);
809 iwl_txq_ctx_activate(priv, 8);
810 iwl_txq_ctx_activate(priv, 9);
811
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800812 spin_unlock_irqrestore(&priv->lock, flags);
813
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800814
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800815 iwl5000_send_wimax_coex(priv);
816
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800817 iwl5000_set_Xtal_calib(priv);
818 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800819
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800820 return 0;
821}
822
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700823int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700824{
825 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
826 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800827 IWL_ERR(priv,
828 "invalid queues_num, should be between %d and %d\n",
829 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700830 return -EINVAL;
831 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700832
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700833 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800834 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800835 priv->hw_params.scd_bc_tbls_size =
836 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800837 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700838 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
839 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800840
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700841 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
842 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800843
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800844 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700845 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700846 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800847 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
848
Jay Sternbergc0bac762009-02-02 16:21:14 -0800849 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
850 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
851 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
852 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700853
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700854 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
855 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700856
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700857 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800858 /* Set initial calibration set */
859 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800860 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700861 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800862 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800863 BIT(IWL_CALIB_DC) |
864 BIT(IWL_CALIB_LO) |
865 BIT(IWL_CALIB_TX_IQ) |
866 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800867
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800868 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800869 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700870 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800871 priv->hw_params.calib_init_cfg =
872 BIT(IWL_CALIB_XTAL) |
873 BIT(IWL_CALIB_LO) |
874 BIT(IWL_CALIB_TX_IQ) |
875 BIT(IWL_CALIB_TX_IQ_PERD) |
876 BIT(IWL_CALIB_BASE_BAND);
877 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800878 }
879
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700880 return 0;
881}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700882
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700883/**
884 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
885 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700886void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800887 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700888 u16 byte_cnt)
889{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800890 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700891 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700892 int txq_id = txq->q.id;
893 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700894 u8 sta_id = 0;
895 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
896 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700897
Tomas Winkler127901a2008-10-23 23:48:55 -0700898 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700899
900 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700901 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800902 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700903
904 switch (sec_ctl & TX_CMD_SEC_MSK) {
905 case TX_CMD_SEC_CCM:
906 len += CCMP_MIC_LEN;
907 break;
908 case TX_CMD_SEC_TKIP:
909 len += TKIP_ICV_LEN;
910 break;
911 case TX_CMD_SEC_WEP:
912 len += WEP_IV_LEN + WEP_ICV_LEN;
913 break;
914 }
915 }
916
Tomas Winkler127901a2008-10-23 23:48:55 -0700917 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700918
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800919 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700920
Tomas Winkler127901a2008-10-23 23:48:55 -0700921 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800922 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700923 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700924}
925
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700926void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800927 struct iwl_tx_queue *txq)
928{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800929 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700930 int txq_id = txq->q.id;
931 int read_ptr = txq->q.read_ptr;
932 u8 sta_id = 0;
933 __le16 bc_ent;
934
935 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800936
937 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700938 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800939
Tomas Winkler127901a2008-10-23 23:48:55 -0700940 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800941 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800942
Tomas Winkler127901a2008-10-23 23:48:55 -0700943 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800944 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700945 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800946}
947
Tomas Winklere26e47d2008-06-12 09:46:56 +0800948static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
949 u16 txq_id)
950{
951 u32 tbl_dw_addr;
952 u32 tbl_dw;
953 u16 scd_q2ratid;
954
955 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
956
957 tbl_dw_addr = priv->scd_base_addr +
958 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
959
960 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
961
962 if (txq_id & 0x1)
963 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
964 else
965 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
966
967 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
968
969 return 0;
970}
971static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
972{
973 /* Simply stop the queue, but don't change any configuration;
974 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
975 iwl_write_prph(priv,
976 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
977 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
978 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
979}
980
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700981int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800982 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
983{
984 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800985 u16 ra_tid;
986
Tomas Winkler9f17b312008-07-11 11:53:35 +0800987 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
988 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800989 IWL_WARN(priv,
990 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800991 txq_id, IWL50_FIRST_AMPDU_QUEUE,
992 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
993 return -EINVAL;
994 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800995
996 ra_tid = BUILD_RAxTID(sta_id, tid);
997
998 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800999 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001000
1001 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001002
1003 /* Stop this Tx queue before configuring it */
1004 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1005
1006 /* Map receiver-address / traffic-ID to this queue */
1007 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1008
1009 /* Set this queue as a chain-building queue */
1010 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1011
1012 /* enable aggregations for the queue */
1013 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1014
1015 /* Place first TFD at index corresponding to start sequence number.
1016 * Assumes that ssn_idx is valid (!= 0xFFF) */
1017 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1018 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1019 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1020
1021 /* Set up Tx window size and frame limit for this queue */
1022 iwl_write_targ_mem(priv, priv->scd_base_addr +
1023 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1024 sizeof(u32),
1025 ((SCD_WIN_SIZE <<
1026 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1027 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1028 ((SCD_FRAME_LIMIT <<
1029 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1030 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1031
1032 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1033
1034 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1035 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1036
Tomas Winklere26e47d2008-06-12 09:46:56 +08001037 spin_unlock_irqrestore(&priv->lock, flags);
1038
1039 return 0;
1040}
1041
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001042int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001043 u16 ssn_idx, u8 tx_fifo)
1044{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001045 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1046 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001047 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001048 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001049 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1050 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001051 return -EINVAL;
1052 }
1053
Tomas Winklere26e47d2008-06-12 09:46:56 +08001054 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1055
1056 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1057
1058 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1059 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1060 /* supposes that ssn_idx is valid (!= 0xFFF) */
1061 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1062
1063 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1064 iwl_txq_ctx_deactivate(priv, txq_id);
1065 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1066
Tomas Winklere26e47d2008-06-12 09:46:56 +08001067 return 0;
1068}
1069
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001070u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +08001071{
1072 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -07001073 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
1074 memcpy(addsta, cmd, size);
1075 /* resrved in 5000 */
1076 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +08001077 return size;
1078}
1079
1080
Tomas Winklerda1bc452008-05-29 16:35:00 +08001081/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001082 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001083 * must be called under priv->lock and mac access
1084 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001085void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001086{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001087 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001088}
1089
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001090
1091static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1092{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001093 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001094 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001095}
1096
1097static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1098 struct iwl_ht_agg *agg,
1099 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001100 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001101{
1102 u16 status;
1103 struct agg_tx_status *frame_status = &tx_resp->status;
1104 struct ieee80211_tx_info *info = NULL;
1105 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001106 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001107 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001108 u16 seq;
1109
1110 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001111 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001112
1113 agg->frame_count = tx_resp->frame_count;
1114 agg->start_idx = start_idx;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001115 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001116 agg->bitmap = 0;
1117
1118 /* # frames attempted by Tx command */
1119 if (agg->frame_count == 1) {
1120 /* Only one frame was attempted; no block-ack will arrive */
1121 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001122 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001123
1124 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001125 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001126 agg->frame_count, agg->start_idx, idx);
1127
1128 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001129 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001130 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001131 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001132 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001133 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1134
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001135 /* FIXME: code repetition end */
1136
Tomas Winklere1623442009-01-27 14:27:56 -08001137 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001138 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001139 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001140
1141 agg->wait_for_ba = 0;
1142 } else {
1143 /* Two or more frames were attempted; expect block-ack */
1144 u64 bitmap = 0;
1145 int start = agg->start_idx;
1146
1147 /* Construct bit-map of pending frames within Tx window */
1148 for (i = 0; i < agg->frame_count; i++) {
1149 u16 sc;
1150 status = le16_to_cpu(frame_status[i].status);
1151 seq = le16_to_cpu(frame_status[i].sequence);
1152 idx = SEQ_TO_INDEX(seq);
1153 txq_id = SEQ_TO_QUEUE(seq);
1154
1155 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1156 AGG_TX_STATE_ABORT_MSK))
1157 continue;
1158
Tomas Winklere1623442009-01-27 14:27:56 -08001159 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001160 agg->frame_count, txq_id, idx);
1161
1162 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001163 if (!hdr) {
1164 IWL_ERR(priv,
1165 "BUG_ON idx doesn't point to valid skb"
1166 " idx=%d, txq_id=%d\n", idx, txq_id);
1167 return -1;
1168 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001169
1170 sc = le16_to_cpu(hdr->seq_ctrl);
1171 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001172 IWL_ERR(priv,
1173 "BUG_ON idx doesn't match seq control"
1174 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001175 idx, SEQ_TO_SN(sc),
1176 hdr->seq_ctrl);
1177 return -1;
1178 }
1179
Tomas Winklere1623442009-01-27 14:27:56 -08001180 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001181 i, idx, SEQ_TO_SN(sc));
1182
1183 sh = idx - start;
1184 if (sh > 64) {
1185 sh = (start - idx) + 0xff;
1186 bitmap = bitmap << sh;
1187 sh = 0;
1188 start = idx;
1189 } else if (sh < -64)
1190 sh = 0xff - (start - idx);
1191 else if (sh < 0) {
1192 sh = start - idx;
1193 start = idx;
1194 bitmap = bitmap << sh;
1195 sh = 0;
1196 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001197 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001198 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001199 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001200 }
1201
1202 agg->bitmap = bitmap;
1203 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001204 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001205 agg->frame_count, agg->start_idx,
1206 (unsigned long long)agg->bitmap);
1207
1208 if (bitmap)
1209 agg->wait_for_ba = 1;
1210 }
1211 return 0;
1212}
1213
1214static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1215 struct iwl_rx_mem_buffer *rxb)
1216{
1217 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1218 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1219 int txq_id = SEQ_TO_QUEUE(sequence);
1220 int index = SEQ_TO_INDEX(sequence);
1221 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1222 struct ieee80211_tx_info *info;
1223 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1224 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001225 int tid;
1226 int sta_id;
1227 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001228
1229 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001230 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001231 "is out of range [0-%d] %d %d\n", txq_id,
1232 index, txq->q.n_bd, txq->q.write_ptr,
1233 txq->q.read_ptr);
1234 return;
1235 }
1236
1237 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1238 memset(&info->status, 0, sizeof(info->status));
1239
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001240 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1241 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001242
1243 if (txq->sched_retry) {
1244 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1245 struct iwl_ht_agg *agg = NULL;
1246
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001247 agg = &priv->stations[sta_id].tid[tid].agg;
1248
Tomas Winkler25a65722008-06-12 09:47:07 +08001249 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001250
Ron Rindjunsky32354272008-07-01 10:44:51 +03001251 /* check if BAR is needed */
1252 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1253 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001254
1255 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001256 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001257 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001258 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1259 scd_ssn , index, txq_id, txq->swq_id);
1260
Tomas Winkler17b88922008-05-29 16:35:12 +08001261 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001262 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1263
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001264 if (priv->mac80211_registered &&
1265 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1266 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001267 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001268 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001269 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001270 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001271 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001272 }
1273 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001274 BUG_ON(txq_id != txq->swq_id);
1275
Johannes Berge6a98542008-10-21 12:40:02 +02001276 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001277 info->flags |= iwl_is_tx_success(status) ?
1278 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001279 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001280 le32_to_cpu(tx_resp->rate_n_flags),
1281 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001282
Tomas Winklere1623442009-01-27 14:27:56 -08001283 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001284 "0x%x retries %d\n",
1285 txq_id,
1286 iwl_get_tx_fail_reason(status), status,
1287 le32_to_cpu(tx_resp->rate_n_flags),
1288 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001289
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001290 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1291 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001292 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001293
1294 if (priv->mac80211_registered &&
1295 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001296 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001297 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001298
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001299 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1300 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1301
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001302 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001303 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001304}
1305
Tomas Winklera96a27f2008-10-23 23:48:56 -07001306/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001307u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001308{
1309 return len;
1310}
1311
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001312void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001313{
1314 /* in 5000 the tx power calibration is done in uCode */
1315 priv->disable_tx_power_cal = 1;
1316}
1317
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001318void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001319{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001320 /* init calibration handlers */
1321 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1322 iwl5000_rx_calib_result;
1323 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1324 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001325 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001326}
1327
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001328
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001329int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001330{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001331 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001332 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1333}
1334
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001335static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1336{
1337 int ret = 0;
1338 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1339 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1340 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1341
1342 if ((rxon1->flags == rxon2->flags) &&
1343 (rxon1->filter_flags == rxon2->filter_flags) &&
1344 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1345 (rxon1->ofdm_ht_single_stream_basic_rates ==
1346 rxon2->ofdm_ht_single_stream_basic_rates) &&
1347 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1348 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1349 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1350 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1351 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1352 (rxon1->rx_chain == rxon2->rx_chain) &&
1353 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001354 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001355 return 0;
1356 }
1357
1358 rxon_assoc.flags = priv->staging_rxon.flags;
1359 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1360 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1361 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1362 rxon_assoc.reserved1 = 0;
1363 rxon_assoc.reserved2 = 0;
1364 rxon_assoc.reserved3 = 0;
1365 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1366 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1367 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1368 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1369 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1370 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1371 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1372 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1373
1374 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1375 sizeof(rxon_assoc), &rxon_assoc, NULL);
1376 if (ret)
1377 return ret;
1378
1379 return ret;
1380}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001381int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001382{
1383 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001384 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001385
1386 /* half dBm need to multiply */
1387 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001388 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001389 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001390
1391 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1392 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1393 else
1394 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1395
1396 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001397 sizeof(tx_power_cmd), &tx_power_cmd,
1398 NULL);
1399}
1400
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001401void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001402{
1403 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001404 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -07001405 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001406}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001407
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001408static void iwl5150_temperature(struct iwl_priv *priv)
1409{
1410 u32 vt = 0;
1411 s32 offset = iwl_temp_calib_to_offset(priv);
1412
1413 vt = le32_to_cpu(priv->statistics.general.temperature);
1414 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1415 /* now vt hold the temperature in Kelvin */
1416 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001417 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001418}
1419
Tomas Winklercaab8f12008-08-04 16:00:42 +08001420/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001421int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001422 struct iwl_rx_phy_res *rx_resp)
1423{
1424 /* data from PHY/DSP regarding signal strength, etc.,
1425 * contents are always there, not configurable by host
1426 */
1427 struct iwl5000_non_cfg_phy *ncphy =
1428 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1429 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1430 u8 agc;
1431
1432 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1433 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1434
1435 /* Find max rssi among 3 possible receivers.
1436 * These values are measured by the digital signal processor (DSP).
1437 * They should stay fairly constant even as the signal strength varies,
1438 * if the radio's automatic gain control (AGC) is working right.
1439 * AGC value (see below) will provide the "interesting" info.
1440 */
1441 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1442 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1443 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1444 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1445 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1446
1447 max_rssi = max_t(u32, rssi_a, rssi_b);
1448 max_rssi = max_t(u32, max_rssi, rssi_c);
1449
Tomas Winklere1623442009-01-27 14:27:56 -08001450 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001451 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1452
1453 /* dBm = max_rssi dB - agc dB - constant.
1454 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001455 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001456}
1457
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001458static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
1459{
1460 struct iwl_tx_ant_config_cmd tx_ant_cmd = {
1461 .valid = cpu_to_le32(valid_tx_ant),
1462 };
1463
1464 if (IWL_UCODE_API(priv->ucode_ver) > 1) {
1465 IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
1466 return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
1467 sizeof(struct iwl_tx_ant_config_cmd),
1468 &tx_ant_cmd);
1469 } else {
1470 IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
1471 return -EOPNOTSUPP;
1472 }
1473}
1474
1475
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001476#define IWL5000_UCODE_GET(item) \
1477static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1478 u32 api_ver) \
1479{ \
1480 if (api_ver <= 2) \
1481 return le32_to_cpu(ucode->u.v1.item); \
1482 return le32_to_cpu(ucode->u.v2.item); \
1483}
1484
1485static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1486{
1487 if (api_ver <= 2)
1488 return UCODE_HEADER_SIZE(1);
1489 return UCODE_HEADER_SIZE(2);
1490}
1491
1492static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1493 u32 api_ver)
1494{
1495 if (api_ver <= 2)
1496 return 0;
1497 return le32_to_cpu(ucode->u.v2.build);
1498}
1499
1500static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1501 u32 api_ver)
1502{
1503 if (api_ver <= 2)
1504 return (u8 *) ucode->u.v1.data;
1505 return (u8 *) ucode->u.v2.data;
1506}
1507
1508IWL5000_UCODE_GET(inst_size);
1509IWL5000_UCODE_GET(data_size);
1510IWL5000_UCODE_GET(init_size);
1511IWL5000_UCODE_GET(init_data_size);
1512IWL5000_UCODE_GET(boot_size);
1513
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001514struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001515 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001516 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001517 .set_rxon_chain = iwl_set_rxon_chain,
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001518 .set_tx_ant = iwl5000_send_tx_ant_config,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001519};
1520
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001521struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001522 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001523 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001524 .gain_computation = iwl5000_gain_computation,
1525 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001526 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001527 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001528};
1529
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001530struct iwl_ucode_ops iwl5000_ucode = {
1531 .get_header_size = iwl5000_ucode_get_header_size,
1532 .get_build = iwl5000_ucode_get_build,
1533 .get_inst_size = iwl5000_ucode_get_inst_size,
1534 .get_data_size = iwl5000_ucode_get_data_size,
1535 .get_init_size = iwl5000_ucode_get_init_size,
1536 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1537 .get_boot_size = iwl5000_ucode_get_boot_size,
1538 .get_data = iwl5000_ucode_get_data,
1539};
1540
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001541struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001542 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001543 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001544 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001545 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001546 .txq_agg_enable = iwl5000_txq_agg_enable,
1547 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001548 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1549 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08001550 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001551 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001552 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001553 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001554 .dump_nic_event_log = iwl_dump_nic_event_log,
1555 .dump_nic_error_log = iwl_dump_nic_error_log,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001556 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001557 .init_alive_start = iwl5000_init_alive_start,
1558 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001559 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001560 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001561 .apm_ops = {
1562 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001563 .reset = iwl5000_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08001564 .stop = iwl5000_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001565 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001566 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001567 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001568 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001569 .regulatory_bands = {
1570 EEPROM_5000_REG_BAND_1_CHANNELS,
1571 EEPROM_5000_REG_BAND_2_CHANNELS,
1572 EEPROM_5000_REG_BAND_3_CHANNELS,
1573 EEPROM_5000_REG_BAND_4_CHANNELS,
1574 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001575 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1576 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001577 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001578 .verify_signature = iwlcore_eeprom_verify_signature,
1579 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1580 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001581 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001582 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001583 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001584 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001585 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001586 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001587 .temp_ops = {
1588 .temperature = iwl5000_temperature,
1589 .set_ct_kill = iwl5000_set_ct_threshold,
1590 },
1591};
1592
1593static struct iwl_lib_ops iwl5150_lib = {
1594 .set_hw_params = iwl5000_hw_set_hw_params,
1595 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1596 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1597 .txq_set_sched = iwl5000_txq_set_sched,
1598 .txq_agg_enable = iwl5000_txq_agg_enable,
1599 .txq_agg_disable = iwl5000_txq_agg_disable,
1600 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1601 .txq_free_tfd = iwl_hw_txq_free_tfd,
1602 .txq_init = iwl_hw_tx_queue_init,
1603 .rx_handler_setup = iwl5000_rx_handler_setup,
1604 .setup_deferred_work = iwl5000_setup_deferred_work,
1605 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001606 .dump_nic_event_log = iwl_dump_nic_event_log,
1607 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001608 .load_ucode = iwl5000_load_ucode,
1609 .init_alive_start = iwl5000_init_alive_start,
1610 .alive_notify = iwl5000_alive_notify,
1611 .send_tx_power = iwl5000_send_tx_power,
1612 .update_chain_flags = iwl_update_chain_flags,
1613 .apm_ops = {
1614 .init = iwl5000_apm_init,
1615 .reset = iwl5000_apm_reset,
1616 .stop = iwl5000_apm_stop,
1617 .config = iwl5000_nic_config,
1618 .set_pwr_src = iwl_set_pwr_src,
1619 },
1620 .eeprom_ops = {
1621 .regulatory_bands = {
1622 EEPROM_5000_REG_BAND_1_CHANNELS,
1623 EEPROM_5000_REG_BAND_2_CHANNELS,
1624 EEPROM_5000_REG_BAND_3_CHANNELS,
1625 EEPROM_5000_REG_BAND_4_CHANNELS,
1626 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001627 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1628 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001629 },
1630 .verify_signature = iwlcore_eeprom_verify_signature,
1631 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1632 .release_semaphore = iwlcore_eeprom_release_semaphore,
1633 .calib_version = iwl5000_eeprom_calib_version,
1634 .query_addr = iwl5000_eeprom_query_addr,
1635 },
1636 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001637 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001638 .config_ap = iwl_config_ap,
1639 .temp_ops = {
1640 .temperature = iwl5150_temperature,
1641 .set_ct_kill = iwl5150_set_ct_threshold,
1642 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001643};
1644
Johannes Berge932a602009-10-02 13:44:03 -07001645static struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001646 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001647 .lib = &iwl5000_lib,
1648 .hcmd = &iwl5000_hcmd,
1649 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001650 .led = &iwlagn_led_ops,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001651};
1652
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001653static struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001654 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001655 .lib = &iwl5150_lib,
1656 .hcmd = &iwl5000_hcmd,
1657 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001658 .led = &iwlagn_led_ops,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001659};
1660
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001661struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001662 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001663 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001664 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001665 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001666 /* the rest are 0 by default */
1667};
1668
1669
1670struct iwl_cfg iwl5300_agn_cfg = {
1671 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001672 .fw_name_pre = IWL5000_FW_PRE,
1673 .ucode_api_max = IWL5000_UCODE_API_MAX,
1674 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001675 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001676 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001677 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001678 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1679 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001680 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001681 .valid_tx_ant = ANT_ABC,
1682 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001683 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001684 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001685 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001686 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001687};
1688
Esti Kummer47408632008-07-11 11:53:30 +08001689struct iwl_cfg iwl5100_bg_cfg = {
1690 .name = "5100BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001691 .fw_name_pre = IWL5000_FW_PRE,
1692 .ucode_api_max = IWL5000_UCODE_API_MAX,
1693 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001694 .sku = IWL_SKU_G,
1695 .ops = &iwl5000_ops,
1696 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001697 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1698 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001699 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001700 .valid_tx_ant = ANT_B,
1701 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001702 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001703 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001704 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001705 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Esti Kummer47408632008-07-11 11:53:30 +08001706};
1707
1708struct iwl_cfg iwl5100_abg_cfg = {
1709 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001710 .fw_name_pre = IWL5000_FW_PRE,
1711 .ucode_api_max = IWL5000_UCODE_API_MAX,
1712 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001713 .sku = IWL_SKU_A|IWL_SKU_G,
1714 .ops = &iwl5000_ops,
1715 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001716 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1717 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001718 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001719 .valid_tx_ant = ANT_B,
1720 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001721 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001722 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001723 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001724 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Esti Kummer47408632008-07-11 11:53:30 +08001725};
1726
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001727struct iwl_cfg iwl5100_agn_cfg = {
1728 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001729 .fw_name_pre = IWL5000_FW_PRE,
1730 .ucode_api_max = IWL5000_UCODE_API_MAX,
1731 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001732 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001733 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001734 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001735 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1736 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001737 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001738 .valid_tx_ant = ANT_B,
1739 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001740 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001741 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001742 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001743 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001744};
1745
1746struct iwl_cfg iwl5350_agn_cfg = {
1747 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001748 .fw_name_pre = IWL5000_FW_PRE,
1749 .ucode_api_max = IWL5000_UCODE_API_MAX,
1750 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001751 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001752 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001753 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001754 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1755 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001756 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001757 .valid_tx_ant = ANT_ABC,
1758 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001759 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001760 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001761 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001762 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001763};
1764
Tomas Winkler7100e922008-12-01 16:32:18 -08001765struct iwl_cfg iwl5150_agn_cfg = {
1766 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001767 .fw_name_pre = IWL5150_FW_PRE,
1768 .ucode_api_max = IWL5150_UCODE_API_MAX,
1769 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001770 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001771 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001772 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001773 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1774 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler7100e922008-12-01 16:32:18 -08001775 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001776 .valid_tx_ant = ANT_A,
1777 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001778 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001779 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001780 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001781 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler7100e922008-12-01 16:32:18 -08001782};
1783
Reinette Chatrea0987a82008-12-02 12:14:06 -08001784MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1785MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001786
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001787module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001788MODULE_PARM_DESC(swcrypto50,
1789 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001790module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001791MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001792module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001793MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001794module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1795 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001796MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001797module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001798MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");