Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 29 | #include "radeon.h" |
Daniel Vetter | e699037 | 2010-03-11 21:19:17 +0000 | [diff] [blame] | 30 | #include "radeon_asic.h" |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 31 | #include "atom.h" |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 32 | #include "rs690d.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 33 | |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 34 | int rs690_mc_wait_for_idle(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 35 | { |
| 36 | unsigned i; |
| 37 | uint32_t tmp; |
| 38 | |
| 39 | for (i = 0; i < rdev->usec_timeout; i++) { |
| 40 | /* read MC_STATUS */ |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 41 | tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS); |
| 42 | if (G_000090_MC_SYSTEM_IDLE(tmp)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 43 | return 0; |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 44 | udelay(1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 45 | } |
| 46 | return -1; |
| 47 | } |
| 48 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 49 | static void rs690_gpu_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 50 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 51 | /* FIXME: is this correct ? */ |
| 52 | r420_pipes_init(rdev); |
| 53 | if (rs690_mc_wait_for_idle(rdev)) { |
| 54 | printk(KERN_WARNING "Failed to wait MC idle while " |
| 55 | "programming pipes. Bad things might happen.\n"); |
| 56 | } |
| 57 | } |
| 58 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 59 | union igp_info { |
| 60 | struct _ATOM_INTEGRATED_SYSTEM_INFO info; |
| 61 | struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2; |
| 62 | }; |
| 63 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 64 | void rs690_pm_info(struct radeon_device *rdev) |
| 65 | { |
| 66 | int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo); |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 67 | union igp_info *info; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 68 | uint16_t data_offset; |
| 69 | uint8_t frev, crev; |
| 70 | fixed20_12 tmp; |
| 71 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 72 | if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL, |
| 73 | &frev, &crev, &data_offset)) { |
| 74 | info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset); |
| 75 | |
| 76 | /* Get various system informations from bios */ |
| 77 | switch (crev) { |
| 78 | case 1: |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 79 | tmp.full = dfixed_const(100); |
Alex Deucher | 265aa6c | 2011-02-14 16:16:22 -0500 | [diff] [blame] | 80 | rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock)); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 81 | rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp); |
Alex Deucher | 265aa6c | 2011-02-14 16:16:22 -0500 | [diff] [blame] | 82 | if (le16_to_cpu(info->info.usK8MemoryClock)) |
Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 83 | rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock)); |
| 84 | else if (rdev->clock.default_mclk) { |
| 85 | rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk); |
| 86 | rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp); |
| 87 | } else |
| 88 | rdev->pm.igp_system_mclk.full = dfixed_const(400); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 89 | rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock)); |
| 90 | rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth); |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 91 | break; |
| 92 | case 2: |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 93 | tmp.full = dfixed_const(100); |
Alex Deucher | 265aa6c | 2011-02-14 16:16:22 -0500 | [diff] [blame] | 94 | rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock)); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 95 | rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp); |
Alex Deucher | 265aa6c | 2011-02-14 16:16:22 -0500 | [diff] [blame] | 96 | if (le32_to_cpu(info->info_v2.ulBootUpUMAClock)) |
| 97 | rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock)); |
Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 98 | else if (rdev->clock.default_mclk) |
| 99 | rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk); |
| 100 | else |
| 101 | rdev->pm.igp_system_mclk.full = dfixed_const(66700); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 102 | rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp); |
Alex Deucher | 265aa6c | 2011-02-14 16:16:22 -0500 | [diff] [blame] | 103 | rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq)); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 104 | rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp); |
| 105 | rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth)); |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 106 | break; |
| 107 | default: |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 108 | /* We assume the slower possible clock ie worst case */ |
Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 109 | rdev->pm.igp_sideport_mclk.full = dfixed_const(200); |
| 110 | rdev->pm.igp_system_mclk.full = dfixed_const(200); |
| 111 | rdev->pm.igp_ht_link_clk.full = dfixed_const(1000); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 112 | rdev->pm.igp_ht_link_width.full = dfixed_const(8); |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 113 | DRM_ERROR("No integrated system info for your GPU, using safe default\n"); |
| 114 | break; |
| 115 | } |
| 116 | } else { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 117 | /* We assume the slower possible clock ie worst case */ |
Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 118 | rdev->pm.igp_sideport_mclk.full = dfixed_const(200); |
| 119 | rdev->pm.igp_system_mclk.full = dfixed_const(200); |
| 120 | rdev->pm.igp_ht_link_clk.full = dfixed_const(1000); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 121 | rdev->pm.igp_ht_link_width.full = dfixed_const(8); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 122 | DRM_ERROR("No integrated system info for your GPU, using safe default\n"); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 123 | } |
| 124 | /* Compute various bandwidth */ |
| 125 | /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 126 | tmp.full = dfixed_const(4); |
| 127 | rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 128 | /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8 |
| 129 | * = ht_clk * ht_width / 5 |
| 130 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 131 | tmp.full = dfixed_const(5); |
| 132 | rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 133 | rdev->pm.igp_ht_link_width); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 134 | rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 135 | if (tmp.full < rdev->pm.max_bandwidth.full) { |
| 136 | /* HT link is a limiting factor */ |
| 137 | rdev->pm.max_bandwidth.full = tmp.full; |
| 138 | } |
| 139 | /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7 |
| 140 | * = (sideport_clk * 14) / 10 |
| 141 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 142 | tmp.full = dfixed_const(14); |
| 143 | rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp); |
| 144 | tmp.full = dfixed_const(10); |
| 145 | rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 146 | } |
| 147 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 148 | static void rs690_mc_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 149 | { |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 150 | u64 base; |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 151 | uint32_t h_addr, l_addr; |
| 152 | unsigned long long k8_addr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 153 | |
| 154 | rs400_gart_adjust_size(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 155 | rdev->mc.vram_is_ddr = true; |
Alex Deucher | 722f294 | 2009-12-03 16:18:19 -0500 | [diff] [blame] | 156 | rdev->mc.vram_width = 128; |
Dave Airlie | 7a50f01 | 2009-07-21 20:39:30 +1000 | [diff] [blame] | 157 | rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); |
| 158 | rdev->mc.mc_vram_size = rdev->mc.real_vram_size; |
Jordan Crouse | 01d73a6 | 2010-05-27 13:40:24 -0600 | [diff] [blame] | 159 | rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); |
| 160 | rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); |
Jerome Glisse | 51e5fcd | 2010-02-19 14:33:54 +0000 | [diff] [blame] | 161 | rdev->mc.visible_vram_size = rdev->mc.aper_size; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 162 | base = RREG32_MC(R_000100_MCCFG_FB_LOCATION); |
| 163 | base = G_000100_MC_FB_START(base) << 16; |
Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 164 | rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev); |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 165 | |
| 166 | /* Use K8 direct mapping for fast fb access. */ |
| 167 | rdev->fastfb_working = false; |
| 168 | h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL)); |
| 169 | l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION); |
| 170 | k8_addr = ((unsigned long long)h_addr) << 32 | l_addr; |
| 171 | #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE) |
| 172 | if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL) |
| 173 | #endif |
| 174 | { |
| 175 | /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport |
| 176 | * memory is present. |
| 177 | */ |
| 178 | if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) { |
| 179 | DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n", |
| 180 | (unsigned long long)rdev->mc.aper_base, k8_addr); |
| 181 | rdev->mc.aper_base = (resource_size_t)k8_addr; |
| 182 | rdev->fastfb_working = true; |
| 183 | } |
| 184 | } |
| 185 | |
Alex Deucher | 4c70b2e | 2010-08-02 19:39:15 -0400 | [diff] [blame] | 186 | rs690_pm_info(rdev); |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 187 | radeon_vram_location(rdev, &rdev->mc, base); |
Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 188 | rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 189 | radeon_gtt_location(rdev, &rdev->mc); |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 190 | radeon_update_bandwidth_info(rdev); |
Alex Deucher | 22dd501 | 2009-12-06 19:45:17 -0500 | [diff] [blame] | 191 | } |
| 192 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 193 | void rs690_line_buffer_adjust(struct radeon_device *rdev, |
| 194 | struct drm_display_mode *mode1, |
| 195 | struct drm_display_mode *mode2) |
| 196 | { |
| 197 | u32 tmp; |
| 198 | |
| 199 | /* |
| 200 | * Line Buffer Setup |
| 201 | * There is a single line buffer shared by both display controllers. |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 202 | * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 203 | * the display controllers. The paritioning can either be done |
| 204 | * manually or via one of four preset allocations specified in bits 1:0: |
| 205 | * 0 - line buffer is divided in half and shared between crtc |
| 206 | * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4 |
| 207 | * 2 - D1 gets the whole buffer |
| 208 | * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4 |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 209 | * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 210 | * allocation mode. In manual allocation mode, D1 always starts at 0, |
| 211 | * D1 end/2 is specified in bits 14:4; D2 allocation follows D1. |
| 212 | */ |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 213 | tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT; |
| 214 | tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 215 | /* auto */ |
| 216 | if (mode1 && mode2) { |
| 217 | if (mode1->hdisplay > mode2->hdisplay) { |
| 218 | if (mode1->hdisplay > 2560) |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 219 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 220 | else |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 221 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 222 | } else if (mode2->hdisplay > mode1->hdisplay) { |
| 223 | if (mode2->hdisplay > 2560) |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 224 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 225 | else |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 226 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 227 | } else |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 228 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 229 | } else if (mode1) { |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 230 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 231 | } else if (mode2) { |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 232 | tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 233 | } |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 234 | WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | struct rs690_watermark { |
| 238 | u32 lb_request_fifo_depth; |
| 239 | fixed20_12 num_line_pair; |
| 240 | fixed20_12 estimated_width; |
| 241 | fixed20_12 worst_case_latency; |
| 242 | fixed20_12 consumption_rate; |
| 243 | fixed20_12 active_time; |
| 244 | fixed20_12 dbpp; |
| 245 | fixed20_12 priority_mark_max; |
| 246 | fixed20_12 priority_mark; |
| 247 | fixed20_12 sclk; |
| 248 | }; |
| 249 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 250 | static void rs690_crtc_bandwidth_compute(struct radeon_device *rdev, |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 251 | struct radeon_crtc *crtc, |
| 252 | struct rs690_watermark *wm, |
| 253 | bool low) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 254 | { |
| 255 | struct drm_display_mode *mode = &crtc->base.mode; |
| 256 | fixed20_12 a, b, c; |
| 257 | fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width; |
| 258 | fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 259 | fixed20_12 sclk, core_bandwidth, max_bandwidth; |
| 260 | u32 selected_sclk; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 261 | |
| 262 | if (!crtc->base.enabled) { |
| 263 | /* FIXME: wouldn't it better to set priority mark to maximum */ |
| 264 | wm->lb_request_fifo_depth = 4; |
| 265 | return; |
| 266 | } |
| 267 | |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 268 | if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880)) && |
| 269 | (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) |
| 270 | selected_sclk = radeon_dpm_get_sclk(rdev, low); |
| 271 | else |
| 272 | selected_sclk = rdev->pm.current_sclk; |
| 273 | |
| 274 | /* sclk in Mhz */ |
| 275 | a.full = dfixed_const(100); |
| 276 | sclk.full = dfixed_const(selected_sclk); |
| 277 | sclk.full = dfixed_div(sclk, a); |
| 278 | |
| 279 | /* core_bandwidth = sclk(Mhz) * 16 */ |
| 280 | a.full = dfixed_const(16); |
| 281 | core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); |
| 282 | |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 283 | if (crtc->vsc.full > dfixed_const(2)) |
| 284 | wm->num_line_pair.full = dfixed_const(2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 285 | else |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 286 | wm->num_line_pair.full = dfixed_const(1); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 287 | |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 288 | b.full = dfixed_const(mode->crtc_hdisplay); |
| 289 | c.full = dfixed_const(256); |
| 290 | a.full = dfixed_div(b, c); |
| 291 | request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair); |
| 292 | request_fifo_depth.full = dfixed_ceil(request_fifo_depth); |
| 293 | if (a.full < dfixed_const(4)) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 294 | wm->lb_request_fifo_depth = 4; |
| 295 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 296 | wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 297 | } |
| 298 | |
| 299 | /* Determine consumption rate |
| 300 | * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000) |
| 301 | * vtaps = number of vertical taps, |
| 302 | * vsc = vertical scaling ratio, defined as source/destination |
| 303 | * hsc = horizontal scaling ration, defined as source/destination |
| 304 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 305 | a.full = dfixed_const(mode->clock); |
| 306 | b.full = dfixed_const(1000); |
| 307 | a.full = dfixed_div(a, b); |
| 308 | pclk.full = dfixed_div(b, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 309 | if (crtc->rmx_type != RMX_OFF) { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 310 | b.full = dfixed_const(2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 311 | if (crtc->vsc.full > b.full) |
| 312 | b.full = crtc->vsc.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 313 | b.full = dfixed_mul(b, crtc->hsc); |
| 314 | c.full = dfixed_const(2); |
| 315 | b.full = dfixed_div(b, c); |
| 316 | consumption_time.full = dfixed_div(pclk, b); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 317 | } else { |
| 318 | consumption_time.full = pclk.full; |
| 319 | } |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 320 | a.full = dfixed_const(1); |
| 321 | wm->consumption_rate.full = dfixed_div(a, consumption_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 322 | |
| 323 | |
| 324 | /* Determine line time |
| 325 | * LineTime = total time for one line of displayhtotal |
| 326 | * LineTime = total number of horizontal pixels |
| 327 | * pclk = pixel clock period(ns) |
| 328 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 329 | a.full = dfixed_const(crtc->base.mode.crtc_htotal); |
| 330 | line_time.full = dfixed_mul(a, pclk); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 331 | |
| 332 | /* Determine active time |
| 333 | * ActiveTime = time of active region of display within one line, |
| 334 | * hactive = total number of horizontal active pixels |
| 335 | * htotal = total number of horizontal pixels |
| 336 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 337 | a.full = dfixed_const(crtc->base.mode.crtc_htotal); |
| 338 | b.full = dfixed_const(crtc->base.mode.crtc_hdisplay); |
| 339 | wm->active_time.full = dfixed_mul(line_time, b); |
| 340 | wm->active_time.full = dfixed_div(wm->active_time, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 341 | |
| 342 | /* Maximun bandwidth is the minimun bandwidth of all component */ |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 343 | max_bandwidth = core_bandwidth; |
Alex Deucher | 0888e88 | 2010-06-12 11:50:13 -0400 | [diff] [blame] | 344 | if (rdev->mc.igp_sideport_enabled) { |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 345 | if (max_bandwidth.full > rdev->pm.sideport_bandwidth.full && |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 346 | rdev->pm.sideport_bandwidth.full) |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 347 | max_bandwidth = rdev->pm.sideport_bandwidth; |
Alex Deucher | 1cd73ff | 2013-11-07 18:16:23 -0500 | [diff] [blame] | 348 | read_delay_latency.full = dfixed_const(370 * 800); |
| 349 | a.full = dfixed_const(1000); |
| 350 | b.full = dfixed_div(rdev->pm.igp_sideport_mclk, a); |
| 351 | read_delay_latency.full = dfixed_div(read_delay_latency, b); |
| 352 | read_delay_latency.full = dfixed_mul(read_delay_latency, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 353 | } else { |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 354 | if (max_bandwidth.full > rdev->pm.k8_bandwidth.full && |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 355 | rdev->pm.k8_bandwidth.full) |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 356 | max_bandwidth = rdev->pm.k8_bandwidth; |
| 357 | if (max_bandwidth.full > rdev->pm.ht_bandwidth.full && |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 358 | rdev->pm.ht_bandwidth.full) |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 359 | max_bandwidth = rdev->pm.ht_bandwidth; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 360 | read_delay_latency.full = dfixed_const(5000); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 361 | } |
| 362 | |
| 363 | /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 364 | a.full = dfixed_const(16); |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 365 | sclk.full = dfixed_mul(max_bandwidth, a); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 366 | a.full = dfixed_const(1000); |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 367 | sclk.full = dfixed_div(a, sclk); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 368 | /* Determine chunk time |
| 369 | * ChunkTime = the time it takes the DCP to send one chunk of data |
| 370 | * to the LB which consists of pipeline delay and inter chunk gap |
| 371 | * sclk = system clock(ns) |
| 372 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 373 | a.full = dfixed_const(256 * 13); |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 374 | chunk_time.full = dfixed_mul(sclk, a); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 375 | a.full = dfixed_const(10); |
| 376 | chunk_time.full = dfixed_div(chunk_time, a); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 377 | |
| 378 | /* Determine the worst case latency |
| 379 | * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines) |
| 380 | * WorstCaseLatency = worst case time from urgent to when the MC starts |
| 381 | * to return data |
| 382 | * READ_DELAY_IDLE_MAX = constant of 1us |
| 383 | * ChunkTime = time it takes the DCP to send one chunk of data to the LB |
| 384 | * which consists of pipeline delay and inter chunk gap |
| 385 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 386 | if (dfixed_trunc(wm->num_line_pair) > 1) { |
| 387 | a.full = dfixed_const(3); |
| 388 | wm->worst_case_latency.full = dfixed_mul(a, chunk_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 389 | wm->worst_case_latency.full += read_delay_latency.full; |
| 390 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 391 | a.full = dfixed_const(2); |
| 392 | wm->worst_case_latency.full = dfixed_mul(a, chunk_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 393 | wm->worst_case_latency.full += read_delay_latency.full; |
| 394 | } |
| 395 | |
| 396 | /* Determine the tolerable latency |
| 397 | * TolerableLatency = Any given request has only 1 line time |
| 398 | * for the data to be returned |
| 399 | * LBRequestFifoDepth = Number of chunk requests the LB can |
| 400 | * put into the request FIFO for a display |
| 401 | * LineTime = total time for one line of display |
| 402 | * ChunkTime = the time it takes the DCP to send one chunk |
| 403 | * of data to the LB which consists of |
| 404 | * pipeline delay and inter chunk gap |
| 405 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 406 | if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 407 | tolerable_latency.full = line_time.full; |
| 408 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 409 | tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 410 | tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 411 | tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 412 | tolerable_latency.full = line_time.full - tolerable_latency.full; |
| 413 | } |
| 414 | /* We assume worst case 32bits (4 bytes) */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 415 | wm->dbpp.full = dfixed_const(4 * 8); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 416 | |
| 417 | /* Determine the maximum priority mark |
| 418 | * width = viewport width in pixels |
| 419 | */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 420 | a.full = dfixed_const(16); |
| 421 | wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay); |
| 422 | wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a); |
| 423 | wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 424 | |
| 425 | /* Determine estimated width */ |
| 426 | estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full; |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 427 | estimated_width.full = dfixed_div(estimated_width, consumption_time); |
| 428 | if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) { |
| 429 | wm->priority_mark.full = dfixed_const(10); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 430 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 431 | a.full = dfixed_const(16); |
| 432 | wm->priority_mark.full = dfixed_div(estimated_width, a); |
| 433 | wm->priority_mark.full = dfixed_ceil(wm->priority_mark); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 434 | wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full; |
| 435 | } |
| 436 | } |
| 437 | |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 438 | static void rs690_compute_mode_priority(struct radeon_device *rdev, |
| 439 | struct rs690_watermark *wm0, |
| 440 | struct rs690_watermark *wm1, |
| 441 | struct drm_display_mode *mode0, |
| 442 | struct drm_display_mode *mode1, |
| 443 | u32 *d1mode_priority_a_cnt, |
| 444 | u32 *d2mode_priority_a_cnt) |
| 445 | { |
| 446 | fixed20_12 priority_mark02, priority_mark12, fill_rate; |
| 447 | fixed20_12 a, b; |
| 448 | |
| 449 | *d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1); |
| 450 | *d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1); |
| 451 | |
| 452 | if (mode0 && mode1) { |
| 453 | if (dfixed_trunc(wm0->dbpp) > 64) |
| 454 | a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair); |
| 455 | else |
| 456 | a.full = wm0->num_line_pair.full; |
| 457 | if (dfixed_trunc(wm1->dbpp) > 64) |
| 458 | b.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair); |
| 459 | else |
| 460 | b.full = wm1->num_line_pair.full; |
| 461 | a.full += b.full; |
| 462 | fill_rate.full = dfixed_div(wm0->sclk, a); |
| 463 | if (wm0->consumption_rate.full > fill_rate.full) { |
| 464 | b.full = wm0->consumption_rate.full - fill_rate.full; |
| 465 | b.full = dfixed_mul(b, wm0->active_time); |
| 466 | a.full = dfixed_mul(wm0->worst_case_latency, |
| 467 | wm0->consumption_rate); |
| 468 | a.full = a.full + b.full; |
| 469 | b.full = dfixed_const(16 * 1000); |
| 470 | priority_mark02.full = dfixed_div(a, b); |
| 471 | } else { |
| 472 | a.full = dfixed_mul(wm0->worst_case_latency, |
| 473 | wm0->consumption_rate); |
| 474 | b.full = dfixed_const(16 * 1000); |
| 475 | priority_mark02.full = dfixed_div(a, b); |
| 476 | } |
| 477 | if (wm1->consumption_rate.full > fill_rate.full) { |
| 478 | b.full = wm1->consumption_rate.full - fill_rate.full; |
| 479 | b.full = dfixed_mul(b, wm1->active_time); |
| 480 | a.full = dfixed_mul(wm1->worst_case_latency, |
| 481 | wm1->consumption_rate); |
| 482 | a.full = a.full + b.full; |
| 483 | b.full = dfixed_const(16 * 1000); |
| 484 | priority_mark12.full = dfixed_div(a, b); |
| 485 | } else { |
| 486 | a.full = dfixed_mul(wm1->worst_case_latency, |
| 487 | wm1->consumption_rate); |
| 488 | b.full = dfixed_const(16 * 1000); |
| 489 | priority_mark12.full = dfixed_div(a, b); |
| 490 | } |
| 491 | if (wm0->priority_mark.full > priority_mark02.full) |
| 492 | priority_mark02.full = wm0->priority_mark.full; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 493 | if (wm0->priority_mark_max.full > priority_mark02.full) |
| 494 | priority_mark02.full = wm0->priority_mark_max.full; |
| 495 | if (wm1->priority_mark.full > priority_mark12.full) |
| 496 | priority_mark12.full = wm1->priority_mark.full; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 497 | if (wm1->priority_mark_max.full > priority_mark12.full) |
| 498 | priority_mark12.full = wm1->priority_mark_max.full; |
| 499 | *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); |
| 500 | *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); |
| 501 | if (rdev->disp_priority == 2) { |
| 502 | *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1); |
| 503 | *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1); |
| 504 | } |
| 505 | } else if (mode0) { |
| 506 | if (dfixed_trunc(wm0->dbpp) > 64) |
| 507 | a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair); |
| 508 | else |
| 509 | a.full = wm0->num_line_pair.full; |
| 510 | fill_rate.full = dfixed_div(wm0->sclk, a); |
| 511 | if (wm0->consumption_rate.full > fill_rate.full) { |
| 512 | b.full = wm0->consumption_rate.full - fill_rate.full; |
| 513 | b.full = dfixed_mul(b, wm0->active_time); |
| 514 | a.full = dfixed_mul(wm0->worst_case_latency, |
| 515 | wm0->consumption_rate); |
| 516 | a.full = a.full + b.full; |
| 517 | b.full = dfixed_const(16 * 1000); |
| 518 | priority_mark02.full = dfixed_div(a, b); |
| 519 | } else { |
| 520 | a.full = dfixed_mul(wm0->worst_case_latency, |
| 521 | wm0->consumption_rate); |
| 522 | b.full = dfixed_const(16 * 1000); |
| 523 | priority_mark02.full = dfixed_div(a, b); |
| 524 | } |
| 525 | if (wm0->priority_mark.full > priority_mark02.full) |
| 526 | priority_mark02.full = wm0->priority_mark.full; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 527 | if (wm0->priority_mark_max.full > priority_mark02.full) |
| 528 | priority_mark02.full = wm0->priority_mark_max.full; |
| 529 | *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); |
| 530 | if (rdev->disp_priority == 2) |
| 531 | *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1); |
| 532 | } else if (mode1) { |
| 533 | if (dfixed_trunc(wm1->dbpp) > 64) |
| 534 | a.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair); |
| 535 | else |
| 536 | a.full = wm1->num_line_pair.full; |
| 537 | fill_rate.full = dfixed_div(wm1->sclk, a); |
| 538 | if (wm1->consumption_rate.full > fill_rate.full) { |
| 539 | b.full = wm1->consumption_rate.full - fill_rate.full; |
| 540 | b.full = dfixed_mul(b, wm1->active_time); |
| 541 | a.full = dfixed_mul(wm1->worst_case_latency, |
| 542 | wm1->consumption_rate); |
| 543 | a.full = a.full + b.full; |
| 544 | b.full = dfixed_const(16 * 1000); |
| 545 | priority_mark12.full = dfixed_div(a, b); |
| 546 | } else { |
| 547 | a.full = dfixed_mul(wm1->worst_case_latency, |
| 548 | wm1->consumption_rate); |
| 549 | b.full = dfixed_const(16 * 1000); |
| 550 | priority_mark12.full = dfixed_div(a, b); |
| 551 | } |
| 552 | if (wm1->priority_mark.full > priority_mark12.full) |
| 553 | priority_mark12.full = wm1->priority_mark.full; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 554 | if (wm1->priority_mark_max.full > priority_mark12.full) |
| 555 | priority_mark12.full = wm1->priority_mark_max.full; |
| 556 | *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); |
| 557 | if (rdev->disp_priority == 2) |
| 558 | *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1); |
| 559 | } |
| 560 | } |
| 561 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 562 | void rs690_bandwidth_update(struct radeon_device *rdev) |
| 563 | { |
| 564 | struct drm_display_mode *mode0 = NULL; |
| 565 | struct drm_display_mode *mode1 = NULL; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 566 | struct rs690_watermark wm0_high, wm0_low; |
| 567 | struct rs690_watermark wm1_high, wm1_low; |
Alex Deucher | e06b14e | 2010-08-02 12:13:46 -0400 | [diff] [blame] | 568 | u32 tmp; |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 569 | u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt; |
| 570 | u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 571 | |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 572 | radeon_update_display_priority(rdev); |
| 573 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 574 | if (rdev->mode_info.crtcs[0]->base.enabled) |
| 575 | mode0 = &rdev->mode_info.crtcs[0]->base.mode; |
| 576 | if (rdev->mode_info.crtcs[1]->base.enabled) |
| 577 | mode1 = &rdev->mode_info.crtcs[1]->base.mode; |
| 578 | /* |
| 579 | * Set display0/1 priority up in the memory controller for |
| 580 | * modes if the user specifies HIGH for displaypriority |
| 581 | * option. |
| 582 | */ |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 583 | if ((rdev->disp_priority == 2) && |
| 584 | ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) { |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 585 | tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER); |
| 586 | tmp &= C_000104_MC_DISP0R_INIT_LAT; |
| 587 | tmp &= C_000104_MC_DISP1R_INIT_LAT; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 588 | if (mode0) |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 589 | tmp |= S_000104_MC_DISP0R_INIT_LAT(1); |
| 590 | if (mode1) |
| 591 | tmp |= S_000104_MC_DISP1R_INIT_LAT(1); |
| 592 | WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 593 | } |
| 594 | rs690_line_buffer_adjust(rdev, mode0, mode1); |
| 595 | |
| 596 | if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 597 | WREG32(R_006C9C_DCP_CONTROL, 0); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 598 | if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880)) |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 599 | WREG32(R_006C9C_DCP_CONTROL, 2); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 600 | |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 601 | rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false); |
| 602 | rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 603 | |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 604 | rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, true); |
| 605 | rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, true); |
| 606 | |
| 607 | tmp = (wm0_high.lb_request_fifo_depth - 1); |
| 608 | tmp |= (wm1_high.lb_request_fifo_depth - 1) << 16; |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 609 | WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 610 | |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 611 | rs690_compute_mode_priority(rdev, |
| 612 | &wm0_high, &wm1_high, |
| 613 | mode0, mode1, |
| 614 | &d1mode_priority_a_cnt, &d2mode_priority_a_cnt); |
| 615 | rs690_compute_mode_priority(rdev, |
| 616 | &wm0_low, &wm1_low, |
| 617 | mode0, mode1, |
| 618 | &d1mode_priority_b_cnt, &d2mode_priority_b_cnt); |
Alex Deucher | e06b14e | 2010-08-02 12:13:46 -0400 | [diff] [blame] | 619 | |
| 620 | WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt); |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 621 | WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt); |
Alex Deucher | e06b14e | 2010-08-02 12:13:46 -0400 | [diff] [blame] | 622 | WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt); |
Alex Deucher | 3a4d8f7 | 2012-10-25 16:58:55 -0400 | [diff] [blame] | 623 | WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 624 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 625 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 626 | uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg) |
| 627 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 628 | unsigned long flags; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 629 | uint32_t r; |
| 630 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 631 | spin_lock_irqsave(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 632 | WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg)); |
| 633 | r = RREG32(R_00007C_MC_DATA); |
| 634 | WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 635 | spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 636 | return r; |
| 637 | } |
| 638 | |
| 639 | void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) |
| 640 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 641 | unsigned long flags; |
| 642 | |
| 643 | spin_lock_irqsave(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 644 | WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) | |
| 645 | S_000078_MC_IND_WR_EN(1)); |
| 646 | WREG32(R_00007C_MC_DATA, v); |
| 647 | WREG32(R_000078_MC_INDEX, 0x7F); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 648 | spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 649 | } |
| 650 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 651 | static void rs690_mc_program(struct radeon_device *rdev) |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 652 | { |
| 653 | struct rv515_mc_save save; |
| 654 | |
| 655 | /* Stops all mc clients */ |
| 656 | rv515_mc_stop(rdev, &save); |
| 657 | |
| 658 | /* Wait for mc idle */ |
| 659 | if (rs690_mc_wait_for_idle(rdev)) |
| 660 | dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n"); |
| 661 | /* Program MC, should be a 32bits limited address space */ |
| 662 | WREG32_MC(R_000100_MCCFG_FB_LOCATION, |
| 663 | S_000100_MC_FB_START(rdev->mc.vram_start >> 16) | |
| 664 | S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16)); |
| 665 | WREG32(R_000134_HDP_FB_LOCATION, |
| 666 | S_000134_HDP_FB_START(rdev->mc.vram_start >> 16)); |
| 667 | |
| 668 | rv515_mc_resume(rdev, &save); |
| 669 | } |
| 670 | |
| 671 | static int rs690_startup(struct radeon_device *rdev) |
| 672 | { |
| 673 | int r; |
| 674 | |
| 675 | rs690_mc_program(rdev); |
| 676 | /* Resume clock */ |
| 677 | rv515_clock_startup(rdev); |
| 678 | /* Initialize GPU configuration (# pipes, ...) */ |
| 679 | rs690_gpu_init(rdev); |
| 680 | /* Initialize GART (initialize after TTM so we can allocate |
| 681 | * memory through TTM but finalize after TTM) */ |
| 682 | r = rs400_gart_enable(rdev); |
| 683 | if (r) |
| 684 | return r; |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 685 | |
| 686 | /* allocate wb buffer */ |
| 687 | r = radeon_wb_init(rdev); |
| 688 | if (r) |
| 689 | return r; |
| 690 | |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 691 | r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); |
| 692 | if (r) { |
| 693 | dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); |
| 694 | return r; |
| 695 | } |
| 696 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 697 | /* Enable IRQ */ |
Adis Hamzić | e49f395 | 2013-06-02 16:47:54 +0200 | [diff] [blame] | 698 | if (!rdev->irq.installed) { |
| 699 | r = radeon_irq_kms_init(rdev); |
| 700 | if (r) |
| 701 | return r; |
| 702 | } |
| 703 | |
Jerome Glisse | ac447df | 2009-09-30 22:18:43 +0200 | [diff] [blame] | 704 | rs600_irq_set(rdev); |
Jerome Glisse | cafe660 | 2010-01-07 12:39:21 +0100 | [diff] [blame] | 705 | rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 706 | /* 1M ring buffer */ |
| 707 | r = r100_cp_init(rdev, 1024 * 1024); |
| 708 | if (r) { |
Paul Bolle | ec4f2ac | 2011-01-28 23:32:04 +0100 | [diff] [blame] | 709 | dev_err(rdev->dev, "failed initializing CP (%d).\n", r); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 710 | return r; |
| 711 | } |
Rafał Miłecki | fe50ac7 | 2010-06-19 12:24:57 +0200 | [diff] [blame] | 712 | |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 713 | r = radeon_ib_pool_init(rdev); |
| 714 | if (r) { |
| 715 | dev_err(rdev->dev, "IB initialization failed (%d).\n", r); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 716 | return r; |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 717 | } |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 718 | |
Alex Deucher | d4e30ef | 2012-06-04 17:18:51 -0400 | [diff] [blame] | 719 | r = r600_audio_init(rdev); |
| 720 | if (r) { |
| 721 | dev_err(rdev->dev, "failed initializing audio\n"); |
| 722 | return r; |
| 723 | } |
| 724 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 725 | return 0; |
| 726 | } |
| 727 | |
| 728 | int rs690_resume(struct radeon_device *rdev) |
| 729 | { |
Jerome Glisse | 6b7746e | 2012-02-20 17:57:20 -0500 | [diff] [blame] | 730 | int r; |
| 731 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 732 | /* Make sur GART are not working */ |
| 733 | rs400_gart_disable(rdev); |
| 734 | /* Resume clock before doing reset */ |
| 735 | rv515_clock_startup(rdev); |
| 736 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 737 | if (radeon_asic_reset(rdev)) { |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 738 | dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 739 | RREG32(R_000E40_RBBM_STATUS), |
| 740 | RREG32(R_0007C0_CP_STAT)); |
| 741 | } |
| 742 | /* post */ |
| 743 | atom_asic_init(rdev->mode_info.atom_context); |
| 744 | /* Resume clock after posting */ |
| 745 | rv515_clock_startup(rdev); |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 746 | /* Initialize surface registers */ |
| 747 | radeon_surface_init(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 748 | |
| 749 | rdev->accel_working = true; |
Jerome Glisse | 6b7746e | 2012-02-20 17:57:20 -0500 | [diff] [blame] | 750 | r = rs690_startup(rdev); |
| 751 | if (r) { |
| 752 | rdev->accel_working = false; |
| 753 | } |
| 754 | return r; |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 755 | } |
| 756 | |
| 757 | int rs690_suspend(struct radeon_device *rdev) |
| 758 | { |
Rafał Miłecki | fe50ac7 | 2010-06-19 12:24:57 +0200 | [diff] [blame] | 759 | r600_audio_fini(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 760 | r100_cp_disable(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 761 | radeon_wb_disable(rdev); |
Jerome Glisse | ac447df | 2009-09-30 22:18:43 +0200 | [diff] [blame] | 762 | rs600_irq_disable(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 763 | rs400_gart_disable(rdev); |
| 764 | return 0; |
| 765 | } |
| 766 | |
| 767 | void rs690_fini(struct radeon_device *rdev) |
| 768 | { |
Rafał Miłecki | fe50ac7 | 2010-06-19 12:24:57 +0200 | [diff] [blame] | 769 | r600_audio_fini(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 770 | r100_cp_fini(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 771 | radeon_wb_fini(rdev); |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 772 | radeon_ib_pool_fini(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 773 | radeon_gem_fini(rdev); |
| 774 | rs400_gart_fini(rdev); |
| 775 | radeon_irq_kms_fini(rdev); |
| 776 | radeon_fence_driver_fini(rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 777 | radeon_bo_fini(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 778 | radeon_atombios_fini(rdev); |
| 779 | kfree(rdev->bios); |
| 780 | rdev->bios = NULL; |
| 781 | } |
| 782 | |
| 783 | int rs690_init(struct radeon_device *rdev) |
| 784 | { |
| 785 | int r; |
| 786 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 787 | /* Disable VGA */ |
| 788 | rv515_vga_render_disable(rdev); |
| 789 | /* Initialize scratch registers */ |
| 790 | radeon_scratch_init(rdev); |
| 791 | /* Initialize surface registers */ |
| 792 | radeon_surface_init(rdev); |
Dave Airlie | 4c712e6 | 2010-07-15 12:13:50 +1000 | [diff] [blame] | 793 | /* restore some register to sane defaults */ |
| 794 | r100_restore_sanity(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 795 | /* TODO: disable VGA need to use VGA request */ |
| 796 | /* BIOS*/ |
| 797 | if (!radeon_get_bios(rdev)) { |
| 798 | if (ASIC_IS_AVIVO(rdev)) |
| 799 | return -EINVAL; |
| 800 | } |
| 801 | if (rdev->is_atom_bios) { |
| 802 | r = radeon_atombios_init(rdev); |
| 803 | if (r) |
| 804 | return r; |
| 805 | } else { |
| 806 | dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n"); |
| 807 | return -EINVAL; |
| 808 | } |
| 809 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 810 | if (radeon_asic_reset(rdev)) { |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 811 | dev_warn(rdev->dev, |
| 812 | "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 813 | RREG32(R_000E40_RBBM_STATUS), |
| 814 | RREG32(R_0007C0_CP_STAT)); |
| 815 | } |
| 816 | /* check if cards are posted or not */ |
Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 817 | if (radeon_boot_test_post_card(rdev) == false) |
| 818 | return -EINVAL; |
| 819 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 820 | /* Initialize clocks */ |
| 821 | radeon_get_clock_info(rdev->ddev); |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 822 | /* initialize memory controller */ |
| 823 | rs690_mc_init(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 824 | rv515_debugfs(rdev); |
| 825 | /* Fence driver */ |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 826 | r = radeon_fence_driver_init(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 827 | if (r) |
| 828 | return r; |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 829 | /* Memory manager */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 830 | r = radeon_bo_init(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 831 | if (r) |
| 832 | return r; |
| 833 | r = rs400_gart_init(rdev); |
| 834 | if (r) |
| 835 | return r; |
| 836 | rs600_set_safe_registers(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 837 | |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 838 | rdev->accel_working = true; |
| 839 | r = rs690_startup(rdev); |
| 840 | if (r) { |
| 841 | /* Somethings want wront with the accel init stop accel */ |
| 842 | dev_err(rdev->dev, "Disabling GPU acceleration\n"); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 843 | r100_cp_fini(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 844 | radeon_wb_fini(rdev); |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 845 | radeon_ib_pool_fini(rdev); |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 846 | rs400_gart_fini(rdev); |
| 847 | radeon_irq_kms_fini(rdev); |
| 848 | rdev->accel_working = false; |
| 849 | } |
| 850 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 851 | } |