blob: 7de121d9bab2debbb9ce87b3b763984b2016609b [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080040#include "i915_drv.h"
41
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030042static bool
43format_is_yuv(uint32_t format)
44{
45 switch (format) {
46 case DRM_FORMAT_YUYV:
47 case DRM_FORMAT_UYVY:
48 case DRM_FORMAT_VYUY:
49 case DRM_FORMAT_YVYU:
50 return true;
51 default:
52 return false;
53 }
54}
55
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030056static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
57{
58 /* paranoia */
59 if (!mode->crtc_htotal)
60 return 1;
61
62 return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
63}
64
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020065/**
66 * intel_pipe_update_start() - start update of a set of display registers
67 * @crtc: the crtc of which the registers are going to be updated
68 * @start_vbl_count: vblank counter return pointer used for error checking
69 *
70 * Mark the start of an update to pipe registers that should be updated
71 * atomically regarding vblank. If the next vblank will happens within
72 * the next 100 us, this function waits until the vblank passes.
73 *
74 * After a successful call to this function, interrupts will be disabled
75 * until a subsequent call to intel_pipe_update_end(). That is done to
76 * avoid random delays. The value written to @start_vbl_count should be
77 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020078 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020079void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030080{
81 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020082 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030083 enum pipe pipe = crtc->pipe;
84 long timeout = msecs_to_jiffies_timeout(1);
85 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030086 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 DEFINE_WAIT(wait);
88
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030089 vblank_start = mode->crtc_vblank_start;
90 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
91 vblank_start = DIV_ROUND_UP(vblank_start, 2);
92
93 /* FIXME needs to be calibrated sensibly */
94 min = vblank_start - usecs_to_scanlines(mode, 100);
95 max = vblank_start - 1;
96
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020097 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020098
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200100 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300101
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100102 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200103 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300104
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300105 trace_i915_pipe_update_start(crtc, min, max);
106
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300107 for (;;) {
108 /*
109 * prepare_to_wait() has a memory barrier, which guarantees
110 * other CPUs can see the task state update by the time we
111 * read the scanline.
112 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300113 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300114
115 scanline = intel_get_crtc_scanline(crtc);
116 if (scanline < min || scanline > max)
117 break;
118
119 if (timeout <= 0) {
120 DRM_ERROR("Potential atomic update failure on pipe %c\n",
121 pipe_name(crtc->pipe));
122 break;
123 }
124
125 local_irq_enable();
126
127 timeout = schedule_timeout(timeout);
128
129 local_irq_disable();
130 }
131
Ville Syrjälä210871b2014-05-22 19:00:50 +0300132 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300133
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100134 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300135
Jesse Barneseb120ef2015-09-15 14:19:32 -0700136 crtc->debug.min_vbl = min;
137 crtc->debug.max_vbl = max;
138 crtc->debug.scanline_start = scanline;
139 crtc->debug.start_vbl_time = ktime_get();
140 crtc->debug.start_vbl_count =
141 dev->driver->get_vblank_counter(dev, pipe);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +0200143 trace_i915_pipe_update_vblank_evaded(crtc, min, max,
Jesse Barneseb120ef2015-09-15 14:19:32 -0700144 crtc->debug.start_vbl_count);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145}
146
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200147/**
148 * intel_pipe_update_end() - end update of a set of display registers
149 * @crtc: the crtc of which the registers were updated
150 * @start_vbl_count: start vblank counter (used for error checking)
151 *
152 * Mark the end of an update started with intel_pipe_update_start(). This
153 * re-enables interrupts and verifies the update was actually completed
154 * before a vblank using the value of @start_vbl_count.
155 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +0200156void intel_pipe_update_end(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300157{
158 struct drm_device *dev = crtc->base.dev;
159 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700160 int scanline_end = intel_get_crtc_scanline(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300161 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200162 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300163
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300164 trace_i915_pipe_update_end(crtc, end_vbl_count);
165
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300166 local_irq_enable();
167
Jesse Barneseb120ef2015-09-15 14:19:32 -0700168 if (crtc->debug.start_vbl_count &&
169 crtc->debug.start_vbl_count != end_vbl_count) {
170 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
171 pipe_name(pipe), crtc->debug.start_vbl_count,
172 end_vbl_count,
173 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
174 crtc->debug.min_vbl, crtc->debug.max_vbl,
175 crtc->debug.scanline_start, scanline_end);
176 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300177}
178
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800179static void
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000180skl_update_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc,
181 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200182 int crtc_x, int crtc_y,
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000183 unsigned int crtc_w, unsigned int crtc_h,
184 uint32_t x, uint32_t y,
185 uint32_t src_w, uint32_t src_h)
186{
187 struct drm_device *dev = drm_plane->dev;
188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200190 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000191 const int pipe = intel_plane->pipe;
192 const int plane = intel_plane->plane + 1;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530193 u32 plane_ctl, stride_div, stride;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000194 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200195 const struct drm_intel_sprite_colorkey *key =
196 &to_intel_plane_state(drm_plane->state)->ckey;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000197 unsigned long surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530198 u32 tile_height, plane_offset, plane_size;
199 unsigned int rotation;
200 int x_offset, y_offset;
Chandra Konduruc3318792015-04-15 15:15:02 -0700201 struct intel_crtc_state *crtc_state = to_intel_crtc(crtc)->config;
202 int scaler_id;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000203
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200204 plane_ctl = PLANE_CTL_ENABLE |
205 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000206
Chandra Konduruc3318792015-04-15 15:15:02 -0700207 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
208 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000209
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530210 rotation = drm_plane->state->rotation;
Chandra Konduruc3318792015-04-15 15:15:02 -0700211 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000212
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213 intel_update_sprite_watermarks(drm_plane, crtc, src_w, src_h,
214 pixel_size, true,
215 src_w != crtc_w || src_h != crtc_h);
216
Damien Lespiaub3218032015-02-27 11:15:18 +0000217 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
218 fb->pixel_format);
219
Chandra Konduruc3318792015-04-15 15:15:02 -0700220 scaler_id = to_intel_plane_state(drm_plane->state)->scaler_id;
221
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000222 /* Sizes are 0 based */
223 src_w--;
224 src_h--;
225 crtc_w--;
226 crtc_h--;
227
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200228 if (key->flags) {
229 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
230 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
231 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
232 }
233
234 if (key->flags & I915_SET_COLORKEY_DESTINATION)
235 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
236 else if (key->flags & I915_SET_COLORKEY_SOURCE)
237 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
238
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000239 surf_addr = intel_plane_obj_offset(intel_plane, obj);
240
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530241 if (intel_rotation_90_or_270(rotation)) {
242 /* stride: Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -0700243 tile_height = intel_tile_height(dev, fb->pixel_format,
244 fb->modifier[0]);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530245 stride = DIV_ROUND_UP(fb->height, tile_height);
246 plane_size = (src_w << 16) | src_h;
247 x_offset = stride * tile_height - y - (src_h + 1);
248 y_offset = x;
249 } else {
250 stride = fb->pitches[0] / stride_div;
251 plane_size = (src_h << 16) | src_w;
252 x_offset = x;
253 y_offset = y;
254 }
255 plane_offset = y_offset << 16 | x_offset;
256
257 I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
258 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530259 I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
Chandra Konduruc3318792015-04-15 15:15:02 -0700260
261 /* program plane scaler */
262 if (scaler_id >= 0) {
263 uint32_t ps_ctrl = 0;
264
265 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
266 PS_PLANE_SEL(plane));
267 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane) |
268 crtc_state->scaler_state.scalers[scaler_id].mode;
269 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
270 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
271 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
272 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
273 ((crtc_w + 1) << 16)|(crtc_h + 1));
274
275 I915_WRITE(PLANE_POS(pipe, plane), 0);
276 } else {
277 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
278 }
279
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000280 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000281 I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000282 POSTING_READ(PLANE_SURF(pipe, plane));
283}
284
285static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200286skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000287{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300288 struct drm_device *dev = dplane->dev;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000289 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300290 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000291 const int pipe = intel_plane->pipe;
292 const int plane = intel_plane->plane + 1;
293
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200294 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000295
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200296 I915_WRITE(PLANE_SURF(pipe, plane), 0);
297 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000298
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300299 intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000300}
301
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000302static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300303chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
304{
305 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
306 int plane = intel_plane->plane;
307
308 /* Seems RGB data bypasses the CSC always */
309 if (!format_is_yuv(format))
310 return;
311
312 /*
313 * BT.601 limited range YCbCr -> full range RGB
314 *
315 * |r| | 6537 4769 0| |cr |
316 * |g| = |-3330 4769 -1605| x |y-64|
317 * |b| | 0 4769 8263| |cb |
318 *
319 * Cb and Cr apparently come in as signed already, so no
320 * need for any offset. For Y we need to remove the offset.
321 */
322 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
323 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
324 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
325
326 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
327 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
328 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
329 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
330 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
331
332 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
333 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
334 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
335
336 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
337 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
338 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
339}
340
341static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300342vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
343 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200344 int crtc_x, int crtc_y,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700345 unsigned int crtc_w, unsigned int crtc_h,
346 uint32_t x, uint32_t y,
347 uint32_t src_w, uint32_t src_h)
348{
349 struct drm_device *dev = dplane->dev;
350 struct drm_i915_private *dev_priv = dev->dev_private;
351 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200352 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700353 int pipe = intel_plane->pipe;
354 int plane = intel_plane->plane;
355 u32 sprctl;
356 unsigned long sprsurf_offset, linear_offset;
357 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200358 const struct drm_intel_sprite_colorkey *key =
359 &to_intel_plane_state(dplane->state)->ckey;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700360
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200361 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700362
363 switch (fb->pixel_format) {
364 case DRM_FORMAT_YUYV:
365 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
366 break;
367 case DRM_FORMAT_YVYU:
368 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
369 break;
370 case DRM_FORMAT_UYVY:
371 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
372 break;
373 case DRM_FORMAT_VYUY:
374 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
375 break;
376 case DRM_FORMAT_RGB565:
377 sprctl |= SP_FORMAT_BGR565;
378 break;
379 case DRM_FORMAT_XRGB8888:
380 sprctl |= SP_FORMAT_BGRX8888;
381 break;
382 case DRM_FORMAT_ARGB8888:
383 sprctl |= SP_FORMAT_BGRA8888;
384 break;
385 case DRM_FORMAT_XBGR2101010:
386 sprctl |= SP_FORMAT_RGBX1010102;
387 break;
388 case DRM_FORMAT_ABGR2101010:
389 sprctl |= SP_FORMAT_RGBA1010102;
390 break;
391 case DRM_FORMAT_XBGR8888:
392 sprctl |= SP_FORMAT_RGBX8888;
393 break;
394 case DRM_FORMAT_ABGR8888:
395 sprctl |= SP_FORMAT_RGBA8888;
396 break;
397 default:
398 /*
399 * If we get here one of the upper layers failed to filter
400 * out the unsupported plane formats
401 */
402 BUG();
403 break;
404 }
405
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800406 /*
407 * Enable gamma to match primary/cursor plane behaviour.
408 * FIXME should be user controllable via propertiesa.
409 */
410 sprctl |= SP_GAMMA_ENABLE;
411
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700412 if (obj->tiling_mode != I915_TILING_NONE)
413 sprctl |= SP_TILED;
414
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700415 /* Sizes are 0 based */
416 src_w--;
417 src_h--;
418 crtc_w--;
419 crtc_h--;
420
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700421 linear_offset = y * fb->pitches[0] + x * pixel_size;
Ville Syrjälä4e9a86b6b2015-06-11 16:31:14 +0300422 sprsurf_offset = intel_gen4_compute_page_offset(dev_priv,
423 &x, &y,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700424 obj->tiling_mode,
425 pixel_size,
426 fb->pitches[0]);
427 linear_offset -= sprsurf_offset;
428
Matt Roper8e7d6882015-01-21 16:35:41 -0800429 if (dplane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530430 sprctl |= SP_ROTATE_180;
431
432 x += src_w;
433 y += src_h;
434 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
435 }
436
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200437 if (key->flags) {
438 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
439 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
440 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
441 }
442
443 if (key->flags & I915_SET_COLORKEY_SOURCE)
444 sprctl |= SP_SOURCE_KEY;
445
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300446 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
447 chv_update_csc(intel_plane, fb->pixel_format);
448
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200449 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
450 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
451
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700452 if (obj->tiling_mode != I915_TILING_NONE)
453 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
454 else
455 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
456
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300457 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
458
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700459 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
460 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100461 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
462 sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300463 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700464}
465
466static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200467vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700468{
469 struct drm_device *dev = dplane->dev;
470 struct drm_i915_private *dev_priv = dev->dev_private;
471 struct intel_plane *intel_plane = to_intel_plane(dplane);
472 int pipe = intel_plane->pipe;
473 int plane = intel_plane->plane;
474
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200475 I915_WRITE(SPCNTR(pipe, plane), 0);
476
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100477 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300478 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700479}
480
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700481static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300482ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
483 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200484 int crtc_x, int crtc_y,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800485 unsigned int crtc_w, unsigned int crtc_h,
486 uint32_t x, uint32_t y,
487 uint32_t src_w, uint32_t src_h)
488{
489 struct drm_device *dev = plane->dev;
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200492 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200493 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800494 u32 sprctl, sprscale = 0;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100495 unsigned long sprsurf_offset, linear_offset;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200496 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200497 const struct drm_intel_sprite_colorkey *key =
498 &to_intel_plane_state(plane->state)->ckey;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800499
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200500 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800501
502 switch (fb->pixel_format) {
503 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530504 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800505 break;
506 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530507 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800508 break;
509 case DRM_FORMAT_YUYV:
510 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800511 break;
512 case DRM_FORMAT_YVYU:
513 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800514 break;
515 case DRM_FORMAT_UYVY:
516 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800517 break;
518 case DRM_FORMAT_VYUY:
519 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800520 break;
521 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200522 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800523 }
524
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800525 /*
526 * Enable gamma to match primary/cursor plane behaviour.
527 * FIXME should be user controllable via propertiesa.
528 */
529 sprctl |= SPRITE_GAMMA_ENABLE;
530
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800531 if (obj->tiling_mode != I915_TILING_NONE)
532 sprctl |= SPRITE_TILED;
533
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200534 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300535 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
536 else
537 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
538
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700539 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200540 sprctl |= SPRITE_PIPE_CSC_ENABLE;
541
Damien Lespiaued57cb82014-07-15 09:21:24 +0200542 intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
543 true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300544 src_w != crtc_w || src_h != crtc_h);
545
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800546 /* Sizes are 0 based */
547 src_w--;
548 src_h--;
549 crtc_w--;
550 crtc_h--;
551
Ville Syrjälä8553c182013-12-05 15:51:39 +0200552 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800553 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800554
Chris Wilsonca320ac2012-12-19 12:14:22 +0000555 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100556 sprsurf_offset =
Ville Syrjälä4e9a86b6b2015-06-11 16:31:14 +0300557 intel_gen4_compute_page_offset(dev_priv,
558 &x, &y, obj->tiling_mode,
Chris Wilsonbc752862013-02-21 20:04:31 +0000559 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100560 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800561
Matt Roper8e7d6882015-01-21 16:35:41 -0800562 if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530563 sprctl |= SPRITE_ROTATE_180;
564
565 /* HSW and BDW does this automagically in hardware */
566 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
567 x += src_w;
568 y += src_h;
569 linear_offset += src_h * fb->pitches[0] +
570 src_w * pixel_size;
571 }
572 }
573
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200574 if (key->flags) {
575 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
576 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
577 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
578 }
579
580 if (key->flags & I915_SET_COLORKEY_DESTINATION)
581 sprctl |= SPRITE_DEST_KEY;
582 else if (key->flags & I915_SET_COLORKEY_SOURCE)
583 sprctl |= SPRITE_SOURCE_KEY;
584
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200585 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
586 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
587
Damien Lespiau5a35e992012-10-26 18:20:12 +0100588 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
589 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700590 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100591 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
592 else if (obj->tiling_mode != I915_TILING_NONE)
593 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
594 else
595 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100596
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800597 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100598 if (intel_plane->can_scale)
599 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800600 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100601 I915_WRITE(SPRSURF(pipe),
602 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300603 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800604}
605
606static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200607ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800608{
609 struct drm_device *dev = plane->dev;
610 struct drm_i915_private *dev_priv = dev->dev_private;
611 struct intel_plane *intel_plane = to_intel_plane(plane);
612 int pipe = intel_plane->pipe;
613
614 I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
615 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100616 if (intel_plane->can_scale)
617 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300618
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300619 I915_WRITE(SPRSURF(pipe), 0);
620 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800621}
622
623static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300624ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
625 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200626 int crtc_x, int crtc_y,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800627 unsigned int crtc_w, unsigned int crtc_h,
628 uint32_t x, uint32_t y,
629 uint32_t src_w, uint32_t src_h)
630{
631 struct drm_device *dev = plane->dev;
632 struct drm_i915_private *dev_priv = dev->dev_private;
633 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200634 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200635 int pipe = intel_plane->pipe;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100636 unsigned long dvssurf_offset, linear_offset;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100637 u32 dvscntr, dvsscale;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200638 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200639 const struct drm_intel_sprite_colorkey *key =
640 &to_intel_plane_state(plane->state)->ckey;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800641
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200642 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800643
644 switch (fb->pixel_format) {
645 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800646 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800647 break;
648 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800649 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650 break;
651 case DRM_FORMAT_YUYV:
652 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800653 break;
654 case DRM_FORMAT_YVYU:
655 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800656 break;
657 case DRM_FORMAT_UYVY:
658 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659 break;
660 case DRM_FORMAT_VYUY:
661 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800662 break;
663 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200664 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665 }
666
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800667 /*
668 * Enable gamma to match primary/cursor plane behaviour.
669 * FIXME should be user controllable via propertiesa.
670 */
671 dvscntr |= DVS_GAMMA_ENABLE;
672
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800673 if (obj->tiling_mode != I915_TILING_NONE)
674 dvscntr |= DVS_TILED;
675
Chris Wilsond1686ae2012-04-10 11:41:49 +0100676 if (IS_GEN6(dev))
677 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800678
Damien Lespiaued57cb82014-07-15 09:21:24 +0200679 intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
680 pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300681 src_w != crtc_w || src_h != crtc_h);
682
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800683 /* Sizes are 0 based */
684 src_w--;
685 src_h--;
686 crtc_w--;
687 crtc_h--;
688
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100689 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200690 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800691 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
692
Chris Wilsonca320ac2012-12-19 12:14:22 +0000693 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100694 dvssurf_offset =
Ville Syrjälä4e9a86b6b2015-06-11 16:31:14 +0300695 intel_gen4_compute_page_offset(dev_priv,
696 &x, &y, obj->tiling_mode,
Chris Wilsonbc752862013-02-21 20:04:31 +0000697 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100698 linear_offset -= dvssurf_offset;
699
Matt Roper8e7d6882015-01-21 16:35:41 -0800700 if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530701 dvscntr |= DVS_ROTATE_180;
702
703 x += src_w;
704 y += src_h;
705 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
706 }
707
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200708 if (key->flags) {
709 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
710 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
711 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
712 }
713
714 if (key->flags & I915_SET_COLORKEY_DESTINATION)
715 dvscntr |= DVS_DEST_KEY;
716 else if (key->flags & I915_SET_COLORKEY_SOURCE)
717 dvscntr |= DVS_SOURCE_KEY;
718
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200719 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
720 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
721
Damien Lespiau5a35e992012-10-26 18:20:12 +0100722 if (obj->tiling_mode != I915_TILING_NONE)
723 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
724 else
725 I915_WRITE(DVSLINOFF(pipe), linear_offset);
726
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800727 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
728 I915_WRITE(DVSSCALE(pipe), dvsscale);
729 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100730 I915_WRITE(DVSSURF(pipe),
731 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300732 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733}
734
735static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200736ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800737{
738 struct drm_device *dev = plane->dev;
739 struct drm_i915_private *dev_priv = dev->dev_private;
740 struct intel_plane *intel_plane = to_intel_plane(plane);
741 int pipe = intel_plane->pipe;
742
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200743 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800744 /* Disable the scaler */
745 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200746
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100747 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300748 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800749}
750
Jesse Barnes8ea30862012-01-03 08:05:39 -0800751static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300752intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200753 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300754 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800755{
Chandra Konduruc3318792015-04-15 15:15:02 -0700756 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200757 struct drm_crtc *crtc = state->base.crtc;
758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800759 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800760 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300761 int crtc_x, crtc_y;
762 unsigned int crtc_w, crtc_h;
763 uint32_t src_x, src_y, src_w, src_h;
764 struct drm_rect *src = &state->src;
765 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300766 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300767 int hscale, vscale;
768 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700769 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800770 int pixel_size;
771
772 if (!fb) {
773 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200774 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800775 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700776
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800777 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300778 if (intel_plane->pipe != intel_crtc->pipe) {
779 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800780 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300781 }
782
783 /* FIXME check all gen limits */
784 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
785 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
786 return -EINVAL;
787 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800788
Chandra Konduru225c2282015-05-18 16:18:44 -0700789 /* setup can_scale, min_scale, max_scale */
790 if (INTEL_INFO(dev)->gen >= 9) {
791 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200792 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700793 can_scale = 1;
794 min_scale = 1;
795 max_scale = skl_max_scale(intel_crtc, crtc_state);
796 } else {
797 can_scale = 0;
798 min_scale = DRM_PLANE_HELPER_NO_SCALING;
799 max_scale = DRM_PLANE_HELPER_NO_SCALING;
800 }
801 } else {
802 can_scale = intel_plane->can_scale;
803 max_scale = intel_plane->max_downscale << 16;
804 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
805 }
806
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300807 /*
808 * FIXME the following code does a bunch of fuzzy adjustments to the
809 * coordinates and sizes. We probably need some way to decide whether
810 * more strict checking should be done instead.
811 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300812 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800813 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530814
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300815 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300816 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300817
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300818 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300819 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800820
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200821 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800822
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300823 crtc_x = dst->x1;
824 crtc_y = dst->y1;
825 crtc_w = drm_rect_width(dst);
826 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100827
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300828 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300829 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300830 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831 if (hscale < 0) {
832 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300833 drm_rect_debug_print(src, true);
834 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300835
836 return hscale;
837 }
838
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300839 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300840 if (vscale < 0) {
841 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300842 drm_rect_debug_print(src, true);
843 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300844
845 return vscale;
846 }
847
Ville Syrjälä17316932013-04-24 18:52:38 +0300848 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300849 drm_rect_adjust_size(src,
850 drm_rect_width(dst) * hscale - drm_rect_width(src),
851 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300852
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300853 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800854 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530855
Ville Syrjälä17316932013-04-24 18:52:38 +0300856 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800857 WARN_ON(src->x1 < (int) state->base.src_x ||
858 src->y1 < (int) state->base.src_y ||
859 src->x2 > (int) state->base.src_x + state->base.src_w ||
860 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300861
862 /*
863 * Hardware doesn't handle subpixel coordinates.
864 * Adjust to (macro)pixel boundary, but be careful not to
865 * increase the source viewport size, because that could
866 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300867 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300868 src_x = src->x1 >> 16;
869 src_w = drm_rect_width(src) >> 16;
870 src_y = src->y1 >> 16;
871 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300872
873 if (format_is_yuv(fb->pixel_format)) {
874 src_x &= ~1;
875 src_w &= ~1;
876
877 /*
878 * Must keep src and dst the
879 * same if we can't scale.
880 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700881 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300882 crtc_w &= ~1;
883
884 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300885 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300886 }
887 }
888
889 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300890 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300891 unsigned int width_bytes;
892
Chandra Konduru225c2282015-05-18 16:18:44 -0700893 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300894
895 /* FIXME interlacing min height is 6 */
896
897 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300898 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300899
900 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300901 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300902
Matt Ropercf4c7c12014-12-04 10:27:42 -0800903 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300904 width_bytes = ((src_x * pixel_size) & 63) +
905 src_w * pixel_size;
Ville Syrjälä17316932013-04-24 18:52:38 +0300906
Chandra Konduruc3318792015-04-15 15:15:02 -0700907 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
908 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300909 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
910 return -EINVAL;
911 }
912 }
913
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300914 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700915 src->x1 = src_x << 16;
916 src->x2 = (src_x + src_w) << 16;
917 src->y1 = src_y << 16;
918 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300919 }
920
921 dst->x1 = crtc_x;
922 dst->x2 = crtc_x + crtc_w;
923 dst->y1 = crtc_y;
924 dst->y2 = crtc_y + crtc_h;
925
926 return 0;
927}
928
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100929static void
930intel_commit_sprite_plane(struct drm_plane *plane,
931 struct intel_plane_state *state)
932{
Matt Roper2b875c22014-12-01 15:40:13 -0800933 struct drm_crtc *crtc = state->base.crtc;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100934 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800935 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100936
Matt Roperea2c67b2014-12-23 10:41:52 -0800937 crtc = crtc ? crtc : plane->crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -0800938
Maarten Lankhorsta5392052015-06-15 12:33:52 +0200939 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +0200940 return;
941
942 if (state->visible) {
943 intel_plane->update_plane(plane, crtc, fb,
944 state->dst.x1, state->dst.y1,
945 drm_rect_width(&state->dst),
946 drm_rect_height(&state->dst),
947 state->src.x1 >> 16,
948 state->src.y1 >> 16,
949 drm_rect_width(&state->src) >> 16,
950 drm_rect_height(&state->src) >> 16);
951 } else {
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200952 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +0300953 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800954}
955
Jesse Barnes8ea30862012-01-03 08:05:39 -0800956int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
957 struct drm_file *file_priv)
958{
959 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800960 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200961 struct drm_plane_state *plane_state;
962 struct drm_atomic_state *state;
963 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800964 int ret = 0;
965
Jesse Barnes8ea30862012-01-03 08:05:39 -0800966 /* Make sure we don't try to enable both src & dest simultaneously */
967 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
968 return -EINVAL;
969
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200970 if (IS_VALLEYVIEW(dev) &&
971 set->flags & I915_SET_COLORKEY_DESTINATION)
972 return -EINVAL;
973
Rob Clark7707e652014-07-17 23:30:04 -0400974 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200975 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
976 return -ENOENT;
977
978 drm_modeset_acquire_init(&ctx, 0);
979
980 state = drm_atomic_state_alloc(plane->dev);
981 if (!state) {
982 ret = -ENOMEM;
983 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800984 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200985 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800986
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200987 while (1) {
988 plane_state = drm_atomic_get_plane_state(state, plane);
989 ret = PTR_ERR_OR_ZERO(plane_state);
990 if (!ret) {
991 to_intel_plane_state(plane_state)->ckey = *set;
992 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700993 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200994
995 if (ret != -EDEADLK)
996 break;
997
998 drm_atomic_state_clear(state);
999 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001000 }
1001
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001002 if (ret)
1003 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001004
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001005out:
1006 drm_modeset_drop_locks(&ctx);
1007 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001008 return ret;
1009}
1010
Damien Lespiaudada2d52015-05-12 16:13:22 +01001011static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001012 DRM_FORMAT_XRGB8888,
1013 DRM_FORMAT_YUYV,
1014 DRM_FORMAT_YVYU,
1015 DRM_FORMAT_UYVY,
1016 DRM_FORMAT_VYUY,
1017};
1018
Damien Lespiaudada2d52015-05-12 16:13:22 +01001019static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001020 DRM_FORMAT_XBGR8888,
1021 DRM_FORMAT_XRGB8888,
1022 DRM_FORMAT_YUYV,
1023 DRM_FORMAT_YVYU,
1024 DRM_FORMAT_UYVY,
1025 DRM_FORMAT_VYUY,
1026};
1027
Damien Lespiaudada2d52015-05-12 16:13:22 +01001028static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001029 DRM_FORMAT_RGB565,
1030 DRM_FORMAT_ABGR8888,
1031 DRM_FORMAT_ARGB8888,
1032 DRM_FORMAT_XBGR8888,
1033 DRM_FORMAT_XRGB8888,
1034 DRM_FORMAT_XBGR2101010,
1035 DRM_FORMAT_ABGR2101010,
1036 DRM_FORMAT_YUYV,
1037 DRM_FORMAT_YVYU,
1038 DRM_FORMAT_UYVY,
1039 DRM_FORMAT_VYUY,
1040};
1041
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001042static uint32_t skl_plane_formats[] = {
1043 DRM_FORMAT_RGB565,
1044 DRM_FORMAT_ABGR8888,
1045 DRM_FORMAT_ARGB8888,
1046 DRM_FORMAT_XBGR8888,
1047 DRM_FORMAT_XRGB8888,
1048 DRM_FORMAT_YUYV,
1049 DRM_FORMAT_YVYU,
1050 DRM_FORMAT_UYVY,
1051 DRM_FORMAT_VYUY,
1052};
1053
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001054int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001055intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001056{
1057 struct intel_plane *intel_plane;
Matt Roper8e7d6882015-01-21 16:35:41 -08001058 struct intel_plane_state *state;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001059 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001060 const uint32_t *plane_formats;
1061 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001062 int ret;
1063
Chris Wilsond1686ae2012-04-10 11:41:49 +01001064 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001065 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001066
Daniel Vetterb14c5672013-09-19 12:18:32 +02001067 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001068 if (!intel_plane)
1069 return -ENOMEM;
1070
Matt Roper8e7d6882015-01-21 16:35:41 -08001071 state = intel_create_plane_state(&intel_plane->base);
1072 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -08001073 kfree(intel_plane);
1074 return -ENOMEM;
1075 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001076 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001077
Chris Wilsond1686ae2012-04-10 11:41:49 +01001078 switch (INTEL_INFO(dev)->gen) {
1079 case 5:
1080 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001081 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001082 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001083 intel_plane->update_plane = ilk_update_plane;
1084 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001085
1086 if (IS_GEN6(dev)) {
1087 plane_formats = snb_plane_formats;
1088 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1089 } else {
1090 plane_formats = ilk_plane_formats;
1091 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1092 }
1093 break;
1094
1095 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001096 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001097 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001098 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001099 intel_plane->max_downscale = 2;
1100 } else {
1101 intel_plane->can_scale = false;
1102 intel_plane->max_downscale = 1;
1103 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001104
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001105 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001106 intel_plane->update_plane = vlv_update_plane;
1107 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001108
1109 plane_formats = vlv_plane_formats;
1110 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1111 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001112 intel_plane->update_plane = ivb_update_plane;
1113 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001114
1115 plane_formats = snb_plane_formats;
1116 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1117 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001118 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001119 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001120 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001121 intel_plane->update_plane = skl_update_plane;
1122 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001123 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001124
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001125 plane_formats = skl_plane_formats;
1126 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1127 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001128 default:
Jesper Juhla8b0bba2012-06-27 00:55:37 +02001129 kfree(intel_plane);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001130 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001131 }
1132
1133 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001134 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301135 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001136 intel_plane->check_plane = intel_check_sprite_plane;
1137 intel_plane->commit_plane = intel_commit_sprite_plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001138 possible_crtcs = (1 << pipe);
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001139 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
Matt Roper65a3fea2015-01-21 16:35:42 -08001140 &intel_plane_funcs,
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001141 plane_formats, num_plane_formats,
1142 DRM_PLANE_TYPE_OVERLAY);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301143 if (ret) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001144 kfree(intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301145 goto out;
1146 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001147
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301148 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301149
Matt Roperea2c67b2014-12-23 10:41:52 -08001150 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1151
Damien Lespiaucaf4e252015-06-04 16:56:18 +01001152out:
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001153 return ret;
1154}