blob: 8bdb29e3ecb2c98878e6881436618e6b253715f0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800128 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100132 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
138
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200139 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200140 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200141 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700142 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100143 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200144 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100145 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +0200146 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200147 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100148 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200149 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +0200150 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700155 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200156 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700159 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200160 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800167 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500168 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800169};
170
Jani Nikula1d508702012-10-19 14:51:49 +0300171struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300172 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530173 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300174 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200175
176 /* backlight */
177 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200178 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200179 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300180 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200181 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200182 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200185 struct backlight_device *device;
186 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300187
188 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300189};
190
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800191struct intel_connector {
192 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200193 /*
194 * The fixed encoder this connector is connected to.
195 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200197
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
Daniel Vetterf0947c32012-07-02 13:10:34 +0200204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300207
Imre Deak4932e2c2014-02-11 17:12:48 +0200208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
Jani Nikula1d508702012-10-19 14:51:49 +0300216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100221 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800230};
231
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300244struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800245 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300246 struct drm_rect src;
247 struct drm_rect dst;
248 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300249 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800250
251 /*
252 * used only for sprite planes to determine when to implicitly
253 * enable/disable the primary plane
254 */
255 bool hides_primary;
Chandra Kondurube41e332015-04-07 15:28:36 -0700256
257 /*
258 * scaler_id
259 * = -1 : not using a scaler
260 * >= 0 : using a scalers
261 *
262 * plane requiring a scaler:
263 * - During check_plane, its bit is set in
264 * crtc_state->scaler_state.scaler_users by calling helper function
265 * update_scaler_users.
266 * - scaler_id indicates the scaler it got assigned.
267 *
268 * plane doesn't require a scaler:
269 * - this can happen when scaling is no more required or plane simply
270 * got disabled.
271 * - During check_plane, corresponding bit is reset in
272 * crtc_state->scaler_state.scaler_users by calling helper function
273 * update_scaler_users.
274 */
275 int scaler_id;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300276};
277
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000278struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000279 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000280 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800281 int size;
282 u32 base;
283};
284
Chandra Kondurube41e332015-04-07 15:28:36 -0700285#define SKL_MIN_SRC_W 8
286#define SKL_MAX_SRC_W 4096
287#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700288#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700289#define SKL_MIN_DST_W 8
290#define SKL_MAX_DST_W 4096
291#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700292#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700293
294struct intel_scaler {
295 int id;
296 int in_use;
297 uint32_t mode;
298};
299
300struct intel_crtc_scaler_state {
301#define SKL_NUM_SCALERS 2
302 struct intel_scaler scalers[SKL_NUM_SCALERS];
303
304 /*
305 * scaler_users: keeps track of users requesting scalers on this crtc.
306 *
307 * If a bit is set, a user is using a scaler.
308 * Here user can be a plane or crtc as defined below:
309 * bits 0-30 - plane (bit position is index from drm_plane_index)
310 * bit 31 - crtc
311 *
312 * Instead of creating a new index to cover planes and crtc, using
313 * existing drm_plane_index for planes which is well less than 31
314 * planes and bit 31 for crtc. This should be fine to cover all
315 * our platforms.
316 *
317 * intel_atomic_setup_scalers will setup available scalers to users
318 * requesting scalers. It will gracefully fail if request exceeds
319 * avilability.
320 */
321#define SKL_CRTC_INDEX 31
322 unsigned scaler_users;
323
324 /* scaler used by crtc for panel fitting purpose */
325 int scaler_id;
326};
327
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200328struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200329 struct drm_crtc_state base;
330
Daniel Vetterbb760062013-06-06 14:55:52 +0200331 /**
332 * quirks - bitfield with hw state readout quirks
333 *
334 * For various reasons the hw state readout code might not be able to
335 * completely faithfully read out the current state. These cases are
336 * tracked with quirk flags so that fastboot and state checker can act
337 * accordingly.
338 */
Daniel Vetter99535992014-04-13 12:00:33 +0200339#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
340#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200341 unsigned long quirks;
342
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300343 /* Pipe source size (ie. panel fitter input size)
344 * All planes will be positioned inside this space,
345 * and get clipped at the edges. */
346 int pipe_src_w, pipe_src_h;
347
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100348 /* Whether to set up the PCH/FDI. Note that we never allow sharing
349 * between pch encoders and cpu encoders. */
350 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100351
Jesse Barnese43823e2014-11-05 14:26:08 -0800352 /* Are we sending infoframes on the attached port */
353 bool has_infoframe;
354
Daniel Vetter3b117c82013-04-17 20:15:07 +0200355 /* CPU Transcoder for the pipe. Currently this can only differ from the
356 * pipe on Haswell (where we have a special eDP transcoder). */
357 enum transcoder cpu_transcoder;
358
Daniel Vetter50f3b012013-03-27 00:44:56 +0100359 /*
360 * Use reduced/limited/broadcast rbg range, compressing from the full
361 * range fed into the crtcs.
362 */
363 bool limited_color_range;
364
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200365 /* DP has a bunch of special case unfortunately, so mark the pipe
366 * accordingly. */
367 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200368
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200369 /* Whether we should send NULL infoframes. Required for audio. */
370 bool has_hdmi_sink;
371
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200372 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
373 * has_dp_encoder is set. */
374 bool has_audio;
375
Daniel Vetterd8b32242013-04-25 17:54:44 +0200376 /*
377 * Enable dithering, used when the selected pipe bpp doesn't match the
378 * plane bpp.
379 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100380 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100381
382 /* Controls for the clock computation, to override various stages. */
383 bool clock_set;
384
Daniel Vetter09ede542013-04-30 14:01:45 +0200385 /* SDVO TV has a bunch of special case. To make multifunction encoders
386 * work correctly, we need to track this at runtime.*/
387 bool sdvo_tv_clock;
388
Daniel Vettere29c22c2013-02-21 00:00:16 +0100389 /*
390 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
391 * required. This is set in the 2nd loop of calling encoder's
392 * ->compute_config if the first pick doesn't work out.
393 */
394 bool bw_constrained;
395
Daniel Vetterf47709a2013-03-28 10:42:02 +0100396 /* Settings for the intel dpll used on pretty much everything but
397 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300398 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100399
Daniel Vettera43f6e02013-06-07 23:10:32 +0200400 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
401 enum intel_dpll_id shared_dpll;
402
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000403 /*
404 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
405 * - enum skl_dpll on SKL
406 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300407 uint32_t ddi_pll_sel;
408
Daniel Vetter66e985c2013-06-05 13:34:20 +0200409 /* Actual register state of the dpll, for shared dpll cross-checking. */
410 struct intel_dpll_hw_state dpll_hw_state;
411
Daniel Vetter965e0c42013-03-27 00:44:57 +0100412 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200413 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200414
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530415 /* m2_n2 for eDP downclock */
416 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700417 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530418
Daniel Vetterff9a6752013-06-01 17:16:21 +0200419 /*
420 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300421 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
422 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100423 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200424 int port_clock;
425
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100426 /* Used by SDVO (and if we ever fix it, HDMI). */
427 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700428
429 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700430 struct {
431 u32 control;
432 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200433 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700434 } gmch_pfit;
435
436 /* Panel fitter placement and size for Ironlake+ */
437 struct {
438 u32 pos;
439 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100440 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200441 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700442 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100443
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100444 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100445 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100446 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300447
448 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300449
450 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000451
452 bool dp_encoder_is_mst;
453 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700454
455 struct intel_crtc_scaler_state scaler_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100456};
457
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300458struct intel_pipe_wm {
459 struct intel_wm_level wm[5];
460 uint32_t linetime;
461 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200462 bool pipe_enabled;
463 bool sprites_enabled;
464 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300465};
466
Sourab Gupta84c33a62014-06-02 16:47:17 +0530467struct intel_mmio_flip {
John Harrisoncc8c4cc2014-11-24 18:49:34 +0000468 struct drm_i915_gem_request *req;
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200469 struct work_struct work;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530470};
471
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000472struct skl_pipe_wm {
473 struct skl_wm_level wm[8];
474 struct skl_wm_level trans_wm;
475 uint32_t linetime;
476};
477
Matt Roper32b7eee2014-12-24 07:59:06 -0800478/*
479 * Tracking of operations that need to be performed at the beginning/end of an
480 * atomic commit, outside the atomic section where interrupts are disabled.
481 * These are generally operations that grab mutexes or might otherwise sleep
482 * and thus can't be run with interrupts disabled.
483 */
484struct intel_crtc_atomic_commit {
Matt Roperc34c9ee2014-12-23 10:41:50 -0800485 /* vblank evasion */
486 bool evade;
487 unsigned start_vbl_count;
488
Matt Roper32b7eee2014-12-24 07:59:06 -0800489 /* Sleepable operations to perform before commit */
490 bool wait_for_flips;
491 bool disable_fbc;
492 bool pre_disable_primary;
493 bool update_wm;
Matt Roperea2c67b2014-12-23 10:41:52 -0800494 unsigned disabled_planes;
Matt Roper32b7eee2014-12-24 07:59:06 -0800495
496 /* Sleepable operations to perform after commit */
497 unsigned fb_bits;
498 bool wait_vblank;
499 bool update_fbc;
500 bool post_enable_primary;
501 unsigned update_sprite_watermarks;
502};
503
Jesse Barnes79e53942008-11-07 14:24:08 -0800504struct intel_crtc {
505 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700506 enum pipe pipe;
507 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800508 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200509 /*
510 * Whether the crtc and the connected output pipeline is active. Implies
511 * that crtc->enabled is set, i.e. the current mode configuration has
512 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200513 */
514 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300515 unsigned long enabled_power_domains;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300516 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700517 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200518 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500519 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100520
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000521 atomic_t unpin_work_count;
522
Daniel Vettere506a0c2012-07-05 12:17:29 +0200523 /* Display surface base address adjustement for pageflips. Note that on
524 * gen4+ this only adjusts up to a tile, offsets within a tile are
525 * handled in the hw itself (with the TILEOFF register). */
526 unsigned long dspaddr_offset;
527
Chris Wilson05394f32010-11-08 19:18:58 +0000528 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100529 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300530 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300531 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300532 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700533
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000534 struct intel_initial_plane_config plane_config;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200535 struct intel_crtc_state *config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200536 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100537
Ville Syrjälä10d83732013-01-29 18:13:34 +0200538 /* reset counter value when the last flip was submitted */
539 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300540
541 /* Access to these should be protected by dev_priv->irq_lock. */
542 bool cpu_fifo_underrun_disabled;
543 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300544
545 /* per-pipe watermark state */
546 struct {
547 /* watermarks currently being used */
548 struct intel_pipe_wm active;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000549 /* SKL wm values currently in use */
550 struct skl_pipe_wm skl_active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300551 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300552
Ville Syrjälä80715b22014-05-15 20:23:23 +0300553 int scanline_offset;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530554 struct intel_mmio_flip mmio_flip;
Matt Roper32b7eee2014-12-24 07:59:06 -0800555
556 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700557
558 /* scalers available on this crtc */
559 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800560};
561
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300562struct intel_plane_wm_parameters {
563 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200564 uint32_t vert_pixels;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300565 uint8_t bytes_per_pixel;
566 bool enabled;
567 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000568 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000569 unsigned int rotation;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300570};
571
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800572struct intel_plane {
573 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700574 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800575 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100576 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800577 int max_downscale;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300578
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200579 /* FIXME convert to properties */
580 struct drm_intel_sprite_colorkey ckey;
581
Paulo Zanoni526682e2013-05-24 11:59:18 -0300582 /* Since we need to change the watermarks before/after
583 * enabling/disabling the planes, we need to store the parameters here
584 * as the other pieces of the struct may not reflect the values we want
585 * for the watermark calculations. Currently only Haswell uses this.
586 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300587 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300588
Matt Roper8e7d6882015-01-21 16:35:41 -0800589 /*
590 * NOTE: Do not place new plane state fields here (e.g., when adding
591 * new plane properties). New runtime state should now be placed in
592 * the intel_plane_state structure and accessed via drm_plane->state.
593 */
594
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800595 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300596 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800597 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800598 int crtc_x, int crtc_y,
599 unsigned int crtc_w, unsigned int crtc_h,
600 uint32_t x, uint32_t y,
601 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300602 void (*disable_plane)(struct drm_plane *plane,
603 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800604 int (*check_plane)(struct drm_plane *plane,
605 struct intel_plane_state *state);
606 void (*commit_plane)(struct drm_plane *plane,
607 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800608};
609
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610struct intel_watermark_params {
611 unsigned long fifo_size;
612 unsigned long max_wm;
613 unsigned long default_wm;
614 unsigned long guard_size;
615 unsigned long cacheline_size;
616};
617
618struct cxsr_latency {
619 int is_desktop;
620 int is_ddr3;
621 unsigned long fsb_freq;
622 unsigned long mem_freq;
623 unsigned long display_sr;
624 unsigned long display_hpll_disable;
625 unsigned long cursor_sr;
626 unsigned long cursor_hpll_disable;
627};
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200630#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800631#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100632#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800633#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800634#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800635#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700636#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300638struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300639 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300640 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300641 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200642 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300643 bool has_hdmi_sink;
644 bool has_audio;
645 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200646 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530647 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300648 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100649 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200650 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300651 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200652 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300653 struct drm_display_mode *adjusted_mode);
Jesse Barnese43823e2014-11-05 14:26:08 -0800654 bool (*infoframe_enabled)(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300655};
656
Dave Airlie0e32b392014-05-02 14:02:48 +1000657struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400658#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300659
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530660/*
661 * enum link_m_n_set:
662 * When platform provides two set of M_N registers for dp, we can
663 * program them and switch between them incase of DRRS.
664 * But When only one such register is provided, we have to program the
665 * required divider value on that registers itself based on the DRRS state.
666 *
667 * M1_N1 : Program dp_m_n on M1_N1 registers
668 * dp_m2_n2 on M2_N2 registers (If supported)
669 *
670 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
671 * M2_N2 registers are not supported
672 */
673
674enum link_m_n_set {
675 /* Sets the m1_n1 and m2_n2 */
676 M1_N1 = 0,
677 M2_N2
678};
679
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300680struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300681 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300682 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300683 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300684 bool has_audio;
685 enum hdmi_force_audio force_audio;
686 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200687 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300688 uint8_t link_bw;
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530689 uint8_t rate_select;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300690 uint8_t lane_count;
691 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300692 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400693 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200694 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
695 uint8_t num_sink_rates;
696 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200697 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300698 uint8_t train_set[4];
699 int panel_power_up_delay;
700 int panel_power_down_delay;
701 int panel_power_cycle_delay;
702 int backlight_on_delay;
703 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300704 struct delayed_work panel_vdd_work;
705 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200706 unsigned long last_power_cycle;
707 unsigned long last_power_on;
708 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000709
Clint Taylor01527b32014-07-07 13:01:46 -0700710 struct notifier_block edp_notifier;
711
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300712 /*
713 * Pipe whose power sequencer is currently locked into
714 * this port. Only relevant on VLV/CHV.
715 */
716 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300717 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300718
Todd Previte06ea66b2014-01-20 10:19:39 -0700719 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000720 bool can_mst; /* this port supports mst */
721 bool is_mst;
722 int active_mst_links;
723 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300724 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725
Dave Airlie0e32b392014-05-02 14:02:48 +1000726 /* mst connector list */
727 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
728 struct drm_dp_mst_topology_mgr mst_mgr;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000731 /*
732 * This function returns the value we have to program the AUX_CTL
733 * register with to kick off an AUX transaction.
734 */
735 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
736 bool has_aux_irq,
737 int send_bytes,
738 uint32_t aux_clock_divider);
Todd Previtec5d5ab72015-04-15 08:38:38 -0700739
740 /* Displayport compliance testing */
741 unsigned long compliance_test_type;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300742};
743
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200744struct intel_digital_port {
745 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200746 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700747 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200748 struct intel_dp dp;
749 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100750 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200751};
752
Dave Airlie0e32b392014-05-02 14:02:48 +1000753struct intel_dp_mst_encoder {
754 struct intel_encoder base;
755 enum pipe pipe;
756 struct intel_digital_port *primary;
757 void *port; /* store this opaque as its illegal to dereference it */
758};
759
Jesse Barnes89b667f2013-04-18 14:51:36 -0700760static inline int
761vlv_dport_to_channel(struct intel_digital_port *dport)
762{
763 switch (dport->port) {
764 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300765 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800766 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700767 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800768 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700769 default:
770 BUG();
771 }
772}
773
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300774static inline int
775vlv_pipe_to_channel(enum pipe pipe)
776{
777 switch (pipe) {
778 case PIPE_A:
779 case PIPE_C:
780 return DPIO_CH0;
781 case PIPE_B:
782 return DPIO_CH1;
783 default:
784 BUG();
785 }
786}
787
Chris Wilsonf875c152010-09-09 15:44:14 +0100788static inline struct drm_crtc *
789intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
790{
791 struct drm_i915_private *dev_priv = dev->dev_private;
792 return dev_priv->pipe_to_crtc_mapping[pipe];
793}
794
Chris Wilson417ae142011-01-19 15:04:42 +0000795static inline struct drm_crtc *
796intel_get_crtc_for_plane(struct drm_device *dev, int plane)
797{
798 struct drm_i915_private *dev_priv = dev->dev_private;
799 return dev_priv->plane_to_crtc_mapping[plane];
800}
801
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100802struct intel_unpin_work {
803 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000804 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000805 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000806 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100807 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000808 atomic_t pending;
809#define INTEL_FLIP_INACTIVE 0
810#define INTEL_FLIP_PENDING 1
811#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300812 u32 flip_count;
813 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000814 struct drm_i915_gem_request *flip_queued_req;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100815 int flip_queued_vblank;
816 int flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100817 bool enable_stall_check;
818};
819
Daniel Vetterd9e55602012-07-04 22:16:09 +0200820struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200821 struct drm_encoder **save_connector_encoders;
822 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200823 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200824
825 bool fb_changed;
826 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200827};
828
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300829struct intel_load_detect_pipe {
830 struct drm_framebuffer *release_fb;
831 bool load_detect_temp;
832 int dpms_mode;
833};
Daniel Vetterb9805142012-08-31 17:37:33 +0200834
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300835static inline struct intel_encoder *
836intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100837{
838 return to_intel_connector(connector)->encoder;
839}
840
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200841static inline struct intel_digital_port *
842enc_to_dig_port(struct drm_encoder *encoder)
843{
844 return container_of(encoder, struct intel_digital_port, base.base);
845}
846
Dave Airlie0e32b392014-05-02 14:02:48 +1000847static inline struct intel_dp_mst_encoder *
848enc_to_mst(struct drm_encoder *encoder)
849{
850 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
851}
852
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300853static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
854{
855 return &enc_to_dig_port(encoder)->dp;
856}
857
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200858static inline struct intel_digital_port *
859dp_to_dig_port(struct intel_dp *intel_dp)
860{
861 return container_of(intel_dp, struct intel_digital_port, dp);
862}
863
864static inline struct intel_digital_port *
865hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
866{
867 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300868}
869
Damien Lespiau6af31a62014-03-28 00:18:33 +0530870/*
871 * Returns the number of planes for this pipe, ie the number of sprites + 1
872 * (primary plane). This doesn't count the cursor plane then.
873 */
874static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
875{
876 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
877}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000878
Daniel Vetter47339cd2014-09-30 10:56:46 +0200879/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200880bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300881 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200882bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300883 enum transcoder pch_transcoder,
884 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200885void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
886 enum pipe pipe);
887void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
888 enum transcoder pch_transcoder);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200889void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200890
891/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200892void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
893void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
894void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
895void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200896void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200897void gen6_enable_rps_interrupts(struct drm_device *dev);
898void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200899u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200900void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
901void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700902static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
903{
904 /*
905 * We only use drm_irq_uninstall() at unload and VT switch, so
906 * this is the only thing we need to check.
907 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200908 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700909}
910
Ville Syrjäläa225f072014-04-29 13:35:45 +0300911int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000912void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
913 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800914
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300915/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300916void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800917
Jesse Barnes79e53942008-11-07 14:24:08 -0800918
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300919/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300920void intel_prepare_ddi(struct drm_device *dev);
921void hsw_fdi_link_train(struct drm_crtc *crtc);
922void intel_ddi_init(struct drm_device *dev, enum port port);
923enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
924bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300925void intel_ddi_pll_init(struct drm_device *dev);
926void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
927void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
928 enum transcoder cpu_transcoder);
929void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
930void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200931bool intel_ddi_pll_select(struct intel_crtc *crtc,
932 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -0300933void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
934void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
935bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
936void intel_ddi_fdi_disable(struct drm_crtc *crtc);
937void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200938 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530939struct intel_encoder *
940intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300941
Dave Airlie44905a272014-05-02 13:36:43 +1000942void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000943void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200944 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +1000945void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530946void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
947 enum port port, int type);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300948
Daniel Vetterb680c372014-09-19 18:27:27 +0200949/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +0200950void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200951 struct intel_engine_cs *ring,
952 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200953void intel_frontbuffer_flip_prepare(struct drm_device *dev,
954 unsigned frontbuffer_bits);
955void intel_frontbuffer_flip_complete(struct drm_device *dev,
956 unsigned frontbuffer_bits);
957void intel_frontbuffer_flush(struct drm_device *dev,
958 unsigned frontbuffer_bits);
959/**
Daniel Vetter5c323b22014-09-30 22:10:53 +0200960 * intel_frontbuffer_flip - synchronous frontbuffer flip
Daniel Vetterf99d7062014-06-19 16:01:59 +0200961 * @dev: DRM device
962 * @frontbuffer_bits: frontbuffer plane tracking bits
963 *
964 * This function gets called after scheduling a flip on @obj. This is for
965 * synchronous plane updates which will happen on the next vblank and which will
966 * not get delayed by pending gpu rendering.
967 *
968 * Can be called without any locks held.
969 */
970static inline
971void intel_frontbuffer_flip(struct drm_device *dev,
972 unsigned frontbuffer_bits)
973{
974 intel_frontbuffer_flush(dev, frontbuffer_bits);
975}
976
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +0000977unsigned int intel_fb_align_height(struct drm_device *dev,
978 unsigned int height,
979 uint32_t pixel_format,
980 uint64_t fb_format_modifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200981void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
Daniel Vetterb680c372014-09-19 18:27:27 +0200982
Damien Lespiaub3218032015-02-27 11:15:18 +0000983u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
984 uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +0200985
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200986/* intel_audio.c */
987void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200988void intel_audio_codec_enable(struct intel_encoder *encoder);
989void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +0200990void i915_audio_component_init(struct drm_i915_private *dev_priv);
991void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200992
Daniel Vetterb680c372014-09-19 18:27:27 +0200993/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -0800994extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +0200995bool intel_has_pending_fb_unpin(struct drm_device *dev);
996int intel_pch_rawclk(struct drm_device *dev);
997void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300998void intel_mark_idle(struct drm_device *dev);
999void intel_crtc_restore_mode(struct drm_crtc *crtc);
Borun Fub04c5bd2014-07-12 10:02:27 +05301000void intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -03001001void intel_crtc_update_dpms(struct drm_crtc *crtc);
1002void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001003int intel_connector_init(struct intel_connector *);
1004struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001005void intel_connector_dpms(struct drm_connector *, int mode);
1006bool intel_connector_get_hw_state(struct intel_connector *connector);
1007void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001008bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1009 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001010void intel_connector_attach_encoder(struct intel_connector *connector,
1011 struct intel_encoder *encoder);
1012struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1013struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1014 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001015enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001016int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1017 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001018enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1019 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001020bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001021static inline void
1022intel_wait_for_vblank(struct drm_device *dev, int pipe)
1023{
1024 drm_wait_one_vblank(dev, pipe);
1025}
Paulo Zanoni87440422013-09-24 15:48:31 -03001026int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001027void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1028 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -03001029bool intel_get_load_detect_pipe(struct drm_connector *connector,
1030 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001031 struct intel_load_detect_pipe *old,
1032 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001033void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001034 struct intel_load_detect_pipe *old,
1035 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001036int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1037 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00001038 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001039 struct intel_engine_cs *pipelined);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001040struct drm_framebuffer *
1041__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001042 struct drm_mode_fb_cmd2 *mode_cmd,
1043 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001044void intel_prepare_page_flip(struct drm_device *dev, int plane);
1045void intel_finish_page_flip(struct drm_device *dev, int pipe);
1046void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001047void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001048int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001049 struct drm_framebuffer *fb,
1050 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001051void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001052 struct drm_framebuffer *fb,
1053 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001054int intel_plane_atomic_get_property(struct drm_plane *plane,
1055 const struct drm_plane_state *state,
1056 struct drm_property *property,
1057 uint64_t *val);
1058int intel_plane_atomic_set_property(struct drm_plane *plane,
1059 struct drm_plane_state *state,
1060 struct drm_property *property,
1061 uint64_t val);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001062
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001063unsigned int
1064intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1065 uint64_t fb_format_modifier);
1066
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001067static inline bool
1068intel_rotation_90_or_270(unsigned int rotation)
1069{
1070 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1071}
1072
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301073unsigned int
1074intel_tile_height(struct drm_device *dev, uint32_t bits_per_pixel,
1075 uint64_t fb_modifier);
1076void intel_create_rotation_property(struct drm_device *dev,
1077 struct intel_plane *plane);
1078
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00001079bool intel_wm_need_update(struct drm_plane *plane,
1080 struct drm_plane_state *state);
1081
Daniel Vetter716c2e52014-06-25 22:02:02 +03001082/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001083struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1084void assert_shared_dpll(struct drm_i915_private *dev_priv,
1085 struct intel_shared_dpll *pll,
1086 bool state);
1087#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1088#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001089struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1090 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001091void intel_put_shared_dpll(struct intel_crtc *crtc);
1092
Ville Syrjäläd288f652014-10-28 13:20:22 +02001093void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1094 const struct dpll *dpll);
1095void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1096
Daniel Vetter716c2e52014-06-25 22:02:02 +03001097/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001098void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1099 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001100void assert_pll(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state);
1102#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1103#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1104void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1105 enum pipe pipe, bool state);
1106#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1107#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001108void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001109#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1110#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001111unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1112 unsigned int tiling_mode,
1113 unsigned int bpp,
1114 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001115void intel_prepare_reset(struct drm_device *dev);
1116void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001117void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1118void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301119void broxton_init_cdclk(struct drm_device *dev);
1120void broxton_uninit_cdclk(struct drm_device *dev);
1121void broxton_set_cdclk(struct drm_device *dev, int frequency);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301122void broxton_ddi_phy_init(struct drm_device *dev);
1123void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301124void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1125void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001126void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001127 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301128void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001129int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1130void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001131ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001132 int dotclock);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001133bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1134 intel_clock_t *best_clock);
Paulo Zanoni87440422013-09-24 15:48:31 -03001135bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001136void hsw_enable_ips(struct intel_crtc *crtc);
1137void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001138enum intel_display_power_domain
1139intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001140void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001141 struct intel_crtc_state *pipe_config);
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001142void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001143void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001144void skl_detach_scalers(struct intel_crtc *intel_crtc);
1145int skl_update_scaler_users(struct intel_crtc *intel_crtc,
1146 struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane,
1147 struct intel_plane_state *plane_state, int force_detach);
Chandra Konduru6156a452015-04-27 13:48:39 -07001148int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001149
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001150unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1151 struct drm_i915_gem_object *obj);
Chandra Konduru6156a452015-04-27 13:48:39 -07001152u32 skl_plane_ctl_format(uint32_t pixel_format);
1153u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1154u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001155
Daniel Vettereb805622015-05-04 14:58:44 +02001156/* intel_csr.c */
1157void intel_csr_ucode_init(struct drm_device *dev);
1158void intel_csr_load_program(struct drm_device *dev);
1159void intel_csr_ucode_fini(struct drm_device *dev);
1160
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001161/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001162void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1163bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1164 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001165void intel_dp_start_link_train(struct intel_dp *intel_dp);
1166void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1167void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1168void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1169void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001170int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001171bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001172 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001173bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001174enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1175 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001176void intel_edp_backlight_on(struct intel_dp *intel_dp);
1177void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001178void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001179void intel_edp_panel_on(struct intel_dp *intel_dp);
1180void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001181void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1182void intel_dp_mst_suspend(struct drm_device *dev);
1183void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001184int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001185int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001186void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001187void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001188uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001189void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301190void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1191void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301192void intel_edp_drrs_invalidate(struct drm_device *dev,
1193 unsigned frontbuffer_bits);
1194void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001195
Dave Airlie0e32b392014-05-02 14:02:48 +10001196/* intel_dp_mst.c */
1197int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1198void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001199/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001200void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001201
1202
1203/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001204void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001205
1206
Daniel Vetter0632fef2013-10-08 17:44:49 +02001207/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +02001208#ifdef CONFIG_DRM_I915_FBDEV
1209extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001210extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001211extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001212extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001213extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1214extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001215#else
1216static inline int intel_fbdev_init(struct drm_device *dev)
1217{
1218 return 0;
1219}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001220
Jesse Barnesd1d70672014-05-28 14:39:03 -07001221static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001222{
1223}
1224
1225static inline void intel_fbdev_fini(struct drm_device *dev)
1226{
1227}
1228
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001229static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001230{
1231}
1232
Daniel Vetter0632fef2013-10-08 17:44:49 +02001233static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001234{
1235}
1236#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001237
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001238/* intel_fbc.c */
1239bool intel_fbc_enabled(struct drm_device *dev);
1240void intel_fbc_update(struct drm_device *dev);
1241void intel_fbc_init(struct drm_i915_private *dev_priv);
1242void intel_fbc_disable(struct drm_device *dev);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001243void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1244 unsigned int frontbuffer_bits,
1245 enum fb_op_origin origin);
1246void intel_fbc_flush(struct drm_i915_private *dev_priv,
1247 unsigned int frontbuffer_bits);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001248
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001249/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001250void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1251void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1252 struct intel_connector *intel_connector);
1253struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1254bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001255 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001256
1257
1258/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001259void intel_lvds_init(struct drm_device *dev);
1260bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001261
1262
1263/* intel_modes.c */
1264int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001265 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001266int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001267void intel_attach_force_audio_property(struct drm_connector *connector);
1268void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001269
1270
1271/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001272void intel_setup_overlay(struct drm_device *dev);
1273void intel_cleanup_overlay(struct drm_device *dev);
1274int intel_overlay_switch_off(struct intel_overlay *overlay);
1275int intel_overlay_put_image(struct drm_device *dev, void *data,
1276 struct drm_file *file_priv);
1277int intel_overlay_attrs(struct drm_device *dev, void *data,
1278 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001279void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001280
1281
1282/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001283int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301284 struct drm_display_mode *fixed_mode,
1285 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001286void intel_panel_fini(struct intel_panel *panel);
1287void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1288 struct drm_display_mode *adjusted_mode);
1289void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001290 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001291 int fitting_mode);
1292void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001293 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001294 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001295void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1296 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001297int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001298void intel_panel_enable_backlight(struct intel_connector *connector);
1299void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +02001300void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001301void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001302enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301303extern struct drm_display_mode *intel_find_panel_downclock(
1304 struct drm_device *dev,
1305 struct drm_display_mode *fixed_mode,
1306 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001307void intel_backlight_register(struct drm_device *dev);
1308void intel_backlight_unregister(struct drm_device *dev);
1309
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001310
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001311/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001312void intel_psr_enable(struct intel_dp *intel_dp);
1313void intel_psr_disable(struct intel_dp *intel_dp);
1314void intel_psr_invalidate(struct drm_device *dev,
1315 unsigned frontbuffer_bits);
1316void intel_psr_flush(struct drm_device *dev,
1317 unsigned frontbuffer_bits);
1318void intel_psr_init(struct drm_device *dev);
Rodrigo Vivic7240c32015-04-10 11:15:10 -07001319void intel_psr_single_frame_update(struct drm_device *dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001320
Daniel Vetter9c065a72014-09-30 10:56:38 +02001321/* intel_runtime_pm.c */
1322int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001323void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001324void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001325void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001326
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001327bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1328 enum intel_display_power_domain domain);
1329bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1330 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001331void intel_display_power_get(struct drm_i915_private *dev_priv,
1332 enum intel_display_power_domain domain);
1333void intel_display_power_put(struct drm_i915_private *dev_priv,
1334 enum intel_display_power_domain domain);
1335void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1336void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1337void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1338void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1339void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1340
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001341void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1342
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001343/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001344void intel_init_clock_gating(struct drm_device *dev);
1345void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001346int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001347void intel_update_watermarks(struct drm_crtc *crtc);
1348void intel_update_sprite_watermarks(struct drm_plane *plane,
1349 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001350 uint32_t sprite_width,
1351 uint32_t sprite_height,
1352 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001353 bool enabled, bool scaled);
1354void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001355void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001356void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1357void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001358void intel_init_gt_powersave(struct drm_device *dev);
1359void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001360void intel_enable_gt_powersave(struct drm_device *dev);
1361void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001362void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001363void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001364void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001365void gen6_rps_busy(struct drm_i915_private *dev_priv);
1366void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001367void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001368void gen6_rps_boost(struct drm_i915_private *dev_priv,
1369 struct drm_i915_file_private *file_priv);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001370void intel_queue_rps_boost_for_request(struct drm_device *dev,
1371 struct drm_i915_gem_request *rq);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001372void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001373void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001374void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1375 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03001376
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001377
1378/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001379bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001380
1381
1382/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001383int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001384void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001385 enum plane plane);
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301386int intel_plane_restore(struct drm_plane *plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001387int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1388 struct drm_file *file_priv);
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02001389bool intel_pipe_update_start(struct intel_crtc *crtc,
1390 uint32_t *start_vbl_count);
1391void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -08001392void intel_post_enable_primary(struct drm_crtc *crtc);
1393void intel_pre_disable_primary(struct drm_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001394
1395/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001396void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001397
Matt Roperea2c67b2014-12-23 10:41:52 -08001398/* intel_atomic.c */
Matt Roper5ee67f12015-01-21 16:35:44 -08001399int intel_atomic_check(struct drm_device *dev,
1400 struct drm_atomic_state *state);
1401int intel_atomic_commit(struct drm_device *dev,
1402 struct drm_atomic_state *state,
1403 bool async);
Matt Roper2545e4a2015-01-22 16:51:27 -08001404int intel_connector_atomic_get_property(struct drm_connector *connector,
1405 const struct drm_connector_state *state,
1406 struct drm_property *property,
1407 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001408struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1409void intel_crtc_destroy_state(struct drm_crtc *crtc,
1410 struct drm_crtc_state *state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001411static inline struct intel_crtc_state *
1412intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1413 struct intel_crtc *crtc)
1414{
1415 struct drm_crtc_state *crtc_state;
1416 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1417 if (IS_ERR(crtc_state))
1418 return ERR_PTR(PTR_ERR(crtc_state));
1419
1420 return to_intel_crtc_state(crtc_state);
1421}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001422int intel_atomic_setup_scalers(struct drm_device *dev,
1423 struct intel_crtc *intel_crtc,
1424 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001425
1426/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001427struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001428struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1429void intel_plane_destroy_state(struct drm_plane *plane,
1430 struct drm_plane_state *state);
1431extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1432
Jesse Barnes79e53942008-11-07 14:24:08 -08001433#endif /* __INTEL_DRV_H__ */