blob: b531307a9360a3d245f043dc8b39ca9de74442f3 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
Christoph Hellwiga8695722017-05-21 13:26:45 +020057#define AMD_IOMMU_MAPPING_ERROR 0
58
Joerg Roedelb6c02712008-06-26 21:27:53 +020059#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
60
Joerg Roedel815b33f2011-04-06 17:26:49 +020061#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020062
Joerg Roedel307d5852016-07-05 11:54:04 +020063/* IO virtual address start page frame number */
64#define IOVA_START_PFN (1)
65#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
66#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
67
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Joerg Roedelb6c02712008-06-26 21:27:53 +020084static DEFINE_RWLOCK(amd_iommu_devtable_lock);
85
Joerg Roedel8fa5f802011-06-09 12:24:45 +020086/* List of all available dev_data structures */
87static LIST_HEAD(dev_data_list);
88static DEFINE_SPINLOCK(dev_data_list_lock);
89
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100116static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700117
Joerg Roedeld4241a22017-06-02 14:55:56 +0200118#define FLUSH_QUEUE_SIZE 256
119
120struct flush_queue_entry {
121 unsigned long iova_pfn;
122 unsigned long pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200123 u64 counter; /* Flush counter when this entry was added to the queue */
Joerg Roedeld4241a22017-06-02 14:55:56 +0200124};
125
126struct flush_queue {
127 struct flush_queue_entry *entries;
128 unsigned head, tail;
Joerg Roedele241f8e2017-06-02 15:44:57 +0200129 spinlock_t lock;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200130};
131
Joerg Roedel007b74b2015-12-21 12:53:54 +0100132/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100133 * Data container for a dma_ops specific protection domain
134 */
135struct dma_ops_domain {
136 /* generic protection domain information */
137 struct protection_domain domain;
138
Joerg Roedel307d5852016-07-05 11:54:04 +0200139 /* IOVA RB-Tree */
140 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200141
142 struct flush_queue __percpu *flush_queue;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200143
144 /*
145 * We need two counter here to be race-free wrt. IOTLB flushing and
146 * adding entries to the flush queue.
147 *
148 * The flush_start_cnt is incremented _before_ the IOTLB flush starts.
149 * New entries added to the flush ring-buffer get their 'counter' value
150 * from here. This way we can make sure that entries added to the queue
151 * (or other per-cpu queues of the same domain) while the TLB is about
152 * to be flushed are not considered to be flushed already.
153 */
154 atomic64_t flush_start_cnt;
155
156 /*
157 * The flush_finish_cnt is incremented when an IOTLB flush is complete.
158 * This value is always smaller than flush_start_cnt. The queue_add
159 * function frees all IOVAs that have a counter value smaller than
160 * flush_finish_cnt. This makes sure that we only free IOVAs that are
161 * flushed out of the IOTLB of the domain.
162 */
163 atomic64_t flush_finish_cnt;
Joerg Roedelfca6af62017-06-02 18:13:37 +0200164
165 /*
166 * Timer to make sure we don't keep IOVAs around unflushed
167 * for too long
168 */
169 struct timer_list flush_timer;
170 atomic_t flush_timer_on;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100171};
172
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200173static struct iova_domain reserved_iova_ranges;
174static struct lock_class_key reserved_rbtree_key;
175
Joerg Roedel15898bb2009-11-24 15:39:42 +0100176/****************************************************************************
177 *
178 * Helper functions
179 *
180 ****************************************************************************/
181
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400182static inline int match_hid_uid(struct device *dev,
183 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100184{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400185 const char *hid, *uid;
186
187 hid = acpi_device_hid(ACPI_COMPANION(dev));
188 uid = acpi_device_uid(ACPI_COMPANION(dev));
189
190 if (!hid || !(*hid))
191 return -ENODEV;
192
193 if (!uid || !(*uid))
194 return strcmp(hid, entry->hid);
195
196 if (!(*entry->uid))
197 return strcmp(hid, entry->hid);
198
199 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100200}
201
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400202static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200203{
204 struct pci_dev *pdev = to_pci_dev(dev);
205
206 return PCI_DEVID(pdev->bus->number, pdev->devfn);
207}
208
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400209static inline int get_acpihid_device_id(struct device *dev,
210 struct acpihid_map_entry **entry)
211{
212 struct acpihid_map_entry *p;
213
214 list_for_each_entry(p, &acpihid_map, list) {
215 if (!match_hid_uid(dev, p)) {
216 if (entry)
217 *entry = p;
218 return p->devid;
219 }
220 }
221 return -EINVAL;
222}
223
224static inline int get_device_id(struct device *dev)
225{
226 int devid;
227
228 if (dev_is_pci(dev))
229 devid = get_pci_device_id(dev);
230 else
231 devid = get_acpihid_device_id(dev, NULL);
232
233 return devid;
234}
235
Joerg Roedel15898bb2009-11-24 15:39:42 +0100236static struct protection_domain *to_pdomain(struct iommu_domain *dom)
237{
238 return container_of(dom, struct protection_domain, domain);
239}
240
Joerg Roedelb3311b02016-07-08 13:31:31 +0200241static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
242{
243 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
244 return container_of(domain, struct dma_ops_domain, domain);
245}
246
Joerg Roedelf62dda62011-06-09 12:55:35 +0200247static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200248{
249 struct iommu_dev_data *dev_data;
250 unsigned long flags;
251
252 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
253 if (!dev_data)
254 return NULL;
255
Joerg Roedelf62dda62011-06-09 12:55:35 +0200256 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200257
258 spin_lock_irqsave(&dev_data_list_lock, flags);
259 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
260 spin_unlock_irqrestore(&dev_data_list_lock, flags);
261
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200262 ratelimit_default_init(&dev_data->rs);
263
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200264 return dev_data;
265}
266
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200267static struct iommu_dev_data *search_dev_data(u16 devid)
268{
269 struct iommu_dev_data *dev_data;
270 unsigned long flags;
271
272 spin_lock_irqsave(&dev_data_list_lock, flags);
273 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
274 if (dev_data->devid == devid)
275 goto out_unlock;
276 }
277
278 dev_data = NULL;
279
280out_unlock:
281 spin_unlock_irqrestore(&dev_data_list_lock, flags);
282
283 return dev_data;
284}
285
Joerg Roedele3156042016-04-08 15:12:24 +0200286static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
287{
288 *(u16 *)data = alias;
289 return 0;
290}
291
292static u16 get_alias(struct device *dev)
293{
294 struct pci_dev *pdev = to_pci_dev(dev);
295 u16 devid, ivrs_alias, pci_alias;
296
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200297 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200298 devid = get_device_id(dev);
299 ivrs_alias = amd_iommu_alias_table[devid];
300 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
301
302 if (ivrs_alias == pci_alias)
303 return ivrs_alias;
304
305 /*
306 * DMA alias showdown
307 *
308 * The IVRS is fairly reliable in telling us about aliases, but it
309 * can't know about every screwy device. If we don't have an IVRS
310 * reported alias, use the PCI reported alias. In that case we may
311 * still need to initialize the rlookup and dev_table entries if the
312 * alias is to a non-existent device.
313 */
314 if (ivrs_alias == devid) {
315 if (!amd_iommu_rlookup_table[pci_alias]) {
316 amd_iommu_rlookup_table[pci_alias] =
317 amd_iommu_rlookup_table[devid];
318 memcpy(amd_iommu_dev_table[pci_alias].data,
319 amd_iommu_dev_table[devid].data,
320 sizeof(amd_iommu_dev_table[pci_alias].data));
321 }
322
323 return pci_alias;
324 }
325
326 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
327 "for device %s[%04x:%04x], kernel reported alias "
328 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
329 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
330 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
331 PCI_FUNC(pci_alias));
332
333 /*
334 * If we don't have a PCI DMA alias and the IVRS alias is on the same
335 * bus, then the IVRS table may know about a quirk that we don't.
336 */
337 if (pci_alias == devid &&
338 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700339 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200340 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
341 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
342 dev_name(dev));
343 }
344
345 return ivrs_alias;
346}
347
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200348static struct iommu_dev_data *find_dev_data(u16 devid)
349{
350 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800351 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200352
353 dev_data = search_dev_data(devid);
354
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800355 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200356 dev_data = alloc_dev_data(devid);
357
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800358 if (translation_pre_enabled(iommu))
359 dev_data->defer_attach = true;
360 }
361
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200362 return dev_data;
363}
364
Baoquan Hedaae2d22017-08-09 16:33:43 +0800365struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100366{
367 return dev->archdata.iommu;
368}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800369EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100370
Wan Zongshunb097d112016-04-01 09:06:04 -0400371/*
372* Find or create an IOMMU group for a acpihid device.
373*/
374static struct iommu_group *acpihid_device_group(struct device *dev)
375{
376 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300377 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400378
379 devid = get_acpihid_device_id(dev, &entry);
380 if (devid < 0)
381 return ERR_PTR(devid);
382
383 list_for_each_entry(p, &acpihid_map, list) {
384 if ((devid == p->devid) && p->group)
385 entry->group = p->group;
386 }
387
388 if (!entry->group)
389 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000390 else
391 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400392
393 return entry->group;
394}
395
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100396static bool pci_iommuv2_capable(struct pci_dev *pdev)
397{
398 static const int caps[] = {
399 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100400 PCI_EXT_CAP_ID_PRI,
401 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100402 };
403 int i, pos;
404
405 for (i = 0; i < 3; ++i) {
406 pos = pci_find_ext_capability(pdev, caps[i]);
407 if (pos == 0)
408 return false;
409 }
410
411 return true;
412}
413
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100414static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
415{
416 struct iommu_dev_data *dev_data;
417
418 dev_data = get_dev_data(&pdev->dev);
419
420 return dev_data->errata & (1 << erratum) ? true : false;
421}
422
Joerg Roedel71c70982009-11-24 16:43:06 +0100423/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100424 * This function checks if the driver got a valid device from the caller to
425 * avoid dereferencing invalid pointers.
426 */
427static bool check_device(struct device *dev)
428{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400429 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100430
431 if (!dev || !dev->dma_mask)
432 return false;
433
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100434 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200435 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400436 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100437
438 /* Out of our scope? */
439 if (devid > amd_iommu_last_bdf)
440 return false;
441
442 if (amd_iommu_rlookup_table[devid] == NULL)
443 return false;
444
445 return true;
446}
447
Alex Williamson25b11ce2014-09-19 10:03:13 -0600448static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600449{
Alex Williamson2851db22012-10-08 22:49:41 -0600450 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600451
Alex Williamson65d53522014-07-03 09:51:30 -0600452 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200453 if (IS_ERR(group))
454 return;
455
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200456 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600457}
458
459static int iommu_init_device(struct device *dev)
460{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600461 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100462 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400463 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600464
465 if (dev->archdata.iommu)
466 return 0;
467
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400468 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200469 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400470 return devid;
471
Joerg Roedel39ab9552017-02-01 16:56:46 +0100472 iommu = amd_iommu_rlookup_table[devid];
473
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400474 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600475 if (!dev_data)
476 return -ENOMEM;
477
Joerg Roedele3156042016-04-08 15:12:24 +0200478 dev_data->alias = get_alias(dev);
479
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400480 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100481 struct amd_iommu *iommu;
482
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400483 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100484 dev_data->iommu_v2 = iommu->is_iommu_v2;
485 }
486
Joerg Roedel657cbb62009-11-23 15:26:46 +0100487 dev->archdata.iommu = dev_data;
488
Joerg Roedele3d10af2017-02-01 17:23:22 +0100489 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600490
Joerg Roedel657cbb62009-11-23 15:26:46 +0100491 return 0;
492}
493
Joerg Roedel26018872011-06-06 16:50:14 +0200494static void iommu_ignore_device(struct device *dev)
495{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400496 u16 alias;
497 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200498
499 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200500 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400501 return;
502
Joerg Roedele3156042016-04-08 15:12:24 +0200503 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200504
505 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
506 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
507
508 amd_iommu_rlookup_table[devid] = NULL;
509 amd_iommu_rlookup_table[alias] = NULL;
510}
511
Joerg Roedel657cbb62009-11-23 15:26:46 +0100512static void iommu_uninit_device(struct device *dev)
513{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400514 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100515 struct amd_iommu *iommu;
516 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600517
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400518 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200519 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400520 return;
521
Joerg Roedel39ab9552017-02-01 16:56:46 +0100522 iommu = amd_iommu_rlookup_table[devid];
523
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400524 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600525 if (!dev_data)
526 return;
527
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100528 if (dev_data->domain)
529 detach_device(dev);
530
Joerg Roedele3d10af2017-02-01 17:23:22 +0100531 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600532
Alex Williamson9dcd6132012-05-30 14:19:07 -0600533 iommu_group_remove_device(dev);
534
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200535 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800536 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200537
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200538 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600539 * We keep dev_data around for unplugged devices and reuse it when the
540 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200541 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100542}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100543
Joerg Roedel431b2a22008-07-11 17:14:22 +0200544/****************************************************************************
545 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200546 * Interrupt handling functions
547 *
548 ****************************************************************************/
549
Joerg Roedele3e59872009-09-03 14:02:10 +0200550static void dump_dte_entry(u16 devid)
551{
552 int i;
553
Joerg Roedelee6c2862011-11-09 12:06:03 +0100554 for (i = 0; i < 4; ++i)
555 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200556 amd_iommu_dev_table[devid].data[i]);
557}
558
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200559static void dump_command(unsigned long phys_addr)
560{
561 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
562 int i;
563
564 for (i = 0; i < 4; ++i)
565 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
566}
567
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200568static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
569 u64 address, int flags)
570{
571 struct iommu_dev_data *dev_data = NULL;
572 struct pci_dev *pdev;
573
574 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
575 if (pdev)
576 dev_data = get_dev_data(&pdev->dev);
577
578 if (dev_data && __ratelimit(&dev_data->rs)) {
579 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
580 domain_id, address, flags);
581 } else if (printk_ratelimit()) {
582 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
583 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
584 domain_id, address, flags);
585 }
586
587 if (pdev)
588 pci_dev_put(pdev);
589}
590
Joerg Roedela345b232009-09-03 15:01:43 +0200591static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200592{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200593 int type, devid, domid, flags;
594 volatile u32 *event = __evt;
595 int count = 0;
596 u64 address;
597
598retry:
599 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
600 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
601 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
602 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
603 address = (u64)(((u64)event[3]) << 32) | event[2];
604
605 if (type == 0) {
606 /* Did we hit the erratum? */
607 if (++count == LOOP_TIMEOUT) {
608 pr_err("AMD-Vi: No event written to event log\n");
609 return;
610 }
611 udelay(1);
612 goto retry;
613 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200614
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200615 if (type == EVENT_TYPE_IO_FAULT) {
616 amd_iommu_report_page_fault(devid, domid, address, flags);
617 return;
618 } else {
619 printk(KERN_ERR "AMD-Vi: Event logged [");
620 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200621
622 switch (type) {
623 case EVENT_TYPE_ILL_DEV:
624 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
625 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700626 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200627 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200628 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200630 case EVENT_TYPE_DEV_TAB_ERR:
631 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
632 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700633 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200634 address, flags);
635 break;
636 case EVENT_TYPE_PAGE_TAB_ERR:
637 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
638 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700639 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640 domid, address, flags);
641 break;
642 case EVENT_TYPE_ILL_CMD:
643 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200644 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200645 break;
646 case EVENT_TYPE_CMD_HARD_ERR:
647 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
648 "flags=0x%04x]\n", address, flags);
649 break;
650 case EVENT_TYPE_IOTLB_INV_TO:
651 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
652 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700653 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200654 address);
655 break;
656 case EVENT_TYPE_INV_DEV_REQ:
657 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
658 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700659 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200660 address, flags);
661 break;
662 default:
663 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
664 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200665
666 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200667}
668
669static void iommu_poll_events(struct amd_iommu *iommu)
670{
671 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200672
673 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
674 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
675
676 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200677 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200678 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200679 }
680
681 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200682}
683
Joerg Roedeleee53532012-06-01 15:20:23 +0200684static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100685{
686 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100687
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100688 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
689 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
690 return;
691 }
692
693 fault.address = raw[1];
694 fault.pasid = PPR_PASID(raw[0]);
695 fault.device_id = PPR_DEVID(raw[0]);
696 fault.tag = PPR_TAG(raw[0]);
697 fault.flags = PPR_FLAGS(raw[0]);
698
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100699 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
700}
701
702static void iommu_poll_ppr_log(struct amd_iommu *iommu)
703{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100704 u32 head, tail;
705
706 if (iommu->ppr_log == NULL)
707 return;
708
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100709 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
710 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
711
712 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200713 volatile u64 *raw;
714 u64 entry[2];
715 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100716
Joerg Roedeleee53532012-06-01 15:20:23 +0200717 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100718
Joerg Roedeleee53532012-06-01 15:20:23 +0200719 /*
720 * Hardware bug: Interrupt may arrive before the entry is
721 * written to memory. If this happens we need to wait for the
722 * entry to arrive.
723 */
724 for (i = 0; i < LOOP_TIMEOUT; ++i) {
725 if (PPR_REQ_TYPE(raw[0]) != 0)
726 break;
727 udelay(1);
728 }
729
730 /* Avoid memcpy function-call overhead */
731 entry[0] = raw[0];
732 entry[1] = raw[1];
733
734 /*
735 * To detect the hardware bug we need to clear the entry
736 * back to zero.
737 */
738 raw[0] = raw[1] = 0UL;
739
740 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100741 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
742 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200743
Joerg Roedeleee53532012-06-01 15:20:23 +0200744 /* Handle PPR entry */
745 iommu_handle_ppr_entry(iommu, entry);
746
Joerg Roedeleee53532012-06-01 15:20:23 +0200747 /* Refresh ring-buffer information */
748 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100749 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
750 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100751}
752
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500753#ifdef CONFIG_IRQ_REMAP
754static int (*iommu_ga_log_notifier)(u32);
755
756int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
757{
758 iommu_ga_log_notifier = notifier;
759
760 return 0;
761}
762EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
763
764static void iommu_poll_ga_log(struct amd_iommu *iommu)
765{
766 u32 head, tail, cnt = 0;
767
768 if (iommu->ga_log == NULL)
769 return;
770
771 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
772 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
773
774 while (head != tail) {
775 volatile u64 *raw;
776 u64 log_entry;
777
778 raw = (u64 *)(iommu->ga_log + head);
779 cnt++;
780
781 /* Avoid memcpy function-call overhead */
782 log_entry = *raw;
783
784 /* Update head pointer of hardware ring-buffer */
785 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
786 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
787
788 /* Handle GA entry */
789 switch (GA_REQ_TYPE(log_entry)) {
790 case GA_GUEST_NR:
791 if (!iommu_ga_log_notifier)
792 break;
793
794 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
795 __func__, GA_DEVID(log_entry),
796 GA_TAG(log_entry));
797
798 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
799 pr_err("AMD-Vi: GA log notifier failed.\n");
800 break;
801 default:
802 break;
803 }
804 }
805}
806#endif /* CONFIG_IRQ_REMAP */
807
808#define AMD_IOMMU_INT_MASK \
809 (MMIO_STATUS_EVT_INT_MASK | \
810 MMIO_STATUS_PPR_INT_MASK | \
811 MMIO_STATUS_GALOG_INT_MASK)
812
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200813irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200814{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500815 struct amd_iommu *iommu = (struct amd_iommu *) data;
816 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200817
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500818 while (status & AMD_IOMMU_INT_MASK) {
819 /* Enable EVT and PPR and GA interrupts again */
820 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500821 iommu->mmio_base + MMIO_STATUS_OFFSET);
822
823 if (status & MMIO_STATUS_EVT_INT_MASK) {
824 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
825 iommu_poll_events(iommu);
826 }
827
828 if (status & MMIO_STATUS_PPR_INT_MASK) {
829 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
830 iommu_poll_ppr_log(iommu);
831 }
832
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500833#ifdef CONFIG_IRQ_REMAP
834 if (status & MMIO_STATUS_GALOG_INT_MASK) {
835 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
836 iommu_poll_ga_log(iommu);
837 }
838#endif
839
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500840 /*
841 * Hardware bug: ERBT1312
842 * When re-enabling interrupt (by writing 1
843 * to clear the bit), the hardware might also try to set
844 * the interrupt bit in the event status register.
845 * In this scenario, the bit will be set, and disable
846 * subsequent interrupts.
847 *
848 * Workaround: The IOMMU driver should read back the
849 * status register and check if the interrupt bits are cleared.
850 * If not, driver will need to go through the interrupt handler
851 * again and re-clear the bits
852 */
853 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100854 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200855 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200856}
857
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200858irqreturn_t amd_iommu_int_handler(int irq, void *data)
859{
860 return IRQ_WAKE_THREAD;
861}
862
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200863/****************************************************************************
864 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200865 * IOMMU command queuing functions
866 *
867 ****************************************************************************/
868
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200869static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200870{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200871 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200872
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200873 while (*sem == 0 && i < LOOP_TIMEOUT) {
874 udelay(1);
875 i += 1;
876 }
877
878 if (i == LOOP_TIMEOUT) {
879 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
880 return -EIO;
881 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200882
883 return 0;
884}
885
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200886static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500887 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200888{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200889 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200890
Tom Lendackyd334a562017-06-05 14:52:12 -0500891 target = iommu->cmd_buf + iommu->cmd_buf_tail;
892
893 iommu->cmd_buf_tail += sizeof(*cmd);
894 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200895
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200896 /* Copy command to buffer */
897 memcpy(target, cmd, sizeof(*cmd));
898
899 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500900 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200901}
902
Joerg Roedel815b33f2011-04-06 17:26:49 +0200903static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200904{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200905 WARN_ON(address & 0x7ULL);
906
Joerg Roedelded46732011-04-06 10:53:48 +0200907 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200908 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
909 cmd->data[1] = upper_32_bits(__pa(address));
910 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200911 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
912}
913
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200914static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
915{
916 memset(cmd, 0, sizeof(*cmd));
917 cmd->data[0] = devid;
918 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
919}
920
Joerg Roedel11b64022011-04-06 11:49:28 +0200921static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
922 size_t size, u16 domid, int pde)
923{
924 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100925 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200926
927 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100928 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200929
930 if (pages > 1) {
931 /*
932 * If we have to flush more than one page, flush all
933 * TLB entries for this domain
934 */
935 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100936 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200937 }
938
939 address &= PAGE_MASK;
940
941 memset(cmd, 0, sizeof(*cmd));
942 cmd->data[1] |= domid;
943 cmd->data[2] = lower_32_bits(address);
944 cmd->data[3] = upper_32_bits(address);
945 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
946 if (s) /* size bit - we flush more than one 4kb page */
947 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200948 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200949 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
950}
951
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200952static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
953 u64 address, size_t size)
954{
955 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100956 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200957
958 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100959 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200960
961 if (pages > 1) {
962 /*
963 * If we have to flush more than one page, flush all
964 * TLB entries for this domain
965 */
966 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100967 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200968 }
969
970 address &= PAGE_MASK;
971
972 memset(cmd, 0, sizeof(*cmd));
973 cmd->data[0] = devid;
974 cmd->data[0] |= (qdep & 0xff) << 24;
975 cmd->data[1] = devid;
976 cmd->data[2] = lower_32_bits(address);
977 cmd->data[3] = upper_32_bits(address);
978 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
979 if (s)
980 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
981}
982
Joerg Roedel22e266c2011-11-21 15:59:08 +0100983static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
984 u64 address, bool size)
985{
986 memset(cmd, 0, sizeof(*cmd));
987
988 address &= ~(0xfffULL);
989
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600990 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100991 cmd->data[1] = domid;
992 cmd->data[2] = lower_32_bits(address);
993 cmd->data[3] = upper_32_bits(address);
994 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
995 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
996 if (size)
997 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
998 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
999}
1000
1001static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
1002 int qdep, u64 address, bool size)
1003{
1004 memset(cmd, 0, sizeof(*cmd));
1005
1006 address &= ~(0xfffULL);
1007
1008 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001009 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001010 cmd->data[0] |= (qdep & 0xff) << 24;
1011 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001012 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001013 cmd->data[2] = lower_32_bits(address);
1014 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1015 cmd->data[3] = upper_32_bits(address);
1016 if (size)
1017 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1018 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1019}
1020
Joerg Roedelc99afa22011-11-21 18:19:25 +01001021static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1022 int status, int tag, bool gn)
1023{
1024 memset(cmd, 0, sizeof(*cmd));
1025
1026 cmd->data[0] = devid;
1027 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001028 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001029 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1030 }
1031 cmd->data[3] = tag & 0x1ff;
1032 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1033
1034 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1035}
1036
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001037static void build_inv_all(struct iommu_cmd *cmd)
1038{
1039 memset(cmd, 0, sizeof(*cmd));
1040 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001041}
1042
Joerg Roedel7ef27982012-06-21 16:46:04 +02001043static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1044{
1045 memset(cmd, 0, sizeof(*cmd));
1046 cmd->data[0] = devid;
1047 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1048}
1049
Joerg Roedel431b2a22008-07-11 17:14:22 +02001050/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001051 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001052 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001053 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001054static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1055 struct iommu_cmd *cmd,
1056 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001057{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001058 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001059 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001060
Tom Lendackyd334a562017-06-05 14:52:12 -05001061 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001062again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001063 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001064
Huang Rui432abf62016-12-12 07:28:26 -05001065 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001066 /* Skip udelay() the first time around */
1067 if (count++) {
1068 if (count == LOOP_TIMEOUT) {
1069 pr_err("AMD-Vi: Command buffer timeout\n");
1070 return -EIO;
1071 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001072
Tom Lendacky23e967e2017-06-05 14:52:26 -05001073 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001074 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001075
Tom Lendacky23e967e2017-06-05 14:52:26 -05001076 /* Update head and recheck remaining space */
1077 iommu->cmd_buf_head = readl(iommu->mmio_base +
1078 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001079
1080 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001081 }
1082
Tom Lendackyd334a562017-06-05 14:52:12 -05001083 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001084
Tom Lendacky23e967e2017-06-05 14:52:26 -05001085 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001086 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001087
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001088 return 0;
1089}
1090
1091static int iommu_queue_command_sync(struct amd_iommu *iommu,
1092 struct iommu_cmd *cmd,
1093 bool sync)
1094{
1095 unsigned long flags;
1096 int ret;
1097
1098 spin_lock_irqsave(&iommu->lock, flags);
1099 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001100 spin_unlock_irqrestore(&iommu->lock, flags);
1101
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001102 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001103}
1104
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001105static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1106{
1107 return iommu_queue_command_sync(iommu, cmd, true);
1108}
1109
Joerg Roedel8d201962008-12-02 20:34:41 +01001110/*
1111 * This function queues a completion wait command into the command
1112 * buffer of an IOMMU
1113 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001114static int iommu_completion_wait(struct amd_iommu *iommu)
1115{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001116 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001117 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001118 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001119
1120 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001121 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001122
Joerg Roedel8d201962008-12-02 20:34:41 +01001123
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001124 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1125
1126 spin_lock_irqsave(&iommu->lock, flags);
1127
1128 iommu->cmd_sem = 0;
1129
1130 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001131 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001132 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001133
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001134 ret = wait_on_sem(&iommu->cmd_sem);
1135
1136out_unlock:
1137 spin_unlock_irqrestore(&iommu->lock, flags);
1138
1139 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001140}
1141
Joerg Roedeld8c13082011-04-06 18:51:26 +02001142static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001143{
1144 struct iommu_cmd cmd;
1145
Joerg Roedeld8c13082011-04-06 18:51:26 +02001146 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001147
Joerg Roedeld8c13082011-04-06 18:51:26 +02001148 return iommu_queue_command(iommu, &cmd);
1149}
1150
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001151static void iommu_flush_dte_all(struct amd_iommu *iommu)
1152{
1153 u32 devid;
1154
1155 for (devid = 0; devid <= 0xffff; ++devid)
1156 iommu_flush_dte(iommu, devid);
1157
1158 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001159}
1160
1161/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001162 * This function uses heavy locking and may disable irqs for some time. But
1163 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001164 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001165static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001166{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001167 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001168
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001169 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1170 struct iommu_cmd cmd;
1171 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1172 dom_id, 1);
1173 iommu_queue_command(iommu, &cmd);
1174 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001175
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001176 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001177}
1178
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001179static void iommu_flush_all(struct amd_iommu *iommu)
1180{
1181 struct iommu_cmd cmd;
1182
1183 build_inv_all(&cmd);
1184
1185 iommu_queue_command(iommu, &cmd);
1186 iommu_completion_wait(iommu);
1187}
1188
Joerg Roedel7ef27982012-06-21 16:46:04 +02001189static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1190{
1191 struct iommu_cmd cmd;
1192
1193 build_inv_irt(&cmd, devid);
1194
1195 iommu_queue_command(iommu, &cmd);
1196}
1197
1198static void iommu_flush_irt_all(struct amd_iommu *iommu)
1199{
1200 u32 devid;
1201
1202 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1203 iommu_flush_irt(iommu, devid);
1204
1205 iommu_completion_wait(iommu);
1206}
1207
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001208void iommu_flush_all_caches(struct amd_iommu *iommu)
1209{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001210 if (iommu_feature(iommu, FEATURE_IA)) {
1211 iommu_flush_all(iommu);
1212 } else {
1213 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001214 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001215 iommu_flush_tlb_all(iommu);
1216 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001217}
1218
Joerg Roedel431b2a22008-07-11 17:14:22 +02001219/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001220 * Command send function for flushing on-device TLB
1221 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001222static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1223 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001224{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001225 struct amd_iommu *iommu;
1226 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001227 int qdep;
1228
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001229 qdep = dev_data->ats.qdep;
1230 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001231
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001232 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001233
1234 return iommu_queue_command(iommu, &cmd);
1235}
1236
1237/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001238 * Command send function for invalidating a device table entry
1239 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001240static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001241{
1242 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001243 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001244 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001245
Joerg Roedel6c542042011-06-09 17:07:31 +02001246 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001247 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001248
Joerg Roedelf62dda62011-06-09 12:55:35 +02001249 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001250 if (!ret && alias != dev_data->devid)
1251 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001252 if (ret)
1253 return ret;
1254
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001255 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001256 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001257
1258 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001259}
1260
Joerg Roedel431b2a22008-07-11 17:14:22 +02001261/*
1262 * TLB invalidation function which is called from the mapping functions.
1263 * It invalidates a single PTE if the range to flush is within a single
1264 * page. Otherwise it flushes the whole TLB of the IOMMU.
1265 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001266static void __domain_flush_pages(struct protection_domain *domain,
1267 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001268{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001269 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001270 struct iommu_cmd cmd;
1271 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001272
Joerg Roedel11b64022011-04-06 11:49:28 +02001273 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001274
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001275 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001276 if (!domain->dev_iommu[i])
1277 continue;
1278
1279 /*
1280 * Devices of this domain are behind this IOMMU
1281 * We need a TLB flush
1282 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001283 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001284 }
1285
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001286 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001287
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001288 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001289 continue;
1290
Joerg Roedel6c542042011-06-09 17:07:31 +02001291 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001292 }
1293
Joerg Roedel11b64022011-04-06 11:49:28 +02001294 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001295}
1296
Joerg Roedel17b124b2011-04-06 18:01:35 +02001297static void domain_flush_pages(struct protection_domain *domain,
1298 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001299{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001300 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001301}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001302
Joerg Roedel1c655772008-09-04 18:40:05 +02001303/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001304static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001305{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001306 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001307}
1308
Chris Wright42a49f92009-06-15 15:42:00 +02001309/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001310static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001311{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001312 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1313}
1314
1315static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001316{
1317 int i;
1318
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001319 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001320 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001321 continue;
1322
1323 /*
1324 * Devices of this domain are behind this IOMMU
1325 * We need to wait for completion of all commands.
1326 */
1327 iommu_completion_wait(amd_iommus[i]);
1328 }
1329}
1330
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001331
Joerg Roedel43f49602008-12-02 21:01:12 +01001332/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001333 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001334 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001335static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001336{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001337 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001338
1339 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001340 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001341}
1342
Joerg Roedel431b2a22008-07-11 17:14:22 +02001343/****************************************************************************
1344 *
1345 * The functions below are used the create the page table mappings for
1346 * unity mapped regions.
1347 *
1348 ****************************************************************************/
1349
1350/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001351 * This function is used to add another level to an IO page table. Adding
1352 * another level increases the size of the address space by 9 bits to a size up
1353 * to 64 bits.
1354 */
1355static bool increase_address_space(struct protection_domain *domain,
1356 gfp_t gfp)
1357{
1358 u64 *pte;
1359
1360 if (domain->mode == PAGE_MODE_6_LEVEL)
1361 /* address space already 64 bit large */
1362 return false;
1363
1364 pte = (void *)get_zeroed_page(gfp);
1365 if (!pte)
1366 return false;
1367
1368 *pte = PM_LEVEL_PDE(domain->mode,
1369 virt_to_phys(domain->pt_root));
1370 domain->pt_root = pte;
1371 domain->mode += 1;
1372 domain->updated = true;
1373
1374 return true;
1375}
1376
1377static u64 *alloc_pte(struct protection_domain *domain,
1378 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001379 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001380 u64 **pte_page,
1381 gfp_t gfp)
1382{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001383 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001384 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001385
1386 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001387
1388 while (address > PM_LEVEL_SIZE(domain->mode))
1389 increase_address_space(domain, gfp);
1390
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001391 level = domain->mode - 1;
1392 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1393 address = PAGE_SIZE_ALIGN(address, page_size);
1394 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001395
1396 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001397 u64 __pte, __npte;
1398
1399 __pte = *pte;
1400
1401 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001402 page = (u64 *)get_zeroed_page(gfp);
1403 if (!page)
1404 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001405
1406 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1407
Baoquan He134414f2016-09-15 16:50:50 +08001408 /* pte could have been changed somewhere. */
1409 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001410 free_page((unsigned long)page);
1411 continue;
1412 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001413 }
1414
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001415 /* No level skipping support yet */
1416 if (PM_PTE_LEVEL(*pte) != level)
1417 return NULL;
1418
Joerg Roedel308973d2009-11-24 17:43:32 +01001419 level -= 1;
1420
1421 pte = IOMMU_PTE_PAGE(*pte);
1422
1423 if (pte_page && level == end_lvl)
1424 *pte_page = pte;
1425
1426 pte = &pte[PM_LEVEL_INDEX(level, address)];
1427 }
1428
1429 return pte;
1430}
1431
1432/*
1433 * This function checks if there is a PTE for a given dma address. If
1434 * there is one, it returns the pointer to it.
1435 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001436static u64 *fetch_pte(struct protection_domain *domain,
1437 unsigned long address,
1438 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001439{
1440 int level;
1441 u64 *pte;
1442
Joerg Roedel24cd7722010-01-19 17:27:39 +01001443 if (address > PM_LEVEL_SIZE(domain->mode))
1444 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001445
Joerg Roedel3039ca12015-04-01 14:58:48 +02001446 level = domain->mode - 1;
1447 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1448 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001449
1450 while (level > 0) {
1451
1452 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001453 if (!IOMMU_PTE_PRESENT(*pte))
1454 return NULL;
1455
Joerg Roedel24cd7722010-01-19 17:27:39 +01001456 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001457 if (PM_PTE_LEVEL(*pte) == 7 ||
1458 PM_PTE_LEVEL(*pte) == 0)
1459 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001460
1461 /* No level skipping support yet */
1462 if (PM_PTE_LEVEL(*pte) != level)
1463 return NULL;
1464
Joerg Roedel308973d2009-11-24 17:43:32 +01001465 level -= 1;
1466
Joerg Roedel24cd7722010-01-19 17:27:39 +01001467 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001468 pte = IOMMU_PTE_PAGE(*pte);
1469 pte = &pte[PM_LEVEL_INDEX(level, address)];
1470 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1471 }
1472
1473 if (PM_PTE_LEVEL(*pte) == 0x07) {
1474 unsigned long pte_mask;
1475
1476 /*
1477 * If we have a series of large PTEs, make
1478 * sure to return a pointer to the first one.
1479 */
1480 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1481 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1482 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001483 }
1484
1485 return pte;
1486}
1487
1488/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001489 * Generic mapping functions. It maps a physical address into a DMA
1490 * address space. It allocates the page table pages if necessary.
1491 * In the future it can be extended to a generic mapping function
1492 * supporting all features of AMD IOMMU page tables like level skipping
1493 * and full 64 bit address spaces.
1494 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001495static int iommu_map_page(struct protection_domain *dom,
1496 unsigned long bus_addr,
1497 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001498 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001499 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001500 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001501{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001502 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001503 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001504
Joerg Roedeld4b03662015-04-01 14:58:52 +02001505 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1506 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1507
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001508 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001509 return -EINVAL;
1510
Joerg Roedeld4b03662015-04-01 14:58:52 +02001511 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001512 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001513
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001514 if (!pte)
1515 return -ENOMEM;
1516
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001517 for (i = 0; i < count; ++i)
1518 if (IOMMU_PTE_PRESENT(pte[i]))
1519 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001520
Joerg Roedeld4b03662015-04-01 14:58:52 +02001521 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001522 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001523 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001524 } else
Baoquan He07a80a62017-08-09 16:33:36 +08001525 __pte = phys_addr | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001526
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001527 if (prot & IOMMU_PROT_IR)
1528 __pte |= IOMMU_PTE_IR;
1529 if (prot & IOMMU_PROT_IW)
1530 __pte |= IOMMU_PTE_IW;
1531
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001532 for (i = 0; i < count; ++i)
1533 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001534
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001535 update_domain(dom);
1536
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001537 return 0;
1538}
1539
Joerg Roedel24cd7722010-01-19 17:27:39 +01001540static unsigned long iommu_unmap_page(struct protection_domain *dom,
1541 unsigned long bus_addr,
1542 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001543{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001544 unsigned long long unmapped;
1545 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001546 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001547
Joerg Roedel24cd7722010-01-19 17:27:39 +01001548 BUG_ON(!is_power_of_2(page_size));
1549
1550 unmapped = 0;
1551
1552 while (unmapped < page_size) {
1553
Joerg Roedel71b390e2015-04-01 14:58:49 +02001554 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001555
Joerg Roedel71b390e2015-04-01 14:58:49 +02001556 if (pte) {
1557 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001558
Joerg Roedel71b390e2015-04-01 14:58:49 +02001559 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001560 for (i = 0; i < count; i++)
1561 pte[i] = 0ULL;
1562 }
1563
1564 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1565 unmapped += unmap_size;
1566 }
1567
Alex Williamson60d0ca32013-06-21 14:33:19 -06001568 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001569
1570 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001571}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001572
Joerg Roedel431b2a22008-07-11 17:14:22 +02001573/****************************************************************************
1574 *
1575 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001576 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001577 *
1578 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001579
Joerg Roedel9cabe892009-05-18 16:38:55 +02001580
Joerg Roedel256e4622016-07-05 14:23:01 +02001581static unsigned long dma_ops_alloc_iova(struct device *dev,
1582 struct dma_ops_domain *dma_dom,
1583 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001584{
Joerg Roedel256e4622016-07-05 14:23:01 +02001585 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001586
Joerg Roedel256e4622016-07-05 14:23:01 +02001587 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001588
Joerg Roedel256e4622016-07-05 14:23:01 +02001589 if (dma_mask > DMA_BIT_MASK(32))
1590 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1591 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001592
Joerg Roedel256e4622016-07-05 14:23:01 +02001593 if (!pfn)
1594 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001595
Joerg Roedel256e4622016-07-05 14:23:01 +02001596 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001597}
1598
Joerg Roedel256e4622016-07-05 14:23:01 +02001599static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1600 unsigned long address,
1601 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001602{
Joerg Roedel256e4622016-07-05 14:23:01 +02001603 pages = __roundup_pow_of_two(pages);
1604 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001605
Joerg Roedel256e4622016-07-05 14:23:01 +02001606 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001607}
1608
Joerg Roedel431b2a22008-07-11 17:14:22 +02001609/****************************************************************************
1610 *
1611 * The next functions belong to the domain allocation. A domain is
1612 * allocated for every IOMMU as the default domain. If device isolation
1613 * is enabled, every device get its own domain. The most important thing
1614 * about domains is the page table mapping the DMA address space they
1615 * contain.
1616 *
1617 ****************************************************************************/
1618
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001619/*
1620 * This function adds a protection domain to the global protection domain list
1621 */
1622static void add_domain_to_list(struct protection_domain *domain)
1623{
1624 unsigned long flags;
1625
1626 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1627 list_add(&domain->list, &amd_iommu_pd_list);
1628 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1629}
1630
1631/*
1632 * This function removes a protection domain to the global
1633 * protection domain list
1634 */
1635static void del_domain_from_list(struct protection_domain *domain)
1636{
1637 unsigned long flags;
1638
1639 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1640 list_del(&domain->list);
1641 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1642}
1643
Joerg Roedelec487d12008-06-26 21:27:58 +02001644static u16 domain_id_alloc(void)
1645{
1646 unsigned long flags;
1647 int id;
1648
1649 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1650 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1651 BUG_ON(id == 0);
1652 if (id > 0 && id < MAX_DOMAIN_ID)
1653 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1654 else
1655 id = 0;
1656 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1657
1658 return id;
1659}
1660
Joerg Roedela2acfb72008-12-02 18:28:53 +01001661static void domain_id_free(int id)
1662{
1663 unsigned long flags;
1664
1665 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1666 if (id > 0 && id < MAX_DOMAIN_ID)
1667 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1668 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1669}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001670
Joerg Roedel5c34c402013-06-20 20:22:58 +02001671#define DEFINE_FREE_PT_FN(LVL, FN) \
1672static void free_pt_##LVL (unsigned long __pt) \
1673{ \
1674 unsigned long p; \
1675 u64 *pt; \
1676 int i; \
1677 \
1678 pt = (u64 *)__pt; \
1679 \
1680 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001681 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001682 if (!IOMMU_PTE_PRESENT(pt[i])) \
1683 continue; \
1684 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001685 /* Large PTE? */ \
1686 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1687 PM_PTE_LEVEL(pt[i]) == 7) \
1688 continue; \
1689 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001690 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1691 FN(p); \
1692 } \
1693 free_page((unsigned long)pt); \
1694}
1695
1696DEFINE_FREE_PT_FN(l2, free_page)
1697DEFINE_FREE_PT_FN(l3, free_pt_l2)
1698DEFINE_FREE_PT_FN(l4, free_pt_l3)
1699DEFINE_FREE_PT_FN(l5, free_pt_l4)
1700DEFINE_FREE_PT_FN(l6, free_pt_l5)
1701
Joerg Roedel86db2e52008-12-02 18:20:21 +01001702static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001703{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001704 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001705
Joerg Roedel5c34c402013-06-20 20:22:58 +02001706 switch (domain->mode) {
1707 case PAGE_MODE_NONE:
1708 break;
1709 case PAGE_MODE_1_LEVEL:
1710 free_page(root);
1711 break;
1712 case PAGE_MODE_2_LEVEL:
1713 free_pt_l2(root);
1714 break;
1715 case PAGE_MODE_3_LEVEL:
1716 free_pt_l3(root);
1717 break;
1718 case PAGE_MODE_4_LEVEL:
1719 free_pt_l4(root);
1720 break;
1721 case PAGE_MODE_5_LEVEL:
1722 free_pt_l5(root);
1723 break;
1724 case PAGE_MODE_6_LEVEL:
1725 free_pt_l6(root);
1726 break;
1727 default:
1728 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001729 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001730}
1731
Joerg Roedelb16137b2011-11-21 16:50:23 +01001732static void free_gcr3_tbl_level1(u64 *tbl)
1733{
1734 u64 *ptr;
1735 int i;
1736
1737 for (i = 0; i < 512; ++i) {
1738 if (!(tbl[i] & GCR3_VALID))
1739 continue;
1740
1741 ptr = __va(tbl[i] & PAGE_MASK);
1742
1743 free_page((unsigned long)ptr);
1744 }
1745}
1746
1747static void free_gcr3_tbl_level2(u64 *tbl)
1748{
1749 u64 *ptr;
1750 int i;
1751
1752 for (i = 0; i < 512; ++i) {
1753 if (!(tbl[i] & GCR3_VALID))
1754 continue;
1755
1756 ptr = __va(tbl[i] & PAGE_MASK);
1757
1758 free_gcr3_tbl_level1(ptr);
1759 }
1760}
1761
Joerg Roedel52815b72011-11-17 17:24:28 +01001762static void free_gcr3_table(struct protection_domain *domain)
1763{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001764 if (domain->glx == 2)
1765 free_gcr3_tbl_level2(domain->gcr3_tbl);
1766 else if (domain->glx == 1)
1767 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001768 else
1769 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001770
Joerg Roedel52815b72011-11-17 17:24:28 +01001771 free_page((unsigned long)domain->gcr3_tbl);
1772}
1773
Joerg Roedeld4241a22017-06-02 14:55:56 +02001774static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1775{
1776 int cpu;
1777
1778 for_each_possible_cpu(cpu) {
1779 struct flush_queue *queue;
1780
1781 queue = per_cpu_ptr(dom->flush_queue, cpu);
1782 kfree(queue->entries);
1783 }
1784
1785 free_percpu(dom->flush_queue);
1786
1787 dom->flush_queue = NULL;
1788}
1789
1790static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1791{
1792 int cpu;
1793
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001794 atomic64_set(&dom->flush_start_cnt, 0);
1795 atomic64_set(&dom->flush_finish_cnt, 0);
1796
Joerg Roedeld4241a22017-06-02 14:55:56 +02001797 dom->flush_queue = alloc_percpu(struct flush_queue);
1798 if (!dom->flush_queue)
1799 return -ENOMEM;
1800
1801 /* First make sure everything is cleared */
1802 for_each_possible_cpu(cpu) {
1803 struct flush_queue *queue;
1804
1805 queue = per_cpu_ptr(dom->flush_queue, cpu);
1806 queue->head = 0;
1807 queue->tail = 0;
1808 queue->entries = NULL;
1809 }
1810
1811 /* Now start doing the allocation */
1812 for_each_possible_cpu(cpu) {
1813 struct flush_queue *queue;
1814
1815 queue = per_cpu_ptr(dom->flush_queue, cpu);
1816 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1817 GFP_KERNEL);
1818 if (!queue->entries) {
1819 dma_ops_domain_free_flush_queue(dom);
1820 return -ENOMEM;
1821 }
Joerg Roedele241f8e2017-06-02 15:44:57 +02001822
1823 spin_lock_init(&queue->lock);
Joerg Roedeld4241a22017-06-02 14:55:56 +02001824 }
1825
1826 return 0;
1827}
1828
Joerg Roedelfca6af62017-06-02 18:13:37 +02001829static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1830{
1831 atomic64_inc(&dom->flush_start_cnt);
1832 domain_flush_tlb(&dom->domain);
1833 domain_flush_complete(&dom->domain);
1834 atomic64_inc(&dom->flush_finish_cnt);
1835}
1836
Joerg Roedelfd621902017-06-02 15:37:26 +02001837static inline bool queue_ring_full(struct flush_queue *queue)
1838{
Joerg Roedele241f8e2017-06-02 15:44:57 +02001839 assert_spin_locked(&queue->lock);
1840
Joerg Roedelfd621902017-06-02 15:37:26 +02001841 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1842}
1843
1844#define queue_ring_for_each(i, q) \
1845 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1846
Joerg Roedelfd621902017-06-02 15:37:26 +02001847static inline unsigned queue_ring_add(struct flush_queue *queue)
1848{
1849 unsigned idx = queue->tail;
1850
Joerg Roedele241f8e2017-06-02 15:44:57 +02001851 assert_spin_locked(&queue->lock);
Joerg Roedelfd621902017-06-02 15:37:26 +02001852 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1853
1854 return idx;
1855}
1856
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001857static inline void queue_ring_remove_head(struct flush_queue *queue)
1858{
1859 assert_spin_locked(&queue->lock);
1860 queue->head = (queue->head + 1) % FLUSH_QUEUE_SIZE;
1861}
1862
Joerg Roedelfca6af62017-06-02 18:13:37 +02001863static void queue_ring_free_flushed(struct dma_ops_domain *dom,
1864 struct flush_queue *queue)
Joerg Roedelfd621902017-06-02 15:37:26 +02001865{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001866 u64 counter = atomic64_read(&dom->flush_finish_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001867 int idx;
1868
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001869 queue_ring_for_each(idx, queue) {
1870 /*
1871 * This assumes that counter values in the ring-buffer are
1872 * monotonously rising.
1873 */
1874 if (queue->entries[idx].counter >= counter)
1875 break;
1876
1877 free_iova_fast(&dom->iovad,
1878 queue->entries[idx].iova_pfn,
1879 queue->entries[idx].pages);
1880
1881 queue_ring_remove_head(queue);
1882 }
Joerg Roedelfca6af62017-06-02 18:13:37 +02001883}
1884
1885static void queue_add(struct dma_ops_domain *dom,
1886 unsigned long address, unsigned long pages)
1887{
1888 struct flush_queue *queue;
1889 unsigned long flags;
1890 int idx;
1891
1892 pages = __roundup_pow_of_two(pages);
1893 address >>= PAGE_SHIFT;
1894
1895 queue = get_cpu_ptr(dom->flush_queue);
1896 spin_lock_irqsave(&queue->lock, flags);
1897
Joerg Roedelac3b7082017-06-07 14:38:15 +02001898 /*
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001899 * First remove the enries from the ring-buffer that are already
1900 * flushed to make the below queue_ring_full() check less likely
1901 */
1902 queue_ring_free_flushed(dom, queue);
1903
1904 /*
Joerg Roedelac3b7082017-06-07 14:38:15 +02001905 * When ring-queue is full, flush the entries from the IOTLB so
1906 * that we can free all entries with queue_ring_free_flushed()
1907 * below.
1908 */
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001909 if (queue_ring_full(queue)) {
Joerg Roedelfca6af62017-06-02 18:13:37 +02001910 dma_ops_domain_flush_tlb(dom);
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001911 queue_ring_free_flushed(dom, queue);
1912 }
Joerg Roedelfd621902017-06-02 15:37:26 +02001913
1914 idx = queue_ring_add(queue);
1915
1916 queue->entries[idx].iova_pfn = address;
1917 queue->entries[idx].pages = pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001918 queue->entries[idx].counter = atomic64_read(&dom->flush_start_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001919
Joerg Roedele241f8e2017-06-02 15:44:57 +02001920 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001921
1922 if (atomic_cmpxchg(&dom->flush_timer_on, 0, 1) == 0)
1923 mod_timer(&dom->flush_timer, jiffies + msecs_to_jiffies(10));
1924
Joerg Roedelfd621902017-06-02 15:37:26 +02001925 put_cpu_ptr(dom->flush_queue);
1926}
1927
Joerg Roedelfca6af62017-06-02 18:13:37 +02001928static void queue_flush_timeout(unsigned long data)
1929{
1930 struct dma_ops_domain *dom = (struct dma_ops_domain *)data;
1931 int cpu;
1932
1933 atomic_set(&dom->flush_timer_on, 0);
1934
1935 dma_ops_domain_flush_tlb(dom);
1936
1937 for_each_possible_cpu(cpu) {
1938 struct flush_queue *queue;
1939 unsigned long flags;
1940
1941 queue = per_cpu_ptr(dom->flush_queue, cpu);
1942 spin_lock_irqsave(&queue->lock, flags);
1943 queue_ring_free_flushed(dom, queue);
1944 spin_unlock_irqrestore(&queue->lock, flags);
1945 }
1946}
1947
Joerg Roedel431b2a22008-07-11 17:14:22 +02001948/*
1949 * Free a domain, only used if something went wrong in the
1950 * allocation path and we need to free an already allocated page table
1951 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001952static void dma_ops_domain_free(struct dma_ops_domain *dom)
1953{
1954 if (!dom)
1955 return;
1956
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001957 del_domain_from_list(&dom->domain);
1958
Joerg Roedelfca6af62017-06-02 18:13:37 +02001959 if (timer_pending(&dom->flush_timer))
1960 del_timer(&dom->flush_timer);
1961
Joerg Roedeld4241a22017-06-02 14:55:56 +02001962 dma_ops_domain_free_flush_queue(dom);
1963
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001964 put_iova_domain(&dom->iovad);
1965
Joerg Roedel86db2e52008-12-02 18:20:21 +01001966 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001967
Baoquan Hec3db9012016-09-15 16:50:52 +08001968 if (dom->domain.id)
1969 domain_id_free(dom->domain.id);
1970
Joerg Roedelec487d12008-06-26 21:27:58 +02001971 kfree(dom);
1972}
1973
Joerg Roedel431b2a22008-07-11 17:14:22 +02001974/*
1975 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001976 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001977 * structures required for the dma_ops interface
1978 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001979static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001980{
1981 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001982
1983 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1984 if (!dma_dom)
1985 return NULL;
1986
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001987 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001988 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001989
Joerg Roedelffec2192016-07-26 15:31:23 +02001990 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001991 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001992 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001993 if (!dma_dom->domain.pt_root)
1994 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001995
Joerg Roedel307d5852016-07-05 11:54:04 +02001996 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1997 IOVA_START_PFN, DMA_32BIT_PFN);
1998
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001999 /* Initialize reserved ranges */
2000 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
2001
Joerg Roedeld4241a22017-06-02 14:55:56 +02002002 if (dma_ops_domain_alloc_flush_queue(dma_dom))
2003 goto free_dma_dom;
2004
Joerg Roedelfca6af62017-06-02 18:13:37 +02002005 setup_timer(&dma_dom->flush_timer, queue_flush_timeout,
2006 (unsigned long)dma_dom);
2007
2008 atomic_set(&dma_dom->flush_timer_on, 0);
2009
Joerg Roedel2d4c5152016-07-05 16:21:32 +02002010 add_domain_to_list(&dma_dom->domain);
2011
Joerg Roedelec487d12008-06-26 21:27:58 +02002012 return dma_dom;
2013
2014free_dma_dom:
2015 dma_ops_domain_free(dma_dom);
2016
2017 return NULL;
2018}
2019
Joerg Roedel431b2a22008-07-11 17:14:22 +02002020/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002021 * little helper function to check whether a given protection domain is a
2022 * dma_ops domain
2023 */
2024static bool dma_ops_domain(struct protection_domain *domain)
2025{
2026 return domain->flags & PD_DMA_OPS_MASK;
2027}
2028
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002029static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002030{
Joerg Roedel132bd682011-11-17 14:18:46 +01002031 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002032 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002033
Joerg Roedel132bd682011-11-17 14:18:46 +01002034 if (domain->mode != PAGE_MODE_NONE)
2035 pte_root = virt_to_phys(domain->pt_root);
2036
Joerg Roedel38ddf412008-09-11 10:38:32 +02002037 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2038 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08002039 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002040
Joerg Roedelee6c2862011-11-09 12:06:03 +01002041 flags = amd_iommu_dev_table[devid].data[1];
2042
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002043 if (ats)
2044 flags |= DTE_FLAG_IOTLB;
2045
Joerg Roedel52815b72011-11-17 17:24:28 +01002046 if (domain->flags & PD_IOMMUV2_MASK) {
2047 u64 gcr3 = __pa(domain->gcr3_tbl);
2048 u64 glx = domain->glx;
2049 u64 tmp;
2050
2051 pte_root |= DTE_FLAG_GV;
2052 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2053
2054 /* First mask out possible old values for GCR3 table */
2055 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2056 flags &= ~tmp;
2057
2058 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2059 flags &= ~tmp;
2060
2061 /* Encode GCR3 table into DTE */
2062 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2063 pte_root |= tmp;
2064
2065 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2066 flags |= tmp;
2067
2068 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2069 flags |= tmp;
2070 }
2071
Baoquan He45a01c42017-08-09 16:33:37 +08002072 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002073 flags |= domain->id;
2074
2075 amd_iommu_dev_table[devid].data[1] = flags;
2076 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002077}
2078
Joerg Roedel15898bb2009-11-24 15:39:42 +01002079static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002080{
Joerg Roedel355bf552008-12-08 12:02:41 +01002081 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08002082 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002083 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002084
Joerg Roedelc5cca142009-10-09 18:31:20 +02002085 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002086}
2087
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002088static void do_attach(struct iommu_dev_data *dev_data,
2089 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002090{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002091 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002092 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002093 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002094
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002095 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002096 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002097 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002098
2099 /* Update data structures */
2100 dev_data->domain = domain;
2101 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002102
2103 /* Do reference counting */
2104 domain->dev_iommu[iommu->index] += 1;
2105 domain->dev_cnt += 1;
2106
Joerg Roedele25bfb52015-10-20 17:33:38 +02002107 /* Update device table */
2108 set_dte_entry(dev_data->devid, domain, ats);
2109 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002110 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002111
Joerg Roedel6c542042011-06-09 17:07:31 +02002112 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002113}
2114
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002115static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002116{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002117 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002118 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002119
Joerg Roedel5adad992015-10-09 16:23:33 +02002120 /*
2121 * First check if the device is still attached. It might already
2122 * be detached from its domain because the generic
2123 * iommu_detach_group code detached it and we try again here in
2124 * our alias handling.
2125 */
2126 if (!dev_data->domain)
2127 return;
2128
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002129 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002130 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002131
Joerg Roedelc4596112009-11-20 14:57:32 +01002132 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002133 dev_data->domain->dev_iommu[iommu->index] -= 1;
2134 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002135
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002136 /* Update data structures */
2137 dev_data->domain = NULL;
2138 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002139 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002140 if (alias != dev_data->devid)
2141 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002142
2143 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002144 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002145}
2146
2147/*
2148 * If a device is not yet associated with a domain, this function does
2149 * assigns it visible for the hardware
2150 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002151static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002152 struct protection_domain *domain)
2153{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002154 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002155
Joerg Roedel272e4f92015-10-20 17:33:37 +02002156 /*
2157 * Must be called with IRQs disabled. Warn here to detect early
2158 * when its not.
2159 */
2160 WARN_ON(!irqs_disabled());
2161
Joerg Roedel15898bb2009-11-24 15:39:42 +01002162 /* lock domain */
2163 spin_lock(&domain->lock);
2164
Joerg Roedel397111a2014-08-05 17:31:51 +02002165 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002166 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002167 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002168
Joerg Roedel397111a2014-08-05 17:31:51 +02002169 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002170 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002171
Julia Lawall84fe6c12010-05-27 12:31:51 +02002172 ret = 0;
2173
2174out_unlock:
2175
Joerg Roedel355bf552008-12-08 12:02:41 +01002176 /* ready */
2177 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002178
Julia Lawall84fe6c12010-05-27 12:31:51 +02002179 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002180}
2181
Joerg Roedel52815b72011-11-17 17:24:28 +01002182
2183static void pdev_iommuv2_disable(struct pci_dev *pdev)
2184{
2185 pci_disable_ats(pdev);
2186 pci_disable_pri(pdev);
2187 pci_disable_pasid(pdev);
2188}
2189
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002190/* FIXME: Change generic reset-function to do the same */
2191static int pri_reset_while_enabled(struct pci_dev *pdev)
2192{
2193 u16 control;
2194 int pos;
2195
Joerg Roedel46277b72011-12-07 14:34:02 +01002196 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002197 if (!pos)
2198 return -EINVAL;
2199
Joerg Roedel46277b72011-12-07 14:34:02 +01002200 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2201 control |= PCI_PRI_CTRL_RESET;
2202 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002203
2204 return 0;
2205}
2206
Joerg Roedel52815b72011-11-17 17:24:28 +01002207static int pdev_iommuv2_enable(struct pci_dev *pdev)
2208{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002209 bool reset_enable;
2210 int reqs, ret;
2211
2212 /* FIXME: Hardcode number of outstanding requests for now */
2213 reqs = 32;
2214 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2215 reqs = 1;
2216 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002217
2218 /* Only allow access to user-accessible pages */
2219 ret = pci_enable_pasid(pdev, 0);
2220 if (ret)
2221 goto out_err;
2222
2223 /* First reset the PRI state of the device */
2224 ret = pci_reset_pri(pdev);
2225 if (ret)
2226 goto out_err;
2227
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002228 /* Enable PRI */
2229 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002230 if (ret)
2231 goto out_err;
2232
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002233 if (reset_enable) {
2234 ret = pri_reset_while_enabled(pdev);
2235 if (ret)
2236 goto out_err;
2237 }
2238
Joerg Roedel52815b72011-11-17 17:24:28 +01002239 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2240 if (ret)
2241 goto out_err;
2242
2243 return 0;
2244
2245out_err:
2246 pci_disable_pri(pdev);
2247 pci_disable_pasid(pdev);
2248
2249 return ret;
2250}
2251
Joerg Roedelc99afa22011-11-21 18:19:25 +01002252/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002253#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002254
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002255static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002256{
Joerg Roedela3b93122012-04-12 12:49:26 +02002257 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002258 int pos;
2259
Joerg Roedel46277b72011-12-07 14:34:02 +01002260 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002261 if (!pos)
2262 return false;
2263
Joerg Roedela3b93122012-04-12 12:49:26 +02002264 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002265
Joerg Roedela3b93122012-04-12 12:49:26 +02002266 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002267}
2268
Joerg Roedel15898bb2009-11-24 15:39:42 +01002269/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002270 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002271 * assigns it visible for the hardware
2272 */
2273static int attach_device(struct device *dev,
2274 struct protection_domain *domain)
2275{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002276 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002277 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002278 unsigned long flags;
2279 int ret;
2280
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002281 dev_data = get_dev_data(dev);
2282
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002283 if (!dev_is_pci(dev))
2284 goto skip_ats_check;
2285
2286 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002287 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002288 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002289 return -EINVAL;
2290
Joerg Roedel02ca2022015-07-28 16:58:49 +02002291 if (dev_data->iommu_v2) {
2292 if (pdev_iommuv2_enable(pdev) != 0)
2293 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002294
Joerg Roedel02ca2022015-07-28 16:58:49 +02002295 dev_data->ats.enabled = true;
2296 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2297 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2298 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002299 } else if (amd_iommu_iotlb_sup &&
2300 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002301 dev_data->ats.enabled = true;
2302 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2303 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002304
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002305skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002306 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002307 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002308 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2309
2310 /*
2311 * We might boot into a crash-kernel here. The crashed kernel
2312 * left the caches in the IOMMU dirty. So we have to flush
2313 * here to evict all dirty stuff.
2314 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002315 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002316
2317 return ret;
2318}
2319
2320/*
2321 * Removes a device from a protection domain (unlocked)
2322 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002323static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002324{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002325 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002326
Joerg Roedel272e4f92015-10-20 17:33:37 +02002327 /*
2328 * Must be called with IRQs disabled. Warn here to detect early
2329 * when its not.
2330 */
2331 WARN_ON(!irqs_disabled());
2332
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002333 if (WARN_ON(!dev_data->domain))
2334 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002335
Joerg Roedel2ca76272010-01-22 16:45:31 +01002336 domain = dev_data->domain;
2337
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002338 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002339
Joerg Roedel150952f2015-10-20 17:33:35 +02002340 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002341
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002342 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002343}
2344
2345/*
2346 * Removes a device from a protection domain (with devtable_lock held)
2347 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002348static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002349{
Joerg Roedel52815b72011-11-17 17:24:28 +01002350 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002351 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002352 unsigned long flags;
2353
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002354 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002355 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002356
Joerg Roedel355bf552008-12-08 12:02:41 +01002357 /* lock device table */
2358 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002359 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002360 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002361
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002362 if (!dev_is_pci(dev))
2363 return;
2364
Joerg Roedel02ca2022015-07-28 16:58:49 +02002365 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002366 pdev_iommuv2_disable(to_pci_dev(dev));
2367 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002368 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002369
2370 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002371}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002372
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002373static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002374{
Joerg Roedel71f77582011-06-09 19:03:15 +02002375 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002376 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002377 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002378 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002379
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002380 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002381 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002382
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002383 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002384 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002385 return devid;
2386
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002387 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002388
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002389 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002390 if (ret) {
2391 if (ret != -ENOTSUPP)
2392 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2393 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002394
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002395 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002396 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002397 goto out;
2398 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002399 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002400
Joerg Roedel07ee8692015-05-28 18:41:42 +02002401 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002402
2403 BUG_ON(!dev_data);
2404
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002405 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002406 iommu_request_dm_for_dev(dev);
2407
2408 /* Domains are initialized for this device - have a look what we ended up with */
2409 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002410 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002411 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002412 else
Bart Van Assche56579332017-01-20 13:04:02 -08002413 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002414
2415out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002416 iommu_completion_wait(iommu);
2417
Joerg Roedele275a2a2008-12-10 18:27:25 +01002418 return 0;
2419}
2420
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002421static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002422{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002423 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002424 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002425
2426 if (!check_device(dev))
2427 return;
2428
2429 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002430 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002431 return;
2432
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002433 iommu = amd_iommu_rlookup_table[devid];
2434
2435 iommu_uninit_device(dev);
2436 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002437}
2438
Wan Zongshunb097d112016-04-01 09:06:04 -04002439static struct iommu_group *amd_iommu_device_group(struct device *dev)
2440{
2441 if (dev_is_pci(dev))
2442 return pci_device_group(dev);
2443
2444 return acpihid_device_group(dev);
2445}
2446
Joerg Roedel431b2a22008-07-11 17:14:22 +02002447/*****************************************************************************
2448 *
2449 * The next functions belong to the dma_ops mapping/unmapping code.
2450 *
2451 *****************************************************************************/
2452
2453/*
2454 * In the dma_ops path we only have the struct device. This function
2455 * finds the corresponding IOMMU, the protection domain and the
2456 * requestor id for a given device.
2457 * If the device is not yet associated with a domain this is also done
2458 * in this function.
2459 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002460static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002461{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002462 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002463 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002464
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002465 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002466 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002467
Joerg Roedeld26592a2016-07-07 15:31:13 +02002468 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002469 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2470 get_dev_data(dev)->defer_attach = false;
2471 io_domain = iommu_get_domain_for_dev(dev);
2472 domain = to_pdomain(io_domain);
2473 attach_device(dev, domain);
2474 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002475 if (domain == NULL)
2476 return ERR_PTR(-EBUSY);
2477
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002478 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002479 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002480
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002481 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002482}
2483
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002484static void update_device_table(struct protection_domain *domain)
2485{
Joerg Roedel492667d2009-11-27 13:25:47 +01002486 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002487
Joerg Roedel3254de62016-07-26 15:18:54 +02002488 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002489 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002490
2491 if (dev_data->devid == dev_data->alias)
2492 continue;
2493
2494 /* There is an alias, update device table entry for it */
2495 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2496 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002497}
2498
2499static void update_domain(struct protection_domain *domain)
2500{
2501 if (!domain->updated)
2502 return;
2503
2504 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002505
2506 domain_flush_devices(domain);
2507 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002508
2509 domain->updated = false;
2510}
2511
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002512static int dir2prot(enum dma_data_direction direction)
2513{
2514 if (direction == DMA_TO_DEVICE)
2515 return IOMMU_PROT_IR;
2516 else if (direction == DMA_FROM_DEVICE)
2517 return IOMMU_PROT_IW;
2518 else if (direction == DMA_BIDIRECTIONAL)
2519 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2520 else
2521 return 0;
2522}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002523
Joerg Roedel431b2a22008-07-11 17:14:22 +02002524/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002525 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002526 * contiguous memory region into DMA address space. It is used by all
2527 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002528 * Must be called with the domain lock held.
2529 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002530static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002531 struct dma_ops_domain *dma_dom,
2532 phys_addr_t paddr,
2533 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002534 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002535 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002536{
2537 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002538 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002539 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002540 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002541 int i;
2542
Joerg Roedele3c449f2008-10-15 22:02:11 -07002543 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002544 paddr &= PAGE_MASK;
2545
Joerg Roedel256e4622016-07-05 14:23:01 +02002546 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002547 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002548 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002549
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002550 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002551
Joerg Roedelcb76c322008-06-26 21:28:00 +02002552 start = address;
2553 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002554 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2555 PAGE_SIZE, prot, GFP_ATOMIC);
2556 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002557 goto out_unmap;
2558
Joerg Roedelcb76c322008-06-26 21:28:00 +02002559 paddr += PAGE_SIZE;
2560 start += PAGE_SIZE;
2561 }
2562 address += offset;
2563
Joerg Roedelab7032b2015-12-21 18:47:11 +01002564 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002565 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002566 domain_flush_complete(&dma_dom->domain);
2567 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002568
Joerg Roedelcb76c322008-06-26 21:28:00 +02002569out:
2570 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002571
2572out_unmap:
2573
2574 for (--i; i >= 0; --i) {
2575 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002576 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002577 }
2578
Joerg Roedel256e4622016-07-05 14:23:01 +02002579 domain_flush_tlb(&dma_dom->domain);
2580 domain_flush_complete(&dma_dom->domain);
2581
2582 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002583
Christoph Hellwiga8695722017-05-21 13:26:45 +02002584 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002585}
2586
Joerg Roedel431b2a22008-07-11 17:14:22 +02002587/*
2588 * Does the reverse of the __map_single function. Must be called with
2589 * the domain lock held too
2590 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002591static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002592 dma_addr_t dma_addr,
2593 size_t size,
2594 int dir)
2595{
Joerg Roedel04e04632010-09-23 16:12:48 +02002596 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002597 dma_addr_t i, start;
2598 unsigned int pages;
2599
Joerg Roedel04e04632010-09-23 16:12:48 +02002600 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002601 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002602 dma_addr &= PAGE_MASK;
2603 start = dma_addr;
2604
2605 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002606 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002607 start += PAGE_SIZE;
2608 }
2609
Joerg Roedelb1516a12016-07-06 13:07:22 +02002610 if (amd_iommu_unmap_flush) {
2611 dma_ops_free_iova(dma_dom, dma_addr, pages);
2612 domain_flush_tlb(&dma_dom->domain);
2613 domain_flush_complete(&dma_dom->domain);
2614 } else {
2615 queue_add(dma_dom, dma_addr, pages);
2616 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002617}
2618
Joerg Roedel431b2a22008-07-11 17:14:22 +02002619/*
2620 * The exported map_single function for dma_ops.
2621 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002622static dma_addr_t map_page(struct device *dev, struct page *page,
2623 unsigned long offset, size_t size,
2624 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002625 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002626{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002627 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002628 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002629 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002630 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002631
Joerg Roedel94f6d192009-11-24 16:40:02 +01002632 domain = get_domain(dev);
2633 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002634 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002635 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002636 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002637
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002638 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002639 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002640
Joerg Roedelb3311b02016-07-08 13:31:31 +02002641 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002642}
2643
Joerg Roedel431b2a22008-07-11 17:14:22 +02002644/*
2645 * The exported unmap_single function for dma_ops.
2646 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002647static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002648 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002649{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002650 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002651 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002652
Joerg Roedel94f6d192009-11-24 16:40:02 +01002653 domain = get_domain(dev);
2654 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002655 return;
2656
Joerg Roedelb3311b02016-07-08 13:31:31 +02002657 dma_dom = to_dma_ops_domain(domain);
2658
2659 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002660}
2661
Joerg Roedel80187fd2016-07-06 17:20:54 +02002662static int sg_num_pages(struct device *dev,
2663 struct scatterlist *sglist,
2664 int nelems)
2665{
2666 unsigned long mask, boundary_size;
2667 struct scatterlist *s;
2668 int i, npages = 0;
2669
2670 mask = dma_get_seg_boundary(dev);
2671 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2672 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2673
2674 for_each_sg(sglist, s, nelems, i) {
2675 int p, n;
2676
2677 s->dma_address = npages << PAGE_SHIFT;
2678 p = npages % boundary_size;
2679 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2680 if (p + n > boundary_size)
2681 npages += boundary_size - p;
2682 npages += n;
2683 }
2684
2685 return npages;
2686}
2687
Joerg Roedel431b2a22008-07-11 17:14:22 +02002688/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002689 * The exported map_sg function for dma_ops (handles scatter-gather
2690 * lists).
2691 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002692static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002693 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002694 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002695{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002696 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002697 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002698 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002699 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002700 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002701 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002702
Joerg Roedel94f6d192009-11-24 16:40:02 +01002703 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002704 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002705 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002706
Joerg Roedelb3311b02016-07-08 13:31:31 +02002707 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002708 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002709
Joerg Roedel80187fd2016-07-06 17:20:54 +02002710 npages = sg_num_pages(dev, sglist, nelems);
2711
2712 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002713 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002714 goto out_err;
2715
2716 prot = dir2prot(direction);
2717
2718 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002719 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002720 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002721
Joerg Roedel80187fd2016-07-06 17:20:54 +02002722 for (j = 0; j < pages; ++j) {
2723 unsigned long bus_addr, phys_addr;
2724 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002725
Joerg Roedel80187fd2016-07-06 17:20:54 +02002726 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2727 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2728 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2729 if (ret)
2730 goto out_unmap;
2731
2732 mapped_pages += 1;
2733 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002734 }
2735
Joerg Roedel80187fd2016-07-06 17:20:54 +02002736 /* Everything is mapped - write the right values into s->dma_address */
2737 for_each_sg(sglist, s, nelems, i) {
2738 s->dma_address += address + s->offset;
2739 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002740 }
2741
Joerg Roedel80187fd2016-07-06 17:20:54 +02002742 return nelems;
2743
2744out_unmap:
2745 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2746 dev_name(dev), npages);
2747
2748 for_each_sg(sglist, s, nelems, i) {
2749 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2750
2751 for (j = 0; j < pages; ++j) {
2752 unsigned long bus_addr;
2753
2754 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2755 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2756
2757 if (--mapped_pages)
2758 goto out_free_iova;
2759 }
2760 }
2761
2762out_free_iova:
2763 free_iova_fast(&dma_dom->iovad, address, npages);
2764
2765out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002766 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002767}
2768
Joerg Roedel431b2a22008-07-11 17:14:22 +02002769/*
2770 * The exported map_sg function for dma_ops (handles scatter-gather
2771 * lists).
2772 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002773static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002774 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002775 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002776{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002777 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002778 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002779 unsigned long startaddr;
2780 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002781
Joerg Roedel94f6d192009-11-24 16:40:02 +01002782 domain = get_domain(dev);
2783 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002784 return;
2785
Joerg Roedel80187fd2016-07-06 17:20:54 +02002786 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002787 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002788 npages = sg_num_pages(dev, sglist, nelems);
2789
Joerg Roedelb3311b02016-07-08 13:31:31 +02002790 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002791}
2792
Joerg Roedel431b2a22008-07-11 17:14:22 +02002793/*
2794 * The exported alloc_coherent function for dma_ops.
2795 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002796static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002797 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002798 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002799{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002800 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002801 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002802 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002803 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002804
Joerg Roedel94f6d192009-11-24 16:40:02 +01002805 domain = get_domain(dev);
2806 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002807 page = alloc_pages(flag, get_order(size));
2808 *dma_addr = page_to_phys(page);
2809 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002810 } else if (IS_ERR(domain))
2811 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002812
Joerg Roedelb3311b02016-07-08 13:31:31 +02002813 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002814 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002815 dma_mask = dev->coherent_dma_mask;
2816 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002817 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002818
Joerg Roedel3b839a52015-04-01 14:58:47 +02002819 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2820 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002821 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002822 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002823
Joerg Roedel3b839a52015-04-01 14:58:47 +02002824 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002825 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002826 if (!page)
2827 return NULL;
2828 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002829
Joerg Roedel832a90c2008-09-18 15:54:23 +02002830 if (!dma_mask)
2831 dma_mask = *dev->dma_mask;
2832
Joerg Roedelb3311b02016-07-08 13:31:31 +02002833 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002834 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002835
Christoph Hellwiga8695722017-05-21 13:26:45 +02002836 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002837 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002838
Joerg Roedel3b839a52015-04-01 14:58:47 +02002839 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002840
2841out_free:
2842
Joerg Roedel3b839a52015-04-01 14:58:47 +02002843 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2844 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002845
2846 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002847}
2848
Joerg Roedel431b2a22008-07-11 17:14:22 +02002849/*
2850 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002851 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002852static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002853 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002854 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002855{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002856 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002857 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002858 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002859
Joerg Roedel3b839a52015-04-01 14:58:47 +02002860 page = virt_to_page(virt_addr);
2861 size = PAGE_ALIGN(size);
2862
Joerg Roedel94f6d192009-11-24 16:40:02 +01002863 domain = get_domain(dev);
2864 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002865 goto free_mem;
2866
Joerg Roedelb3311b02016-07-08 13:31:31 +02002867 dma_dom = to_dma_ops_domain(domain);
2868
2869 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002870
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002871free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002872 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2873 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002874}
2875
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002876/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002877 * This function is called by the DMA layer to find out if we can handle a
2878 * particular device. It is part of the dma_ops.
2879 */
2880static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2881{
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002882 if (!x86_dma_supported(dev, mask))
2883 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002884 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002885}
2886
Christoph Hellwiga8695722017-05-21 13:26:45 +02002887static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2888{
2889 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2890}
2891
Bart Van Assche52997092017-01-20 13:04:01 -08002892static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002893 .alloc = alloc_coherent,
2894 .free = free_coherent,
2895 .map_page = map_page,
2896 .unmap_page = unmap_page,
2897 .map_sg = map_sg,
2898 .unmap_sg = unmap_sg,
2899 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002900 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002901};
2902
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002903static int init_reserved_iova_ranges(void)
2904{
2905 struct pci_dev *pdev = NULL;
2906 struct iova *val;
2907
2908 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2909 IOVA_START_PFN, DMA_32BIT_PFN);
2910
2911 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2912 &reserved_rbtree_key);
2913
2914 /* MSI memory range */
2915 val = reserve_iova(&reserved_iova_ranges,
2916 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2917 if (!val) {
2918 pr_err("Reserving MSI range failed\n");
2919 return -ENOMEM;
2920 }
2921
2922 /* HT memory range */
2923 val = reserve_iova(&reserved_iova_ranges,
2924 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2925 if (!val) {
2926 pr_err("Reserving HT range failed\n");
2927 return -ENOMEM;
2928 }
2929
2930 /*
2931 * Memory used for PCI resources
2932 * FIXME: Check whether we can reserve the PCI-hole completly
2933 */
2934 for_each_pci_dev(pdev) {
2935 int i;
2936
2937 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2938 struct resource *r = &pdev->resource[i];
2939
2940 if (!(r->flags & IORESOURCE_MEM))
2941 continue;
2942
2943 val = reserve_iova(&reserved_iova_ranges,
2944 IOVA_PFN(r->start),
2945 IOVA_PFN(r->end));
2946 if (!val) {
2947 pr_err("Reserve pci-resource range failed\n");
2948 return -ENOMEM;
2949 }
2950 }
2951 }
2952
2953 return 0;
2954}
2955
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002956int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002957{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002958 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002959
2960 ret = iova_cache_get();
2961 if (ret)
2962 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002963
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002964 ret = init_reserved_iova_ranges();
2965 if (ret)
2966 return ret;
2967
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002968 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2969 if (err)
2970 return err;
2971#ifdef CONFIG_ARM_AMBA
2972 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2973 if (err)
2974 return err;
2975#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002976 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2977 if (err)
2978 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002979
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002980 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002981}
2982
Joerg Roedel6631ee92008-06-26 21:28:05 +02002983int __init amd_iommu_init_dma_ops(void)
2984{
Joerg Roedel32302322015-07-28 16:58:50 +02002985 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002986 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002987
Joerg Roedel52717822015-07-28 16:58:51 +02002988 /*
2989 * In case we don't initialize SWIOTLB (actually the common case
2990 * when AMD IOMMU is enabled), make sure there are global
2991 * dma_ops set as a fall-back for devices not handled by this
2992 * driver (for example non-PCI devices).
2993 */
2994 if (!swiotlb)
2995 dma_ops = &nommu_dma_ops;
2996
Joerg Roedel62410ee2012-06-12 16:42:43 +02002997 if (amd_iommu_unmap_flush)
2998 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2999 else
3000 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3001
Joerg Roedel6631ee92008-06-26 21:28:05 +02003002 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02003003
Joerg Roedel6631ee92008-06-26 21:28:05 +02003004}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003005
3006/*****************************************************************************
3007 *
3008 * The following functions belong to the exported interface of AMD IOMMU
3009 *
3010 * This interface allows access to lower level functions of the IOMMU
3011 * like protection domain handling and assignement of devices to domains
3012 * which is not possible with the dma_ops interface.
3013 *
3014 *****************************************************************************/
3015
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003016static void cleanup_domain(struct protection_domain *domain)
3017{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003018 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003019 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003020
3021 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3022
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003023 while (!list_empty(&domain->dev_list)) {
3024 entry = list_first_entry(&domain->dev_list,
3025 struct iommu_dev_data, list);
3026 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01003027 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003028
3029 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3030}
3031
Joerg Roedel26508152009-08-26 16:52:40 +02003032static void protection_domain_free(struct protection_domain *domain)
3033{
3034 if (!domain)
3035 return;
3036
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003037 del_domain_from_list(domain);
3038
Joerg Roedel26508152009-08-26 16:52:40 +02003039 if (domain->id)
3040 domain_id_free(domain->id);
3041
3042 kfree(domain);
3043}
3044
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003045static int protection_domain_init(struct protection_domain *domain)
3046{
3047 spin_lock_init(&domain->lock);
3048 mutex_init(&domain->api_lock);
3049 domain->id = domain_id_alloc();
3050 if (!domain->id)
3051 return -ENOMEM;
3052 INIT_LIST_HEAD(&domain->dev_list);
3053
3054 return 0;
3055}
3056
Joerg Roedel26508152009-08-26 16:52:40 +02003057static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003058{
3059 struct protection_domain *domain;
3060
3061 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3062 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003063 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003064
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003065 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02003066 goto out_err;
3067
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003068 add_domain_to_list(domain);
3069
Joerg Roedel26508152009-08-26 16:52:40 +02003070 return domain;
3071
3072out_err:
3073 kfree(domain);
3074
3075 return NULL;
3076}
3077
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003078static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
3079{
3080 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003081 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003082
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003083 switch (type) {
3084 case IOMMU_DOMAIN_UNMANAGED:
3085 pdomain = protection_domain_alloc();
3086 if (!pdomain)
3087 return NULL;
3088
3089 pdomain->mode = PAGE_MODE_3_LEVEL;
3090 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3091 if (!pdomain->pt_root) {
3092 protection_domain_free(pdomain);
3093 return NULL;
3094 }
3095
3096 pdomain->domain.geometry.aperture_start = 0;
3097 pdomain->domain.geometry.aperture_end = ~0ULL;
3098 pdomain->domain.geometry.force_aperture = true;
3099
3100 break;
3101 case IOMMU_DOMAIN_DMA:
3102 dma_domain = dma_ops_domain_alloc();
3103 if (!dma_domain) {
3104 pr_err("AMD-Vi: Failed to allocate\n");
3105 return NULL;
3106 }
3107 pdomain = &dma_domain->domain;
3108 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02003109 case IOMMU_DOMAIN_IDENTITY:
3110 pdomain = protection_domain_alloc();
3111 if (!pdomain)
3112 return NULL;
3113
3114 pdomain->mode = PAGE_MODE_NONE;
3115 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003116 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003117 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003118 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003119
3120 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003121}
3122
3123static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003124{
3125 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003126 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003127
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003128 domain = to_pdomain(dom);
3129
Joerg Roedel98383fc2008-12-02 18:34:12 +01003130 if (domain->dev_cnt > 0)
3131 cleanup_domain(domain);
3132
3133 BUG_ON(domain->dev_cnt != 0);
3134
Joerg Roedelcda70052016-07-07 15:57:04 +02003135 if (!dom)
3136 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003137
Joerg Roedelcda70052016-07-07 15:57:04 +02003138 switch (dom->type) {
3139 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003140 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003141 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003142 dma_ops_domain_free(dma_dom);
3143 break;
3144 default:
3145 if (domain->mode != PAGE_MODE_NONE)
3146 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003147
Joerg Roedelcda70052016-07-07 15:57:04 +02003148 if (domain->flags & PD_IOMMUV2_MASK)
3149 free_gcr3_table(domain);
3150
3151 protection_domain_free(domain);
3152 break;
3153 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003154}
3155
Joerg Roedel684f2882008-12-08 12:07:44 +01003156static void amd_iommu_detach_device(struct iommu_domain *dom,
3157 struct device *dev)
3158{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003159 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003160 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003161 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003162
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003163 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003164 return;
3165
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003166 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003167 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003168 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003169
Joerg Roedel657cbb62009-11-23 15:26:46 +01003170 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003171 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003172
3173 iommu = amd_iommu_rlookup_table[devid];
3174 if (!iommu)
3175 return;
3176
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003177#ifdef CONFIG_IRQ_REMAP
3178 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3179 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3180 dev_data->use_vapic = 0;
3181#endif
3182
Joerg Roedel684f2882008-12-08 12:07:44 +01003183 iommu_completion_wait(iommu);
3184}
3185
Joerg Roedel01106062008-12-02 19:34:11 +01003186static int amd_iommu_attach_device(struct iommu_domain *dom,
3187 struct device *dev)
3188{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003189 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003190 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003191 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003192 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003193
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003194 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003195 return -EINVAL;
3196
Joerg Roedel657cbb62009-11-23 15:26:46 +01003197 dev_data = dev->archdata.iommu;
3198
Joerg Roedelf62dda62011-06-09 12:55:35 +02003199 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003200 if (!iommu)
3201 return -EINVAL;
3202
Joerg Roedel657cbb62009-11-23 15:26:46 +01003203 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003204 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003205
Joerg Roedel15898bb2009-11-24 15:39:42 +01003206 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003207
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003208#ifdef CONFIG_IRQ_REMAP
3209 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3210 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3211 dev_data->use_vapic = 1;
3212 else
3213 dev_data->use_vapic = 0;
3214 }
3215#endif
3216
Joerg Roedel01106062008-12-02 19:34:11 +01003217 iommu_completion_wait(iommu);
3218
Joerg Roedel15898bb2009-11-24 15:39:42 +01003219 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003220}
3221
Joerg Roedel468e2362010-01-21 16:37:36 +01003222static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003223 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003224{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003225 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003226 int prot = 0;
3227 int ret;
3228
Joerg Roedel132bd682011-11-17 14:18:46 +01003229 if (domain->mode == PAGE_MODE_NONE)
3230 return -EINVAL;
3231
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003232 if (iommu_prot & IOMMU_READ)
3233 prot |= IOMMU_PROT_IR;
3234 if (iommu_prot & IOMMU_WRITE)
3235 prot |= IOMMU_PROT_IW;
3236
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003237 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003238 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003239 mutex_unlock(&domain->api_lock);
3240
Joerg Roedel795e74f72010-05-11 17:40:57 +02003241 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003242}
3243
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003244static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3245 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003246{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003247 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003248 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003249
Joerg Roedel132bd682011-11-17 14:18:46 +01003250 if (domain->mode == PAGE_MODE_NONE)
3251 return -EINVAL;
3252
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003253 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003254 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003255 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003256
Joerg Roedel17b124b2011-04-06 18:01:35 +02003257 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003258
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003259 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003260}
3261
Joerg Roedel645c4c82008-12-02 20:05:50 +01003262static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303263 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003264{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003265 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003266 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003267 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003268
Joerg Roedel132bd682011-11-17 14:18:46 +01003269 if (domain->mode == PAGE_MODE_NONE)
3270 return iova;
3271
Joerg Roedel3039ca12015-04-01 14:58:48 +02003272 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003273
Joerg Roedela6d41a42009-09-02 17:08:55 +02003274 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003275 return 0;
3276
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003277 offset_mask = pte_pgsize - 1;
3278 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003279
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003280 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003281}
3282
Joerg Roedelab636482014-09-05 10:48:21 +02003283static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003284{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003285 switch (cap) {
3286 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003287 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003288 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003289 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003290 case IOMMU_CAP_NOEXEC:
3291 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003292 }
3293
Joerg Roedelab636482014-09-05 10:48:21 +02003294 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003295}
3296
Eric Augere5b52342017-01-19 20:57:47 +00003297static void amd_iommu_get_resv_regions(struct device *dev,
3298 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003299{
Eric Auger4397f322017-01-19 20:57:54 +00003300 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003301 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003302 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003303
3304 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003305 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003306 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003307
3308 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003309 size_t length;
3310 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003311
3312 if (devid < entry->devid_start || devid > entry->devid_end)
3313 continue;
3314
Eric Auger4397f322017-01-19 20:57:54 +00003315 length = entry->address_end - entry->address_start;
3316 if (entry->prot & IOMMU_PROT_IR)
3317 prot |= IOMMU_READ;
3318 if (entry->prot & IOMMU_PROT_IW)
3319 prot |= IOMMU_WRITE;
3320
3321 region = iommu_alloc_resv_region(entry->address_start,
3322 length, prot,
3323 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003324 if (!region) {
3325 pr_err("Out of memory allocating dm-regions for %s\n",
3326 dev_name(dev));
3327 return;
3328 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003329 list_add_tail(&region->list, head);
3330 }
Eric Auger4397f322017-01-19 20:57:54 +00003331
3332 region = iommu_alloc_resv_region(MSI_RANGE_START,
3333 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003334 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003335 if (!region)
3336 return;
3337 list_add_tail(&region->list, head);
3338
3339 region = iommu_alloc_resv_region(HT_RANGE_START,
3340 HT_RANGE_END - HT_RANGE_START + 1,
3341 0, IOMMU_RESV_RESERVED);
3342 if (!region)
3343 return;
3344 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003345}
3346
Eric Augere5b52342017-01-19 20:57:47 +00003347static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003348 struct list_head *head)
3349{
Eric Augere5b52342017-01-19 20:57:47 +00003350 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003351
3352 list_for_each_entry_safe(entry, next, head, list)
3353 kfree(entry);
3354}
3355
Eric Augere5b52342017-01-19 20:57:47 +00003356static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003357 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003358 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003359{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003360 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003361 unsigned long start, end;
3362
3363 start = IOVA_PFN(region->start);
3364 end = IOVA_PFN(region->start + region->length);
3365
3366 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3367}
3368
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003369static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3370 struct device *dev)
3371{
3372 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3373 return dev_data->defer_attach;
3374}
3375
Joerg Roedelb0119e82017-02-01 13:23:08 +01003376const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003377 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003378 .domain_alloc = amd_iommu_domain_alloc,
3379 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003380 .attach_dev = amd_iommu_attach_device,
3381 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003382 .map = amd_iommu_map,
3383 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003384 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003385 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003386 .add_device = amd_iommu_add_device,
3387 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003388 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003389 .get_resv_regions = amd_iommu_get_resv_regions,
3390 .put_resv_regions = amd_iommu_put_resv_regions,
3391 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003392 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003393 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003394};
3395
Joerg Roedel0feae532009-08-26 15:26:30 +02003396/*****************************************************************************
3397 *
3398 * The next functions do a basic initialization of IOMMU for pass through
3399 * mode
3400 *
3401 * In passthrough mode the IOMMU is initialized and enabled but not used for
3402 * DMA-API translation.
3403 *
3404 *****************************************************************************/
3405
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003406/* IOMMUv2 specific functions */
3407int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3408{
3409 return atomic_notifier_chain_register(&ppr_notifier, nb);
3410}
3411EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3412
3413int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3414{
3415 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3416}
3417EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003418
3419void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3420{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003421 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003422 unsigned long flags;
3423
3424 spin_lock_irqsave(&domain->lock, flags);
3425
3426 /* Update data structure */
3427 domain->mode = PAGE_MODE_NONE;
3428 domain->updated = true;
3429
3430 /* Make changes visible to IOMMUs */
3431 update_domain(domain);
3432
3433 /* Page-table is not visible to IOMMU anymore, so free it */
3434 free_pagetable(domain);
3435
3436 spin_unlock_irqrestore(&domain->lock, flags);
3437}
3438EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003439
3440int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3441{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003442 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003443 unsigned long flags;
3444 int levels, ret;
3445
3446 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3447 return -EINVAL;
3448
3449 /* Number of GCR3 table levels required */
3450 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3451 levels += 1;
3452
3453 if (levels > amd_iommu_max_glx_val)
3454 return -EINVAL;
3455
3456 spin_lock_irqsave(&domain->lock, flags);
3457
3458 /*
3459 * Save us all sanity checks whether devices already in the
3460 * domain support IOMMUv2. Just force that the domain has no
3461 * devices attached when it is switched into IOMMUv2 mode.
3462 */
3463 ret = -EBUSY;
3464 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3465 goto out;
3466
3467 ret = -ENOMEM;
3468 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3469 if (domain->gcr3_tbl == NULL)
3470 goto out;
3471
3472 domain->glx = levels;
3473 domain->flags |= PD_IOMMUV2_MASK;
3474 domain->updated = true;
3475
3476 update_domain(domain);
3477
3478 ret = 0;
3479
3480out:
3481 spin_unlock_irqrestore(&domain->lock, flags);
3482
3483 return ret;
3484}
3485EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003486
3487static int __flush_pasid(struct protection_domain *domain, int pasid,
3488 u64 address, bool size)
3489{
3490 struct iommu_dev_data *dev_data;
3491 struct iommu_cmd cmd;
3492 int i, ret;
3493
3494 if (!(domain->flags & PD_IOMMUV2_MASK))
3495 return -EINVAL;
3496
3497 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3498
3499 /*
3500 * IOMMU TLB needs to be flushed before Device TLB to
3501 * prevent device TLB refill from IOMMU TLB
3502 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003503 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003504 if (domain->dev_iommu[i] == 0)
3505 continue;
3506
3507 ret = iommu_queue_command(amd_iommus[i], &cmd);
3508 if (ret != 0)
3509 goto out;
3510 }
3511
3512 /* Wait until IOMMU TLB flushes are complete */
3513 domain_flush_complete(domain);
3514
3515 /* Now flush device TLBs */
3516 list_for_each_entry(dev_data, &domain->dev_list, list) {
3517 struct amd_iommu *iommu;
3518 int qdep;
3519
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003520 /*
3521 There might be non-IOMMUv2 capable devices in an IOMMUv2
3522 * domain.
3523 */
3524 if (!dev_data->ats.enabled)
3525 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003526
3527 qdep = dev_data->ats.qdep;
3528 iommu = amd_iommu_rlookup_table[dev_data->devid];
3529
3530 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3531 qdep, address, size);
3532
3533 ret = iommu_queue_command(iommu, &cmd);
3534 if (ret != 0)
3535 goto out;
3536 }
3537
3538 /* Wait until all device TLBs are flushed */
3539 domain_flush_complete(domain);
3540
3541 ret = 0;
3542
3543out:
3544
3545 return ret;
3546}
3547
3548static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3549 u64 address)
3550{
3551 return __flush_pasid(domain, pasid, address, false);
3552}
3553
3554int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3555 u64 address)
3556{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003557 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003558 unsigned long flags;
3559 int ret;
3560
3561 spin_lock_irqsave(&domain->lock, flags);
3562 ret = __amd_iommu_flush_page(domain, pasid, address);
3563 spin_unlock_irqrestore(&domain->lock, flags);
3564
3565 return ret;
3566}
3567EXPORT_SYMBOL(amd_iommu_flush_page);
3568
3569static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3570{
3571 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3572 true);
3573}
3574
3575int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3576{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003577 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003578 unsigned long flags;
3579 int ret;
3580
3581 spin_lock_irqsave(&domain->lock, flags);
3582 ret = __amd_iommu_flush_tlb(domain, pasid);
3583 spin_unlock_irqrestore(&domain->lock, flags);
3584
3585 return ret;
3586}
3587EXPORT_SYMBOL(amd_iommu_flush_tlb);
3588
Joerg Roedelb16137b2011-11-21 16:50:23 +01003589static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3590{
3591 int index;
3592 u64 *pte;
3593
3594 while (true) {
3595
3596 index = (pasid >> (9 * level)) & 0x1ff;
3597 pte = &root[index];
3598
3599 if (level == 0)
3600 break;
3601
3602 if (!(*pte & GCR3_VALID)) {
3603 if (!alloc)
3604 return NULL;
3605
3606 root = (void *)get_zeroed_page(GFP_ATOMIC);
3607 if (root == NULL)
3608 return NULL;
3609
3610 *pte = __pa(root) | GCR3_VALID;
3611 }
3612
3613 root = __va(*pte & PAGE_MASK);
3614
3615 level -= 1;
3616 }
3617
3618 return pte;
3619}
3620
3621static int __set_gcr3(struct protection_domain *domain, int pasid,
3622 unsigned long cr3)
3623{
3624 u64 *pte;
3625
3626 if (domain->mode != PAGE_MODE_NONE)
3627 return -EINVAL;
3628
3629 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3630 if (pte == NULL)
3631 return -ENOMEM;
3632
3633 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3634
3635 return __amd_iommu_flush_tlb(domain, pasid);
3636}
3637
3638static int __clear_gcr3(struct protection_domain *domain, int pasid)
3639{
3640 u64 *pte;
3641
3642 if (domain->mode != PAGE_MODE_NONE)
3643 return -EINVAL;
3644
3645 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3646 if (pte == NULL)
3647 return 0;
3648
3649 *pte = 0;
3650
3651 return __amd_iommu_flush_tlb(domain, pasid);
3652}
3653
3654int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3655 unsigned long cr3)
3656{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003657 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003658 unsigned long flags;
3659 int ret;
3660
3661 spin_lock_irqsave(&domain->lock, flags);
3662 ret = __set_gcr3(domain, pasid, cr3);
3663 spin_unlock_irqrestore(&domain->lock, flags);
3664
3665 return ret;
3666}
3667EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3668
3669int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3670{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003671 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003672 unsigned long flags;
3673 int ret;
3674
3675 spin_lock_irqsave(&domain->lock, flags);
3676 ret = __clear_gcr3(domain, pasid);
3677 spin_unlock_irqrestore(&domain->lock, flags);
3678
3679 return ret;
3680}
3681EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003682
3683int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3684 int status, int tag)
3685{
3686 struct iommu_dev_data *dev_data;
3687 struct amd_iommu *iommu;
3688 struct iommu_cmd cmd;
3689
3690 dev_data = get_dev_data(&pdev->dev);
3691 iommu = amd_iommu_rlookup_table[dev_data->devid];
3692
3693 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3694 tag, dev_data->pri_tlp);
3695
3696 return iommu_queue_command(iommu, &cmd);
3697}
3698EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003699
3700struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3701{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003702 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003703
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003704 pdomain = get_domain(&pdev->dev);
3705 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003706 return NULL;
3707
3708 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003709 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003710 return NULL;
3711
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003712 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003713}
3714EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003715
3716void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3717{
3718 struct iommu_dev_data *dev_data;
3719
3720 if (!amd_iommu_v2_supported())
3721 return;
3722
3723 dev_data = get_dev_data(&pdev->dev);
3724 dev_data->errata |= (1 << erratum);
3725}
3726EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003727
3728int amd_iommu_device_info(struct pci_dev *pdev,
3729 struct amd_iommu_device_info *info)
3730{
3731 int max_pasids;
3732 int pos;
3733
3734 if (pdev == NULL || info == NULL)
3735 return -EINVAL;
3736
3737 if (!amd_iommu_v2_supported())
3738 return -EINVAL;
3739
3740 memset(info, 0, sizeof(*info));
3741
3742 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3743 if (pos)
3744 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3745
3746 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3747 if (pos)
3748 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3749
3750 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3751 if (pos) {
3752 int features;
3753
3754 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3755 max_pasids = min(max_pasids, (1 << 20));
3756
3757 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3758 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3759
3760 features = pci_pasid_features(pdev);
3761 if (features & PCI_PASID_CAP_EXEC)
3762 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3763 if (features & PCI_PASID_CAP_PRIV)
3764 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3765 }
3766
3767 return 0;
3768}
3769EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003770
3771#ifdef CONFIG_IRQ_REMAP
3772
3773/*****************************************************************************
3774 *
3775 * Interrupt Remapping Implementation
3776 *
3777 *****************************************************************************/
3778
Jiang Liu7c71d302015-04-13 14:11:33 +08003779static struct irq_chip amd_ir_chip;
3780
Joerg Roedel2b324502012-06-21 16:29:10 +02003781static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3782{
3783 u64 dte;
3784
3785 dte = amd_iommu_dev_table[devid].data[2];
3786 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3787 dte |= virt_to_phys(table->table);
3788 dte |= DTE_IRQ_REMAP_INTCTL;
3789 dte |= DTE_IRQ_TABLE_LEN;
3790 dte |= DTE_IRQ_REMAP_ENABLE;
3791
3792 amd_iommu_dev_table[devid].data[2] = dte;
3793}
3794
Joerg Roedel2b324502012-06-21 16:29:10 +02003795static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3796{
3797 struct irq_remap_table *table = NULL;
3798 struct amd_iommu *iommu;
3799 unsigned long flags;
3800 u16 alias;
3801
3802 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3803
3804 iommu = amd_iommu_rlookup_table[devid];
3805 if (!iommu)
3806 goto out_unlock;
3807
3808 table = irq_lookup_table[devid];
3809 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003810 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003811
3812 alias = amd_iommu_alias_table[devid];
3813 table = irq_lookup_table[alias];
3814 if (table) {
3815 irq_lookup_table[devid] = table;
3816 set_dte_irq_entry(devid, table);
3817 iommu_flush_dte(iommu, devid);
3818 goto out;
3819 }
3820
3821 /* Nothing there yet, allocate new irq remapping table */
3822 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3823 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003824 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003825
Joerg Roedel197887f2013-04-09 21:14:08 +02003826 /* Initialize table spin-lock */
3827 spin_lock_init(&table->lock);
3828
Joerg Roedel2b324502012-06-21 16:29:10 +02003829 if (ioapic)
3830 /* Keep the first 32 indexes free for IOAPIC interrupts */
3831 table->min_index = 32;
3832
3833 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3834 if (!table->table) {
3835 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003836 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003837 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003838 }
3839
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003840 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3841 memset(table->table, 0,
3842 MAX_IRQS_PER_TABLE * sizeof(u32));
3843 else
3844 memset(table->table, 0,
3845 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003846
3847 if (ioapic) {
3848 int i;
3849
3850 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003851 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003852 }
3853
3854 irq_lookup_table[devid] = table;
3855 set_dte_irq_entry(devid, table);
3856 iommu_flush_dte(iommu, devid);
3857 if (devid != alias) {
3858 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003859 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003860 iommu_flush_dte(iommu, alias);
3861 }
3862
3863out:
3864 iommu_completion_wait(iommu);
3865
3866out_unlock:
3867 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3868
3869 return table;
3870}
3871
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003872static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003873{
3874 struct irq_remap_table *table;
3875 unsigned long flags;
3876 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003877 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3878
3879 if (!iommu)
3880 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003881
3882 table = get_irq_table(devid, false);
3883 if (!table)
3884 return -ENODEV;
3885
3886 spin_lock_irqsave(&table->lock, flags);
3887
3888 /* Scan table for free entries */
3889 for (c = 0, index = table->min_index;
3890 index < MAX_IRQS_PER_TABLE;
3891 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003892 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003893 c += 1;
3894 else
3895 c = 0;
3896
3897 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003898 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003899 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003900
3901 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003902 goto out;
3903 }
3904 }
3905
3906 index = -ENOSPC;
3907
3908out:
3909 spin_unlock_irqrestore(&table->lock, flags);
3910
3911 return index;
3912}
3913
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003914static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3915 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003916{
3917 struct irq_remap_table *table;
3918 struct amd_iommu *iommu;
3919 unsigned long flags;
3920 struct irte_ga *entry;
3921
3922 iommu = amd_iommu_rlookup_table[devid];
3923 if (iommu == NULL)
3924 return -EINVAL;
3925
3926 table = get_irq_table(devid, false);
3927 if (!table)
3928 return -ENOMEM;
3929
3930 spin_lock_irqsave(&table->lock, flags);
3931
3932 entry = (struct irte_ga *)table->table;
3933 entry = &entry[index];
3934 entry->lo.fields_remap.valid = 0;
3935 entry->hi.val = irte->hi.val;
3936 entry->lo.val = irte->lo.val;
3937 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003938 if (data)
3939 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003940
3941 spin_unlock_irqrestore(&table->lock, flags);
3942
3943 iommu_flush_irt(iommu, devid);
3944 iommu_completion_wait(iommu);
3945
3946 return 0;
3947}
3948
3949static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003950{
3951 struct irq_remap_table *table;
3952 struct amd_iommu *iommu;
3953 unsigned long flags;
3954
3955 iommu = amd_iommu_rlookup_table[devid];
3956 if (iommu == NULL)
3957 return -EINVAL;
3958
3959 table = get_irq_table(devid, false);
3960 if (!table)
3961 return -ENOMEM;
3962
3963 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003964 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003965 spin_unlock_irqrestore(&table->lock, flags);
3966
3967 iommu_flush_irt(iommu, devid);
3968 iommu_completion_wait(iommu);
3969
3970 return 0;
3971}
3972
3973static void free_irte(u16 devid, int index)
3974{
3975 struct irq_remap_table *table;
3976 struct amd_iommu *iommu;
3977 unsigned long flags;
3978
3979 iommu = amd_iommu_rlookup_table[devid];
3980 if (iommu == NULL)
3981 return;
3982
3983 table = get_irq_table(devid, false);
3984 if (!table)
3985 return;
3986
3987 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003988 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003989 spin_unlock_irqrestore(&table->lock, flags);
3990
3991 iommu_flush_irt(iommu, devid);
3992 iommu_completion_wait(iommu);
3993}
3994
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003995static void irte_prepare(void *entry,
3996 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003997 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003998{
3999 union irte *irte = (union irte *) entry;
4000
4001 irte->val = 0;
4002 irte->fields.vector = vector;
4003 irte->fields.int_type = delivery_mode;
4004 irte->fields.destination = dest_apicid;
4005 irte->fields.dm = dest_mode;
4006 irte->fields.valid = 1;
4007}
4008
4009static void irte_ga_prepare(void *entry,
4010 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004011 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004012{
4013 struct irte_ga *irte = (struct irte_ga *) entry;
4014
4015 irte->lo.val = 0;
4016 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004017 irte->lo.fields_remap.int_type = delivery_mode;
4018 irte->lo.fields_remap.dm = dest_mode;
4019 irte->hi.fields.vector = vector;
4020 irte->lo.fields_remap.destination = dest_apicid;
4021 irte->lo.fields_remap.valid = 1;
4022}
4023
4024static void irte_activate(void *entry, u16 devid, u16 index)
4025{
4026 union irte *irte = (union irte *) entry;
4027
4028 irte->fields.valid = 1;
4029 modify_irte(devid, index, irte);
4030}
4031
4032static void irte_ga_activate(void *entry, u16 devid, u16 index)
4033{
4034 struct irte_ga *irte = (struct irte_ga *) entry;
4035
4036 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004037 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004038}
4039
4040static void irte_deactivate(void *entry, u16 devid, u16 index)
4041{
4042 union irte *irte = (union irte *) entry;
4043
4044 irte->fields.valid = 0;
4045 modify_irte(devid, index, irte);
4046}
4047
4048static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
4049{
4050 struct irte_ga *irte = (struct irte_ga *) entry;
4051
4052 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004053 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004054}
4055
4056static void irte_set_affinity(void *entry, u16 devid, u16 index,
4057 u8 vector, u32 dest_apicid)
4058{
4059 union irte *irte = (union irte *) entry;
4060
4061 irte->fields.vector = vector;
4062 irte->fields.destination = dest_apicid;
4063 modify_irte(devid, index, irte);
4064}
4065
4066static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
4067 u8 vector, u32 dest_apicid)
4068{
4069 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004070 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004071
Suravee Suthikulpanit84a21db2017-06-26 04:28:04 -05004072 if (!dev_data || !dev_data->use_vapic ||
4073 !irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004074 irte->hi.fields.vector = vector;
4075 irte->lo.fields_remap.destination = dest_apicid;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004076 modify_irte_ga(devid, index, irte, NULL);
4077 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004078}
4079
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004080#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004081static void irte_set_allocated(struct irq_remap_table *table, int index)
4082{
4083 table->table[index] = IRTE_ALLOCATED;
4084}
4085
4086static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
4087{
4088 struct irte_ga *ptr = (struct irte_ga *)table->table;
4089 struct irte_ga *irte = &ptr[index];
4090
4091 memset(&irte->lo.val, 0, sizeof(u64));
4092 memset(&irte->hi.val, 0, sizeof(u64));
4093 irte->hi.fields.vector = 0xff;
4094}
4095
4096static bool irte_is_allocated(struct irq_remap_table *table, int index)
4097{
4098 union irte *ptr = (union irte *)table->table;
4099 union irte *irte = &ptr[index];
4100
4101 return irte->val != 0;
4102}
4103
4104static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4105{
4106 struct irte_ga *ptr = (struct irte_ga *)table->table;
4107 struct irte_ga *irte = &ptr[index];
4108
4109 return irte->hi.fields.vector != 0;
4110}
4111
4112static void irte_clear_allocated(struct irq_remap_table *table, int index)
4113{
4114 table->table[index] = 0;
4115}
4116
4117static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4118{
4119 struct irte_ga *ptr = (struct irte_ga *)table->table;
4120 struct irte_ga *irte = &ptr[index];
4121
4122 memset(&irte->lo.val, 0, sizeof(u64));
4123 memset(&irte->hi.val, 0, sizeof(u64));
4124}
4125
Jiang Liu7c71d302015-04-13 14:11:33 +08004126static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004127{
Jiang Liu7c71d302015-04-13 14:11:33 +08004128 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004129
Jiang Liu7c71d302015-04-13 14:11:33 +08004130 switch (info->type) {
4131 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4132 devid = get_ioapic_devid(info->ioapic_id);
4133 break;
4134 case X86_IRQ_ALLOC_TYPE_HPET:
4135 devid = get_hpet_devid(info->hpet_id);
4136 break;
4137 case X86_IRQ_ALLOC_TYPE_MSI:
4138 case X86_IRQ_ALLOC_TYPE_MSIX:
4139 devid = get_device_id(&info->msi_dev->dev);
4140 break;
4141 default:
4142 BUG_ON(1);
4143 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004144 }
4145
Jiang Liu7c71d302015-04-13 14:11:33 +08004146 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004147}
4148
Jiang Liu7c71d302015-04-13 14:11:33 +08004149static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004150{
Jiang Liu7c71d302015-04-13 14:11:33 +08004151 struct amd_iommu *iommu;
4152 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004153
Jiang Liu7c71d302015-04-13 14:11:33 +08004154 if (!info)
4155 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004156
Jiang Liu7c71d302015-04-13 14:11:33 +08004157 devid = get_devid(info);
4158 if (devid >= 0) {
4159 iommu = amd_iommu_rlookup_table[devid];
4160 if (iommu)
4161 return iommu->ir_domain;
4162 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004163
Jiang Liu7c71d302015-04-13 14:11:33 +08004164 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004165}
4166
Jiang Liu7c71d302015-04-13 14:11:33 +08004167static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004168{
Jiang Liu7c71d302015-04-13 14:11:33 +08004169 struct amd_iommu *iommu;
4170 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004171
Jiang Liu7c71d302015-04-13 14:11:33 +08004172 if (!info)
4173 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004174
Jiang Liu7c71d302015-04-13 14:11:33 +08004175 switch (info->type) {
4176 case X86_IRQ_ALLOC_TYPE_MSI:
4177 case X86_IRQ_ALLOC_TYPE_MSIX:
4178 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004179 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004180 return NULL;
4181
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004182 iommu = amd_iommu_rlookup_table[devid];
4183 if (iommu)
4184 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004185 break;
4186 default:
4187 break;
4188 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004189
Jiang Liu7c71d302015-04-13 14:11:33 +08004190 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004191}
4192
Joerg Roedel6b474b82012-06-26 16:46:04 +02004193struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004194 .prepare = amd_iommu_prepare,
4195 .enable = amd_iommu_enable,
4196 .disable = amd_iommu_disable,
4197 .reenable = amd_iommu_reenable,
4198 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004199 .get_ir_irq_domain = get_ir_irq_domain,
4200 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004201};
Jiang Liu7c71d302015-04-13 14:11:33 +08004202
4203static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4204 struct irq_cfg *irq_cfg,
4205 struct irq_alloc_info *info,
4206 int devid, int index, int sub_handle)
4207{
4208 struct irq_2_irte *irte_info = &data->irq_2_irte;
4209 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004210 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004211 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4212
4213 if (!iommu)
4214 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004215
Jiang Liu7c71d302015-04-13 14:11:33 +08004216 data->irq_2_irte.devid = devid;
4217 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004218 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4219 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004220 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004221
4222 switch (info->type) {
4223 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4224 /* Setup IOAPIC entry */
4225 entry = info->ioapic_entry;
4226 info->ioapic_entry = NULL;
4227 memset(entry, 0, sizeof(*entry));
4228 entry->vector = index;
4229 entry->mask = 0;
4230 entry->trigger = info->ioapic_trigger;
4231 entry->polarity = info->ioapic_polarity;
4232 /* Mask level triggered irqs. */
4233 if (info->ioapic_trigger)
4234 entry->mask = 1;
4235 break;
4236
4237 case X86_IRQ_ALLOC_TYPE_HPET:
4238 case X86_IRQ_ALLOC_TYPE_MSI:
4239 case X86_IRQ_ALLOC_TYPE_MSIX:
4240 msg->address_hi = MSI_ADDR_BASE_HI;
4241 msg->address_lo = MSI_ADDR_BASE_LO;
4242 msg->data = irte_info->index;
4243 break;
4244
4245 default:
4246 BUG_ON(1);
4247 break;
4248 }
4249}
4250
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004251struct amd_irte_ops irte_32_ops = {
4252 .prepare = irte_prepare,
4253 .activate = irte_activate,
4254 .deactivate = irte_deactivate,
4255 .set_affinity = irte_set_affinity,
4256 .set_allocated = irte_set_allocated,
4257 .is_allocated = irte_is_allocated,
4258 .clear_allocated = irte_clear_allocated,
4259};
4260
4261struct amd_irte_ops irte_128_ops = {
4262 .prepare = irte_ga_prepare,
4263 .activate = irte_ga_activate,
4264 .deactivate = irte_ga_deactivate,
4265 .set_affinity = irte_ga_set_affinity,
4266 .set_allocated = irte_ga_set_allocated,
4267 .is_allocated = irte_ga_is_allocated,
4268 .clear_allocated = irte_ga_clear_allocated,
4269};
4270
Jiang Liu7c71d302015-04-13 14:11:33 +08004271static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4272 unsigned int nr_irqs, void *arg)
4273{
4274 struct irq_alloc_info *info = arg;
4275 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004276 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004277 struct irq_cfg *cfg;
4278 int i, ret, devid;
4279 int index = -1;
4280
4281 if (!info)
4282 return -EINVAL;
4283 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4284 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4285 return -EINVAL;
4286
4287 /*
4288 * With IRQ remapping enabled, don't need contiguous CPU vectors
4289 * to support multiple MSI interrupts.
4290 */
4291 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4292 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4293
4294 devid = get_devid(info);
4295 if (devid < 0)
4296 return -EINVAL;
4297
4298 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4299 if (ret < 0)
4300 return ret;
4301
Jiang Liu7c71d302015-04-13 14:11:33 +08004302 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4303 if (get_irq_table(devid, true))
4304 index = info->ioapic_pin;
4305 else
4306 ret = -ENOMEM;
4307 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004308 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004309 }
4310 if (index < 0) {
4311 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004312 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004313 goto out_free_parent;
4314 }
4315
4316 for (i = 0; i < nr_irqs; i++) {
4317 irq_data = irq_domain_get_irq_data(domain, virq + i);
4318 cfg = irqd_cfg(irq_data);
4319 if (!irq_data || !cfg) {
4320 ret = -EINVAL;
4321 goto out_free_data;
4322 }
4323
Joerg Roedela130e692015-08-13 11:07:25 +02004324 ret = -ENOMEM;
4325 data = kzalloc(sizeof(*data), GFP_KERNEL);
4326 if (!data)
4327 goto out_free_data;
4328
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004329 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4330 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4331 else
4332 data->entry = kzalloc(sizeof(struct irte_ga),
4333 GFP_KERNEL);
4334 if (!data->entry) {
4335 kfree(data);
4336 goto out_free_data;
4337 }
4338
Jiang Liu7c71d302015-04-13 14:11:33 +08004339 irq_data->hwirq = (devid << 16) + i;
4340 irq_data->chip_data = data;
4341 irq_data->chip = &amd_ir_chip;
4342 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4343 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4344 }
Joerg Roedela130e692015-08-13 11:07:25 +02004345
Jiang Liu7c71d302015-04-13 14:11:33 +08004346 return 0;
4347
4348out_free_data:
4349 for (i--; i >= 0; i--) {
4350 irq_data = irq_domain_get_irq_data(domain, virq + i);
4351 if (irq_data)
4352 kfree(irq_data->chip_data);
4353 }
4354 for (i = 0; i < nr_irqs; i++)
4355 free_irte(devid, index + i);
4356out_free_parent:
4357 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4358 return ret;
4359}
4360
4361static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4362 unsigned int nr_irqs)
4363{
4364 struct irq_2_irte *irte_info;
4365 struct irq_data *irq_data;
4366 struct amd_ir_data *data;
4367 int i;
4368
4369 for (i = 0; i < nr_irqs; i++) {
4370 irq_data = irq_domain_get_irq_data(domain, virq + i);
4371 if (irq_data && irq_data->chip_data) {
4372 data = irq_data->chip_data;
4373 irte_info = &data->irq_2_irte;
4374 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004375 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004376 kfree(data);
4377 }
4378 }
4379 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4380}
4381
4382static void irq_remapping_activate(struct irq_domain *domain,
4383 struct irq_data *irq_data)
4384{
4385 struct amd_ir_data *data = irq_data->chip_data;
4386 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004387 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004388
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004389 if (iommu)
4390 iommu->irte_ops->activate(data->entry, irte_info->devid,
4391 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004392}
4393
4394static void irq_remapping_deactivate(struct irq_domain *domain,
4395 struct irq_data *irq_data)
4396{
4397 struct amd_ir_data *data = irq_data->chip_data;
4398 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004399 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004400
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004401 if (iommu)
4402 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4403 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004404}
4405
Tobias Klausere2f9d452017-05-24 16:31:16 +02004406static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004407 .alloc = irq_remapping_alloc,
4408 .free = irq_remapping_free,
4409 .activate = irq_remapping_activate,
4410 .deactivate = irq_remapping_deactivate,
4411};
4412
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004413static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4414{
4415 struct amd_iommu *iommu;
4416 struct amd_iommu_pi_data *pi_data = vcpu_info;
4417 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4418 struct amd_ir_data *ir_data = data->chip_data;
4419 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4420 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004421 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4422
4423 /* Note:
4424 * This device has never been set up for guest mode.
4425 * we should not modify the IRTE
4426 */
4427 if (!dev_data || !dev_data->use_vapic)
4428 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004429
4430 pi_data->ir_data = ir_data;
4431
4432 /* Note:
4433 * SVM tries to set up for VAPIC mode, but we are in
4434 * legacy mode. So, we force legacy mode instead.
4435 */
4436 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4437 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4438 __func__);
4439 pi_data->is_guest_mode = false;
4440 }
4441
4442 iommu = amd_iommu_rlookup_table[irte_info->devid];
4443 if (iommu == NULL)
4444 return -EINVAL;
4445
4446 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4447 if (pi_data->is_guest_mode) {
4448 /* Setting */
4449 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4450 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004451 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004452 irte->lo.fields_vapic.guest_mode = 1;
4453 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4454
4455 ir_data->cached_ga_tag = pi_data->ga_tag;
4456 } else {
4457 /* Un-Setting */
4458 struct irq_cfg *cfg = irqd_cfg(data);
4459
4460 irte->hi.val = 0;
4461 irte->lo.val = 0;
4462 irte->hi.fields.vector = cfg->vector;
4463 irte->lo.fields_remap.guest_mode = 0;
4464 irte->lo.fields_remap.destination = cfg->dest_apicid;
4465 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4466 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4467
4468 /*
4469 * This communicates the ga_tag back to the caller
4470 * so that it can do all the necessary clean up.
4471 */
4472 ir_data->cached_ga_tag = 0;
4473 }
4474
4475 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4476}
4477
Jiang Liu7c71d302015-04-13 14:11:33 +08004478static int amd_ir_set_affinity(struct irq_data *data,
4479 const struct cpumask *mask, bool force)
4480{
4481 struct amd_ir_data *ir_data = data->chip_data;
4482 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4483 struct irq_cfg *cfg = irqd_cfg(data);
4484 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004485 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004486 int ret;
4487
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004488 if (!iommu)
4489 return -ENODEV;
4490
Jiang Liu7c71d302015-04-13 14:11:33 +08004491 ret = parent->chip->irq_set_affinity(parent, mask, force);
4492 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4493 return ret;
4494
4495 /*
4496 * Atomically updates the IRTE with the new destination, vector
4497 * and flushes the interrupt entry cache.
4498 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004499 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4500 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004501
4502 /*
4503 * After this point, all the interrupts will start arriving
4504 * at the new destination. So, time to cleanup the previous
4505 * vector allocation.
4506 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004507 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004508
4509 return IRQ_SET_MASK_OK_DONE;
4510}
4511
4512static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4513{
4514 struct amd_ir_data *ir_data = irq_data->chip_data;
4515
4516 *msg = ir_data->msi_entry;
4517}
4518
4519static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004520 .name = "AMD-IR",
4521 .irq_ack = ir_ack_apic_edge,
4522 .irq_set_affinity = amd_ir_set_affinity,
4523 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4524 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004525};
4526
4527int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4528{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004529 struct fwnode_handle *fn;
4530
4531 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4532 if (!fn)
4533 return -ENOMEM;
4534 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4535 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004536 if (!iommu->ir_domain)
4537 return -ENOMEM;
4538
4539 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004540 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4541 "AMD-IR-MSI",
4542 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004543 return 0;
4544}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004545
4546int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4547{
4548 unsigned long flags;
4549 struct amd_iommu *iommu;
4550 struct irq_remap_table *irt;
4551 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4552 int devid = ir_data->irq_2_irte.devid;
4553 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4554 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4555
4556 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4557 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4558 return 0;
4559
4560 iommu = amd_iommu_rlookup_table[devid];
4561 if (!iommu)
4562 return -ENODEV;
4563
4564 irt = get_irq_table(devid, false);
4565 if (!irt)
4566 return -ENODEV;
4567
4568 spin_lock_irqsave(&irt->lock, flags);
4569
4570 if (ref->lo.fields_vapic.guest_mode) {
4571 if (cpu >= 0)
4572 ref->lo.fields_vapic.destination = cpu;
4573 ref->lo.fields_vapic.is_run = is_run;
4574 barrier();
4575 }
4576
4577 spin_unlock_irqrestore(&irt->lock, flags);
4578
4579 iommu_flush_irt(iommu, devid);
4580 iommu_completion_wait(iommu);
4581 return 0;
4582}
4583EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004584#endif