Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 1 | /* |
Joerg Roedel | 5d0d715 | 2010-10-13 11:13:21 +0200 | [diff] [blame] | 2 | * Copyright (C) 2007-2010 Advanced Micro Devices, Inc. |
Joerg Roedel | 63ce3ae | 2015-02-04 16:12:55 +0100 | [diff] [blame] | 3 | * Author: Joerg Roedel <jroedel@suse.de> |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 4 | * Leo Duran <leo.duran@amd.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 18 | */ |
| 19 | |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 20 | #include <linux/ratelimit.h> |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 21 | #include <linux/pci.h> |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 22 | #include <linux/acpi.h> |
Wan Zongshun | 9a4d3bf5 | 2016-04-01 09:06:05 -0400 | [diff] [blame] | 23 | #include <linux/amba/bus.h> |
Wan Zongshun | 0076cd3 | 2016-05-10 09:21:01 -0400 | [diff] [blame] | 24 | #include <linux/platform_device.h> |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 25 | #include <linux/pci-ats.h> |
Akinobu Mita | a66022c | 2009-12-15 16:48:28 -0800 | [diff] [blame] | 26 | #include <linux/bitmap.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 27 | #include <linux/slab.h> |
Joerg Roedel | 7f26508 | 2008-12-12 13:50:21 +0100 | [diff] [blame] | 28 | #include <linux/debugfs.h> |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 29 | #include <linux/scatterlist.h> |
FUJITA Tomonori | 5149136 | 2009-01-05 23:47:25 +0900 | [diff] [blame] | 30 | #include <linux/dma-mapping.h> |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 31 | #include <linux/iommu-helper.h> |
Joerg Roedel | c156e34 | 2008-12-02 18:13:27 +0100 | [diff] [blame] | 32 | #include <linux/iommu.h> |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 33 | #include <linux/delay.h> |
Joerg Roedel | 403f81d | 2011-06-14 16:44:25 +0200 | [diff] [blame] | 34 | #include <linux/amd-iommu.h> |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 35 | #include <linux/notifier.h> |
| 36 | #include <linux/export.h> |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 37 | #include <linux/irq.h> |
| 38 | #include <linux/msi.h> |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 39 | #include <linux/dma-contiguous.h> |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 40 | #include <linux/irqdomain.h> |
Joerg Roedel | 5f6bed5 | 2015-12-22 13:34:22 +0100 | [diff] [blame] | 41 | #include <linux/percpu.h> |
Joerg Roedel | 307d585 | 2016-07-05 11:54:04 +0200 | [diff] [blame] | 42 | #include <linux/iova.h> |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 43 | #include <asm/irq_remapping.h> |
| 44 | #include <asm/io_apic.h> |
| 45 | #include <asm/apic.h> |
| 46 | #include <asm/hw_irq.h> |
Joerg Roedel | 17f5b56 | 2011-07-06 17:14:44 +0200 | [diff] [blame] | 47 | #include <asm/msidef.h> |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 48 | #include <asm/proto.h> |
FUJITA Tomonori | 46a7fa2 | 2008-07-11 10:23:42 +0900 | [diff] [blame] | 49 | #include <asm/iommu.h> |
Joerg Roedel | 1d9b16d | 2008-11-27 18:39:15 +0100 | [diff] [blame] | 50 | #include <asm/gart.h> |
Joerg Roedel | 27c2127 | 2011-05-30 15:56:24 +0200 | [diff] [blame] | 51 | #include <asm/dma.h> |
Joerg Roedel | 403f81d | 2011-06-14 16:44:25 +0200 | [diff] [blame] | 52 | |
| 53 | #include "amd_iommu_proto.h" |
| 54 | #include "amd_iommu_types.h" |
Joerg Roedel | 6b474b8 | 2012-06-26 16:46:04 +0200 | [diff] [blame] | 55 | #include "irq_remapping.h" |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 56 | |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 57 | #define AMD_IOMMU_MAPPING_ERROR 0 |
| 58 | |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 59 | #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28)) |
| 60 | |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 61 | #define LOOP_TIMEOUT 100000 |
Joerg Roedel | 136f78a | 2008-07-11 17:14:27 +0200 | [diff] [blame] | 62 | |
Joerg Roedel | 307d585 | 2016-07-05 11:54:04 +0200 | [diff] [blame] | 63 | /* IO virtual address start page frame number */ |
| 64 | #define IOVA_START_PFN (1) |
| 65 | #define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT) |
| 66 | #define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32)) |
| 67 | |
Joerg Roedel | 81cd07b | 2016-07-07 18:01:10 +0200 | [diff] [blame] | 68 | /* Reserved IOVA ranges */ |
| 69 | #define MSI_RANGE_START (0xfee00000) |
| 70 | #define MSI_RANGE_END (0xfeefffff) |
| 71 | #define HT_RANGE_START (0xfd00000000ULL) |
| 72 | #define HT_RANGE_END (0xffffffffffULL) |
| 73 | |
Ohad Ben-Cohen | aa3de9c | 2011-11-10 11:32:29 +0200 | [diff] [blame] | 74 | /* |
| 75 | * This bitmap is used to advertise the page sizes our hardware support |
| 76 | * to the IOMMU core, which will then use this information to split |
| 77 | * physically contiguous memory regions it is mapping into page sizes |
| 78 | * that we support. |
| 79 | * |
Joerg Roedel | 954e3dd | 2012-12-02 15:35:37 +0100 | [diff] [blame] | 80 | * 512GB Pages are not supported due to a hardware bug |
Ohad Ben-Cohen | aa3de9c | 2011-11-10 11:32:29 +0200 | [diff] [blame] | 81 | */ |
Joerg Roedel | 954e3dd | 2012-12-02 15:35:37 +0100 | [diff] [blame] | 82 | #define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38)) |
Ohad Ben-Cohen | aa3de9c | 2011-11-10 11:32:29 +0200 | [diff] [blame] | 83 | |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 84 | static DEFINE_RWLOCK(amd_iommu_devtable_lock); |
| 85 | |
Joerg Roedel | 8fa5f80 | 2011-06-09 12:24:45 +0200 | [diff] [blame] | 86 | /* List of all available dev_data structures */ |
| 87 | static LIST_HEAD(dev_data_list); |
| 88 | static DEFINE_SPINLOCK(dev_data_list_lock); |
| 89 | |
Joerg Roedel | 6efed63 | 2012-06-14 15:52:58 +0200 | [diff] [blame] | 90 | LIST_HEAD(ioapic_map); |
| 91 | LIST_HEAD(hpet_map); |
Wan Zongshun | 2a0cb4e | 2016-04-01 09:06:00 -0400 | [diff] [blame] | 92 | LIST_HEAD(acpihid_map); |
Joerg Roedel | 6efed63 | 2012-06-14 15:52:58 +0200 | [diff] [blame] | 93 | |
Joerg Roedel | 0feae53 | 2009-08-26 15:26:30 +0200 | [diff] [blame] | 94 | /* |
| 95 | * Domain for untranslated devices - only allocated |
| 96 | * if iommu=pt passed on kernel cmd line. |
| 97 | */ |
Joerg Roedel | b0119e8 | 2017-02-01 13:23:08 +0100 | [diff] [blame] | 98 | const struct iommu_ops amd_iommu_ops; |
Joerg Roedel | 26961ef | 2008-12-03 17:00:17 +0100 | [diff] [blame] | 99 | |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 100 | static ATOMIC_NOTIFIER_HEAD(ppr_notifier); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 101 | int amd_iommu_max_glx_val = -1; |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 102 | |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 103 | static const struct dma_map_ops amd_iommu_dma_ops; |
Joerg Roedel | ac1534a | 2012-06-21 14:52:40 +0200 | [diff] [blame] | 104 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 105 | /* |
| 106 | * general struct to manage commands send to an IOMMU |
| 107 | */ |
Joerg Roedel | d644953 | 2008-07-11 17:14:28 +0200 | [diff] [blame] | 108 | struct iommu_cmd { |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 109 | u32 data[4]; |
| 110 | }; |
| 111 | |
Joerg Roedel | 05152a0 | 2012-06-15 16:53:51 +0200 | [diff] [blame] | 112 | struct kmem_cache *amd_iommu_irq_cache; |
| 113 | |
Joerg Roedel | 04bfdd8 | 2009-09-02 16:00:23 +0200 | [diff] [blame] | 114 | static void update_domain(struct protection_domain *domain); |
Joerg Roedel | 7a5a566 | 2015-06-30 08:56:11 +0200 | [diff] [blame] | 115 | static int protection_domain_init(struct protection_domain *domain); |
Joerg Roedel | b6809ee | 2016-02-26 16:48:59 +0100 | [diff] [blame] | 116 | static void detach_device(struct device *dev); |
Chris Wright | c1eee67 | 2009-05-21 00:56:58 -0700 | [diff] [blame] | 117 | |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 118 | #define FLUSH_QUEUE_SIZE 256 |
| 119 | |
| 120 | struct flush_queue_entry { |
| 121 | unsigned long iova_pfn; |
| 122 | unsigned long pages; |
Joerg Roedel | a6e3f6f | 2017-06-02 16:01:53 +0200 | [diff] [blame] | 123 | u64 counter; /* Flush counter when this entry was added to the queue */ |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 124 | }; |
| 125 | |
| 126 | struct flush_queue { |
| 127 | struct flush_queue_entry *entries; |
| 128 | unsigned head, tail; |
Joerg Roedel | e241f8e | 2017-06-02 15:44:57 +0200 | [diff] [blame] | 129 | spinlock_t lock; |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 130 | }; |
| 131 | |
Joerg Roedel | 007b74b | 2015-12-21 12:53:54 +0100 | [diff] [blame] | 132 | /* |
Joerg Roedel | 007b74b | 2015-12-21 12:53:54 +0100 | [diff] [blame] | 133 | * Data container for a dma_ops specific protection domain |
| 134 | */ |
| 135 | struct dma_ops_domain { |
| 136 | /* generic protection domain information */ |
| 137 | struct protection_domain domain; |
| 138 | |
Joerg Roedel | 307d585 | 2016-07-05 11:54:04 +0200 | [diff] [blame] | 139 | /* IOVA RB-Tree */ |
| 140 | struct iova_domain iovad; |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 141 | |
| 142 | struct flush_queue __percpu *flush_queue; |
Joerg Roedel | a6e3f6f | 2017-06-02 16:01:53 +0200 | [diff] [blame] | 143 | |
| 144 | /* |
| 145 | * We need two counter here to be race-free wrt. IOTLB flushing and |
| 146 | * adding entries to the flush queue. |
| 147 | * |
| 148 | * The flush_start_cnt is incremented _before_ the IOTLB flush starts. |
| 149 | * New entries added to the flush ring-buffer get their 'counter' value |
| 150 | * from here. This way we can make sure that entries added to the queue |
| 151 | * (or other per-cpu queues of the same domain) while the TLB is about |
| 152 | * to be flushed are not considered to be flushed already. |
| 153 | */ |
| 154 | atomic64_t flush_start_cnt; |
| 155 | |
| 156 | /* |
| 157 | * The flush_finish_cnt is incremented when an IOTLB flush is complete. |
| 158 | * This value is always smaller than flush_start_cnt. The queue_add |
| 159 | * function frees all IOVAs that have a counter value smaller than |
| 160 | * flush_finish_cnt. This makes sure that we only free IOVAs that are |
| 161 | * flushed out of the IOTLB of the domain. |
| 162 | */ |
| 163 | atomic64_t flush_finish_cnt; |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 164 | |
| 165 | /* |
| 166 | * Timer to make sure we don't keep IOVAs around unflushed |
| 167 | * for too long |
| 168 | */ |
| 169 | struct timer_list flush_timer; |
| 170 | atomic_t flush_timer_on; |
Joerg Roedel | 007b74b | 2015-12-21 12:53:54 +0100 | [diff] [blame] | 171 | }; |
| 172 | |
Joerg Roedel | 81cd07b | 2016-07-07 18:01:10 +0200 | [diff] [blame] | 173 | static struct iova_domain reserved_iova_ranges; |
| 174 | static struct lock_class_key reserved_rbtree_key; |
| 175 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 176 | /**************************************************************************** |
| 177 | * |
| 178 | * Helper functions |
| 179 | * |
| 180 | ****************************************************************************/ |
| 181 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 182 | static inline int match_hid_uid(struct device *dev, |
| 183 | struct acpihid_map_entry *entry) |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 184 | { |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 185 | const char *hid, *uid; |
| 186 | |
| 187 | hid = acpi_device_hid(ACPI_COMPANION(dev)); |
| 188 | uid = acpi_device_uid(ACPI_COMPANION(dev)); |
| 189 | |
| 190 | if (!hid || !(*hid)) |
| 191 | return -ENODEV; |
| 192 | |
| 193 | if (!uid || !(*uid)) |
| 194 | return strcmp(hid, entry->hid); |
| 195 | |
| 196 | if (!(*entry->uid)) |
| 197 | return strcmp(hid, entry->hid); |
| 198 | |
| 199 | return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid)); |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 200 | } |
| 201 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 202 | static inline u16 get_pci_device_id(struct device *dev) |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 203 | { |
| 204 | struct pci_dev *pdev = to_pci_dev(dev); |
| 205 | |
| 206 | return PCI_DEVID(pdev->bus->number, pdev->devfn); |
| 207 | } |
| 208 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 209 | static inline int get_acpihid_device_id(struct device *dev, |
| 210 | struct acpihid_map_entry **entry) |
| 211 | { |
| 212 | struct acpihid_map_entry *p; |
| 213 | |
| 214 | list_for_each_entry(p, &acpihid_map, list) { |
| 215 | if (!match_hid_uid(dev, p)) { |
| 216 | if (entry) |
| 217 | *entry = p; |
| 218 | return p->devid; |
| 219 | } |
| 220 | } |
| 221 | return -EINVAL; |
| 222 | } |
| 223 | |
| 224 | static inline int get_device_id(struct device *dev) |
| 225 | { |
| 226 | int devid; |
| 227 | |
| 228 | if (dev_is_pci(dev)) |
| 229 | devid = get_pci_device_id(dev); |
| 230 | else |
| 231 | devid = get_acpihid_device_id(dev, NULL); |
| 232 | |
| 233 | return devid; |
| 234 | } |
| 235 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 236 | static struct protection_domain *to_pdomain(struct iommu_domain *dom) |
| 237 | { |
| 238 | return container_of(dom, struct protection_domain, domain); |
| 239 | } |
| 240 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 241 | static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain) |
| 242 | { |
| 243 | BUG_ON(domain->flags != PD_DMA_OPS_MASK); |
| 244 | return container_of(domain, struct dma_ops_domain, domain); |
| 245 | } |
| 246 | |
Joerg Roedel | f62dda6 | 2011-06-09 12:55:35 +0200 | [diff] [blame] | 247 | static struct iommu_dev_data *alloc_dev_data(u16 devid) |
Joerg Roedel | 8fa5f80 | 2011-06-09 12:24:45 +0200 | [diff] [blame] | 248 | { |
| 249 | struct iommu_dev_data *dev_data; |
| 250 | unsigned long flags; |
| 251 | |
| 252 | dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL); |
| 253 | if (!dev_data) |
| 254 | return NULL; |
| 255 | |
Joerg Roedel | f62dda6 | 2011-06-09 12:55:35 +0200 | [diff] [blame] | 256 | dev_data->devid = devid; |
Joerg Roedel | 8fa5f80 | 2011-06-09 12:24:45 +0200 | [diff] [blame] | 257 | |
| 258 | spin_lock_irqsave(&dev_data_list_lock, flags); |
| 259 | list_add_tail(&dev_data->dev_data_list, &dev_data_list); |
| 260 | spin_unlock_irqrestore(&dev_data_list_lock, flags); |
| 261 | |
Joerg Roedel | 30bf2df | 2017-05-15 16:25:03 +0200 | [diff] [blame] | 262 | ratelimit_default_init(&dev_data->rs); |
| 263 | |
Joerg Roedel | 8fa5f80 | 2011-06-09 12:24:45 +0200 | [diff] [blame] | 264 | return dev_data; |
| 265 | } |
| 266 | |
Joerg Roedel | 3b03bb7 | 2011-06-09 18:53:25 +0200 | [diff] [blame] | 267 | static struct iommu_dev_data *search_dev_data(u16 devid) |
| 268 | { |
| 269 | struct iommu_dev_data *dev_data; |
| 270 | unsigned long flags; |
| 271 | |
| 272 | spin_lock_irqsave(&dev_data_list_lock, flags); |
| 273 | list_for_each_entry(dev_data, &dev_data_list, dev_data_list) { |
| 274 | if (dev_data->devid == devid) |
| 275 | goto out_unlock; |
| 276 | } |
| 277 | |
| 278 | dev_data = NULL; |
| 279 | |
| 280 | out_unlock: |
| 281 | spin_unlock_irqrestore(&dev_data_list_lock, flags); |
| 282 | |
| 283 | return dev_data; |
| 284 | } |
| 285 | |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 286 | static int __last_alias(struct pci_dev *pdev, u16 alias, void *data) |
| 287 | { |
| 288 | *(u16 *)data = alias; |
| 289 | return 0; |
| 290 | } |
| 291 | |
| 292 | static u16 get_alias(struct device *dev) |
| 293 | { |
| 294 | struct pci_dev *pdev = to_pci_dev(dev); |
| 295 | u16 devid, ivrs_alias, pci_alias; |
| 296 | |
Joerg Roedel | 6c0b43d | 2016-05-09 19:39:17 +0200 | [diff] [blame] | 297 | /* The callers make sure that get_device_id() does not fail here */ |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 298 | devid = get_device_id(dev); |
| 299 | ivrs_alias = amd_iommu_alias_table[devid]; |
| 300 | pci_for_each_dma_alias(pdev, __last_alias, &pci_alias); |
| 301 | |
| 302 | if (ivrs_alias == pci_alias) |
| 303 | return ivrs_alias; |
| 304 | |
| 305 | /* |
| 306 | * DMA alias showdown |
| 307 | * |
| 308 | * The IVRS is fairly reliable in telling us about aliases, but it |
| 309 | * can't know about every screwy device. If we don't have an IVRS |
| 310 | * reported alias, use the PCI reported alias. In that case we may |
| 311 | * still need to initialize the rlookup and dev_table entries if the |
| 312 | * alias is to a non-existent device. |
| 313 | */ |
| 314 | if (ivrs_alias == devid) { |
| 315 | if (!amd_iommu_rlookup_table[pci_alias]) { |
| 316 | amd_iommu_rlookup_table[pci_alias] = |
| 317 | amd_iommu_rlookup_table[devid]; |
| 318 | memcpy(amd_iommu_dev_table[pci_alias].data, |
| 319 | amd_iommu_dev_table[devid].data, |
| 320 | sizeof(amd_iommu_dev_table[pci_alias].data)); |
| 321 | } |
| 322 | |
| 323 | return pci_alias; |
| 324 | } |
| 325 | |
| 326 | pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d " |
| 327 | "for device %s[%04x:%04x], kernel reported alias " |
| 328 | "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias), |
| 329 | PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device, |
| 330 | PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias), |
| 331 | PCI_FUNC(pci_alias)); |
| 332 | |
| 333 | /* |
| 334 | * If we don't have a PCI DMA alias and the IVRS alias is on the same |
| 335 | * bus, then the IVRS table may know about a quirk that we don't. |
| 336 | */ |
| 337 | if (pci_alias == devid && |
| 338 | PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) { |
Linus Torvalds | 7afd16f | 2016-05-19 13:10:54 -0700 | [diff] [blame] | 339 | pci_add_dma_alias(pdev, ivrs_alias & 0xff); |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 340 | pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n", |
| 341 | PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias), |
| 342 | dev_name(dev)); |
| 343 | } |
| 344 | |
| 345 | return ivrs_alias; |
| 346 | } |
| 347 | |
Joerg Roedel | 3b03bb7 | 2011-06-09 18:53:25 +0200 | [diff] [blame] | 348 | static struct iommu_dev_data *find_dev_data(u16 devid) |
| 349 | { |
| 350 | struct iommu_dev_data *dev_data; |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 351 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; |
Joerg Roedel | 3b03bb7 | 2011-06-09 18:53:25 +0200 | [diff] [blame] | 352 | |
| 353 | dev_data = search_dev_data(devid); |
| 354 | |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 355 | if (dev_data == NULL) { |
Joerg Roedel | 3b03bb7 | 2011-06-09 18:53:25 +0200 | [diff] [blame] | 356 | dev_data = alloc_dev_data(devid); |
| 357 | |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 358 | if (translation_pre_enabled(iommu)) |
| 359 | dev_data->defer_attach = true; |
| 360 | } |
| 361 | |
Joerg Roedel | 3b03bb7 | 2011-06-09 18:53:25 +0200 | [diff] [blame] | 362 | return dev_data; |
| 363 | } |
| 364 | |
Baoquan He | daae2d2 | 2017-08-09 16:33:43 +0800 | [diff] [blame] | 365 | struct iommu_dev_data *get_dev_data(struct device *dev) |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 366 | { |
| 367 | return dev->archdata.iommu; |
| 368 | } |
Baoquan He | daae2d2 | 2017-08-09 16:33:43 +0800 | [diff] [blame] | 369 | EXPORT_SYMBOL(get_dev_data); |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 370 | |
Wan Zongshun | b097d11 | 2016-04-01 09:06:04 -0400 | [diff] [blame] | 371 | /* |
| 372 | * Find or create an IOMMU group for a acpihid device. |
| 373 | */ |
| 374 | static struct iommu_group *acpihid_device_group(struct device *dev) |
| 375 | { |
| 376 | struct acpihid_map_entry *p, *entry = NULL; |
Dan Carpenter | 2d8e1f0 | 2016-04-11 10:14:46 +0300 | [diff] [blame] | 377 | int devid; |
Wan Zongshun | b097d11 | 2016-04-01 09:06:04 -0400 | [diff] [blame] | 378 | |
| 379 | devid = get_acpihid_device_id(dev, &entry); |
| 380 | if (devid < 0) |
| 381 | return ERR_PTR(devid); |
| 382 | |
| 383 | list_for_each_entry(p, &acpihid_map, list) { |
| 384 | if ((devid == p->devid) && p->group) |
| 385 | entry->group = p->group; |
| 386 | } |
| 387 | |
| 388 | if (!entry->group) |
| 389 | entry->group = generic_device_group(dev); |
Robin Murphy | f2f101f | 2016-11-11 17:59:23 +0000 | [diff] [blame] | 390 | else |
| 391 | iommu_group_ref_get(entry->group); |
Wan Zongshun | b097d11 | 2016-04-01 09:06:04 -0400 | [diff] [blame] | 392 | |
| 393 | return entry->group; |
| 394 | } |
| 395 | |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 396 | static bool pci_iommuv2_capable(struct pci_dev *pdev) |
| 397 | { |
| 398 | static const int caps[] = { |
| 399 | PCI_EXT_CAP_ID_ATS, |
Joerg Roedel | 46277b7 | 2011-12-07 14:34:02 +0100 | [diff] [blame] | 400 | PCI_EXT_CAP_ID_PRI, |
| 401 | PCI_EXT_CAP_ID_PASID, |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 402 | }; |
| 403 | int i, pos; |
| 404 | |
| 405 | for (i = 0; i < 3; ++i) { |
| 406 | pos = pci_find_ext_capability(pdev, caps[i]); |
| 407 | if (pos == 0) |
| 408 | return false; |
| 409 | } |
| 410 | |
| 411 | return true; |
| 412 | } |
| 413 | |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 414 | static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum) |
| 415 | { |
| 416 | struct iommu_dev_data *dev_data; |
| 417 | |
| 418 | dev_data = get_dev_data(&pdev->dev); |
| 419 | |
| 420 | return dev_data->errata & (1 << erratum) ? true : false; |
| 421 | } |
| 422 | |
Joerg Roedel | 71c7098 | 2009-11-24 16:43:06 +0100 | [diff] [blame] | 423 | /* |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 424 | * This function checks if the driver got a valid device from the caller to |
| 425 | * avoid dereferencing invalid pointers. |
| 426 | */ |
| 427 | static bool check_device(struct device *dev) |
| 428 | { |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 429 | int devid; |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 430 | |
| 431 | if (!dev || !dev->dma_mask) |
| 432 | return false; |
| 433 | |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 434 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 435 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 436 | return false; |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 437 | |
| 438 | /* Out of our scope? */ |
| 439 | if (devid > amd_iommu_last_bdf) |
| 440 | return false; |
| 441 | |
| 442 | if (amd_iommu_rlookup_table[devid] == NULL) |
| 443 | return false; |
| 444 | |
| 445 | return true; |
| 446 | } |
| 447 | |
Alex Williamson | 25b11ce | 2014-09-19 10:03:13 -0600 | [diff] [blame] | 448 | static void init_iommu_group(struct device *dev) |
Alex Williamson | 2851db2 | 2012-10-08 22:49:41 -0600 | [diff] [blame] | 449 | { |
Alex Williamson | 2851db2 | 2012-10-08 22:49:41 -0600 | [diff] [blame] | 450 | struct iommu_group *group; |
Alex Williamson | 2851db2 | 2012-10-08 22:49:41 -0600 | [diff] [blame] | 451 | |
Alex Williamson | 65d5352 | 2014-07-03 09:51:30 -0600 | [diff] [blame] | 452 | group = iommu_group_get_for_dev(dev); |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 453 | if (IS_ERR(group)) |
| 454 | return; |
| 455 | |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 456 | iommu_group_put(group); |
Alex Williamson | eb9c952 | 2012-10-08 22:49:35 -0600 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | static int iommu_init_device(struct device *dev) |
| 460 | { |
Alex Williamson | eb9c952 | 2012-10-08 22:49:35 -0600 | [diff] [blame] | 461 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 39ab955 | 2017-02-01 16:56:46 +0100 | [diff] [blame] | 462 | struct amd_iommu *iommu; |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 463 | int devid; |
Alex Williamson | eb9c952 | 2012-10-08 22:49:35 -0600 | [diff] [blame] | 464 | |
| 465 | if (dev->archdata.iommu) |
| 466 | return 0; |
| 467 | |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 468 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 469 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 470 | return devid; |
| 471 | |
Joerg Roedel | 39ab955 | 2017-02-01 16:56:46 +0100 | [diff] [blame] | 472 | iommu = amd_iommu_rlookup_table[devid]; |
| 473 | |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 474 | dev_data = find_dev_data(devid); |
Alex Williamson | eb9c952 | 2012-10-08 22:49:35 -0600 | [diff] [blame] | 475 | if (!dev_data) |
| 476 | return -ENOMEM; |
| 477 | |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 478 | dev_data->alias = get_alias(dev); |
| 479 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 480 | if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) { |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 481 | struct amd_iommu *iommu; |
| 482 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 483 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 484 | dev_data->iommu_v2 = iommu->is_iommu_v2; |
| 485 | } |
| 486 | |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 487 | dev->archdata.iommu = dev_data; |
| 488 | |
Joerg Roedel | e3d10af | 2017-02-01 17:23:22 +0100 | [diff] [blame] | 489 | iommu_device_link(&iommu->iommu, dev); |
Alex Williamson | 066f2e9 | 2014-06-12 16:12:37 -0600 | [diff] [blame] | 490 | |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 491 | return 0; |
| 492 | } |
| 493 | |
Joerg Roedel | 2601887 | 2011-06-06 16:50:14 +0200 | [diff] [blame] | 494 | static void iommu_ignore_device(struct device *dev) |
| 495 | { |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 496 | u16 alias; |
| 497 | int devid; |
Joerg Roedel | 2601887 | 2011-06-06 16:50:14 +0200 | [diff] [blame] | 498 | |
| 499 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 500 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 501 | return; |
| 502 | |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 503 | alias = get_alias(dev); |
Joerg Roedel | 2601887 | 2011-06-06 16:50:14 +0200 | [diff] [blame] | 504 | |
| 505 | memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry)); |
| 506 | memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry)); |
| 507 | |
| 508 | amd_iommu_rlookup_table[devid] = NULL; |
| 509 | amd_iommu_rlookup_table[alias] = NULL; |
| 510 | } |
| 511 | |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 512 | static void iommu_uninit_device(struct device *dev) |
| 513 | { |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 514 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 39ab955 | 2017-02-01 16:56:46 +0100 | [diff] [blame] | 515 | struct amd_iommu *iommu; |
| 516 | int devid; |
Alex Williamson | c193109 | 2014-07-03 09:51:24 -0600 | [diff] [blame] | 517 | |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 518 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 519 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 520 | return; |
| 521 | |
Joerg Roedel | 39ab955 | 2017-02-01 16:56:46 +0100 | [diff] [blame] | 522 | iommu = amd_iommu_rlookup_table[devid]; |
| 523 | |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 524 | dev_data = search_dev_data(devid); |
Alex Williamson | c193109 | 2014-07-03 09:51:24 -0600 | [diff] [blame] | 525 | if (!dev_data) |
| 526 | return; |
| 527 | |
Joerg Roedel | b6809ee | 2016-02-26 16:48:59 +0100 | [diff] [blame] | 528 | if (dev_data->domain) |
| 529 | detach_device(dev); |
| 530 | |
Joerg Roedel | e3d10af | 2017-02-01 17:23:22 +0100 | [diff] [blame] | 531 | iommu_device_unlink(&iommu->iommu, dev); |
Alex Williamson | 066f2e9 | 2014-06-12 16:12:37 -0600 | [diff] [blame] | 532 | |
Alex Williamson | 9dcd613 | 2012-05-30 14:19:07 -0600 | [diff] [blame] | 533 | iommu_group_remove_device(dev); |
| 534 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 535 | /* Remove dma-ops */ |
Bart Van Assche | 5657933 | 2017-01-20 13:04:02 -0800 | [diff] [blame] | 536 | dev->dma_ops = NULL; |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 537 | |
Joerg Roedel | 8fa5f80 | 2011-06-09 12:24:45 +0200 | [diff] [blame] | 538 | /* |
Alex Williamson | c193109 | 2014-07-03 09:51:24 -0600 | [diff] [blame] | 539 | * We keep dev_data around for unplugged devices and reuse it when the |
| 540 | * device is re-plugged - not doing so would introduce a ton of races. |
Joerg Roedel | 8fa5f80 | 2011-06-09 12:24:45 +0200 | [diff] [blame] | 541 | */ |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 542 | } |
Joerg Roedel | b7cc955 | 2009-12-10 11:03:39 +0100 | [diff] [blame] | 543 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 544 | /**************************************************************************** |
| 545 | * |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 546 | * Interrupt handling functions |
| 547 | * |
| 548 | ****************************************************************************/ |
| 549 | |
Joerg Roedel | e3e5987 | 2009-09-03 14:02:10 +0200 | [diff] [blame] | 550 | static void dump_dte_entry(u16 devid) |
| 551 | { |
| 552 | int i; |
| 553 | |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 554 | for (i = 0; i < 4; ++i) |
| 555 | pr_err("AMD-Vi: DTE[%d]: %016llx\n", i, |
Joerg Roedel | e3e5987 | 2009-09-03 14:02:10 +0200 | [diff] [blame] | 556 | amd_iommu_dev_table[devid].data[i]); |
| 557 | } |
| 558 | |
Joerg Roedel | 945b4ac | 2009-09-03 14:25:02 +0200 | [diff] [blame] | 559 | static void dump_command(unsigned long phys_addr) |
| 560 | { |
| 561 | struct iommu_cmd *cmd = phys_to_virt(phys_addr); |
| 562 | int i; |
| 563 | |
| 564 | for (i = 0; i < 4; ++i) |
| 565 | pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]); |
| 566 | } |
| 567 | |
Joerg Roedel | 30bf2df | 2017-05-15 16:25:03 +0200 | [diff] [blame] | 568 | static void amd_iommu_report_page_fault(u16 devid, u16 domain_id, |
| 569 | u64 address, int flags) |
| 570 | { |
| 571 | struct iommu_dev_data *dev_data = NULL; |
| 572 | struct pci_dev *pdev; |
| 573 | |
| 574 | pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff); |
| 575 | if (pdev) |
| 576 | dev_data = get_dev_data(&pdev->dev); |
| 577 | |
| 578 | if (dev_data && __ratelimit(&dev_data->rs)) { |
| 579 | dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n", |
| 580 | domain_id, address, flags); |
| 581 | } else if (printk_ratelimit()) { |
| 582 | pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n", |
| 583 | PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid), |
| 584 | domain_id, address, flags); |
| 585 | } |
| 586 | |
| 587 | if (pdev) |
| 588 | pci_dev_put(pdev); |
| 589 | } |
| 590 | |
Joerg Roedel | a345b23 | 2009-09-03 15:01:43 +0200 | [diff] [blame] | 591 | static void iommu_print_event(struct amd_iommu *iommu, void *__evt) |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 592 | { |
Joerg Roedel | 3d06fca | 2012-04-12 14:12:00 +0200 | [diff] [blame] | 593 | int type, devid, domid, flags; |
| 594 | volatile u32 *event = __evt; |
| 595 | int count = 0; |
| 596 | u64 address; |
| 597 | |
| 598 | retry: |
| 599 | type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK; |
| 600 | devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK; |
| 601 | domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK; |
| 602 | flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK; |
| 603 | address = (u64)(((u64)event[3]) << 32) | event[2]; |
| 604 | |
| 605 | if (type == 0) { |
| 606 | /* Did we hit the erratum? */ |
| 607 | if (++count == LOOP_TIMEOUT) { |
| 608 | pr_err("AMD-Vi: No event written to event log\n"); |
| 609 | return; |
| 610 | } |
| 611 | udelay(1); |
| 612 | goto retry; |
| 613 | } |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 614 | |
Joerg Roedel | 30bf2df | 2017-05-15 16:25:03 +0200 | [diff] [blame] | 615 | if (type == EVENT_TYPE_IO_FAULT) { |
| 616 | amd_iommu_report_page_fault(devid, domid, address, flags); |
| 617 | return; |
| 618 | } else { |
| 619 | printk(KERN_ERR "AMD-Vi: Event logged ["); |
| 620 | } |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 621 | |
| 622 | switch (type) { |
| 623 | case EVENT_TYPE_ILL_DEV: |
| 624 | printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x " |
| 625 | "address=0x%016llx flags=0x%04x]\n", |
Shuah Khan | c5081cd | 2013-02-27 17:07:19 -0700 | [diff] [blame] | 626 | PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid), |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 627 | address, flags); |
Joerg Roedel | e3e5987 | 2009-09-03 14:02:10 +0200 | [diff] [blame] | 628 | dump_dte_entry(devid); |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 629 | break; |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 630 | case EVENT_TYPE_DEV_TAB_ERR: |
| 631 | printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x " |
| 632 | "address=0x%016llx flags=0x%04x]\n", |
Shuah Khan | c5081cd | 2013-02-27 17:07:19 -0700 | [diff] [blame] | 633 | PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid), |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 634 | address, flags); |
| 635 | break; |
| 636 | case EVENT_TYPE_PAGE_TAB_ERR: |
| 637 | printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x " |
| 638 | "domain=0x%04x address=0x%016llx flags=0x%04x]\n", |
Shuah Khan | c5081cd | 2013-02-27 17:07:19 -0700 | [diff] [blame] | 639 | PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid), |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 640 | domid, address, flags); |
| 641 | break; |
| 642 | case EVENT_TYPE_ILL_CMD: |
| 643 | printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address); |
Joerg Roedel | 945b4ac | 2009-09-03 14:25:02 +0200 | [diff] [blame] | 644 | dump_command(address); |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 645 | break; |
| 646 | case EVENT_TYPE_CMD_HARD_ERR: |
| 647 | printk("COMMAND_HARDWARE_ERROR address=0x%016llx " |
| 648 | "flags=0x%04x]\n", address, flags); |
| 649 | break; |
| 650 | case EVENT_TYPE_IOTLB_INV_TO: |
| 651 | printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x " |
| 652 | "address=0x%016llx]\n", |
Shuah Khan | c5081cd | 2013-02-27 17:07:19 -0700 | [diff] [blame] | 653 | PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid), |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 654 | address); |
| 655 | break; |
| 656 | case EVENT_TYPE_INV_DEV_REQ: |
| 657 | printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x " |
| 658 | "address=0x%016llx flags=0x%04x]\n", |
Shuah Khan | c5081cd | 2013-02-27 17:07:19 -0700 | [diff] [blame] | 659 | PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid), |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 660 | address, flags); |
| 661 | break; |
| 662 | default: |
| 663 | printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type); |
| 664 | } |
Joerg Roedel | 3d06fca | 2012-04-12 14:12:00 +0200 | [diff] [blame] | 665 | |
| 666 | memset(__evt, 0, 4 * sizeof(u32)); |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 667 | } |
| 668 | |
| 669 | static void iommu_poll_events(struct amd_iommu *iommu) |
| 670 | { |
| 671 | u32 head, tail; |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 672 | |
| 673 | head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET); |
| 674 | tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET); |
| 675 | |
| 676 | while (head != tail) { |
Joerg Roedel | a345b23 | 2009-09-03 15:01:43 +0200 | [diff] [blame] | 677 | iommu_print_event(iommu, iommu->evt_buf + head); |
Joerg Roedel | deba4bc | 2015-10-20 17:33:41 +0200 | [diff] [blame] | 678 | head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE; |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 679 | } |
| 680 | |
| 681 | writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET); |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 682 | } |
| 683 | |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 684 | static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw) |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 685 | { |
| 686 | struct amd_iommu_fault fault; |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 687 | |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 688 | if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) { |
| 689 | pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n"); |
| 690 | return; |
| 691 | } |
| 692 | |
| 693 | fault.address = raw[1]; |
| 694 | fault.pasid = PPR_PASID(raw[0]); |
| 695 | fault.device_id = PPR_DEVID(raw[0]); |
| 696 | fault.tag = PPR_TAG(raw[0]); |
| 697 | fault.flags = PPR_FLAGS(raw[0]); |
| 698 | |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 699 | atomic_notifier_call_chain(&ppr_notifier, 0, &fault); |
| 700 | } |
| 701 | |
| 702 | static void iommu_poll_ppr_log(struct amd_iommu *iommu) |
| 703 | { |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 704 | u32 head, tail; |
| 705 | |
| 706 | if (iommu->ppr_log == NULL) |
| 707 | return; |
| 708 | |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 709 | head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); |
| 710 | tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET); |
| 711 | |
| 712 | while (head != tail) { |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 713 | volatile u64 *raw; |
| 714 | u64 entry[2]; |
| 715 | int i; |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 716 | |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 717 | raw = (u64 *)(iommu->ppr_log + head); |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 718 | |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 719 | /* |
| 720 | * Hardware bug: Interrupt may arrive before the entry is |
| 721 | * written to memory. If this happens we need to wait for the |
| 722 | * entry to arrive. |
| 723 | */ |
| 724 | for (i = 0; i < LOOP_TIMEOUT; ++i) { |
| 725 | if (PPR_REQ_TYPE(raw[0]) != 0) |
| 726 | break; |
| 727 | udelay(1); |
| 728 | } |
| 729 | |
| 730 | /* Avoid memcpy function-call overhead */ |
| 731 | entry[0] = raw[0]; |
| 732 | entry[1] = raw[1]; |
| 733 | |
| 734 | /* |
| 735 | * To detect the hardware bug we need to clear the entry |
| 736 | * back to zero. |
| 737 | */ |
| 738 | raw[0] = raw[1] = 0UL; |
| 739 | |
| 740 | /* Update head pointer of hardware ring-buffer */ |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 741 | head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE; |
| 742 | writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 743 | |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 744 | /* Handle PPR entry */ |
| 745 | iommu_handle_ppr_entry(iommu, entry); |
| 746 | |
Joerg Roedel | eee5353 | 2012-06-01 15:20:23 +0200 | [diff] [blame] | 747 | /* Refresh ring-buffer information */ |
| 748 | head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 749 | tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET); |
| 750 | } |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 751 | } |
| 752 | |
Suravee Suthikulpanit | bd6fcef | 2016-08-23 13:52:37 -0500 | [diff] [blame] | 753 | #ifdef CONFIG_IRQ_REMAP |
| 754 | static int (*iommu_ga_log_notifier)(u32); |
| 755 | |
| 756 | int amd_iommu_register_ga_log_notifier(int (*notifier)(u32)) |
| 757 | { |
| 758 | iommu_ga_log_notifier = notifier; |
| 759 | |
| 760 | return 0; |
| 761 | } |
| 762 | EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier); |
| 763 | |
| 764 | static void iommu_poll_ga_log(struct amd_iommu *iommu) |
| 765 | { |
| 766 | u32 head, tail, cnt = 0; |
| 767 | |
| 768 | if (iommu->ga_log == NULL) |
| 769 | return; |
| 770 | |
| 771 | head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET); |
| 772 | tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET); |
| 773 | |
| 774 | while (head != tail) { |
| 775 | volatile u64 *raw; |
| 776 | u64 log_entry; |
| 777 | |
| 778 | raw = (u64 *)(iommu->ga_log + head); |
| 779 | cnt++; |
| 780 | |
| 781 | /* Avoid memcpy function-call overhead */ |
| 782 | log_entry = *raw; |
| 783 | |
| 784 | /* Update head pointer of hardware ring-buffer */ |
| 785 | head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE; |
| 786 | writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET); |
| 787 | |
| 788 | /* Handle GA entry */ |
| 789 | switch (GA_REQ_TYPE(log_entry)) { |
| 790 | case GA_GUEST_NR: |
| 791 | if (!iommu_ga_log_notifier) |
| 792 | break; |
| 793 | |
| 794 | pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n", |
| 795 | __func__, GA_DEVID(log_entry), |
| 796 | GA_TAG(log_entry)); |
| 797 | |
| 798 | if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0) |
| 799 | pr_err("AMD-Vi: GA log notifier failed.\n"); |
| 800 | break; |
| 801 | default: |
| 802 | break; |
| 803 | } |
| 804 | } |
| 805 | } |
| 806 | #endif /* CONFIG_IRQ_REMAP */ |
| 807 | |
| 808 | #define AMD_IOMMU_INT_MASK \ |
| 809 | (MMIO_STATUS_EVT_INT_MASK | \ |
| 810 | MMIO_STATUS_PPR_INT_MASK | \ |
| 811 | MMIO_STATUS_GALOG_INT_MASK) |
| 812 | |
Joerg Roedel | 72fe00f | 2011-05-10 10:50:42 +0200 | [diff] [blame] | 813 | irqreturn_t amd_iommu_int_thread(int irq, void *data) |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 814 | { |
Suravee Suthikulpanit | 3f398bc | 2013-04-22 16:32:34 -0500 | [diff] [blame] | 815 | struct amd_iommu *iommu = (struct amd_iommu *) data; |
| 816 | u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET); |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 817 | |
Suravee Suthikulpanit | bd6fcef | 2016-08-23 13:52:37 -0500 | [diff] [blame] | 818 | while (status & AMD_IOMMU_INT_MASK) { |
| 819 | /* Enable EVT and PPR and GA interrupts again */ |
| 820 | writel(AMD_IOMMU_INT_MASK, |
Suravee Suthikulpanit | 3f398bc | 2013-04-22 16:32:34 -0500 | [diff] [blame] | 821 | iommu->mmio_base + MMIO_STATUS_OFFSET); |
| 822 | |
| 823 | if (status & MMIO_STATUS_EVT_INT_MASK) { |
| 824 | pr_devel("AMD-Vi: Processing IOMMU Event Log\n"); |
| 825 | iommu_poll_events(iommu); |
| 826 | } |
| 827 | |
| 828 | if (status & MMIO_STATUS_PPR_INT_MASK) { |
| 829 | pr_devel("AMD-Vi: Processing IOMMU PPR Log\n"); |
| 830 | iommu_poll_ppr_log(iommu); |
| 831 | } |
| 832 | |
Suravee Suthikulpanit | bd6fcef | 2016-08-23 13:52:37 -0500 | [diff] [blame] | 833 | #ifdef CONFIG_IRQ_REMAP |
| 834 | if (status & MMIO_STATUS_GALOG_INT_MASK) { |
| 835 | pr_devel("AMD-Vi: Processing IOMMU GA Log\n"); |
| 836 | iommu_poll_ga_log(iommu); |
| 837 | } |
| 838 | #endif |
| 839 | |
Suravee Suthikulpanit | 3f398bc | 2013-04-22 16:32:34 -0500 | [diff] [blame] | 840 | /* |
| 841 | * Hardware bug: ERBT1312 |
| 842 | * When re-enabling interrupt (by writing 1 |
| 843 | * to clear the bit), the hardware might also try to set |
| 844 | * the interrupt bit in the event status register. |
| 845 | * In this scenario, the bit will be set, and disable |
| 846 | * subsequent interrupts. |
| 847 | * |
| 848 | * Workaround: The IOMMU driver should read back the |
| 849 | * status register and check if the interrupt bits are cleared. |
| 850 | * If not, driver will need to go through the interrupt handler |
| 851 | * again and re-clear the bits |
| 852 | */ |
| 853 | status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET); |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 854 | } |
Joerg Roedel | 90008ee | 2008-09-09 16:41:05 +0200 | [diff] [blame] | 855 | return IRQ_HANDLED; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 856 | } |
| 857 | |
Joerg Roedel | 72fe00f | 2011-05-10 10:50:42 +0200 | [diff] [blame] | 858 | irqreturn_t amd_iommu_int_handler(int irq, void *data) |
| 859 | { |
| 860 | return IRQ_WAKE_THREAD; |
| 861 | } |
| 862 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 863 | /**************************************************************************** |
| 864 | * |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 865 | * IOMMU command queuing functions |
| 866 | * |
| 867 | ****************************************************************************/ |
| 868 | |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 869 | static int wait_on_sem(volatile u64 *sem) |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 870 | { |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 871 | int i = 0; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 872 | |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 873 | while (*sem == 0 && i < LOOP_TIMEOUT) { |
| 874 | udelay(1); |
| 875 | i += 1; |
| 876 | } |
| 877 | |
| 878 | if (i == LOOP_TIMEOUT) { |
| 879 | pr_alert("AMD-Vi: Completion-Wait loop timed out\n"); |
| 880 | return -EIO; |
| 881 | } |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 882 | |
| 883 | return 0; |
| 884 | } |
| 885 | |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 886 | static void copy_cmd_to_buffer(struct amd_iommu *iommu, |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 887 | struct iommu_cmd *cmd) |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 888 | { |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 889 | u8 *target; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 890 | |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 891 | target = iommu->cmd_buf + iommu->cmd_buf_tail; |
| 892 | |
| 893 | iommu->cmd_buf_tail += sizeof(*cmd); |
| 894 | iommu->cmd_buf_tail %= CMD_BUFFER_SIZE; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 895 | |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 896 | /* Copy command to buffer */ |
| 897 | memcpy(target, cmd, sizeof(*cmd)); |
| 898 | |
| 899 | /* Tell the IOMMU about it */ |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 900 | writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET); |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 901 | } |
| 902 | |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 903 | static void build_completion_wait(struct iommu_cmd *cmd, u64 address) |
Joerg Roedel | ded4673 | 2011-04-06 10:53:48 +0200 | [diff] [blame] | 904 | { |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 905 | WARN_ON(address & 0x7ULL); |
| 906 | |
Joerg Roedel | ded4673 | 2011-04-06 10:53:48 +0200 | [diff] [blame] | 907 | memset(cmd, 0, sizeof(*cmd)); |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 908 | cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK; |
| 909 | cmd->data[1] = upper_32_bits(__pa(address)); |
| 910 | cmd->data[2] = 1; |
Joerg Roedel | ded4673 | 2011-04-06 10:53:48 +0200 | [diff] [blame] | 911 | CMD_SET_TYPE(cmd, CMD_COMPL_WAIT); |
| 912 | } |
| 913 | |
Joerg Roedel | 94fe79e | 2011-04-06 11:07:21 +0200 | [diff] [blame] | 914 | static void build_inv_dte(struct iommu_cmd *cmd, u16 devid) |
| 915 | { |
| 916 | memset(cmd, 0, sizeof(*cmd)); |
| 917 | cmd->data[0] = devid; |
| 918 | CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY); |
| 919 | } |
| 920 | |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 921 | static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address, |
| 922 | size_t size, u16 domid, int pde) |
| 923 | { |
| 924 | u64 pages; |
Quentin Lambert | ae0cbbb | 2015-02-04 11:40:07 +0100 | [diff] [blame] | 925 | bool s; |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 926 | |
| 927 | pages = iommu_num_pages(address, size, PAGE_SIZE); |
Quentin Lambert | ae0cbbb | 2015-02-04 11:40:07 +0100 | [diff] [blame] | 928 | s = false; |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 929 | |
| 930 | if (pages > 1) { |
| 931 | /* |
| 932 | * If we have to flush more than one page, flush all |
| 933 | * TLB entries for this domain |
| 934 | */ |
| 935 | address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS; |
Quentin Lambert | ae0cbbb | 2015-02-04 11:40:07 +0100 | [diff] [blame] | 936 | s = true; |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 937 | } |
| 938 | |
| 939 | address &= PAGE_MASK; |
| 940 | |
| 941 | memset(cmd, 0, sizeof(*cmd)); |
| 942 | cmd->data[1] |= domid; |
| 943 | cmd->data[2] = lower_32_bits(address); |
| 944 | cmd->data[3] = upper_32_bits(address); |
| 945 | CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES); |
| 946 | if (s) /* size bit - we flush more than one 4kb page */ |
| 947 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK; |
Frank Arnold | df805ab | 2012-08-27 19:21:04 +0200 | [diff] [blame] | 948 | if (pde) /* PDE bit - we want to flush everything, not only the PTEs */ |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 949 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK; |
| 950 | } |
| 951 | |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 952 | static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep, |
| 953 | u64 address, size_t size) |
| 954 | { |
| 955 | u64 pages; |
Quentin Lambert | ae0cbbb | 2015-02-04 11:40:07 +0100 | [diff] [blame] | 956 | bool s; |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 957 | |
| 958 | pages = iommu_num_pages(address, size, PAGE_SIZE); |
Quentin Lambert | ae0cbbb | 2015-02-04 11:40:07 +0100 | [diff] [blame] | 959 | s = false; |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 960 | |
| 961 | if (pages > 1) { |
| 962 | /* |
| 963 | * If we have to flush more than one page, flush all |
| 964 | * TLB entries for this domain |
| 965 | */ |
| 966 | address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS; |
Quentin Lambert | ae0cbbb | 2015-02-04 11:40:07 +0100 | [diff] [blame] | 967 | s = true; |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 968 | } |
| 969 | |
| 970 | address &= PAGE_MASK; |
| 971 | |
| 972 | memset(cmd, 0, sizeof(*cmd)); |
| 973 | cmd->data[0] = devid; |
| 974 | cmd->data[0] |= (qdep & 0xff) << 24; |
| 975 | cmd->data[1] = devid; |
| 976 | cmd->data[2] = lower_32_bits(address); |
| 977 | cmd->data[3] = upper_32_bits(address); |
| 978 | CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES); |
| 979 | if (s) |
| 980 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK; |
| 981 | } |
| 982 | |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 983 | static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid, |
| 984 | u64 address, bool size) |
| 985 | { |
| 986 | memset(cmd, 0, sizeof(*cmd)); |
| 987 | |
| 988 | address &= ~(0xfffULL); |
| 989 | |
Suravee Suthikulpanit | a919a01 | 2014-03-05 18:54:18 -0600 | [diff] [blame] | 990 | cmd->data[0] = pasid; |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 991 | cmd->data[1] = domid; |
| 992 | cmd->data[2] = lower_32_bits(address); |
| 993 | cmd->data[3] = upper_32_bits(address); |
| 994 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK; |
| 995 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK; |
| 996 | if (size) |
| 997 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK; |
| 998 | CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES); |
| 999 | } |
| 1000 | |
| 1001 | static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid, |
| 1002 | int qdep, u64 address, bool size) |
| 1003 | { |
| 1004 | memset(cmd, 0, sizeof(*cmd)); |
| 1005 | |
| 1006 | address &= ~(0xfffULL); |
| 1007 | |
| 1008 | cmd->data[0] = devid; |
Jay Cornwall | e8d2d82 | 2014-02-26 15:49:31 -0600 | [diff] [blame] | 1009 | cmd->data[0] |= ((pasid >> 8) & 0xff) << 16; |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 1010 | cmd->data[0] |= (qdep & 0xff) << 24; |
| 1011 | cmd->data[1] = devid; |
Jay Cornwall | e8d2d82 | 2014-02-26 15:49:31 -0600 | [diff] [blame] | 1012 | cmd->data[1] |= (pasid & 0xff) << 16; |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 1013 | cmd->data[2] = lower_32_bits(address); |
| 1014 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK; |
| 1015 | cmd->data[3] = upper_32_bits(address); |
| 1016 | if (size) |
| 1017 | cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK; |
| 1018 | CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES); |
| 1019 | } |
| 1020 | |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 1021 | static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid, |
| 1022 | int status, int tag, bool gn) |
| 1023 | { |
| 1024 | memset(cmd, 0, sizeof(*cmd)); |
| 1025 | |
| 1026 | cmd->data[0] = devid; |
| 1027 | if (gn) { |
Suravee Suthikulpanit | a919a01 | 2014-03-05 18:54:18 -0600 | [diff] [blame] | 1028 | cmd->data[1] = pasid; |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 1029 | cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK; |
| 1030 | } |
| 1031 | cmd->data[3] = tag & 0x1ff; |
| 1032 | cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT; |
| 1033 | |
| 1034 | CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR); |
| 1035 | } |
| 1036 | |
Joerg Roedel | 58fc7f1 | 2011-04-11 11:13:24 +0200 | [diff] [blame] | 1037 | static void build_inv_all(struct iommu_cmd *cmd) |
| 1038 | { |
| 1039 | memset(cmd, 0, sizeof(*cmd)); |
| 1040 | CMD_SET_TYPE(cmd, CMD_INV_ALL); |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1041 | } |
| 1042 | |
Joerg Roedel | 7ef2798 | 2012-06-21 16:46:04 +0200 | [diff] [blame] | 1043 | static void build_inv_irt(struct iommu_cmd *cmd, u16 devid) |
| 1044 | { |
| 1045 | memset(cmd, 0, sizeof(*cmd)); |
| 1046 | cmd->data[0] = devid; |
| 1047 | CMD_SET_TYPE(cmd, CMD_INV_IRT); |
| 1048 | } |
| 1049 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1050 | /* |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 1051 | * Writes the command to the IOMMUs command buffer and informs the |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1052 | * hardware about the new command. |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1053 | */ |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1054 | static int __iommu_queue_command_sync(struct amd_iommu *iommu, |
| 1055 | struct iommu_cmd *cmd, |
| 1056 | bool sync) |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1057 | { |
Tom Lendacky | 23e967e | 2017-06-05 14:52:26 -0500 | [diff] [blame] | 1058 | unsigned int count = 0; |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 1059 | u32 left, next_tail; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1060 | |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 1061 | next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE; |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1062 | again: |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 1063 | left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE; |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1064 | |
Huang Rui | 432abf6 | 2016-12-12 07:28:26 -0500 | [diff] [blame] | 1065 | if (left <= 0x20) { |
Tom Lendacky | 23e967e | 2017-06-05 14:52:26 -0500 | [diff] [blame] | 1066 | /* Skip udelay() the first time around */ |
| 1067 | if (count++) { |
| 1068 | if (count == LOOP_TIMEOUT) { |
| 1069 | pr_err("AMD-Vi: Command buffer timeout\n"); |
| 1070 | return -EIO; |
| 1071 | } |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1072 | |
Tom Lendacky | 23e967e | 2017-06-05 14:52:26 -0500 | [diff] [blame] | 1073 | udelay(1); |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 1074 | } |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1075 | |
Tom Lendacky | 23e967e | 2017-06-05 14:52:26 -0500 | [diff] [blame] | 1076 | /* Update head and recheck remaining space */ |
| 1077 | iommu->cmd_buf_head = readl(iommu->mmio_base + |
| 1078 | MMIO_CMD_HEAD_OFFSET); |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1079 | |
| 1080 | goto again; |
Joerg Roedel | 136f78a | 2008-07-11 17:14:27 +0200 | [diff] [blame] | 1081 | } |
| 1082 | |
Tom Lendacky | d334a56 | 2017-06-05 14:52:12 -0500 | [diff] [blame] | 1083 | copy_cmd_to_buffer(iommu, cmd); |
Joerg Roedel | 519c31b | 2008-08-14 19:55:15 +0200 | [diff] [blame] | 1084 | |
Tom Lendacky | 23e967e | 2017-06-05 14:52:26 -0500 | [diff] [blame] | 1085 | /* Do we need to make sure all commands are processed? */ |
Joerg Roedel | f1ca151 | 2011-09-02 14:10:32 +0200 | [diff] [blame] | 1086 | iommu->need_sync = sync; |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1087 | |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1088 | return 0; |
| 1089 | } |
| 1090 | |
| 1091 | static int iommu_queue_command_sync(struct amd_iommu *iommu, |
| 1092 | struct iommu_cmd *cmd, |
| 1093 | bool sync) |
| 1094 | { |
| 1095 | unsigned long flags; |
| 1096 | int ret; |
| 1097 | |
| 1098 | spin_lock_irqsave(&iommu->lock, flags); |
| 1099 | ret = __iommu_queue_command_sync(iommu, cmd, sync); |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1100 | spin_unlock_irqrestore(&iommu->lock, flags); |
| 1101 | |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1102 | return ret; |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1103 | } |
| 1104 | |
Joerg Roedel | f1ca151 | 2011-09-02 14:10:32 +0200 | [diff] [blame] | 1105 | static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd) |
| 1106 | { |
| 1107 | return iommu_queue_command_sync(iommu, cmd, true); |
| 1108 | } |
| 1109 | |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1110 | /* |
| 1111 | * This function queues a completion wait command into the command |
| 1112 | * buffer of an IOMMU |
| 1113 | */ |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1114 | static int iommu_completion_wait(struct amd_iommu *iommu) |
| 1115 | { |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 1116 | struct iommu_cmd cmd; |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1117 | unsigned long flags; |
Joerg Roedel | ac0ea6e | 2011-04-06 18:38:20 +0200 | [diff] [blame] | 1118 | int ret; |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1119 | |
| 1120 | if (!iommu->need_sync) |
Joerg Roedel | 815b33f | 2011-04-06 17:26:49 +0200 | [diff] [blame] | 1121 | return 0; |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1122 | |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1123 | |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1124 | build_completion_wait(&cmd, (u64)&iommu->cmd_sem); |
| 1125 | |
| 1126 | spin_lock_irqsave(&iommu->lock, flags); |
| 1127 | |
| 1128 | iommu->cmd_sem = 0; |
| 1129 | |
| 1130 | ret = __iommu_queue_command_sync(iommu, &cmd, false); |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1131 | if (ret) |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1132 | goto out_unlock; |
Joerg Roedel | 8d20196 | 2008-12-02 20:34:41 +0100 | [diff] [blame] | 1133 | |
Joerg Roedel | 4bf5bee | 2016-09-14 11:41:59 +0200 | [diff] [blame] | 1134 | ret = wait_on_sem(&iommu->cmd_sem); |
| 1135 | |
| 1136 | out_unlock: |
| 1137 | spin_unlock_irqrestore(&iommu->lock, flags); |
| 1138 | |
| 1139 | return ret; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1140 | } |
| 1141 | |
Joerg Roedel | d8c1308 | 2011-04-06 18:51:26 +0200 | [diff] [blame] | 1142 | static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid) |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1143 | { |
| 1144 | struct iommu_cmd cmd; |
| 1145 | |
Joerg Roedel | d8c1308 | 2011-04-06 18:51:26 +0200 | [diff] [blame] | 1146 | build_inv_dte(&cmd, devid); |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1147 | |
Joerg Roedel | d8c1308 | 2011-04-06 18:51:26 +0200 | [diff] [blame] | 1148 | return iommu_queue_command(iommu, &cmd); |
| 1149 | } |
| 1150 | |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1151 | static void iommu_flush_dte_all(struct amd_iommu *iommu) |
| 1152 | { |
| 1153 | u32 devid; |
| 1154 | |
| 1155 | for (devid = 0; devid <= 0xffff; ++devid) |
| 1156 | iommu_flush_dte(iommu, devid); |
| 1157 | |
| 1158 | iommu_completion_wait(iommu); |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1159 | } |
| 1160 | |
| 1161 | /* |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1162 | * This function uses heavy locking and may disable irqs for some time. But |
| 1163 | * this is no issue because it is only called during resume. |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1164 | */ |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1165 | static void iommu_flush_tlb_all(struct amd_iommu *iommu) |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1166 | { |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1167 | u32 dom_id; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1168 | |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1169 | for (dom_id = 0; dom_id <= 0xffff; ++dom_id) { |
| 1170 | struct iommu_cmd cmd; |
| 1171 | build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, |
| 1172 | dom_id, 1); |
| 1173 | iommu_queue_command(iommu, &cmd); |
| 1174 | } |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1175 | |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1176 | iommu_completion_wait(iommu); |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1177 | } |
| 1178 | |
Joerg Roedel | 58fc7f1 | 2011-04-11 11:13:24 +0200 | [diff] [blame] | 1179 | static void iommu_flush_all(struct amd_iommu *iommu) |
| 1180 | { |
| 1181 | struct iommu_cmd cmd; |
| 1182 | |
| 1183 | build_inv_all(&cmd); |
| 1184 | |
| 1185 | iommu_queue_command(iommu, &cmd); |
| 1186 | iommu_completion_wait(iommu); |
| 1187 | } |
| 1188 | |
Joerg Roedel | 7ef2798 | 2012-06-21 16:46:04 +0200 | [diff] [blame] | 1189 | static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid) |
| 1190 | { |
| 1191 | struct iommu_cmd cmd; |
| 1192 | |
| 1193 | build_inv_irt(&cmd, devid); |
| 1194 | |
| 1195 | iommu_queue_command(iommu, &cmd); |
| 1196 | } |
| 1197 | |
| 1198 | static void iommu_flush_irt_all(struct amd_iommu *iommu) |
| 1199 | { |
| 1200 | u32 devid; |
| 1201 | |
| 1202 | for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++) |
| 1203 | iommu_flush_irt(iommu, devid); |
| 1204 | |
| 1205 | iommu_completion_wait(iommu); |
| 1206 | } |
| 1207 | |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1208 | void iommu_flush_all_caches(struct amd_iommu *iommu) |
| 1209 | { |
Joerg Roedel | 58fc7f1 | 2011-04-11 11:13:24 +0200 | [diff] [blame] | 1210 | if (iommu_feature(iommu, FEATURE_IA)) { |
| 1211 | iommu_flush_all(iommu); |
| 1212 | } else { |
| 1213 | iommu_flush_dte_all(iommu); |
Joerg Roedel | 7ef2798 | 2012-06-21 16:46:04 +0200 | [diff] [blame] | 1214 | iommu_flush_irt_all(iommu); |
Joerg Roedel | 58fc7f1 | 2011-04-11 11:13:24 +0200 | [diff] [blame] | 1215 | iommu_flush_tlb_all(iommu); |
| 1216 | } |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1217 | } |
| 1218 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1219 | /* |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1220 | * Command send function for flushing on-device TLB |
| 1221 | */ |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 1222 | static int device_flush_iotlb(struct iommu_dev_data *dev_data, |
| 1223 | u64 address, size_t size) |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1224 | { |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1225 | struct amd_iommu *iommu; |
| 1226 | struct iommu_cmd cmd; |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1227 | int qdep; |
| 1228 | |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 1229 | qdep = dev_data->ats.qdep; |
| 1230 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1231 | |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 1232 | build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size); |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1233 | |
| 1234 | return iommu_queue_command(iommu, &cmd); |
| 1235 | } |
| 1236 | |
| 1237 | /* |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1238 | * Command send function for invalidating a device table entry |
| 1239 | */ |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 1240 | static int device_flush_dte(struct iommu_dev_data *dev_data) |
Joerg Roedel | 3fa4365 | 2009-11-26 15:04:38 +0100 | [diff] [blame] | 1241 | { |
| 1242 | struct amd_iommu *iommu; |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 1243 | u16 alias; |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1244 | int ret; |
Joerg Roedel | 3fa4365 | 2009-11-26 15:04:38 +0100 | [diff] [blame] | 1245 | |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 1246 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 1247 | alias = dev_data->alias; |
Joerg Roedel | 3fa4365 | 2009-11-26 15:04:38 +0100 | [diff] [blame] | 1248 | |
Joerg Roedel | f62dda6 | 2011-06-09 12:55:35 +0200 | [diff] [blame] | 1249 | ret = iommu_flush_dte(iommu, dev_data->devid); |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 1250 | if (!ret && alias != dev_data->devid) |
| 1251 | ret = iommu_flush_dte(iommu, alias); |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1252 | if (ret) |
| 1253 | return ret; |
| 1254 | |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 1255 | if (dev_data->ats.enabled) |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 1256 | ret = device_flush_iotlb(dev_data, 0, ~0UL); |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1257 | |
| 1258 | return ret; |
Joerg Roedel | 3fa4365 | 2009-11-26 15:04:38 +0100 | [diff] [blame] | 1259 | } |
| 1260 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1261 | /* |
| 1262 | * TLB invalidation function which is called from the mapping functions. |
| 1263 | * It invalidates a single PTE if the range to flush is within a single |
| 1264 | * page. Otherwise it flushes the whole TLB of the IOMMU. |
| 1265 | */ |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1266 | static void __domain_flush_pages(struct protection_domain *domain, |
| 1267 | u64 address, size_t size, int pde) |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1268 | { |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1269 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 1270 | struct iommu_cmd cmd; |
| 1271 | int ret = 0, i; |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1272 | |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 1273 | build_inv_iommu_pages(&cmd, address, size, domain->id, pde); |
Joerg Roedel | 999ba41 | 2008-07-03 19:35:08 +0200 | [diff] [blame] | 1274 | |
Suravee Suthikulpanit | 6b9376e | 2017-02-24 02:48:17 -0600 | [diff] [blame] | 1275 | for (i = 0; i < amd_iommu_get_num_iommus(); ++i) { |
Joerg Roedel | 6de8ad9 | 2009-11-23 18:30:32 +0100 | [diff] [blame] | 1276 | if (!domain->dev_iommu[i]) |
| 1277 | continue; |
| 1278 | |
| 1279 | /* |
| 1280 | * Devices of this domain are behind this IOMMU |
| 1281 | * We need a TLB flush |
| 1282 | */ |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 1283 | ret |= iommu_queue_command(amd_iommus[i], &cmd); |
Joerg Roedel | 6de8ad9 | 2009-11-23 18:30:32 +0100 | [diff] [blame] | 1284 | } |
| 1285 | |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1286 | list_for_each_entry(dev_data, &domain->dev_list, list) { |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1287 | |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 1288 | if (!dev_data->ats.enabled) |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1289 | continue; |
| 1290 | |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 1291 | ret |= device_flush_iotlb(dev_data, address, size); |
Joerg Roedel | cb41ed8 | 2011-04-05 11:00:53 +0200 | [diff] [blame] | 1292 | } |
| 1293 | |
Joerg Roedel | 11b6402 | 2011-04-06 11:49:28 +0200 | [diff] [blame] | 1294 | WARN_ON(ret); |
Joerg Roedel | 6de8ad9 | 2009-11-23 18:30:32 +0100 | [diff] [blame] | 1295 | } |
| 1296 | |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1297 | static void domain_flush_pages(struct protection_domain *domain, |
| 1298 | u64 address, size_t size) |
Joerg Roedel | 6de8ad9 | 2009-11-23 18:30:32 +0100 | [diff] [blame] | 1299 | { |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1300 | __domain_flush_pages(domain, address, size, 0); |
Joerg Roedel | a19ae1e | 2008-06-26 21:27:55 +0200 | [diff] [blame] | 1301 | } |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 1302 | |
Joerg Roedel | 1c65577 | 2008-09-04 18:40:05 +0200 | [diff] [blame] | 1303 | /* Flush the whole IO/TLB for a given protection domain */ |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1304 | static void domain_flush_tlb(struct protection_domain *domain) |
Joerg Roedel | 1c65577 | 2008-09-04 18:40:05 +0200 | [diff] [blame] | 1305 | { |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1306 | __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0); |
Joerg Roedel | 1c65577 | 2008-09-04 18:40:05 +0200 | [diff] [blame] | 1307 | } |
| 1308 | |
Chris Wright | 42a49f9 | 2009-06-15 15:42:00 +0200 | [diff] [blame] | 1309 | /* Flush the whole IO/TLB for a given protection domain - including PDE */ |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1310 | static void domain_flush_tlb_pde(struct protection_domain *domain) |
Chris Wright | 42a49f9 | 2009-06-15 15:42:00 +0200 | [diff] [blame] | 1311 | { |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1312 | __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1); |
| 1313 | } |
| 1314 | |
| 1315 | static void domain_flush_complete(struct protection_domain *domain) |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 1316 | { |
| 1317 | int i; |
| 1318 | |
Suravee Suthikulpanit | 6b9376e | 2017-02-24 02:48:17 -0600 | [diff] [blame] | 1319 | for (i = 0; i < amd_iommu_get_num_iommus(); ++i) { |
Joerg Roedel | f1eae7c | 2016-07-06 12:50:35 +0200 | [diff] [blame] | 1320 | if (domain && !domain->dev_iommu[i]) |
Joerg Roedel | b6c0271 | 2008-06-26 21:27:53 +0200 | [diff] [blame] | 1321 | continue; |
| 1322 | |
| 1323 | /* |
| 1324 | * Devices of this domain are behind this IOMMU |
| 1325 | * We need to wait for completion of all commands. |
| 1326 | */ |
| 1327 | iommu_completion_wait(amd_iommus[i]); |
| 1328 | } |
| 1329 | } |
| 1330 | |
Joerg Roedel | b00d3bc | 2009-11-26 15:35:33 +0100 | [diff] [blame] | 1331 | |
Joerg Roedel | 43f4960 | 2008-12-02 21:01:12 +0100 | [diff] [blame] | 1332 | /* |
Joerg Roedel | b00d3bc | 2009-11-26 15:35:33 +0100 | [diff] [blame] | 1333 | * This function flushes the DTEs for all devices in domain |
Joerg Roedel | 43f4960 | 2008-12-02 21:01:12 +0100 | [diff] [blame] | 1334 | */ |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 1335 | static void domain_flush_devices(struct protection_domain *domain) |
Joerg Roedel | bfd1be1 | 2009-05-05 15:33:57 +0200 | [diff] [blame] | 1336 | { |
Joerg Roedel | b00d3bc | 2009-11-26 15:35:33 +0100 | [diff] [blame] | 1337 | struct iommu_dev_data *dev_data; |
Joerg Roedel | b00d3bc | 2009-11-26 15:35:33 +0100 | [diff] [blame] | 1338 | |
| 1339 | list_for_each_entry(dev_data, &domain->dev_list, list) |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 1340 | device_flush_dte(dev_data); |
Joerg Roedel | b00d3bc | 2009-11-26 15:35:33 +0100 | [diff] [blame] | 1341 | } |
| 1342 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1343 | /**************************************************************************** |
| 1344 | * |
| 1345 | * The functions below are used the create the page table mappings for |
| 1346 | * unity mapped regions. |
| 1347 | * |
| 1348 | ****************************************************************************/ |
| 1349 | |
| 1350 | /* |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1351 | * This function is used to add another level to an IO page table. Adding |
| 1352 | * another level increases the size of the address space by 9 bits to a size up |
| 1353 | * to 64 bits. |
| 1354 | */ |
| 1355 | static bool increase_address_space(struct protection_domain *domain, |
| 1356 | gfp_t gfp) |
| 1357 | { |
| 1358 | u64 *pte; |
| 1359 | |
| 1360 | if (domain->mode == PAGE_MODE_6_LEVEL) |
| 1361 | /* address space already 64 bit large */ |
| 1362 | return false; |
| 1363 | |
| 1364 | pte = (void *)get_zeroed_page(gfp); |
| 1365 | if (!pte) |
| 1366 | return false; |
| 1367 | |
| 1368 | *pte = PM_LEVEL_PDE(domain->mode, |
| 1369 | virt_to_phys(domain->pt_root)); |
| 1370 | domain->pt_root = pte; |
| 1371 | domain->mode += 1; |
| 1372 | domain->updated = true; |
| 1373 | |
| 1374 | return true; |
| 1375 | } |
| 1376 | |
| 1377 | static u64 *alloc_pte(struct protection_domain *domain, |
| 1378 | unsigned long address, |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1379 | unsigned long page_size, |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1380 | u64 **pte_page, |
| 1381 | gfp_t gfp) |
| 1382 | { |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1383 | int level, end_lvl; |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1384 | u64 *pte, *page; |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1385 | |
| 1386 | BUG_ON(!is_power_of_2(page_size)); |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1387 | |
| 1388 | while (address > PM_LEVEL_SIZE(domain->mode)) |
| 1389 | increase_address_space(domain, gfp); |
| 1390 | |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1391 | level = domain->mode - 1; |
| 1392 | pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)]; |
| 1393 | address = PAGE_SIZE_ALIGN(address, page_size); |
| 1394 | end_lvl = PAGE_SIZE_LEVEL(page_size); |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1395 | |
| 1396 | while (level > end_lvl) { |
Joerg Roedel | 7bfa5bd | 2015-12-21 19:07:50 +0100 | [diff] [blame] | 1397 | u64 __pte, __npte; |
| 1398 | |
| 1399 | __pte = *pte; |
| 1400 | |
| 1401 | if (!IOMMU_PTE_PRESENT(__pte)) { |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1402 | page = (u64 *)get_zeroed_page(gfp); |
| 1403 | if (!page) |
| 1404 | return NULL; |
Joerg Roedel | 7bfa5bd | 2015-12-21 19:07:50 +0100 | [diff] [blame] | 1405 | |
| 1406 | __npte = PM_LEVEL_PDE(level, virt_to_phys(page)); |
| 1407 | |
Baoquan He | 134414f | 2016-09-15 16:50:50 +0800 | [diff] [blame] | 1408 | /* pte could have been changed somewhere. */ |
| 1409 | if (cmpxchg64(pte, __pte, __npte) != __pte) { |
Joerg Roedel | 7bfa5bd | 2015-12-21 19:07:50 +0100 | [diff] [blame] | 1410 | free_page((unsigned long)page); |
| 1411 | continue; |
| 1412 | } |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1413 | } |
| 1414 | |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1415 | /* No level skipping support yet */ |
| 1416 | if (PM_PTE_LEVEL(*pte) != level) |
| 1417 | return NULL; |
| 1418 | |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1419 | level -= 1; |
| 1420 | |
| 1421 | pte = IOMMU_PTE_PAGE(*pte); |
| 1422 | |
| 1423 | if (pte_page && level == end_lvl) |
| 1424 | *pte_page = pte; |
| 1425 | |
| 1426 | pte = &pte[PM_LEVEL_INDEX(level, address)]; |
| 1427 | } |
| 1428 | |
| 1429 | return pte; |
| 1430 | } |
| 1431 | |
| 1432 | /* |
| 1433 | * This function checks if there is a PTE for a given dma address. If |
| 1434 | * there is one, it returns the pointer to it. |
| 1435 | */ |
Joerg Roedel | 3039ca1 | 2015-04-01 14:58:48 +0200 | [diff] [blame] | 1436 | static u64 *fetch_pte(struct protection_domain *domain, |
| 1437 | unsigned long address, |
| 1438 | unsigned long *page_size) |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1439 | { |
| 1440 | int level; |
| 1441 | u64 *pte; |
| 1442 | |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1443 | if (address > PM_LEVEL_SIZE(domain->mode)) |
| 1444 | return NULL; |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1445 | |
Joerg Roedel | 3039ca1 | 2015-04-01 14:58:48 +0200 | [diff] [blame] | 1446 | level = domain->mode - 1; |
| 1447 | pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)]; |
| 1448 | *page_size = PTE_LEVEL_PAGE_SIZE(level); |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1449 | |
| 1450 | while (level > 0) { |
| 1451 | |
| 1452 | /* Not Present */ |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1453 | if (!IOMMU_PTE_PRESENT(*pte)) |
| 1454 | return NULL; |
| 1455 | |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1456 | /* Large PTE */ |
Joerg Roedel | 3039ca1 | 2015-04-01 14:58:48 +0200 | [diff] [blame] | 1457 | if (PM_PTE_LEVEL(*pte) == 7 || |
| 1458 | PM_PTE_LEVEL(*pte) == 0) |
| 1459 | break; |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1460 | |
| 1461 | /* No level skipping support yet */ |
| 1462 | if (PM_PTE_LEVEL(*pte) != level) |
| 1463 | return NULL; |
| 1464 | |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1465 | level -= 1; |
| 1466 | |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1467 | /* Walk to the next level */ |
Joerg Roedel | 3039ca1 | 2015-04-01 14:58:48 +0200 | [diff] [blame] | 1468 | pte = IOMMU_PTE_PAGE(*pte); |
| 1469 | pte = &pte[PM_LEVEL_INDEX(level, address)]; |
| 1470 | *page_size = PTE_LEVEL_PAGE_SIZE(level); |
| 1471 | } |
| 1472 | |
| 1473 | if (PM_PTE_LEVEL(*pte) == 0x07) { |
| 1474 | unsigned long pte_mask; |
| 1475 | |
| 1476 | /* |
| 1477 | * If we have a series of large PTEs, make |
| 1478 | * sure to return a pointer to the first one. |
| 1479 | */ |
| 1480 | *page_size = pte_mask = PTE_PAGE_SIZE(*pte); |
| 1481 | pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1); |
| 1482 | pte = (u64 *)(((unsigned long)pte) & pte_mask); |
Joerg Roedel | 308973d | 2009-11-24 17:43:32 +0100 | [diff] [blame] | 1483 | } |
| 1484 | |
| 1485 | return pte; |
| 1486 | } |
| 1487 | |
| 1488 | /* |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1489 | * Generic mapping functions. It maps a physical address into a DMA |
| 1490 | * address space. It allocates the page table pages if necessary. |
| 1491 | * In the future it can be extended to a generic mapping function |
| 1492 | * supporting all features of AMD IOMMU page tables like level skipping |
| 1493 | * and full 64 bit address spaces. |
| 1494 | */ |
Joerg Roedel | 38e817f | 2008-12-02 17:27:52 +0100 | [diff] [blame] | 1495 | static int iommu_map_page(struct protection_domain *dom, |
| 1496 | unsigned long bus_addr, |
| 1497 | unsigned long phys_addr, |
Joerg Roedel | b911b89 | 2016-07-05 14:29:11 +0200 | [diff] [blame] | 1498 | unsigned long page_size, |
Joerg Roedel | abdc5eb | 2009-09-03 11:33:51 +0200 | [diff] [blame] | 1499 | int prot, |
Joerg Roedel | b911b89 | 2016-07-05 14:29:11 +0200 | [diff] [blame] | 1500 | gfp_t gfp) |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1501 | { |
Joerg Roedel | 8bda309 | 2009-05-12 12:02:46 +0200 | [diff] [blame] | 1502 | u64 __pte, *pte; |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1503 | int i, count; |
Joerg Roedel | abdc5eb | 2009-09-03 11:33:51 +0200 | [diff] [blame] | 1504 | |
Joerg Roedel | d4b0366 | 2015-04-01 14:58:52 +0200 | [diff] [blame] | 1505 | BUG_ON(!IS_ALIGNED(bus_addr, page_size)); |
| 1506 | BUG_ON(!IS_ALIGNED(phys_addr, page_size)); |
| 1507 | |
Joerg Roedel | bad1cac | 2009-09-02 16:52:23 +0200 | [diff] [blame] | 1508 | if (!(prot & IOMMU_PROT_MASK)) |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1509 | return -EINVAL; |
| 1510 | |
Joerg Roedel | d4b0366 | 2015-04-01 14:58:52 +0200 | [diff] [blame] | 1511 | count = PAGE_SIZE_PTE_COUNT(page_size); |
Joerg Roedel | b911b89 | 2016-07-05 14:29:11 +0200 | [diff] [blame] | 1512 | pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp); |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1513 | |
Maurizio Lombardi | 63eaa75 | 2014-09-11 12:28:03 +0200 | [diff] [blame] | 1514 | if (!pte) |
| 1515 | return -ENOMEM; |
| 1516 | |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1517 | for (i = 0; i < count; ++i) |
| 1518 | if (IOMMU_PTE_PRESENT(pte[i])) |
| 1519 | return -EBUSY; |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1520 | |
Joerg Roedel | d4b0366 | 2015-04-01 14:58:52 +0200 | [diff] [blame] | 1521 | if (count > 1) { |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1522 | __pte = PAGE_SIZE_PTE(phys_addr, page_size); |
Baoquan He | 07a80a6 | 2017-08-09 16:33:36 +0800 | [diff] [blame] | 1523 | __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC; |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1524 | } else |
Baoquan He | 07a80a6 | 2017-08-09 16:33:36 +0800 | [diff] [blame] | 1525 | __pte = phys_addr | IOMMU_PTE_PR | IOMMU_PTE_FC; |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1526 | |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1527 | if (prot & IOMMU_PROT_IR) |
| 1528 | __pte |= IOMMU_PTE_IR; |
| 1529 | if (prot & IOMMU_PROT_IW) |
| 1530 | __pte |= IOMMU_PTE_IW; |
| 1531 | |
Joerg Roedel | cbb9d72 | 2010-01-15 14:41:15 +0100 | [diff] [blame] | 1532 | for (i = 0; i < count; ++i) |
| 1533 | pte[i] = __pte; |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1534 | |
Joerg Roedel | 04bfdd8 | 2009-09-02 16:00:23 +0200 | [diff] [blame] | 1535 | update_domain(dom); |
| 1536 | |
Joerg Roedel | bd0e521 | 2008-06-26 21:27:56 +0200 | [diff] [blame] | 1537 | return 0; |
| 1538 | } |
| 1539 | |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1540 | static unsigned long iommu_unmap_page(struct protection_domain *dom, |
| 1541 | unsigned long bus_addr, |
| 1542 | unsigned long page_size) |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 1543 | { |
Joerg Roedel | 71b390e | 2015-04-01 14:58:49 +0200 | [diff] [blame] | 1544 | unsigned long long unmapped; |
| 1545 | unsigned long unmap_size; |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1546 | u64 *pte; |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 1547 | |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1548 | BUG_ON(!is_power_of_2(page_size)); |
| 1549 | |
| 1550 | unmapped = 0; |
| 1551 | |
| 1552 | while (unmapped < page_size) { |
| 1553 | |
Joerg Roedel | 71b390e | 2015-04-01 14:58:49 +0200 | [diff] [blame] | 1554 | pte = fetch_pte(dom, bus_addr, &unmap_size); |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1555 | |
Joerg Roedel | 71b390e | 2015-04-01 14:58:49 +0200 | [diff] [blame] | 1556 | if (pte) { |
| 1557 | int i, count; |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1558 | |
Joerg Roedel | 71b390e | 2015-04-01 14:58:49 +0200 | [diff] [blame] | 1559 | count = PAGE_SIZE_PTE_COUNT(unmap_size); |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1560 | for (i = 0; i < count; i++) |
| 1561 | pte[i] = 0ULL; |
| 1562 | } |
| 1563 | |
| 1564 | bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size; |
| 1565 | unmapped += unmap_size; |
| 1566 | } |
| 1567 | |
Alex Williamson | 60d0ca3 | 2013-06-21 14:33:19 -0600 | [diff] [blame] | 1568 | BUG_ON(unmapped && !is_power_of_2(unmapped)); |
Joerg Roedel | 24cd772 | 2010-01-19 17:27:39 +0100 | [diff] [blame] | 1569 | |
| 1570 | return unmapped; |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 1571 | } |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 1572 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1573 | /**************************************************************************** |
| 1574 | * |
| 1575 | * The next functions belong to the address allocator for the dma_ops |
Joerg Roedel | 2d4c515 | 2016-07-05 16:21:32 +0200 | [diff] [blame] | 1576 | * interface functions. |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1577 | * |
| 1578 | ****************************************************************************/ |
Joerg Roedel | d308644 | 2008-06-26 21:27:57 +0200 | [diff] [blame] | 1579 | |
Joerg Roedel | 9cabe89 | 2009-05-18 16:38:55 +0200 | [diff] [blame] | 1580 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1581 | static unsigned long dma_ops_alloc_iova(struct device *dev, |
| 1582 | struct dma_ops_domain *dma_dom, |
| 1583 | unsigned int pages, u64 dma_mask) |
Joerg Roedel | a0f5144 | 2015-12-21 16:20:09 +0100 | [diff] [blame] | 1584 | { |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1585 | unsigned long pfn = 0; |
Joerg Roedel | a0f5144 | 2015-12-21 16:20:09 +0100 | [diff] [blame] | 1586 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1587 | pages = __roundup_pow_of_two(pages); |
Joerg Roedel | a0f5144 | 2015-12-21 16:20:09 +0100 | [diff] [blame] | 1588 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1589 | if (dma_mask > DMA_BIT_MASK(32)) |
| 1590 | pfn = alloc_iova_fast(&dma_dom->iovad, pages, |
| 1591 | IOVA_PFN(DMA_BIT_MASK(32))); |
Joerg Roedel | 7b5e25b | 2015-12-22 13:38:12 +0100 | [diff] [blame] | 1592 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1593 | if (!pfn) |
| 1594 | pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask)); |
Joerg Roedel | 60e6a7c | 2015-12-21 16:53:17 +0100 | [diff] [blame] | 1595 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1596 | return (pfn << PAGE_SHIFT); |
Joerg Roedel | a0f5144 | 2015-12-21 16:20:09 +0100 | [diff] [blame] | 1597 | } |
| 1598 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1599 | static void dma_ops_free_iova(struct dma_ops_domain *dma_dom, |
| 1600 | unsigned long address, |
| 1601 | unsigned int pages) |
Joerg Roedel | 384de72 | 2009-05-15 12:30:05 +0200 | [diff] [blame] | 1602 | { |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1603 | pages = __roundup_pow_of_two(pages); |
| 1604 | address >>= PAGE_SHIFT; |
Joerg Roedel | 5f6bed5 | 2015-12-22 13:34:22 +0100 | [diff] [blame] | 1605 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 1606 | free_iova_fast(&dma_dom->iovad, address, pages); |
Joerg Roedel | d308644 | 2008-06-26 21:27:57 +0200 | [diff] [blame] | 1607 | } |
| 1608 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1609 | /**************************************************************************** |
| 1610 | * |
| 1611 | * The next functions belong to the domain allocation. A domain is |
| 1612 | * allocated for every IOMMU as the default domain. If device isolation |
| 1613 | * is enabled, every device get its own domain. The most important thing |
| 1614 | * about domains is the page table mapping the DMA address space they |
| 1615 | * contain. |
| 1616 | * |
| 1617 | ****************************************************************************/ |
| 1618 | |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 1619 | /* |
| 1620 | * This function adds a protection domain to the global protection domain list |
| 1621 | */ |
| 1622 | static void add_domain_to_list(struct protection_domain *domain) |
| 1623 | { |
| 1624 | unsigned long flags; |
| 1625 | |
| 1626 | spin_lock_irqsave(&amd_iommu_pd_lock, flags); |
| 1627 | list_add(&domain->list, &amd_iommu_pd_list); |
| 1628 | spin_unlock_irqrestore(&amd_iommu_pd_lock, flags); |
| 1629 | } |
| 1630 | |
| 1631 | /* |
| 1632 | * This function removes a protection domain to the global |
| 1633 | * protection domain list |
| 1634 | */ |
| 1635 | static void del_domain_from_list(struct protection_domain *domain) |
| 1636 | { |
| 1637 | unsigned long flags; |
| 1638 | |
| 1639 | spin_lock_irqsave(&amd_iommu_pd_lock, flags); |
| 1640 | list_del(&domain->list); |
| 1641 | spin_unlock_irqrestore(&amd_iommu_pd_lock, flags); |
| 1642 | } |
| 1643 | |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1644 | static u16 domain_id_alloc(void) |
| 1645 | { |
| 1646 | unsigned long flags; |
| 1647 | int id; |
| 1648 | |
| 1649 | write_lock_irqsave(&amd_iommu_devtable_lock, flags); |
| 1650 | id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID); |
| 1651 | BUG_ON(id == 0); |
| 1652 | if (id > 0 && id < MAX_DOMAIN_ID) |
| 1653 | __set_bit(id, amd_iommu_pd_alloc_bitmap); |
| 1654 | else |
| 1655 | id = 0; |
| 1656 | write_unlock_irqrestore(&amd_iommu_devtable_lock, flags); |
| 1657 | |
| 1658 | return id; |
| 1659 | } |
| 1660 | |
Joerg Roedel | a2acfb7 | 2008-12-02 18:28:53 +0100 | [diff] [blame] | 1661 | static void domain_id_free(int id) |
| 1662 | { |
| 1663 | unsigned long flags; |
| 1664 | |
| 1665 | write_lock_irqsave(&amd_iommu_devtable_lock, flags); |
| 1666 | if (id > 0 && id < MAX_DOMAIN_ID) |
| 1667 | __clear_bit(id, amd_iommu_pd_alloc_bitmap); |
| 1668 | write_unlock_irqrestore(&amd_iommu_devtable_lock, flags); |
| 1669 | } |
Joerg Roedel | a2acfb7 | 2008-12-02 18:28:53 +0100 | [diff] [blame] | 1670 | |
Joerg Roedel | 5c34c40 | 2013-06-20 20:22:58 +0200 | [diff] [blame] | 1671 | #define DEFINE_FREE_PT_FN(LVL, FN) \ |
| 1672 | static void free_pt_##LVL (unsigned long __pt) \ |
| 1673 | { \ |
| 1674 | unsigned long p; \ |
| 1675 | u64 *pt; \ |
| 1676 | int i; \ |
| 1677 | \ |
| 1678 | pt = (u64 *)__pt; \ |
| 1679 | \ |
| 1680 | for (i = 0; i < 512; ++i) { \ |
Joerg Roedel | 0b3fff5 | 2015-06-18 10:48:34 +0200 | [diff] [blame] | 1681 | /* PTE present? */ \ |
Joerg Roedel | 5c34c40 | 2013-06-20 20:22:58 +0200 | [diff] [blame] | 1682 | if (!IOMMU_PTE_PRESENT(pt[i])) \ |
| 1683 | continue; \ |
| 1684 | \ |
Joerg Roedel | 0b3fff5 | 2015-06-18 10:48:34 +0200 | [diff] [blame] | 1685 | /* Large PTE? */ \ |
| 1686 | if (PM_PTE_LEVEL(pt[i]) == 0 || \ |
| 1687 | PM_PTE_LEVEL(pt[i]) == 7) \ |
| 1688 | continue; \ |
| 1689 | \ |
Joerg Roedel | 5c34c40 | 2013-06-20 20:22:58 +0200 | [diff] [blame] | 1690 | p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \ |
| 1691 | FN(p); \ |
| 1692 | } \ |
| 1693 | free_page((unsigned long)pt); \ |
| 1694 | } |
| 1695 | |
| 1696 | DEFINE_FREE_PT_FN(l2, free_page) |
| 1697 | DEFINE_FREE_PT_FN(l3, free_pt_l2) |
| 1698 | DEFINE_FREE_PT_FN(l4, free_pt_l3) |
| 1699 | DEFINE_FREE_PT_FN(l5, free_pt_l4) |
| 1700 | DEFINE_FREE_PT_FN(l6, free_pt_l5) |
| 1701 | |
Joerg Roedel | 86db2e5 | 2008-12-02 18:20:21 +0100 | [diff] [blame] | 1702 | static void free_pagetable(struct protection_domain *domain) |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1703 | { |
Joerg Roedel | 5c34c40 | 2013-06-20 20:22:58 +0200 | [diff] [blame] | 1704 | unsigned long root = (unsigned long)domain->pt_root; |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1705 | |
Joerg Roedel | 5c34c40 | 2013-06-20 20:22:58 +0200 | [diff] [blame] | 1706 | switch (domain->mode) { |
| 1707 | case PAGE_MODE_NONE: |
| 1708 | break; |
| 1709 | case PAGE_MODE_1_LEVEL: |
| 1710 | free_page(root); |
| 1711 | break; |
| 1712 | case PAGE_MODE_2_LEVEL: |
| 1713 | free_pt_l2(root); |
| 1714 | break; |
| 1715 | case PAGE_MODE_3_LEVEL: |
| 1716 | free_pt_l3(root); |
| 1717 | break; |
| 1718 | case PAGE_MODE_4_LEVEL: |
| 1719 | free_pt_l4(root); |
| 1720 | break; |
| 1721 | case PAGE_MODE_5_LEVEL: |
| 1722 | free_pt_l5(root); |
| 1723 | break; |
| 1724 | case PAGE_MODE_6_LEVEL: |
| 1725 | free_pt_l6(root); |
| 1726 | break; |
| 1727 | default: |
| 1728 | BUG(); |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1729 | } |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1730 | } |
| 1731 | |
Joerg Roedel | b16137b | 2011-11-21 16:50:23 +0100 | [diff] [blame] | 1732 | static void free_gcr3_tbl_level1(u64 *tbl) |
| 1733 | { |
| 1734 | u64 *ptr; |
| 1735 | int i; |
| 1736 | |
| 1737 | for (i = 0; i < 512; ++i) { |
| 1738 | if (!(tbl[i] & GCR3_VALID)) |
| 1739 | continue; |
| 1740 | |
| 1741 | ptr = __va(tbl[i] & PAGE_MASK); |
| 1742 | |
| 1743 | free_page((unsigned long)ptr); |
| 1744 | } |
| 1745 | } |
| 1746 | |
| 1747 | static void free_gcr3_tbl_level2(u64 *tbl) |
| 1748 | { |
| 1749 | u64 *ptr; |
| 1750 | int i; |
| 1751 | |
| 1752 | for (i = 0; i < 512; ++i) { |
| 1753 | if (!(tbl[i] & GCR3_VALID)) |
| 1754 | continue; |
| 1755 | |
| 1756 | ptr = __va(tbl[i] & PAGE_MASK); |
| 1757 | |
| 1758 | free_gcr3_tbl_level1(ptr); |
| 1759 | } |
| 1760 | } |
| 1761 | |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 1762 | static void free_gcr3_table(struct protection_domain *domain) |
| 1763 | { |
Joerg Roedel | b16137b | 2011-11-21 16:50:23 +0100 | [diff] [blame] | 1764 | if (domain->glx == 2) |
| 1765 | free_gcr3_tbl_level2(domain->gcr3_tbl); |
| 1766 | else if (domain->glx == 1) |
| 1767 | free_gcr3_tbl_level1(domain->gcr3_tbl); |
Joerg Roedel | 23d3a98 | 2015-08-13 11:15:13 +0200 | [diff] [blame] | 1768 | else |
| 1769 | BUG_ON(domain->glx != 0); |
Joerg Roedel | b16137b | 2011-11-21 16:50:23 +0100 | [diff] [blame] | 1770 | |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 1771 | free_page((unsigned long)domain->gcr3_tbl); |
| 1772 | } |
| 1773 | |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 1774 | static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom) |
| 1775 | { |
| 1776 | int cpu; |
| 1777 | |
| 1778 | for_each_possible_cpu(cpu) { |
| 1779 | struct flush_queue *queue; |
| 1780 | |
| 1781 | queue = per_cpu_ptr(dom->flush_queue, cpu); |
| 1782 | kfree(queue->entries); |
| 1783 | } |
| 1784 | |
| 1785 | free_percpu(dom->flush_queue); |
| 1786 | |
| 1787 | dom->flush_queue = NULL; |
| 1788 | } |
| 1789 | |
| 1790 | static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom) |
| 1791 | { |
| 1792 | int cpu; |
| 1793 | |
Joerg Roedel | a6e3f6f | 2017-06-02 16:01:53 +0200 | [diff] [blame] | 1794 | atomic64_set(&dom->flush_start_cnt, 0); |
| 1795 | atomic64_set(&dom->flush_finish_cnt, 0); |
| 1796 | |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 1797 | dom->flush_queue = alloc_percpu(struct flush_queue); |
| 1798 | if (!dom->flush_queue) |
| 1799 | return -ENOMEM; |
| 1800 | |
| 1801 | /* First make sure everything is cleared */ |
| 1802 | for_each_possible_cpu(cpu) { |
| 1803 | struct flush_queue *queue; |
| 1804 | |
| 1805 | queue = per_cpu_ptr(dom->flush_queue, cpu); |
| 1806 | queue->head = 0; |
| 1807 | queue->tail = 0; |
| 1808 | queue->entries = NULL; |
| 1809 | } |
| 1810 | |
| 1811 | /* Now start doing the allocation */ |
| 1812 | for_each_possible_cpu(cpu) { |
| 1813 | struct flush_queue *queue; |
| 1814 | |
| 1815 | queue = per_cpu_ptr(dom->flush_queue, cpu); |
| 1816 | queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries), |
| 1817 | GFP_KERNEL); |
| 1818 | if (!queue->entries) { |
| 1819 | dma_ops_domain_free_flush_queue(dom); |
| 1820 | return -ENOMEM; |
| 1821 | } |
Joerg Roedel | e241f8e | 2017-06-02 15:44:57 +0200 | [diff] [blame] | 1822 | |
| 1823 | spin_lock_init(&queue->lock); |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 1824 | } |
| 1825 | |
| 1826 | return 0; |
| 1827 | } |
| 1828 | |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1829 | static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom) |
| 1830 | { |
| 1831 | atomic64_inc(&dom->flush_start_cnt); |
| 1832 | domain_flush_tlb(&dom->domain); |
| 1833 | domain_flush_complete(&dom->domain); |
| 1834 | atomic64_inc(&dom->flush_finish_cnt); |
| 1835 | } |
| 1836 | |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1837 | static inline bool queue_ring_full(struct flush_queue *queue) |
| 1838 | { |
Joerg Roedel | e241f8e | 2017-06-02 15:44:57 +0200 | [diff] [blame] | 1839 | assert_spin_locked(&queue->lock); |
| 1840 | |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1841 | return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head); |
| 1842 | } |
| 1843 | |
| 1844 | #define queue_ring_for_each(i, q) \ |
| 1845 | for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE) |
| 1846 | |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1847 | static inline unsigned queue_ring_add(struct flush_queue *queue) |
| 1848 | { |
| 1849 | unsigned idx = queue->tail; |
| 1850 | |
Joerg Roedel | e241f8e | 2017-06-02 15:44:57 +0200 | [diff] [blame] | 1851 | assert_spin_locked(&queue->lock); |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1852 | queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE; |
| 1853 | |
| 1854 | return idx; |
| 1855 | } |
| 1856 | |
Joerg Roedel | a6e3f6f | 2017-06-02 16:01:53 +0200 | [diff] [blame] | 1857 | static inline void queue_ring_remove_head(struct flush_queue *queue) |
| 1858 | { |
| 1859 | assert_spin_locked(&queue->lock); |
| 1860 | queue->head = (queue->head + 1) % FLUSH_QUEUE_SIZE; |
| 1861 | } |
| 1862 | |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1863 | static void queue_ring_free_flushed(struct dma_ops_domain *dom, |
| 1864 | struct flush_queue *queue) |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1865 | { |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1866 | u64 counter = atomic64_read(&dom->flush_finish_cnt); |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1867 | int idx; |
| 1868 | |
Joerg Roedel | a6e3f6f | 2017-06-02 16:01:53 +0200 | [diff] [blame] | 1869 | queue_ring_for_each(idx, queue) { |
| 1870 | /* |
| 1871 | * This assumes that counter values in the ring-buffer are |
| 1872 | * monotonously rising. |
| 1873 | */ |
| 1874 | if (queue->entries[idx].counter >= counter) |
| 1875 | break; |
| 1876 | |
| 1877 | free_iova_fast(&dom->iovad, |
| 1878 | queue->entries[idx].iova_pfn, |
| 1879 | queue->entries[idx].pages); |
| 1880 | |
| 1881 | queue_ring_remove_head(queue); |
| 1882 | } |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1883 | } |
| 1884 | |
| 1885 | static void queue_add(struct dma_ops_domain *dom, |
| 1886 | unsigned long address, unsigned long pages) |
| 1887 | { |
| 1888 | struct flush_queue *queue; |
| 1889 | unsigned long flags; |
| 1890 | int idx; |
| 1891 | |
| 1892 | pages = __roundup_pow_of_two(pages); |
| 1893 | address >>= PAGE_SHIFT; |
| 1894 | |
| 1895 | queue = get_cpu_ptr(dom->flush_queue); |
| 1896 | spin_lock_irqsave(&queue->lock, flags); |
| 1897 | |
Joerg Roedel | ac3b708 | 2017-06-07 14:38:15 +0200 | [diff] [blame] | 1898 | /* |
Joerg Roedel | 9ce3a72 | 2017-06-22 12:16:33 +0200 | [diff] [blame] | 1899 | * First remove the enries from the ring-buffer that are already |
| 1900 | * flushed to make the below queue_ring_full() check less likely |
| 1901 | */ |
| 1902 | queue_ring_free_flushed(dom, queue); |
| 1903 | |
| 1904 | /* |
Joerg Roedel | ac3b708 | 2017-06-07 14:38:15 +0200 | [diff] [blame] | 1905 | * When ring-queue is full, flush the entries from the IOTLB so |
| 1906 | * that we can free all entries with queue_ring_free_flushed() |
| 1907 | * below. |
| 1908 | */ |
Joerg Roedel | 9ce3a72 | 2017-06-22 12:16:33 +0200 | [diff] [blame] | 1909 | if (queue_ring_full(queue)) { |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1910 | dma_ops_domain_flush_tlb(dom); |
Joerg Roedel | 9ce3a72 | 2017-06-22 12:16:33 +0200 | [diff] [blame] | 1911 | queue_ring_free_flushed(dom, queue); |
| 1912 | } |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1913 | |
| 1914 | idx = queue_ring_add(queue); |
| 1915 | |
| 1916 | queue->entries[idx].iova_pfn = address; |
| 1917 | queue->entries[idx].pages = pages; |
Joerg Roedel | a6e3f6f | 2017-06-02 16:01:53 +0200 | [diff] [blame] | 1918 | queue->entries[idx].counter = atomic64_read(&dom->flush_start_cnt); |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1919 | |
Joerg Roedel | e241f8e | 2017-06-02 15:44:57 +0200 | [diff] [blame] | 1920 | spin_unlock_irqrestore(&queue->lock, flags); |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1921 | |
| 1922 | if (atomic_cmpxchg(&dom->flush_timer_on, 0, 1) == 0) |
| 1923 | mod_timer(&dom->flush_timer, jiffies + msecs_to_jiffies(10)); |
| 1924 | |
Joerg Roedel | fd62190 | 2017-06-02 15:37:26 +0200 | [diff] [blame] | 1925 | put_cpu_ptr(dom->flush_queue); |
| 1926 | } |
| 1927 | |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1928 | static void queue_flush_timeout(unsigned long data) |
| 1929 | { |
| 1930 | struct dma_ops_domain *dom = (struct dma_ops_domain *)data; |
| 1931 | int cpu; |
| 1932 | |
| 1933 | atomic_set(&dom->flush_timer_on, 0); |
| 1934 | |
| 1935 | dma_ops_domain_flush_tlb(dom); |
| 1936 | |
| 1937 | for_each_possible_cpu(cpu) { |
| 1938 | struct flush_queue *queue; |
| 1939 | unsigned long flags; |
| 1940 | |
| 1941 | queue = per_cpu_ptr(dom->flush_queue, cpu); |
| 1942 | spin_lock_irqsave(&queue->lock, flags); |
| 1943 | queue_ring_free_flushed(dom, queue); |
| 1944 | spin_unlock_irqrestore(&queue->lock, flags); |
| 1945 | } |
| 1946 | } |
| 1947 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1948 | /* |
| 1949 | * Free a domain, only used if something went wrong in the |
| 1950 | * allocation path and we need to free an already allocated page table |
| 1951 | */ |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1952 | static void dma_ops_domain_free(struct dma_ops_domain *dom) |
| 1953 | { |
| 1954 | if (!dom) |
| 1955 | return; |
| 1956 | |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 1957 | del_domain_from_list(&dom->domain); |
| 1958 | |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 1959 | if (timer_pending(&dom->flush_timer)) |
| 1960 | del_timer(&dom->flush_timer); |
| 1961 | |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 1962 | dma_ops_domain_free_flush_queue(dom); |
| 1963 | |
Joerg Roedel | 2d4c515 | 2016-07-05 16:21:32 +0200 | [diff] [blame] | 1964 | put_iova_domain(&dom->iovad); |
| 1965 | |
Joerg Roedel | 86db2e5 | 2008-12-02 18:20:21 +0100 | [diff] [blame] | 1966 | free_pagetable(&dom->domain); |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1967 | |
Baoquan He | c3db901 | 2016-09-15 16:50:52 +0800 | [diff] [blame] | 1968 | if (dom->domain.id) |
| 1969 | domain_id_free(dom->domain.id); |
| 1970 | |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1971 | kfree(dom); |
| 1972 | } |
| 1973 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1974 | /* |
| 1975 | * Allocates a new protection domain usable for the dma_ops functions. |
Uwe Kleine-König | b595076 | 2010-11-01 15:38:34 -0400 | [diff] [blame] | 1976 | * It also initializes the page table and the address allocator data |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 1977 | * structures required for the dma_ops interface |
| 1978 | */ |
Joerg Roedel | 87a64d5 | 2009-11-24 17:26:43 +0100 | [diff] [blame] | 1979 | static struct dma_ops_domain *dma_ops_domain_alloc(void) |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1980 | { |
| 1981 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1982 | |
| 1983 | dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL); |
| 1984 | if (!dma_dom) |
| 1985 | return NULL; |
| 1986 | |
Joerg Roedel | 7a5a566 | 2015-06-30 08:56:11 +0200 | [diff] [blame] | 1987 | if (protection_domain_init(&dma_dom->domain)) |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1988 | goto free_dma_dom; |
Joerg Roedel | 7a5a566 | 2015-06-30 08:56:11 +0200 | [diff] [blame] | 1989 | |
Joerg Roedel | ffec219 | 2016-07-26 15:31:23 +0200 | [diff] [blame] | 1990 | dma_dom->domain.mode = PAGE_MODE_3_LEVEL; |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1991 | dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL); |
Joerg Roedel | 9fdb19d | 2008-12-02 17:46:25 +0100 | [diff] [blame] | 1992 | dma_dom->domain.flags = PD_DMA_OPS_MASK; |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1993 | if (!dma_dom->domain.pt_root) |
| 1994 | goto free_dma_dom; |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 1995 | |
Joerg Roedel | 307d585 | 2016-07-05 11:54:04 +0200 | [diff] [blame] | 1996 | init_iova_domain(&dma_dom->iovad, PAGE_SIZE, |
| 1997 | IOVA_START_PFN, DMA_32BIT_PFN); |
| 1998 | |
Joerg Roedel | 81cd07b | 2016-07-07 18:01:10 +0200 | [diff] [blame] | 1999 | /* Initialize reserved ranges */ |
| 2000 | copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad); |
| 2001 | |
Joerg Roedel | d4241a2 | 2017-06-02 14:55:56 +0200 | [diff] [blame] | 2002 | if (dma_ops_domain_alloc_flush_queue(dma_dom)) |
| 2003 | goto free_dma_dom; |
| 2004 | |
Joerg Roedel | fca6af6 | 2017-06-02 18:13:37 +0200 | [diff] [blame] | 2005 | setup_timer(&dma_dom->flush_timer, queue_flush_timeout, |
| 2006 | (unsigned long)dma_dom); |
| 2007 | |
| 2008 | atomic_set(&dma_dom->flush_timer_on, 0); |
| 2009 | |
Joerg Roedel | 2d4c515 | 2016-07-05 16:21:32 +0200 | [diff] [blame] | 2010 | add_domain_to_list(&dma_dom->domain); |
| 2011 | |
Joerg Roedel | ec487d1 | 2008-06-26 21:27:58 +0200 | [diff] [blame] | 2012 | return dma_dom; |
| 2013 | |
| 2014 | free_dma_dom: |
| 2015 | dma_ops_domain_free(dma_dom); |
| 2016 | |
| 2017 | return NULL; |
| 2018 | } |
| 2019 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2020 | /* |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2021 | * little helper function to check whether a given protection domain is a |
| 2022 | * dma_ops domain |
| 2023 | */ |
| 2024 | static bool dma_ops_domain(struct protection_domain *domain) |
| 2025 | { |
| 2026 | return domain->flags & PD_DMA_OPS_MASK; |
| 2027 | } |
| 2028 | |
Joerg Roedel | fd7b553 | 2011-04-05 15:31:08 +0200 | [diff] [blame] | 2029 | static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats) |
Joerg Roedel | b20ac0d | 2008-06-26 21:27:59 +0200 | [diff] [blame] | 2030 | { |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 2031 | u64 pte_root = 0; |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 2032 | u64 flags = 0; |
Joerg Roedel | 863c74e | 2008-12-02 17:56:36 +0100 | [diff] [blame] | 2033 | |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 2034 | if (domain->mode != PAGE_MODE_NONE) |
| 2035 | pte_root = virt_to_phys(domain->pt_root); |
| 2036 | |
Joerg Roedel | 38ddf41 | 2008-09-11 10:38:32 +0200 | [diff] [blame] | 2037 | pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK) |
| 2038 | << DEV_ENTRY_MODE_SHIFT; |
Baoquan He | 07a80a6 | 2017-08-09 16:33:36 +0800 | [diff] [blame] | 2039 | pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV; |
Joerg Roedel | b20ac0d | 2008-06-26 21:27:59 +0200 | [diff] [blame] | 2040 | |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 2041 | flags = amd_iommu_dev_table[devid].data[1]; |
| 2042 | |
Joerg Roedel | fd7b553 | 2011-04-05 15:31:08 +0200 | [diff] [blame] | 2043 | if (ats) |
| 2044 | flags |= DTE_FLAG_IOTLB; |
| 2045 | |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2046 | if (domain->flags & PD_IOMMUV2_MASK) { |
| 2047 | u64 gcr3 = __pa(domain->gcr3_tbl); |
| 2048 | u64 glx = domain->glx; |
| 2049 | u64 tmp; |
| 2050 | |
| 2051 | pte_root |= DTE_FLAG_GV; |
| 2052 | pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT; |
| 2053 | |
| 2054 | /* First mask out possible old values for GCR3 table */ |
| 2055 | tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B; |
| 2056 | flags &= ~tmp; |
| 2057 | |
| 2058 | tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C; |
| 2059 | flags &= ~tmp; |
| 2060 | |
| 2061 | /* Encode GCR3 table into DTE */ |
| 2062 | tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A; |
| 2063 | pte_root |= tmp; |
| 2064 | |
| 2065 | tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B; |
| 2066 | flags |= tmp; |
| 2067 | |
| 2068 | tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C; |
| 2069 | flags |= tmp; |
| 2070 | } |
| 2071 | |
Baoquan He | 45a01c4 | 2017-08-09 16:33:37 +0800 | [diff] [blame] | 2072 | flags &= ~DEV_DOMID_MASK; |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 2073 | flags |= domain->id; |
| 2074 | |
| 2075 | amd_iommu_dev_table[devid].data[1] = flags; |
| 2076 | amd_iommu_dev_table[devid].data[0] = pte_root; |
Joerg Roedel | b20ac0d | 2008-06-26 21:27:59 +0200 | [diff] [blame] | 2077 | } |
| 2078 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2079 | static void clear_dte_entry(u16 devid) |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2080 | { |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2081 | /* remove entry from the device table seen by the hardware */ |
Baoquan He | 07a80a6 | 2017-08-09 16:33:36 +0800 | [diff] [blame] | 2082 | amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV; |
Joerg Roedel | cbf3ccd | 2015-10-20 14:59:36 +0200 | [diff] [blame] | 2083 | amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK; |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2084 | |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 2085 | amd_iommu_apply_erratum_63(devid); |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2086 | } |
| 2087 | |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2088 | static void do_attach(struct iommu_dev_data *dev_data, |
| 2089 | struct protection_domain *domain) |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2090 | { |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2091 | struct amd_iommu *iommu; |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 2092 | u16 alias; |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2093 | bool ats; |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2094 | |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2095 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 2096 | alias = dev_data->alias; |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2097 | ats = dev_data->ats.enabled; |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2098 | |
| 2099 | /* Update data structures */ |
| 2100 | dev_data->domain = domain; |
| 2101 | list_add(&dev_data->list, &domain->dev_list); |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2102 | |
| 2103 | /* Do reference counting */ |
| 2104 | domain->dev_iommu[iommu->index] += 1; |
| 2105 | domain->dev_cnt += 1; |
| 2106 | |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 2107 | /* Update device table */ |
| 2108 | set_dte_entry(dev_data->devid, domain, ats); |
| 2109 | if (alias != dev_data->devid) |
Baoquan He | 9b1a12d | 2016-01-20 22:01:19 +0800 | [diff] [blame] | 2110 | set_dte_entry(alias, domain, ats); |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 2111 | |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 2112 | device_flush_dte(dev_data); |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2113 | } |
| 2114 | |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2115 | static void do_detach(struct iommu_dev_data *dev_data) |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2116 | { |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2117 | struct amd_iommu *iommu; |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 2118 | u16 alias; |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2119 | |
Joerg Roedel | 5adad99 | 2015-10-09 16:23:33 +0200 | [diff] [blame] | 2120 | /* |
| 2121 | * First check if the device is still attached. It might already |
| 2122 | * be detached from its domain because the generic |
| 2123 | * iommu_detach_group code detached it and we try again here in |
| 2124 | * our alias handling. |
| 2125 | */ |
| 2126 | if (!dev_data->domain) |
| 2127 | return; |
| 2128 | |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2129 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
Joerg Roedel | e315604 | 2016-04-08 15:12:24 +0200 | [diff] [blame] | 2130 | alias = dev_data->alias; |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 2131 | |
Joerg Roedel | c459611 | 2009-11-20 14:57:32 +0100 | [diff] [blame] | 2132 | /* decrease reference counters */ |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2133 | dev_data->domain->dev_iommu[iommu->index] -= 1; |
| 2134 | dev_data->domain->dev_cnt -= 1; |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2135 | |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2136 | /* Update data structures */ |
| 2137 | dev_data->domain = NULL; |
| 2138 | list_del(&dev_data->list); |
Joerg Roedel | f62dda6 | 2011-06-09 12:55:35 +0200 | [diff] [blame] | 2139 | clear_dte_entry(dev_data->devid); |
Joerg Roedel | e25bfb5 | 2015-10-20 17:33:38 +0200 | [diff] [blame] | 2140 | if (alias != dev_data->devid) |
| 2141 | clear_dte_entry(alias); |
Joerg Roedel | 7f760dd | 2009-11-26 14:49:59 +0100 | [diff] [blame] | 2142 | |
| 2143 | /* Flush the DTE entry */ |
Joerg Roedel | 6c54204 | 2011-06-09 17:07:31 +0200 | [diff] [blame] | 2144 | device_flush_dte(dev_data); |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2145 | } |
| 2146 | |
| 2147 | /* |
| 2148 | * If a device is not yet associated with a domain, this function does |
| 2149 | * assigns it visible for the hardware |
| 2150 | */ |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2151 | static int __attach_device(struct iommu_dev_data *dev_data, |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2152 | struct protection_domain *domain) |
| 2153 | { |
Julia Lawall | 84fe6c1 | 2010-05-27 12:31:51 +0200 | [diff] [blame] | 2154 | int ret; |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 2155 | |
Joerg Roedel | 272e4f9 | 2015-10-20 17:33:37 +0200 | [diff] [blame] | 2156 | /* |
| 2157 | * Must be called with IRQs disabled. Warn here to detect early |
| 2158 | * when its not. |
| 2159 | */ |
| 2160 | WARN_ON(!irqs_disabled()); |
| 2161 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2162 | /* lock domain */ |
| 2163 | spin_lock(&domain->lock); |
| 2164 | |
Joerg Roedel | 397111a | 2014-08-05 17:31:51 +0200 | [diff] [blame] | 2165 | ret = -EBUSY; |
Joerg Roedel | 150952f | 2015-10-20 17:33:35 +0200 | [diff] [blame] | 2166 | if (dev_data->domain != NULL) |
Joerg Roedel | 397111a | 2014-08-05 17:31:51 +0200 | [diff] [blame] | 2167 | goto out_unlock; |
Joerg Roedel | 2410005 | 2009-11-25 15:59:57 +0100 | [diff] [blame] | 2168 | |
Joerg Roedel | 397111a | 2014-08-05 17:31:51 +0200 | [diff] [blame] | 2169 | /* Attach alias group root */ |
Joerg Roedel | 150952f | 2015-10-20 17:33:35 +0200 | [diff] [blame] | 2170 | do_attach(dev_data, domain); |
Joerg Roedel | 2410005 | 2009-11-25 15:59:57 +0100 | [diff] [blame] | 2171 | |
Julia Lawall | 84fe6c1 | 2010-05-27 12:31:51 +0200 | [diff] [blame] | 2172 | ret = 0; |
| 2173 | |
| 2174 | out_unlock: |
| 2175 | |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2176 | /* ready */ |
| 2177 | spin_unlock(&domain->lock); |
Joerg Roedel | 21129f7 | 2009-09-01 11:59:42 +0200 | [diff] [blame] | 2178 | |
Julia Lawall | 84fe6c1 | 2010-05-27 12:31:51 +0200 | [diff] [blame] | 2179 | return ret; |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2180 | } |
| 2181 | |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2182 | |
| 2183 | static void pdev_iommuv2_disable(struct pci_dev *pdev) |
| 2184 | { |
| 2185 | pci_disable_ats(pdev); |
| 2186 | pci_disable_pri(pdev); |
| 2187 | pci_disable_pasid(pdev); |
| 2188 | } |
| 2189 | |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 2190 | /* FIXME: Change generic reset-function to do the same */ |
| 2191 | static int pri_reset_while_enabled(struct pci_dev *pdev) |
| 2192 | { |
| 2193 | u16 control; |
| 2194 | int pos; |
| 2195 | |
Joerg Roedel | 46277b7 | 2011-12-07 14:34:02 +0100 | [diff] [blame] | 2196 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI); |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 2197 | if (!pos) |
| 2198 | return -EINVAL; |
| 2199 | |
Joerg Roedel | 46277b7 | 2011-12-07 14:34:02 +0100 | [diff] [blame] | 2200 | pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control); |
| 2201 | control |= PCI_PRI_CTRL_RESET; |
| 2202 | pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control); |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 2203 | |
| 2204 | return 0; |
| 2205 | } |
| 2206 | |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2207 | static int pdev_iommuv2_enable(struct pci_dev *pdev) |
| 2208 | { |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 2209 | bool reset_enable; |
| 2210 | int reqs, ret; |
| 2211 | |
| 2212 | /* FIXME: Hardcode number of outstanding requests for now */ |
| 2213 | reqs = 32; |
| 2214 | if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE)) |
| 2215 | reqs = 1; |
| 2216 | reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2217 | |
| 2218 | /* Only allow access to user-accessible pages */ |
| 2219 | ret = pci_enable_pasid(pdev, 0); |
| 2220 | if (ret) |
| 2221 | goto out_err; |
| 2222 | |
| 2223 | /* First reset the PRI state of the device */ |
| 2224 | ret = pci_reset_pri(pdev); |
| 2225 | if (ret) |
| 2226 | goto out_err; |
| 2227 | |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 2228 | /* Enable PRI */ |
| 2229 | ret = pci_enable_pri(pdev, reqs); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2230 | if (ret) |
| 2231 | goto out_err; |
| 2232 | |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 2233 | if (reset_enable) { |
| 2234 | ret = pri_reset_while_enabled(pdev); |
| 2235 | if (ret) |
| 2236 | goto out_err; |
| 2237 | } |
| 2238 | |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2239 | ret = pci_enable_ats(pdev, PAGE_SHIFT); |
| 2240 | if (ret) |
| 2241 | goto out_err; |
| 2242 | |
| 2243 | return 0; |
| 2244 | |
| 2245 | out_err: |
| 2246 | pci_disable_pri(pdev); |
| 2247 | pci_disable_pasid(pdev); |
| 2248 | |
| 2249 | return ret; |
| 2250 | } |
| 2251 | |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2252 | /* FIXME: Move this to PCI code */ |
Joerg Roedel | a3b9312 | 2012-04-12 12:49:26 +0200 | [diff] [blame] | 2253 | #define PCI_PRI_TLP_OFF (1 << 15) |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2254 | |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 2255 | static bool pci_pri_tlp_required(struct pci_dev *pdev) |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2256 | { |
Joerg Roedel | a3b9312 | 2012-04-12 12:49:26 +0200 | [diff] [blame] | 2257 | u16 status; |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2258 | int pos; |
| 2259 | |
Joerg Roedel | 46277b7 | 2011-12-07 14:34:02 +0100 | [diff] [blame] | 2260 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI); |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2261 | if (!pos) |
| 2262 | return false; |
| 2263 | |
Joerg Roedel | a3b9312 | 2012-04-12 12:49:26 +0200 | [diff] [blame] | 2264 | pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status); |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2265 | |
Joerg Roedel | a3b9312 | 2012-04-12 12:49:26 +0200 | [diff] [blame] | 2266 | return (status & PCI_PRI_TLP_OFF) ? true : false; |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 2267 | } |
| 2268 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2269 | /* |
Frank Arnold | df805ab | 2012-08-27 19:21:04 +0200 | [diff] [blame] | 2270 | * If a device is not yet associated with a domain, this function |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2271 | * assigns it visible for the hardware |
| 2272 | */ |
| 2273 | static int attach_device(struct device *dev, |
| 2274 | struct protection_domain *domain) |
| 2275 | { |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 2276 | struct pci_dev *pdev; |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 2277 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2278 | unsigned long flags; |
| 2279 | int ret; |
| 2280 | |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 2281 | dev_data = get_dev_data(dev); |
| 2282 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 2283 | if (!dev_is_pci(dev)) |
| 2284 | goto skip_ats_check; |
| 2285 | |
| 2286 | pdev = to_pci_dev(dev); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2287 | if (domain->flags & PD_IOMMUV2_MASK) { |
Joerg Roedel | 02ca202 | 2015-07-28 16:58:49 +0200 | [diff] [blame] | 2288 | if (!dev_data->passthrough) |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2289 | return -EINVAL; |
| 2290 | |
Joerg Roedel | 02ca202 | 2015-07-28 16:58:49 +0200 | [diff] [blame] | 2291 | if (dev_data->iommu_v2) { |
| 2292 | if (pdev_iommuv2_enable(pdev) != 0) |
| 2293 | return -EINVAL; |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2294 | |
Joerg Roedel | 02ca202 | 2015-07-28 16:58:49 +0200 | [diff] [blame] | 2295 | dev_data->ats.enabled = true; |
| 2296 | dev_data->ats.qdep = pci_ats_queue_depth(pdev); |
| 2297 | dev_data->pri_tlp = pci_pri_tlp_required(pdev); |
| 2298 | } |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2299 | } else if (amd_iommu_iotlb_sup && |
| 2300 | pci_enable_ats(pdev, PAGE_SHIFT) == 0) { |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 2301 | dev_data->ats.enabled = true; |
| 2302 | dev_data->ats.qdep = pci_ats_queue_depth(pdev); |
| 2303 | } |
Joerg Roedel | fd7b553 | 2011-04-05 15:31:08 +0200 | [diff] [blame] | 2304 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 2305 | skip_ats_check: |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2306 | write_lock_irqsave(&amd_iommu_devtable_lock, flags); |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2307 | ret = __attach_device(dev_data, domain); |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2308 | write_unlock_irqrestore(&amd_iommu_devtable_lock, flags); |
| 2309 | |
| 2310 | /* |
| 2311 | * We might boot into a crash-kernel here. The crashed kernel |
| 2312 | * left the caches in the IOMMU dirty. So we have to flush |
| 2313 | * here to evict all dirty stuff. |
| 2314 | */ |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 2315 | domain_flush_tlb_pde(domain); |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2316 | |
| 2317 | return ret; |
| 2318 | } |
| 2319 | |
| 2320 | /* |
| 2321 | * Removes a device from a protection domain (unlocked) |
| 2322 | */ |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2323 | static void __detach_device(struct iommu_dev_data *dev_data) |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2324 | { |
Joerg Roedel | 2ca7627 | 2010-01-22 16:45:31 +0100 | [diff] [blame] | 2325 | struct protection_domain *domain; |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2326 | |
Joerg Roedel | 272e4f9 | 2015-10-20 17:33:37 +0200 | [diff] [blame] | 2327 | /* |
| 2328 | * Must be called with IRQs disabled. Warn here to detect early |
| 2329 | * when its not. |
| 2330 | */ |
| 2331 | WARN_ON(!irqs_disabled()); |
| 2332 | |
Joerg Roedel | f34c73f | 2015-10-20 17:33:34 +0200 | [diff] [blame] | 2333 | if (WARN_ON(!dev_data->domain)) |
| 2334 | return; |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2335 | |
Joerg Roedel | 2ca7627 | 2010-01-22 16:45:31 +0100 | [diff] [blame] | 2336 | domain = dev_data->domain; |
| 2337 | |
Joerg Roedel | f1dd0a8 | 2015-10-20 17:33:36 +0200 | [diff] [blame] | 2338 | spin_lock(&domain->lock); |
Joerg Roedel | 2410005 | 2009-11-25 15:59:57 +0100 | [diff] [blame] | 2339 | |
Joerg Roedel | 150952f | 2015-10-20 17:33:35 +0200 | [diff] [blame] | 2340 | do_detach(dev_data); |
Joerg Roedel | 71f7758 | 2011-06-09 19:03:15 +0200 | [diff] [blame] | 2341 | |
Joerg Roedel | f1dd0a8 | 2015-10-20 17:33:36 +0200 | [diff] [blame] | 2342 | spin_unlock(&domain->lock); |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2343 | } |
| 2344 | |
| 2345 | /* |
| 2346 | * Removes a device from a protection domain (with devtable_lock held) |
| 2347 | */ |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2348 | static void detach_device(struct device *dev) |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2349 | { |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2350 | struct protection_domain *domain; |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 2351 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2352 | unsigned long flags; |
| 2353 | |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2354 | dev_data = get_dev_data(dev); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2355 | domain = dev_data->domain; |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2356 | |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2357 | /* lock device table */ |
| 2358 | write_lock_irqsave(&amd_iommu_devtable_lock, flags); |
Joerg Roedel | ec9e79e | 2011-06-09 17:25:50 +0200 | [diff] [blame] | 2359 | __detach_device(dev_data); |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2360 | write_unlock_irqrestore(&amd_iommu_devtable_lock, flags); |
Joerg Roedel | fd7b553 | 2011-04-05 15:31:08 +0200 | [diff] [blame] | 2361 | |
Wan Zongshun | 2bf9a0a | 2016-04-01 09:06:03 -0400 | [diff] [blame] | 2362 | if (!dev_is_pci(dev)) |
| 2363 | return; |
| 2364 | |
Joerg Roedel | 02ca202 | 2015-07-28 16:58:49 +0200 | [diff] [blame] | 2365 | if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2) |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2366 | pdev_iommuv2_disable(to_pci_dev(dev)); |
| 2367 | else if (dev_data->ats.enabled) |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 2368 | pci_disable_ats(to_pci_dev(dev)); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 2369 | |
| 2370 | dev_data->ats.enabled = false; |
Joerg Roedel | 355bf55 | 2008-12-08 12:02:41 +0100 | [diff] [blame] | 2371 | } |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2372 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2373 | static int amd_iommu_add_device(struct device *dev) |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 2374 | { |
Joerg Roedel | 71f7758 | 2011-06-09 19:03:15 +0200 | [diff] [blame] | 2375 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 07ee869 | 2015-05-28 18:41:42 +0200 | [diff] [blame] | 2376 | struct iommu_domain *domain; |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2377 | struct amd_iommu *iommu; |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 2378 | int ret, devid; |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2379 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2380 | if (!check_device(dev) || get_dev_data(dev)) |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 2381 | return 0; |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2382 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2383 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 2384 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 2385 | return devid; |
| 2386 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2387 | iommu = amd_iommu_rlookup_table[devid]; |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2388 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2389 | ret = iommu_init_device(dev); |
Joerg Roedel | 4d58b8a | 2015-06-11 09:21:39 +0200 | [diff] [blame] | 2390 | if (ret) { |
| 2391 | if (ret != -ENOTSUPP) |
| 2392 | pr_err("Failed to initialize device %s - trying to proceed anyway\n", |
| 2393 | dev_name(dev)); |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 2394 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2395 | iommu_ignore_device(dev); |
Bart Van Assche | 5657933 | 2017-01-20 13:04:02 -0800 | [diff] [blame] | 2396 | dev->dma_ops = &nommu_dma_ops; |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2397 | goto out; |
| 2398 | } |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2399 | init_iommu_group(dev); |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2400 | |
Joerg Roedel | 07ee869 | 2015-05-28 18:41:42 +0200 | [diff] [blame] | 2401 | dev_data = get_dev_data(dev); |
Joerg Roedel | 4d58b8a | 2015-06-11 09:21:39 +0200 | [diff] [blame] | 2402 | |
| 2403 | BUG_ON(!dev_data); |
| 2404 | |
Joerg Roedel | 1e6a7b0 | 2015-07-28 16:58:48 +0200 | [diff] [blame] | 2405 | if (iommu_pass_through || dev_data->iommu_v2) |
Joerg Roedel | 07ee869 | 2015-05-28 18:41:42 +0200 | [diff] [blame] | 2406 | iommu_request_dm_for_dev(dev); |
| 2407 | |
| 2408 | /* Domains are initialized for this device - have a look what we ended up with */ |
| 2409 | domain = iommu_get_domain_for_dev(dev); |
Joerg Roedel | 3230232 | 2015-07-28 16:58:50 +0200 | [diff] [blame] | 2410 | if (domain->type == IOMMU_DOMAIN_IDENTITY) |
Joerg Roedel | 07ee869 | 2015-05-28 18:41:42 +0200 | [diff] [blame] | 2411 | dev_data->passthrough = true; |
Joerg Roedel | 3230232 | 2015-07-28 16:58:50 +0200 | [diff] [blame] | 2412 | else |
Bart Van Assche | 5657933 | 2017-01-20 13:04:02 -0800 | [diff] [blame] | 2413 | dev->dma_ops = &amd_iommu_dma_ops; |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2414 | |
| 2415 | out: |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2416 | iommu_completion_wait(iommu); |
| 2417 | |
Joerg Roedel | e275a2a | 2008-12-10 18:27:25 +0100 | [diff] [blame] | 2418 | return 0; |
| 2419 | } |
| 2420 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2421 | static void amd_iommu_remove_device(struct device *dev) |
Joerg Roedel | 8638c49 | 2009-12-10 11:12:25 +0100 | [diff] [blame] | 2422 | { |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2423 | struct amd_iommu *iommu; |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 2424 | int devid; |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2425 | |
| 2426 | if (!check_device(dev)) |
| 2427 | return; |
| 2428 | |
| 2429 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 2430 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 2431 | return; |
| 2432 | |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 2433 | iommu = amd_iommu_rlookup_table[devid]; |
| 2434 | |
| 2435 | iommu_uninit_device(dev); |
| 2436 | iommu_completion_wait(iommu); |
Joerg Roedel | 8638c49 | 2009-12-10 11:12:25 +0100 | [diff] [blame] | 2437 | } |
| 2438 | |
Wan Zongshun | b097d11 | 2016-04-01 09:06:04 -0400 | [diff] [blame] | 2439 | static struct iommu_group *amd_iommu_device_group(struct device *dev) |
| 2440 | { |
| 2441 | if (dev_is_pci(dev)) |
| 2442 | return pci_device_group(dev); |
| 2443 | |
| 2444 | return acpihid_device_group(dev); |
| 2445 | } |
| 2446 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2447 | /***************************************************************************** |
| 2448 | * |
| 2449 | * The next functions belong to the dma_ops mapping/unmapping code. |
| 2450 | * |
| 2451 | *****************************************************************************/ |
| 2452 | |
| 2453 | /* |
| 2454 | * In the dma_ops path we only have the struct device. This function |
| 2455 | * finds the corresponding IOMMU, the protection domain and the |
| 2456 | * requestor id for a given device. |
| 2457 | * If the device is not yet associated with a domain this is also done |
| 2458 | * in this function. |
| 2459 | */ |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2460 | static struct protection_domain *get_domain(struct device *dev) |
Joerg Roedel | b20ac0d | 2008-06-26 21:27:59 +0200 | [diff] [blame] | 2461 | { |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2462 | struct protection_domain *domain; |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 2463 | struct iommu_domain *io_domain; |
Joerg Roedel | b20ac0d | 2008-06-26 21:27:59 +0200 | [diff] [blame] | 2464 | |
Joerg Roedel | f99c0f1 | 2009-11-23 16:52:56 +0100 | [diff] [blame] | 2465 | if (!check_device(dev)) |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2466 | return ERR_PTR(-EINVAL); |
Joerg Roedel | dbcc112 | 2008-09-04 15:04:26 +0200 | [diff] [blame] | 2467 | |
Joerg Roedel | d26592a | 2016-07-07 15:31:13 +0200 | [diff] [blame] | 2468 | domain = get_dev_data(dev)->domain; |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 2469 | if (domain == NULL && get_dev_data(dev)->defer_attach) { |
| 2470 | get_dev_data(dev)->defer_attach = false; |
| 2471 | io_domain = iommu_get_domain_for_dev(dev); |
| 2472 | domain = to_pdomain(io_domain); |
| 2473 | attach_device(dev, domain); |
| 2474 | } |
Baoquan He | ec62b1a | 2017-08-24 21:13:57 +0800 | [diff] [blame^] | 2475 | if (domain == NULL) |
| 2476 | return ERR_PTR(-EBUSY); |
| 2477 | |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 2478 | if (!dma_ops_domain(domain)) |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2479 | return ERR_PTR(-EBUSY); |
Joerg Roedel | f99c0f1 | 2009-11-23 16:52:56 +0100 | [diff] [blame] | 2480 | |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 2481 | return domain; |
Joerg Roedel | b20ac0d | 2008-06-26 21:27:59 +0200 | [diff] [blame] | 2482 | } |
| 2483 | |
Joerg Roedel | 04bfdd8 | 2009-09-02 16:00:23 +0200 | [diff] [blame] | 2484 | static void update_device_table(struct protection_domain *domain) |
| 2485 | { |
Joerg Roedel | 492667d | 2009-11-27 13:25:47 +0100 | [diff] [blame] | 2486 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 04bfdd8 | 2009-09-02 16:00:23 +0200 | [diff] [blame] | 2487 | |
Joerg Roedel | 3254de6 | 2016-07-26 15:18:54 +0200 | [diff] [blame] | 2488 | list_for_each_entry(dev_data, &domain->dev_list, list) { |
Joerg Roedel | ea61cdd | 2011-06-09 12:56:30 +0200 | [diff] [blame] | 2489 | set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled); |
Joerg Roedel | 3254de6 | 2016-07-26 15:18:54 +0200 | [diff] [blame] | 2490 | |
| 2491 | if (dev_data->devid == dev_data->alias) |
| 2492 | continue; |
| 2493 | |
| 2494 | /* There is an alias, update device table entry for it */ |
| 2495 | set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled); |
| 2496 | } |
Joerg Roedel | 04bfdd8 | 2009-09-02 16:00:23 +0200 | [diff] [blame] | 2497 | } |
| 2498 | |
| 2499 | static void update_domain(struct protection_domain *domain) |
| 2500 | { |
| 2501 | if (!domain->updated) |
| 2502 | return; |
| 2503 | |
| 2504 | update_device_table(domain); |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 2505 | |
| 2506 | domain_flush_devices(domain); |
| 2507 | domain_flush_tlb_pde(domain); |
Joerg Roedel | 04bfdd8 | 2009-09-02 16:00:23 +0200 | [diff] [blame] | 2508 | |
| 2509 | domain->updated = false; |
| 2510 | } |
| 2511 | |
Joerg Roedel | f37f7f3 | 2016-07-08 11:47:22 +0200 | [diff] [blame] | 2512 | static int dir2prot(enum dma_data_direction direction) |
| 2513 | { |
| 2514 | if (direction == DMA_TO_DEVICE) |
| 2515 | return IOMMU_PROT_IR; |
| 2516 | else if (direction == DMA_FROM_DEVICE) |
| 2517 | return IOMMU_PROT_IW; |
| 2518 | else if (direction == DMA_BIDIRECTIONAL) |
| 2519 | return IOMMU_PROT_IW | IOMMU_PROT_IR; |
| 2520 | else |
| 2521 | return 0; |
| 2522 | } |
Baoquan He | daae2d2 | 2017-08-09 16:33:43 +0800 | [diff] [blame] | 2523 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2524 | /* |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2525 | * This function contains common code for mapping of a physically |
Joerg Roedel | 24f8116 | 2008-12-08 14:25:39 +0100 | [diff] [blame] | 2526 | * contiguous memory region into DMA address space. It is used by all |
| 2527 | * mapping functions provided with this IOMMU driver. |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2528 | * Must be called with the domain lock held. |
| 2529 | */ |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2530 | static dma_addr_t __map_single(struct device *dev, |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2531 | struct dma_ops_domain *dma_dom, |
| 2532 | phys_addr_t paddr, |
| 2533 | size_t size, |
Joerg Roedel | f37f7f3 | 2016-07-08 11:47:22 +0200 | [diff] [blame] | 2534 | enum dma_data_direction direction, |
Joerg Roedel | 832a90c | 2008-09-18 15:54:23 +0200 | [diff] [blame] | 2535 | u64 dma_mask) |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2536 | { |
| 2537 | dma_addr_t offset = paddr & ~PAGE_MASK; |
Joerg Roedel | 53812c1 | 2009-05-12 12:17:38 +0200 | [diff] [blame] | 2538 | dma_addr_t address, start, ret; |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2539 | unsigned int pages; |
Joerg Roedel | 518d9b4 | 2016-07-05 14:39:47 +0200 | [diff] [blame] | 2540 | int prot = 0; |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2541 | int i; |
| 2542 | |
Joerg Roedel | e3c449f | 2008-10-15 22:02:11 -0700 | [diff] [blame] | 2543 | pages = iommu_num_pages(paddr, size, PAGE_SIZE); |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2544 | paddr &= PAGE_MASK; |
| 2545 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 2546 | address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask); |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2547 | if (address == AMD_IOMMU_MAPPING_ERROR) |
Joerg Roedel | 266a3bd | 2015-12-21 18:54:24 +0100 | [diff] [blame] | 2548 | goto out; |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2549 | |
Joerg Roedel | f37f7f3 | 2016-07-08 11:47:22 +0200 | [diff] [blame] | 2550 | prot = dir2prot(direction); |
Joerg Roedel | 518d9b4 | 2016-07-05 14:39:47 +0200 | [diff] [blame] | 2551 | |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2552 | start = address; |
| 2553 | for (i = 0; i < pages; ++i) { |
Joerg Roedel | 518d9b4 | 2016-07-05 14:39:47 +0200 | [diff] [blame] | 2554 | ret = iommu_map_page(&dma_dom->domain, start, paddr, |
| 2555 | PAGE_SIZE, prot, GFP_ATOMIC); |
| 2556 | if (ret) |
Joerg Roedel | 53812c1 | 2009-05-12 12:17:38 +0200 | [diff] [blame] | 2557 | goto out_unmap; |
| 2558 | |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2559 | paddr += PAGE_SIZE; |
| 2560 | start += PAGE_SIZE; |
| 2561 | } |
| 2562 | address += offset; |
| 2563 | |
Joerg Roedel | ab7032b | 2015-12-21 18:47:11 +0100 | [diff] [blame] | 2564 | if (unlikely(amd_iommu_np_cache)) { |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 2565 | domain_flush_pages(&dma_dom->domain, address, size); |
Joerg Roedel | ab7032b | 2015-12-21 18:47:11 +0100 | [diff] [blame] | 2566 | domain_flush_complete(&dma_dom->domain); |
| 2567 | } |
Joerg Roedel | 270cab24 | 2008-09-04 15:49:46 +0200 | [diff] [blame] | 2568 | |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2569 | out: |
| 2570 | return address; |
Joerg Roedel | 53812c1 | 2009-05-12 12:17:38 +0200 | [diff] [blame] | 2571 | |
| 2572 | out_unmap: |
| 2573 | |
| 2574 | for (--i; i >= 0; --i) { |
| 2575 | start -= PAGE_SIZE; |
Joerg Roedel | 518d9b4 | 2016-07-05 14:39:47 +0200 | [diff] [blame] | 2576 | iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE); |
Joerg Roedel | 53812c1 | 2009-05-12 12:17:38 +0200 | [diff] [blame] | 2577 | } |
| 2578 | |
Joerg Roedel | 256e462 | 2016-07-05 14:23:01 +0200 | [diff] [blame] | 2579 | domain_flush_tlb(&dma_dom->domain); |
| 2580 | domain_flush_complete(&dma_dom->domain); |
| 2581 | |
| 2582 | dma_ops_free_iova(dma_dom, address, pages); |
Joerg Roedel | 53812c1 | 2009-05-12 12:17:38 +0200 | [diff] [blame] | 2583 | |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2584 | return AMD_IOMMU_MAPPING_ERROR; |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2585 | } |
| 2586 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2587 | /* |
| 2588 | * Does the reverse of the __map_single function. Must be called with |
| 2589 | * the domain lock held too |
| 2590 | */ |
Joerg Roedel | cd8c82e | 2009-11-23 19:33:56 +0100 | [diff] [blame] | 2591 | static void __unmap_single(struct dma_ops_domain *dma_dom, |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2592 | dma_addr_t dma_addr, |
| 2593 | size_t size, |
| 2594 | int dir) |
| 2595 | { |
Joerg Roedel | 04e0463 | 2010-09-23 16:12:48 +0200 | [diff] [blame] | 2596 | dma_addr_t flush_addr; |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2597 | dma_addr_t i, start; |
| 2598 | unsigned int pages; |
| 2599 | |
Joerg Roedel | 04e0463 | 2010-09-23 16:12:48 +0200 | [diff] [blame] | 2600 | flush_addr = dma_addr; |
Joerg Roedel | e3c449f | 2008-10-15 22:02:11 -0700 | [diff] [blame] | 2601 | pages = iommu_num_pages(dma_addr, size, PAGE_SIZE); |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2602 | dma_addr &= PAGE_MASK; |
| 2603 | start = dma_addr; |
| 2604 | |
| 2605 | for (i = 0; i < pages; ++i) { |
Joerg Roedel | 518d9b4 | 2016-07-05 14:39:47 +0200 | [diff] [blame] | 2606 | iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE); |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2607 | start += PAGE_SIZE; |
| 2608 | } |
| 2609 | |
Joerg Roedel | b1516a1 | 2016-07-06 13:07:22 +0200 | [diff] [blame] | 2610 | if (amd_iommu_unmap_flush) { |
| 2611 | dma_ops_free_iova(dma_dom, dma_addr, pages); |
| 2612 | domain_flush_tlb(&dma_dom->domain); |
| 2613 | domain_flush_complete(&dma_dom->domain); |
| 2614 | } else { |
| 2615 | queue_add(dma_dom, dma_addr, pages); |
| 2616 | } |
Joerg Roedel | cb76c32 | 2008-06-26 21:28:00 +0200 | [diff] [blame] | 2617 | } |
| 2618 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2619 | /* |
| 2620 | * The exported map_single function for dma_ops. |
| 2621 | */ |
FUJITA Tomonori | 5149136 | 2009-01-05 23:47:25 +0900 | [diff] [blame] | 2622 | static dma_addr_t map_page(struct device *dev, struct page *page, |
| 2623 | unsigned long offset, size_t size, |
| 2624 | enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 2625 | unsigned long attrs) |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2626 | { |
FUJITA Tomonori | 5149136 | 2009-01-05 23:47:25 +0900 | [diff] [blame] | 2627 | phys_addr_t paddr = page_to_phys(page) + offset; |
Joerg Roedel | 92d420e | 2015-12-21 19:31:33 +0100 | [diff] [blame] | 2628 | struct protection_domain *domain; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2629 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 92d420e | 2015-12-21 19:31:33 +0100 | [diff] [blame] | 2630 | u64 dma_mask; |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2631 | |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2632 | domain = get_domain(dev); |
| 2633 | if (PTR_ERR(domain) == -EINVAL) |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2634 | return (dma_addr_t)paddr; |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2635 | else if (IS_ERR(domain)) |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2636 | return AMD_IOMMU_MAPPING_ERROR; |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2637 | |
Joerg Roedel | f99c0f1 | 2009-11-23 16:52:56 +0100 | [diff] [blame] | 2638 | dma_mask = *dev->dma_mask; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2639 | dma_dom = to_dma_ops_domain(domain); |
Joerg Roedel | f99c0f1 | 2009-11-23 16:52:56 +0100 | [diff] [blame] | 2640 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2641 | return __map_single(dev, dma_dom, paddr, size, dir, dma_mask); |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2642 | } |
| 2643 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2644 | /* |
| 2645 | * The exported unmap_single function for dma_ops. |
| 2646 | */ |
FUJITA Tomonori | 5149136 | 2009-01-05 23:47:25 +0900 | [diff] [blame] | 2647 | static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 2648 | enum dma_data_direction dir, unsigned long attrs) |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2649 | { |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2650 | struct protection_domain *domain; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2651 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2652 | |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2653 | domain = get_domain(dev); |
| 2654 | if (IS_ERR(domain)) |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2655 | return; |
| 2656 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2657 | dma_dom = to_dma_ops_domain(domain); |
| 2658 | |
| 2659 | __unmap_single(dma_dom, dma_addr, size, dir); |
Joerg Roedel | 4da70b9 | 2008-06-26 21:28:01 +0200 | [diff] [blame] | 2660 | } |
| 2661 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2662 | static int sg_num_pages(struct device *dev, |
| 2663 | struct scatterlist *sglist, |
| 2664 | int nelems) |
| 2665 | { |
| 2666 | unsigned long mask, boundary_size; |
| 2667 | struct scatterlist *s; |
| 2668 | int i, npages = 0; |
| 2669 | |
| 2670 | mask = dma_get_seg_boundary(dev); |
| 2671 | boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT : |
| 2672 | 1UL << (BITS_PER_LONG - PAGE_SHIFT); |
| 2673 | |
| 2674 | for_each_sg(sglist, s, nelems, i) { |
| 2675 | int p, n; |
| 2676 | |
| 2677 | s->dma_address = npages << PAGE_SHIFT; |
| 2678 | p = npages % boundary_size; |
| 2679 | n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE); |
| 2680 | if (p + n > boundary_size) |
| 2681 | npages += boundary_size - p; |
| 2682 | npages += n; |
| 2683 | } |
| 2684 | |
| 2685 | return npages; |
| 2686 | } |
| 2687 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2688 | /* |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2689 | * The exported map_sg function for dma_ops (handles scatter-gather |
| 2690 | * lists). |
| 2691 | */ |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2692 | static int map_sg(struct device *dev, struct scatterlist *sglist, |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2693 | int nelems, enum dma_data_direction direction, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 2694 | unsigned long attrs) |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2695 | { |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2696 | int mapped_pages = 0, npages = 0, prot = 0, i; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2697 | struct protection_domain *domain; |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2698 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2699 | struct scatterlist *s; |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2700 | unsigned long address; |
Joerg Roedel | 832a90c | 2008-09-18 15:54:23 +0200 | [diff] [blame] | 2701 | u64 dma_mask; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2702 | |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2703 | domain = get_domain(dev); |
Joerg Roedel | a0e191b | 2013-04-09 15:04:36 +0200 | [diff] [blame] | 2704 | if (IS_ERR(domain)) |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2705 | return 0; |
Joerg Roedel | dbcc112 | 2008-09-04 15:04:26 +0200 | [diff] [blame] | 2706 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2707 | dma_dom = to_dma_ops_domain(domain); |
Joerg Roedel | 832a90c | 2008-09-18 15:54:23 +0200 | [diff] [blame] | 2708 | dma_mask = *dev->dma_mask; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2709 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2710 | npages = sg_num_pages(dev, sglist, nelems); |
| 2711 | |
| 2712 | address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask); |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2713 | if (address == AMD_IOMMU_MAPPING_ERROR) |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2714 | goto out_err; |
| 2715 | |
| 2716 | prot = dir2prot(direction); |
| 2717 | |
| 2718 | /* Map all sg entries */ |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2719 | for_each_sg(sglist, s, nelems, i) { |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2720 | int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE); |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2721 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2722 | for (j = 0; j < pages; ++j) { |
| 2723 | unsigned long bus_addr, phys_addr; |
| 2724 | int ret; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2725 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2726 | bus_addr = address + s->dma_address + (j << PAGE_SHIFT); |
| 2727 | phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT); |
| 2728 | ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC); |
| 2729 | if (ret) |
| 2730 | goto out_unmap; |
| 2731 | |
| 2732 | mapped_pages += 1; |
| 2733 | } |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2734 | } |
| 2735 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2736 | /* Everything is mapped - write the right values into s->dma_address */ |
| 2737 | for_each_sg(sglist, s, nelems, i) { |
| 2738 | s->dma_address += address + s->offset; |
| 2739 | s->dma_length = s->length; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2740 | } |
| 2741 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2742 | return nelems; |
| 2743 | |
| 2744 | out_unmap: |
| 2745 | pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n", |
| 2746 | dev_name(dev), npages); |
| 2747 | |
| 2748 | for_each_sg(sglist, s, nelems, i) { |
| 2749 | int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE); |
| 2750 | |
| 2751 | for (j = 0; j < pages; ++j) { |
| 2752 | unsigned long bus_addr; |
| 2753 | |
| 2754 | bus_addr = address + s->dma_address + (j << PAGE_SHIFT); |
| 2755 | iommu_unmap_page(domain, bus_addr, PAGE_SIZE); |
| 2756 | |
| 2757 | if (--mapped_pages) |
| 2758 | goto out_free_iova; |
| 2759 | } |
| 2760 | } |
| 2761 | |
| 2762 | out_free_iova: |
| 2763 | free_iova_fast(&dma_dom->iovad, address, npages); |
| 2764 | |
| 2765 | out_err: |
Joerg Roedel | 92d420e | 2015-12-21 19:31:33 +0100 | [diff] [blame] | 2766 | return 0; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2767 | } |
| 2768 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2769 | /* |
| 2770 | * The exported map_sg function for dma_ops (handles scatter-gather |
| 2771 | * lists). |
| 2772 | */ |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2773 | static void unmap_sg(struct device *dev, struct scatterlist *sglist, |
FUJITA Tomonori | 160c1d8 | 2009-01-05 23:59:02 +0900 | [diff] [blame] | 2774 | int nelems, enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 2775 | unsigned long attrs) |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2776 | { |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2777 | struct protection_domain *domain; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2778 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2779 | unsigned long startaddr; |
| 2780 | int npages = 2; |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2781 | |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2782 | domain = get_domain(dev); |
| 2783 | if (IS_ERR(domain)) |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2784 | return; |
| 2785 | |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2786 | startaddr = sg_dma_address(sglist) & PAGE_MASK; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2787 | dma_dom = to_dma_ops_domain(domain); |
Joerg Roedel | 80187fd | 2016-07-06 17:20:54 +0200 | [diff] [blame] | 2788 | npages = sg_num_pages(dev, sglist, nelems); |
| 2789 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2790 | __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir); |
Joerg Roedel | 65b050a | 2008-06-26 21:28:02 +0200 | [diff] [blame] | 2791 | } |
| 2792 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2793 | /* |
| 2794 | * The exported alloc_coherent function for dma_ops. |
| 2795 | */ |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2796 | static void *alloc_coherent(struct device *dev, size_t size, |
Andrzej Pietrasiewicz | baa676f | 2012-03-27 14:28:18 +0200 | [diff] [blame] | 2797 | dma_addr_t *dma_addr, gfp_t flag, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 2798 | unsigned long attrs) |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2799 | { |
Joerg Roedel | 832a90c | 2008-09-18 15:54:23 +0200 | [diff] [blame] | 2800 | u64 dma_mask = dev->coherent_dma_mask; |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2801 | struct protection_domain *domain; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2802 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2803 | struct page *page; |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2804 | |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2805 | domain = get_domain(dev); |
| 2806 | if (PTR_ERR(domain) == -EINVAL) { |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2807 | page = alloc_pages(flag, get_order(size)); |
| 2808 | *dma_addr = page_to_phys(page); |
| 2809 | return page_address(page); |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2810 | } else if (IS_ERR(domain)) |
| 2811 | return NULL; |
Joerg Roedel | dbcc112 | 2008-09-04 15:04:26 +0200 | [diff] [blame] | 2812 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2813 | dma_dom = to_dma_ops_domain(domain); |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2814 | size = PAGE_ALIGN(size); |
Joerg Roedel | f99c0f1 | 2009-11-23 16:52:56 +0100 | [diff] [blame] | 2815 | dma_mask = dev->coherent_dma_mask; |
| 2816 | flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32); |
Joerg Roedel | 2d0ec7a | 2015-06-01 17:30:57 +0200 | [diff] [blame] | 2817 | flag |= __GFP_ZERO; |
FUJITA Tomonori | 13d9fea | 2008-09-10 20:19:40 +0900 | [diff] [blame] | 2818 | |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2819 | page = alloc_pages(flag | __GFP_NOWARN, get_order(size)); |
| 2820 | if (!page) { |
Mel Gorman | d0164ad | 2015-11-06 16:28:21 -0800 | [diff] [blame] | 2821 | if (!gfpflags_allow_blocking(flag)) |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2822 | return NULL; |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2823 | |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2824 | page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT, |
Lucas Stach | 712c604 | 2017-02-24 14:58:44 -0800 | [diff] [blame] | 2825 | get_order(size), flag); |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2826 | if (!page) |
| 2827 | return NULL; |
| 2828 | } |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2829 | |
Joerg Roedel | 832a90c | 2008-09-18 15:54:23 +0200 | [diff] [blame] | 2830 | if (!dma_mask) |
| 2831 | dma_mask = *dev->dma_mask; |
| 2832 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2833 | *dma_addr = __map_single(dev, dma_dom, page_to_phys(page), |
Joerg Roedel | bda350d | 2016-07-05 16:28:02 +0200 | [diff] [blame] | 2834 | size, DMA_BIDIRECTIONAL, dma_mask); |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2835 | |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2836 | if (*dma_addr == AMD_IOMMU_MAPPING_ERROR) |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2837 | goto out_free; |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2838 | |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2839 | return page_address(page); |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2840 | |
| 2841 | out_free: |
| 2842 | |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2843 | if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT)) |
| 2844 | __free_pages(page, get_order(size)); |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2845 | |
| 2846 | return NULL; |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2847 | } |
| 2848 | |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2849 | /* |
| 2850 | * The exported free_coherent function for dma_ops. |
Joerg Roedel | 431b2a2 | 2008-07-11 17:14:22 +0200 | [diff] [blame] | 2851 | */ |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2852 | static void free_coherent(struct device *dev, size_t size, |
Andrzej Pietrasiewicz | baa676f | 2012-03-27 14:28:18 +0200 | [diff] [blame] | 2853 | void *virt_addr, dma_addr_t dma_addr, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 2854 | unsigned long attrs) |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2855 | { |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2856 | struct protection_domain *domain; |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2857 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2858 | struct page *page; |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2859 | |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2860 | page = virt_to_page(virt_addr); |
| 2861 | size = PAGE_ALIGN(size); |
| 2862 | |
Joerg Roedel | 94f6d19 | 2009-11-24 16:40:02 +0100 | [diff] [blame] | 2863 | domain = get_domain(dev); |
| 2864 | if (IS_ERR(domain)) |
Joerg Roedel | 5b28df6 | 2008-12-02 17:49:42 +0100 | [diff] [blame] | 2865 | goto free_mem; |
| 2866 | |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 2867 | dma_dom = to_dma_ops_domain(domain); |
| 2868 | |
| 2869 | __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL); |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2870 | |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2871 | free_mem: |
Joerg Roedel | 3b839a5 | 2015-04-01 14:58:47 +0200 | [diff] [blame] | 2872 | if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT)) |
| 2873 | __free_pages(page, get_order(size)); |
Joerg Roedel | 5d8b53c | 2008-06-26 21:28:03 +0200 | [diff] [blame] | 2874 | } |
| 2875 | |
Joerg Roedel | c432f3d | 2008-06-26 21:28:04 +0200 | [diff] [blame] | 2876 | /* |
Joerg Roedel | b39ba6a | 2008-09-09 18:40:46 +0200 | [diff] [blame] | 2877 | * This function is called by the DMA layer to find out if we can handle a |
| 2878 | * particular device. It is part of the dma_ops. |
| 2879 | */ |
| 2880 | static int amd_iommu_dma_supported(struct device *dev, u64 mask) |
| 2881 | { |
Christoph Hellwig | 5860acc | 2017-05-22 11:38:27 +0200 | [diff] [blame] | 2882 | if (!x86_dma_supported(dev, mask)) |
| 2883 | return 0; |
Joerg Roedel | 420aef8 | 2009-11-23 16:14:57 +0100 | [diff] [blame] | 2884 | return check_device(dev); |
Joerg Roedel | b39ba6a | 2008-09-09 18:40:46 +0200 | [diff] [blame] | 2885 | } |
| 2886 | |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2887 | static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr) |
| 2888 | { |
| 2889 | return dma_addr == AMD_IOMMU_MAPPING_ERROR; |
| 2890 | } |
| 2891 | |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 2892 | static const struct dma_map_ops amd_iommu_dma_ops = { |
Joerg Roedel | a639a8e | 2015-12-22 16:06:49 +0100 | [diff] [blame] | 2893 | .alloc = alloc_coherent, |
| 2894 | .free = free_coherent, |
| 2895 | .map_page = map_page, |
| 2896 | .unmap_page = unmap_page, |
| 2897 | .map_sg = map_sg, |
| 2898 | .unmap_sg = unmap_sg, |
| 2899 | .dma_supported = amd_iommu_dma_supported, |
Christoph Hellwig | a869572 | 2017-05-21 13:26:45 +0200 | [diff] [blame] | 2900 | .mapping_error = amd_iommu_mapping_error, |
Joerg Roedel | 6631ee9 | 2008-06-26 21:28:05 +0200 | [diff] [blame] | 2901 | }; |
| 2902 | |
Joerg Roedel | 81cd07b | 2016-07-07 18:01:10 +0200 | [diff] [blame] | 2903 | static int init_reserved_iova_ranges(void) |
| 2904 | { |
| 2905 | struct pci_dev *pdev = NULL; |
| 2906 | struct iova *val; |
| 2907 | |
| 2908 | init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, |
| 2909 | IOVA_START_PFN, DMA_32BIT_PFN); |
| 2910 | |
| 2911 | lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock, |
| 2912 | &reserved_rbtree_key); |
| 2913 | |
| 2914 | /* MSI memory range */ |
| 2915 | val = reserve_iova(&reserved_iova_ranges, |
| 2916 | IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END)); |
| 2917 | if (!val) { |
| 2918 | pr_err("Reserving MSI range failed\n"); |
| 2919 | return -ENOMEM; |
| 2920 | } |
| 2921 | |
| 2922 | /* HT memory range */ |
| 2923 | val = reserve_iova(&reserved_iova_ranges, |
| 2924 | IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END)); |
| 2925 | if (!val) { |
| 2926 | pr_err("Reserving HT range failed\n"); |
| 2927 | return -ENOMEM; |
| 2928 | } |
| 2929 | |
| 2930 | /* |
| 2931 | * Memory used for PCI resources |
| 2932 | * FIXME: Check whether we can reserve the PCI-hole completly |
| 2933 | */ |
| 2934 | for_each_pci_dev(pdev) { |
| 2935 | int i; |
| 2936 | |
| 2937 | for (i = 0; i < PCI_NUM_RESOURCES; ++i) { |
| 2938 | struct resource *r = &pdev->resource[i]; |
| 2939 | |
| 2940 | if (!(r->flags & IORESOURCE_MEM)) |
| 2941 | continue; |
| 2942 | |
| 2943 | val = reserve_iova(&reserved_iova_ranges, |
| 2944 | IOVA_PFN(r->start), |
| 2945 | IOVA_PFN(r->end)); |
| 2946 | if (!val) { |
| 2947 | pr_err("Reserve pci-resource range failed\n"); |
| 2948 | return -ENOMEM; |
| 2949 | } |
| 2950 | } |
| 2951 | } |
| 2952 | |
| 2953 | return 0; |
| 2954 | } |
| 2955 | |
Joerg Roedel | 3a18404c | 2015-05-28 18:41:45 +0200 | [diff] [blame] | 2956 | int __init amd_iommu_init_api(void) |
Joerg Roedel | 27c2127 | 2011-05-30 15:56:24 +0200 | [diff] [blame] | 2957 | { |
Joerg Roedel | 460c26d | 2017-06-02 14:28:01 +0200 | [diff] [blame] | 2958 | int ret, err = 0; |
Joerg Roedel | 307d585 | 2016-07-05 11:54:04 +0200 | [diff] [blame] | 2959 | |
| 2960 | ret = iova_cache_get(); |
| 2961 | if (ret) |
| 2962 | return ret; |
Wan Zongshun | 9a4d3bf5 | 2016-04-01 09:06:05 -0400 | [diff] [blame] | 2963 | |
Joerg Roedel | 81cd07b | 2016-07-07 18:01:10 +0200 | [diff] [blame] | 2964 | ret = init_reserved_iova_ranges(); |
| 2965 | if (ret) |
| 2966 | return ret; |
| 2967 | |
Wan Zongshun | 9a4d3bf5 | 2016-04-01 09:06:05 -0400 | [diff] [blame] | 2968 | err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops); |
| 2969 | if (err) |
| 2970 | return err; |
| 2971 | #ifdef CONFIG_ARM_AMBA |
| 2972 | err = bus_set_iommu(&amba_bustype, &amd_iommu_ops); |
| 2973 | if (err) |
| 2974 | return err; |
| 2975 | #endif |
Wan Zongshun | 0076cd3 | 2016-05-10 09:21:01 -0400 | [diff] [blame] | 2976 | err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops); |
| 2977 | if (err) |
| 2978 | return err; |
Joerg Roedel | 460c26d | 2017-06-02 14:28:01 +0200 | [diff] [blame] | 2979 | |
Wan Zongshun | 9a4d3bf5 | 2016-04-01 09:06:05 -0400 | [diff] [blame] | 2980 | return 0; |
Joerg Roedel | f532509 | 2010-01-22 17:44:35 +0100 | [diff] [blame] | 2981 | } |
| 2982 | |
Joerg Roedel | 6631ee9 | 2008-06-26 21:28:05 +0200 | [diff] [blame] | 2983 | int __init amd_iommu_init_dma_ops(void) |
| 2984 | { |
Joerg Roedel | 3230232 | 2015-07-28 16:58:50 +0200 | [diff] [blame] | 2985 | swiotlb = iommu_pass_through ? 1 : 0; |
Joerg Roedel | 6631ee9 | 2008-06-26 21:28:05 +0200 | [diff] [blame] | 2986 | iommu_detected = 1; |
Joerg Roedel | 6631ee9 | 2008-06-26 21:28:05 +0200 | [diff] [blame] | 2987 | |
Joerg Roedel | 5271782 | 2015-07-28 16:58:51 +0200 | [diff] [blame] | 2988 | /* |
| 2989 | * In case we don't initialize SWIOTLB (actually the common case |
| 2990 | * when AMD IOMMU is enabled), make sure there are global |
| 2991 | * dma_ops set as a fall-back for devices not handled by this |
| 2992 | * driver (for example non-PCI devices). |
| 2993 | */ |
| 2994 | if (!swiotlb) |
| 2995 | dma_ops = &nommu_dma_ops; |
| 2996 | |
Joerg Roedel | 62410ee | 2012-06-12 16:42:43 +0200 | [diff] [blame] | 2997 | if (amd_iommu_unmap_flush) |
| 2998 | pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n"); |
| 2999 | else |
| 3000 | pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n"); |
| 3001 | |
Joerg Roedel | 6631ee9 | 2008-06-26 21:28:05 +0200 | [diff] [blame] | 3002 | return 0; |
Joerg Roedel | c5b5da9 | 2016-07-06 11:55:37 +0200 | [diff] [blame] | 3003 | |
Joerg Roedel | 6631ee9 | 2008-06-26 21:28:05 +0200 | [diff] [blame] | 3004 | } |
Joerg Roedel | 6d98cd8 | 2008-12-08 12:05:55 +0100 | [diff] [blame] | 3005 | |
| 3006 | /***************************************************************************** |
| 3007 | * |
| 3008 | * The following functions belong to the exported interface of AMD IOMMU |
| 3009 | * |
| 3010 | * This interface allows access to lower level functions of the IOMMU |
| 3011 | * like protection domain handling and assignement of devices to domains |
| 3012 | * which is not possible with the dma_ops interface. |
| 3013 | * |
| 3014 | *****************************************************************************/ |
| 3015 | |
Joerg Roedel | 6d98cd8 | 2008-12-08 12:05:55 +0100 | [diff] [blame] | 3016 | static void cleanup_domain(struct protection_domain *domain) |
| 3017 | { |
Joerg Roedel | 9b29d3c | 2014-08-05 17:50:15 +0200 | [diff] [blame] | 3018 | struct iommu_dev_data *entry; |
Joerg Roedel | 6d98cd8 | 2008-12-08 12:05:55 +0100 | [diff] [blame] | 3019 | unsigned long flags; |
Joerg Roedel | 6d98cd8 | 2008-12-08 12:05:55 +0100 | [diff] [blame] | 3020 | |
| 3021 | write_lock_irqsave(&amd_iommu_devtable_lock, flags); |
| 3022 | |
Joerg Roedel | 9b29d3c | 2014-08-05 17:50:15 +0200 | [diff] [blame] | 3023 | while (!list_empty(&domain->dev_list)) { |
| 3024 | entry = list_first_entry(&domain->dev_list, |
| 3025 | struct iommu_dev_data, list); |
| 3026 | __detach_device(entry); |
Joerg Roedel | 492667d | 2009-11-27 13:25:47 +0100 | [diff] [blame] | 3027 | } |
Joerg Roedel | 6d98cd8 | 2008-12-08 12:05:55 +0100 | [diff] [blame] | 3028 | |
| 3029 | write_unlock_irqrestore(&amd_iommu_devtable_lock, flags); |
| 3030 | } |
| 3031 | |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3032 | static void protection_domain_free(struct protection_domain *domain) |
| 3033 | { |
| 3034 | if (!domain) |
| 3035 | return; |
| 3036 | |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 3037 | del_domain_from_list(domain); |
| 3038 | |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3039 | if (domain->id) |
| 3040 | domain_id_free(domain->id); |
| 3041 | |
| 3042 | kfree(domain); |
| 3043 | } |
| 3044 | |
Joerg Roedel | 7a5a566 | 2015-06-30 08:56:11 +0200 | [diff] [blame] | 3045 | static int protection_domain_init(struct protection_domain *domain) |
| 3046 | { |
| 3047 | spin_lock_init(&domain->lock); |
| 3048 | mutex_init(&domain->api_lock); |
| 3049 | domain->id = domain_id_alloc(); |
| 3050 | if (!domain->id) |
| 3051 | return -ENOMEM; |
| 3052 | INIT_LIST_HEAD(&domain->dev_list); |
| 3053 | |
| 3054 | return 0; |
| 3055 | } |
| 3056 | |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3057 | static struct protection_domain *protection_domain_alloc(void) |
Joerg Roedel | c156e34 | 2008-12-02 18:13:27 +0100 | [diff] [blame] | 3058 | { |
| 3059 | struct protection_domain *domain; |
| 3060 | |
| 3061 | domain = kzalloc(sizeof(*domain), GFP_KERNEL); |
| 3062 | if (!domain) |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3063 | return NULL; |
Joerg Roedel | c156e34 | 2008-12-02 18:13:27 +0100 | [diff] [blame] | 3064 | |
Joerg Roedel | 7a5a566 | 2015-06-30 08:56:11 +0200 | [diff] [blame] | 3065 | if (protection_domain_init(domain)) |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3066 | goto out_err; |
| 3067 | |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 3068 | add_domain_to_list(domain); |
| 3069 | |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3070 | return domain; |
| 3071 | |
| 3072 | out_err: |
| 3073 | kfree(domain); |
| 3074 | |
| 3075 | return NULL; |
| 3076 | } |
| 3077 | |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3078 | static struct iommu_domain *amd_iommu_domain_alloc(unsigned type) |
| 3079 | { |
| 3080 | struct protection_domain *pdomain; |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 3081 | struct dma_ops_domain *dma_domain; |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3082 | |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 3083 | switch (type) { |
| 3084 | case IOMMU_DOMAIN_UNMANAGED: |
| 3085 | pdomain = protection_domain_alloc(); |
| 3086 | if (!pdomain) |
| 3087 | return NULL; |
| 3088 | |
| 3089 | pdomain->mode = PAGE_MODE_3_LEVEL; |
| 3090 | pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL); |
| 3091 | if (!pdomain->pt_root) { |
| 3092 | protection_domain_free(pdomain); |
| 3093 | return NULL; |
| 3094 | } |
| 3095 | |
| 3096 | pdomain->domain.geometry.aperture_start = 0; |
| 3097 | pdomain->domain.geometry.aperture_end = ~0ULL; |
| 3098 | pdomain->domain.geometry.force_aperture = true; |
| 3099 | |
| 3100 | break; |
| 3101 | case IOMMU_DOMAIN_DMA: |
| 3102 | dma_domain = dma_ops_domain_alloc(); |
| 3103 | if (!dma_domain) { |
| 3104 | pr_err("AMD-Vi: Failed to allocate\n"); |
| 3105 | return NULL; |
| 3106 | } |
| 3107 | pdomain = &dma_domain->domain; |
| 3108 | break; |
Joerg Roedel | 07f643a | 2015-05-28 18:41:41 +0200 | [diff] [blame] | 3109 | case IOMMU_DOMAIN_IDENTITY: |
| 3110 | pdomain = protection_domain_alloc(); |
| 3111 | if (!pdomain) |
| 3112 | return NULL; |
| 3113 | |
| 3114 | pdomain->mode = PAGE_MODE_NONE; |
| 3115 | break; |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 3116 | default: |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3117 | return NULL; |
Joerg Roedel | 0bb6e24 | 2015-05-28 18:41:40 +0200 | [diff] [blame] | 3118 | } |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3119 | |
| 3120 | return &pdomain->domain; |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3121 | } |
| 3122 | |
| 3123 | static void amd_iommu_domain_free(struct iommu_domain *dom) |
Joerg Roedel | 2650815 | 2009-08-26 16:52:40 +0200 | [diff] [blame] | 3124 | { |
| 3125 | struct protection_domain *domain; |
Joerg Roedel | cda7005 | 2016-07-07 15:57:04 +0200 | [diff] [blame] | 3126 | struct dma_ops_domain *dma_dom; |
Joerg Roedel | 98383fc | 2008-12-02 18:34:12 +0100 | [diff] [blame] | 3127 | |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3128 | domain = to_pdomain(dom); |
| 3129 | |
Joerg Roedel | 98383fc | 2008-12-02 18:34:12 +0100 | [diff] [blame] | 3130 | if (domain->dev_cnt > 0) |
| 3131 | cleanup_domain(domain); |
| 3132 | |
| 3133 | BUG_ON(domain->dev_cnt != 0); |
| 3134 | |
Joerg Roedel | cda7005 | 2016-07-07 15:57:04 +0200 | [diff] [blame] | 3135 | if (!dom) |
| 3136 | return; |
Joerg Roedel | 98383fc | 2008-12-02 18:34:12 +0100 | [diff] [blame] | 3137 | |
Joerg Roedel | cda7005 | 2016-07-07 15:57:04 +0200 | [diff] [blame] | 3138 | switch (dom->type) { |
| 3139 | case IOMMU_DOMAIN_DMA: |
Joerg Roedel | 281e8cc | 2016-07-07 16:12:02 +0200 | [diff] [blame] | 3140 | /* Now release the domain */ |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 3141 | dma_dom = to_dma_ops_domain(domain); |
Joerg Roedel | cda7005 | 2016-07-07 15:57:04 +0200 | [diff] [blame] | 3142 | dma_ops_domain_free(dma_dom); |
| 3143 | break; |
| 3144 | default: |
| 3145 | if (domain->mode != PAGE_MODE_NONE) |
| 3146 | free_pagetable(domain); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 3147 | |
Joerg Roedel | cda7005 | 2016-07-07 15:57:04 +0200 | [diff] [blame] | 3148 | if (domain->flags & PD_IOMMUV2_MASK) |
| 3149 | free_gcr3_table(domain); |
| 3150 | |
| 3151 | protection_domain_free(domain); |
| 3152 | break; |
| 3153 | } |
Joerg Roedel | 98383fc | 2008-12-02 18:34:12 +0100 | [diff] [blame] | 3154 | } |
| 3155 | |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3156 | static void amd_iommu_detach_device(struct iommu_domain *dom, |
| 3157 | struct device *dev) |
| 3158 | { |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 3159 | struct iommu_dev_data *dev_data = dev->archdata.iommu; |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3160 | struct amd_iommu *iommu; |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 3161 | int devid; |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3162 | |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 3163 | if (!check_device(dev)) |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3164 | return; |
| 3165 | |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 3166 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 3167 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 3168 | return; |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3169 | |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 3170 | if (dev_data->domain != NULL) |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 3171 | detach_device(dev); |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3172 | |
| 3173 | iommu = amd_iommu_rlookup_table[devid]; |
| 3174 | if (!iommu) |
| 3175 | return; |
| 3176 | |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 3177 | #ifdef CONFIG_IRQ_REMAP |
| 3178 | if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) && |
| 3179 | (dom->type == IOMMU_DOMAIN_UNMANAGED)) |
| 3180 | dev_data->use_vapic = 0; |
| 3181 | #endif |
| 3182 | |
Joerg Roedel | 684f288 | 2008-12-08 12:07:44 +0100 | [diff] [blame] | 3183 | iommu_completion_wait(iommu); |
| 3184 | } |
| 3185 | |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3186 | static int amd_iommu_attach_device(struct iommu_domain *dom, |
| 3187 | struct device *dev) |
| 3188 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3189 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 3190 | struct iommu_dev_data *dev_data; |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3191 | struct amd_iommu *iommu; |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 3192 | int ret; |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3193 | |
Joerg Roedel | 98fc5a6 | 2009-11-24 17:19:23 +0100 | [diff] [blame] | 3194 | if (!check_device(dev)) |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3195 | return -EINVAL; |
| 3196 | |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 3197 | dev_data = dev->archdata.iommu; |
| 3198 | |
Joerg Roedel | f62dda6 | 2011-06-09 12:55:35 +0200 | [diff] [blame] | 3199 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3200 | if (!iommu) |
| 3201 | return -EINVAL; |
| 3202 | |
Joerg Roedel | 657cbb6 | 2009-11-23 15:26:46 +0100 | [diff] [blame] | 3203 | if (dev_data->domain) |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 3204 | detach_device(dev); |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3205 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 3206 | ret = attach_device(dev, domain); |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3207 | |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 3208 | #ifdef CONFIG_IRQ_REMAP |
| 3209 | if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) { |
| 3210 | if (dom->type == IOMMU_DOMAIN_UNMANAGED) |
| 3211 | dev_data->use_vapic = 1; |
| 3212 | else |
| 3213 | dev_data->use_vapic = 0; |
| 3214 | } |
| 3215 | #endif |
| 3216 | |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3217 | iommu_completion_wait(iommu); |
| 3218 | |
Joerg Roedel | 15898bb | 2009-11-24 15:39:42 +0100 | [diff] [blame] | 3219 | return ret; |
Joerg Roedel | 0110606 | 2008-12-02 19:34:11 +0100 | [diff] [blame] | 3220 | } |
| 3221 | |
Joerg Roedel | 468e236 | 2010-01-21 16:37:36 +0100 | [diff] [blame] | 3222 | static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova, |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 3223 | phys_addr_t paddr, size_t page_size, int iommu_prot) |
Joerg Roedel | c6229ca | 2008-12-02 19:48:43 +0100 | [diff] [blame] | 3224 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3225 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | c6229ca | 2008-12-02 19:48:43 +0100 | [diff] [blame] | 3226 | int prot = 0; |
| 3227 | int ret; |
| 3228 | |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 3229 | if (domain->mode == PAGE_MODE_NONE) |
| 3230 | return -EINVAL; |
| 3231 | |
Joerg Roedel | c6229ca | 2008-12-02 19:48:43 +0100 | [diff] [blame] | 3232 | if (iommu_prot & IOMMU_READ) |
| 3233 | prot |= IOMMU_PROT_IR; |
| 3234 | if (iommu_prot & IOMMU_WRITE) |
| 3235 | prot |= IOMMU_PROT_IW; |
| 3236 | |
Joerg Roedel | 5d214fe | 2010-02-08 14:44:49 +0100 | [diff] [blame] | 3237 | mutex_lock(&domain->api_lock); |
Joerg Roedel | b911b89 | 2016-07-05 14:29:11 +0200 | [diff] [blame] | 3238 | ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL); |
Joerg Roedel | 5d214fe | 2010-02-08 14:44:49 +0100 | [diff] [blame] | 3239 | mutex_unlock(&domain->api_lock); |
| 3240 | |
Joerg Roedel | 795e74f7 | 2010-05-11 17:40:57 +0200 | [diff] [blame] | 3241 | return ret; |
Joerg Roedel | c6229ca | 2008-12-02 19:48:43 +0100 | [diff] [blame] | 3242 | } |
| 3243 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 3244 | static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova, |
| 3245 | size_t page_size) |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 3246 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3247 | struct protection_domain *domain = to_pdomain(dom); |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 3248 | size_t unmap_size; |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 3249 | |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 3250 | if (domain->mode == PAGE_MODE_NONE) |
| 3251 | return -EINVAL; |
| 3252 | |
Joerg Roedel | 5d214fe | 2010-02-08 14:44:49 +0100 | [diff] [blame] | 3253 | mutex_lock(&domain->api_lock); |
Joerg Roedel | 468e236 | 2010-01-21 16:37:36 +0100 | [diff] [blame] | 3254 | unmap_size = iommu_unmap_page(domain, iova, page_size); |
Joerg Roedel | 795e74f7 | 2010-05-11 17:40:57 +0200 | [diff] [blame] | 3255 | mutex_unlock(&domain->api_lock); |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 3256 | |
Joerg Roedel | 17b124b | 2011-04-06 18:01:35 +0200 | [diff] [blame] | 3257 | domain_flush_tlb_pde(domain); |
Joerg Roedel | 5d214fe | 2010-02-08 14:44:49 +0100 | [diff] [blame] | 3258 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 3259 | return unmap_size; |
Joerg Roedel | eb74ff6 | 2008-12-02 19:59:10 +0100 | [diff] [blame] | 3260 | } |
| 3261 | |
Joerg Roedel | 645c4c8 | 2008-12-02 20:05:50 +0100 | [diff] [blame] | 3262 | static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom, |
Varun Sethi | bb5547a | 2013-03-29 01:23:58 +0530 | [diff] [blame] | 3263 | dma_addr_t iova) |
Joerg Roedel | 645c4c8 | 2008-12-02 20:05:50 +0100 | [diff] [blame] | 3264 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3265 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | 3039ca1 | 2015-04-01 14:58:48 +0200 | [diff] [blame] | 3266 | unsigned long offset_mask, pte_pgsize; |
Joerg Roedel | f03152b | 2010-01-21 16:15:24 +0100 | [diff] [blame] | 3267 | u64 *pte, __pte; |
Joerg Roedel | 645c4c8 | 2008-12-02 20:05:50 +0100 | [diff] [blame] | 3268 | |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 3269 | if (domain->mode == PAGE_MODE_NONE) |
| 3270 | return iova; |
| 3271 | |
Joerg Roedel | 3039ca1 | 2015-04-01 14:58:48 +0200 | [diff] [blame] | 3272 | pte = fetch_pte(domain, iova, &pte_pgsize); |
Joerg Roedel | 645c4c8 | 2008-12-02 20:05:50 +0100 | [diff] [blame] | 3273 | |
Joerg Roedel | a6d41a4 | 2009-09-02 17:08:55 +0200 | [diff] [blame] | 3274 | if (!pte || !IOMMU_PTE_PRESENT(*pte)) |
Joerg Roedel | 645c4c8 | 2008-12-02 20:05:50 +0100 | [diff] [blame] | 3275 | return 0; |
| 3276 | |
Joerg Roedel | b24b1b6 | 2015-04-01 14:58:51 +0200 | [diff] [blame] | 3277 | offset_mask = pte_pgsize - 1; |
| 3278 | __pte = *pte & PM_ADDR_MASK; |
Joerg Roedel | f03152b | 2010-01-21 16:15:24 +0100 | [diff] [blame] | 3279 | |
Joerg Roedel | b24b1b6 | 2015-04-01 14:58:51 +0200 | [diff] [blame] | 3280 | return (__pte & ~offset_mask) | (iova & offset_mask); |
Joerg Roedel | 645c4c8 | 2008-12-02 20:05:50 +0100 | [diff] [blame] | 3281 | } |
| 3282 | |
Joerg Roedel | ab63648 | 2014-09-05 10:48:21 +0200 | [diff] [blame] | 3283 | static bool amd_iommu_capable(enum iommu_cap cap) |
Sheng Yang | dbb9fd8 | 2009-03-18 15:33:06 +0800 | [diff] [blame] | 3284 | { |
Joerg Roedel | 80a506b | 2010-07-27 17:14:24 +0200 | [diff] [blame] | 3285 | switch (cap) { |
| 3286 | case IOMMU_CAP_CACHE_COHERENCY: |
Joerg Roedel | ab63648 | 2014-09-05 10:48:21 +0200 | [diff] [blame] | 3287 | return true; |
Joerg Roedel | bdddadc | 2012-07-02 18:38:13 +0200 | [diff] [blame] | 3288 | case IOMMU_CAP_INTR_REMAP: |
Joerg Roedel | ab63648 | 2014-09-05 10:48:21 +0200 | [diff] [blame] | 3289 | return (irq_remapping_enabled == 1); |
Will Deacon | cfdeec2 | 2014-10-27 11:24:48 +0000 | [diff] [blame] | 3290 | case IOMMU_CAP_NOEXEC: |
| 3291 | return false; |
Joerg Roedel | 80a506b | 2010-07-27 17:14:24 +0200 | [diff] [blame] | 3292 | } |
| 3293 | |
Joerg Roedel | ab63648 | 2014-09-05 10:48:21 +0200 | [diff] [blame] | 3294 | return false; |
Sheng Yang | dbb9fd8 | 2009-03-18 15:33:06 +0800 | [diff] [blame] | 3295 | } |
| 3296 | |
Eric Auger | e5b5234 | 2017-01-19 20:57:47 +0000 | [diff] [blame] | 3297 | static void amd_iommu_get_resv_regions(struct device *dev, |
| 3298 | struct list_head *head) |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3299 | { |
Eric Auger | 4397f32 | 2017-01-19 20:57:54 +0000 | [diff] [blame] | 3300 | struct iommu_resv_region *region; |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3301 | struct unity_map_entry *entry; |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 3302 | int devid; |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3303 | |
| 3304 | devid = get_device_id(dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 3305 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 3306 | return; |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3307 | |
| 3308 | list_for_each_entry(entry, &amd_iommu_unity_map, list) { |
Eric Auger | 4397f32 | 2017-01-19 20:57:54 +0000 | [diff] [blame] | 3309 | size_t length; |
| 3310 | int prot = 0; |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3311 | |
| 3312 | if (devid < entry->devid_start || devid > entry->devid_end) |
| 3313 | continue; |
| 3314 | |
Eric Auger | 4397f32 | 2017-01-19 20:57:54 +0000 | [diff] [blame] | 3315 | length = entry->address_end - entry->address_start; |
| 3316 | if (entry->prot & IOMMU_PROT_IR) |
| 3317 | prot |= IOMMU_READ; |
| 3318 | if (entry->prot & IOMMU_PROT_IW) |
| 3319 | prot |= IOMMU_WRITE; |
| 3320 | |
| 3321 | region = iommu_alloc_resv_region(entry->address_start, |
| 3322 | length, prot, |
| 3323 | IOMMU_RESV_DIRECT); |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3324 | if (!region) { |
| 3325 | pr_err("Out of memory allocating dm-regions for %s\n", |
| 3326 | dev_name(dev)); |
| 3327 | return; |
| 3328 | } |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3329 | list_add_tail(®ion->list, head); |
| 3330 | } |
Eric Auger | 4397f32 | 2017-01-19 20:57:54 +0000 | [diff] [blame] | 3331 | |
| 3332 | region = iommu_alloc_resv_region(MSI_RANGE_START, |
| 3333 | MSI_RANGE_END - MSI_RANGE_START + 1, |
Robin Murphy | 9d3a4de | 2017-03-16 17:00:16 +0000 | [diff] [blame] | 3334 | 0, IOMMU_RESV_MSI); |
Eric Auger | 4397f32 | 2017-01-19 20:57:54 +0000 | [diff] [blame] | 3335 | if (!region) |
| 3336 | return; |
| 3337 | list_add_tail(®ion->list, head); |
| 3338 | |
| 3339 | region = iommu_alloc_resv_region(HT_RANGE_START, |
| 3340 | HT_RANGE_END - HT_RANGE_START + 1, |
| 3341 | 0, IOMMU_RESV_RESERVED); |
| 3342 | if (!region) |
| 3343 | return; |
| 3344 | list_add_tail(®ion->list, head); |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3345 | } |
| 3346 | |
Eric Auger | e5b5234 | 2017-01-19 20:57:47 +0000 | [diff] [blame] | 3347 | static void amd_iommu_put_resv_regions(struct device *dev, |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3348 | struct list_head *head) |
| 3349 | { |
Eric Auger | e5b5234 | 2017-01-19 20:57:47 +0000 | [diff] [blame] | 3350 | struct iommu_resv_region *entry, *next; |
Joerg Roedel | 35cf248 | 2015-05-28 18:41:37 +0200 | [diff] [blame] | 3351 | |
| 3352 | list_for_each_entry_safe(entry, next, head, list) |
| 3353 | kfree(entry); |
| 3354 | } |
| 3355 | |
Eric Auger | e5b5234 | 2017-01-19 20:57:47 +0000 | [diff] [blame] | 3356 | static void amd_iommu_apply_resv_region(struct device *dev, |
Joerg Roedel | 8d54d6c | 2016-07-05 13:32:20 +0200 | [diff] [blame] | 3357 | struct iommu_domain *domain, |
Eric Auger | e5b5234 | 2017-01-19 20:57:47 +0000 | [diff] [blame] | 3358 | struct iommu_resv_region *region) |
Joerg Roedel | 8d54d6c | 2016-07-05 13:32:20 +0200 | [diff] [blame] | 3359 | { |
Joerg Roedel | b3311b0 | 2016-07-08 13:31:31 +0200 | [diff] [blame] | 3360 | struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain)); |
Joerg Roedel | 8d54d6c | 2016-07-05 13:32:20 +0200 | [diff] [blame] | 3361 | unsigned long start, end; |
| 3362 | |
| 3363 | start = IOVA_PFN(region->start); |
| 3364 | end = IOVA_PFN(region->start + region->length); |
| 3365 | |
| 3366 | WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL); |
| 3367 | } |
| 3368 | |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 3369 | static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain, |
| 3370 | struct device *dev) |
| 3371 | { |
| 3372 | struct iommu_dev_data *dev_data = dev->archdata.iommu; |
| 3373 | return dev_data->defer_attach; |
| 3374 | } |
| 3375 | |
Joerg Roedel | b0119e8 | 2017-02-01 13:23:08 +0100 | [diff] [blame] | 3376 | const struct iommu_ops amd_iommu_ops = { |
Joerg Roedel | ab63648 | 2014-09-05 10:48:21 +0200 | [diff] [blame] | 3377 | .capable = amd_iommu_capable, |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3378 | .domain_alloc = amd_iommu_domain_alloc, |
| 3379 | .domain_free = amd_iommu_domain_free, |
Joerg Roedel | 26961ef | 2008-12-03 17:00:17 +0100 | [diff] [blame] | 3380 | .attach_dev = amd_iommu_attach_device, |
| 3381 | .detach_dev = amd_iommu_detach_device, |
Joerg Roedel | 468e236 | 2010-01-21 16:37:36 +0100 | [diff] [blame] | 3382 | .map = amd_iommu_map, |
| 3383 | .unmap = amd_iommu_unmap, |
Olav Haugan | 315786e | 2014-10-25 09:55:16 -0700 | [diff] [blame] | 3384 | .map_sg = default_iommu_map_sg, |
Joerg Roedel | 26961ef | 2008-12-03 17:00:17 +0100 | [diff] [blame] | 3385 | .iova_to_phys = amd_iommu_iova_to_phys, |
Joerg Roedel | aafd8ba | 2015-05-28 18:41:39 +0200 | [diff] [blame] | 3386 | .add_device = amd_iommu_add_device, |
| 3387 | .remove_device = amd_iommu_remove_device, |
Wan Zongshun | b097d11 | 2016-04-01 09:06:04 -0400 | [diff] [blame] | 3388 | .device_group = amd_iommu_device_group, |
Eric Auger | e5b5234 | 2017-01-19 20:57:47 +0000 | [diff] [blame] | 3389 | .get_resv_regions = amd_iommu_get_resv_regions, |
| 3390 | .put_resv_regions = amd_iommu_put_resv_regions, |
| 3391 | .apply_resv_region = amd_iommu_apply_resv_region, |
Baoquan He | df3f7a6 | 2017-08-09 16:33:41 +0800 | [diff] [blame] | 3392 | .is_attach_deferred = amd_iommu_is_attach_deferred, |
Ohad Ben-Cohen | aa3de9c | 2011-11-10 11:32:29 +0200 | [diff] [blame] | 3393 | .pgsize_bitmap = AMD_IOMMU_PGSIZES, |
Joerg Roedel | 26961ef | 2008-12-03 17:00:17 +0100 | [diff] [blame] | 3394 | }; |
| 3395 | |
Joerg Roedel | 0feae53 | 2009-08-26 15:26:30 +0200 | [diff] [blame] | 3396 | /***************************************************************************** |
| 3397 | * |
| 3398 | * The next functions do a basic initialization of IOMMU for pass through |
| 3399 | * mode |
| 3400 | * |
| 3401 | * In passthrough mode the IOMMU is initialized and enabled but not used for |
| 3402 | * DMA-API translation. |
| 3403 | * |
| 3404 | *****************************************************************************/ |
| 3405 | |
Joerg Roedel | 72e1dcc | 2011-11-10 19:13:51 +0100 | [diff] [blame] | 3406 | /* IOMMUv2 specific functions */ |
| 3407 | int amd_iommu_register_ppr_notifier(struct notifier_block *nb) |
| 3408 | { |
| 3409 | return atomic_notifier_chain_register(&ppr_notifier, nb); |
| 3410 | } |
| 3411 | EXPORT_SYMBOL(amd_iommu_register_ppr_notifier); |
| 3412 | |
| 3413 | int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb) |
| 3414 | { |
| 3415 | return atomic_notifier_chain_unregister(&ppr_notifier, nb); |
| 3416 | } |
| 3417 | EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier); |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 3418 | |
| 3419 | void amd_iommu_domain_direct_map(struct iommu_domain *dom) |
| 3420 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3421 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | 132bd68 | 2011-11-17 14:18:46 +0100 | [diff] [blame] | 3422 | unsigned long flags; |
| 3423 | |
| 3424 | spin_lock_irqsave(&domain->lock, flags); |
| 3425 | |
| 3426 | /* Update data structure */ |
| 3427 | domain->mode = PAGE_MODE_NONE; |
| 3428 | domain->updated = true; |
| 3429 | |
| 3430 | /* Make changes visible to IOMMUs */ |
| 3431 | update_domain(domain); |
| 3432 | |
| 3433 | /* Page-table is not visible to IOMMU anymore, so free it */ |
| 3434 | free_pagetable(domain); |
| 3435 | |
| 3436 | spin_unlock_irqrestore(&domain->lock, flags); |
| 3437 | } |
| 3438 | EXPORT_SYMBOL(amd_iommu_domain_direct_map); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 3439 | |
| 3440 | int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids) |
| 3441 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3442 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | 52815b7 | 2011-11-17 17:24:28 +0100 | [diff] [blame] | 3443 | unsigned long flags; |
| 3444 | int levels, ret; |
| 3445 | |
| 3446 | if (pasids <= 0 || pasids > (PASID_MASK + 1)) |
| 3447 | return -EINVAL; |
| 3448 | |
| 3449 | /* Number of GCR3 table levels required */ |
| 3450 | for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9) |
| 3451 | levels += 1; |
| 3452 | |
| 3453 | if (levels > amd_iommu_max_glx_val) |
| 3454 | return -EINVAL; |
| 3455 | |
| 3456 | spin_lock_irqsave(&domain->lock, flags); |
| 3457 | |
| 3458 | /* |
| 3459 | * Save us all sanity checks whether devices already in the |
| 3460 | * domain support IOMMUv2. Just force that the domain has no |
| 3461 | * devices attached when it is switched into IOMMUv2 mode. |
| 3462 | */ |
| 3463 | ret = -EBUSY; |
| 3464 | if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK) |
| 3465 | goto out; |
| 3466 | |
| 3467 | ret = -ENOMEM; |
| 3468 | domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC); |
| 3469 | if (domain->gcr3_tbl == NULL) |
| 3470 | goto out; |
| 3471 | |
| 3472 | domain->glx = levels; |
| 3473 | domain->flags |= PD_IOMMUV2_MASK; |
| 3474 | domain->updated = true; |
| 3475 | |
| 3476 | update_domain(domain); |
| 3477 | |
| 3478 | ret = 0; |
| 3479 | |
| 3480 | out: |
| 3481 | spin_unlock_irqrestore(&domain->lock, flags); |
| 3482 | |
| 3483 | return ret; |
| 3484 | } |
| 3485 | EXPORT_SYMBOL(amd_iommu_domain_enable_v2); |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 3486 | |
| 3487 | static int __flush_pasid(struct protection_domain *domain, int pasid, |
| 3488 | u64 address, bool size) |
| 3489 | { |
| 3490 | struct iommu_dev_data *dev_data; |
| 3491 | struct iommu_cmd cmd; |
| 3492 | int i, ret; |
| 3493 | |
| 3494 | if (!(domain->flags & PD_IOMMUV2_MASK)) |
| 3495 | return -EINVAL; |
| 3496 | |
| 3497 | build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size); |
| 3498 | |
| 3499 | /* |
| 3500 | * IOMMU TLB needs to be flushed before Device TLB to |
| 3501 | * prevent device TLB refill from IOMMU TLB |
| 3502 | */ |
Suravee Suthikulpanit | 6b9376e | 2017-02-24 02:48:17 -0600 | [diff] [blame] | 3503 | for (i = 0; i < amd_iommu_get_num_iommus(); ++i) { |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 3504 | if (domain->dev_iommu[i] == 0) |
| 3505 | continue; |
| 3506 | |
| 3507 | ret = iommu_queue_command(amd_iommus[i], &cmd); |
| 3508 | if (ret != 0) |
| 3509 | goto out; |
| 3510 | } |
| 3511 | |
| 3512 | /* Wait until IOMMU TLB flushes are complete */ |
| 3513 | domain_flush_complete(domain); |
| 3514 | |
| 3515 | /* Now flush device TLBs */ |
| 3516 | list_for_each_entry(dev_data, &domain->dev_list, list) { |
| 3517 | struct amd_iommu *iommu; |
| 3518 | int qdep; |
| 3519 | |
Joerg Roedel | 1c1cc45 | 2015-07-30 11:24:45 +0200 | [diff] [blame] | 3520 | /* |
| 3521 | There might be non-IOMMUv2 capable devices in an IOMMUv2 |
| 3522 | * domain. |
| 3523 | */ |
| 3524 | if (!dev_data->ats.enabled) |
| 3525 | continue; |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 3526 | |
| 3527 | qdep = dev_data->ats.qdep; |
| 3528 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
| 3529 | |
| 3530 | build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid, |
| 3531 | qdep, address, size); |
| 3532 | |
| 3533 | ret = iommu_queue_command(iommu, &cmd); |
| 3534 | if (ret != 0) |
| 3535 | goto out; |
| 3536 | } |
| 3537 | |
| 3538 | /* Wait until all device TLBs are flushed */ |
| 3539 | domain_flush_complete(domain); |
| 3540 | |
| 3541 | ret = 0; |
| 3542 | |
| 3543 | out: |
| 3544 | |
| 3545 | return ret; |
| 3546 | } |
| 3547 | |
| 3548 | static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid, |
| 3549 | u64 address) |
| 3550 | { |
| 3551 | return __flush_pasid(domain, pasid, address, false); |
| 3552 | } |
| 3553 | |
| 3554 | int amd_iommu_flush_page(struct iommu_domain *dom, int pasid, |
| 3555 | u64 address) |
| 3556 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3557 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 3558 | unsigned long flags; |
| 3559 | int ret; |
| 3560 | |
| 3561 | spin_lock_irqsave(&domain->lock, flags); |
| 3562 | ret = __amd_iommu_flush_page(domain, pasid, address); |
| 3563 | spin_unlock_irqrestore(&domain->lock, flags); |
| 3564 | |
| 3565 | return ret; |
| 3566 | } |
| 3567 | EXPORT_SYMBOL(amd_iommu_flush_page); |
| 3568 | |
| 3569 | static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid) |
| 3570 | { |
| 3571 | return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, |
| 3572 | true); |
| 3573 | } |
| 3574 | |
| 3575 | int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid) |
| 3576 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3577 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | 22e266c | 2011-11-21 15:59:08 +0100 | [diff] [blame] | 3578 | unsigned long flags; |
| 3579 | int ret; |
| 3580 | |
| 3581 | spin_lock_irqsave(&domain->lock, flags); |
| 3582 | ret = __amd_iommu_flush_tlb(domain, pasid); |
| 3583 | spin_unlock_irqrestore(&domain->lock, flags); |
| 3584 | |
| 3585 | return ret; |
| 3586 | } |
| 3587 | EXPORT_SYMBOL(amd_iommu_flush_tlb); |
| 3588 | |
Joerg Roedel | b16137b | 2011-11-21 16:50:23 +0100 | [diff] [blame] | 3589 | static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc) |
| 3590 | { |
| 3591 | int index; |
| 3592 | u64 *pte; |
| 3593 | |
| 3594 | while (true) { |
| 3595 | |
| 3596 | index = (pasid >> (9 * level)) & 0x1ff; |
| 3597 | pte = &root[index]; |
| 3598 | |
| 3599 | if (level == 0) |
| 3600 | break; |
| 3601 | |
| 3602 | if (!(*pte & GCR3_VALID)) { |
| 3603 | if (!alloc) |
| 3604 | return NULL; |
| 3605 | |
| 3606 | root = (void *)get_zeroed_page(GFP_ATOMIC); |
| 3607 | if (root == NULL) |
| 3608 | return NULL; |
| 3609 | |
| 3610 | *pte = __pa(root) | GCR3_VALID; |
| 3611 | } |
| 3612 | |
| 3613 | root = __va(*pte & PAGE_MASK); |
| 3614 | |
| 3615 | level -= 1; |
| 3616 | } |
| 3617 | |
| 3618 | return pte; |
| 3619 | } |
| 3620 | |
| 3621 | static int __set_gcr3(struct protection_domain *domain, int pasid, |
| 3622 | unsigned long cr3) |
| 3623 | { |
| 3624 | u64 *pte; |
| 3625 | |
| 3626 | if (domain->mode != PAGE_MODE_NONE) |
| 3627 | return -EINVAL; |
| 3628 | |
| 3629 | pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true); |
| 3630 | if (pte == NULL) |
| 3631 | return -ENOMEM; |
| 3632 | |
| 3633 | *pte = (cr3 & PAGE_MASK) | GCR3_VALID; |
| 3634 | |
| 3635 | return __amd_iommu_flush_tlb(domain, pasid); |
| 3636 | } |
| 3637 | |
| 3638 | static int __clear_gcr3(struct protection_domain *domain, int pasid) |
| 3639 | { |
| 3640 | u64 *pte; |
| 3641 | |
| 3642 | if (domain->mode != PAGE_MODE_NONE) |
| 3643 | return -EINVAL; |
| 3644 | |
| 3645 | pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false); |
| 3646 | if (pte == NULL) |
| 3647 | return 0; |
| 3648 | |
| 3649 | *pte = 0; |
| 3650 | |
| 3651 | return __amd_iommu_flush_tlb(domain, pasid); |
| 3652 | } |
| 3653 | |
| 3654 | int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid, |
| 3655 | unsigned long cr3) |
| 3656 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3657 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | b16137b | 2011-11-21 16:50:23 +0100 | [diff] [blame] | 3658 | unsigned long flags; |
| 3659 | int ret; |
| 3660 | |
| 3661 | spin_lock_irqsave(&domain->lock, flags); |
| 3662 | ret = __set_gcr3(domain, pasid, cr3); |
| 3663 | spin_unlock_irqrestore(&domain->lock, flags); |
| 3664 | |
| 3665 | return ret; |
| 3666 | } |
| 3667 | EXPORT_SYMBOL(amd_iommu_domain_set_gcr3); |
| 3668 | |
| 3669 | int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid) |
| 3670 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3671 | struct protection_domain *domain = to_pdomain(dom); |
Joerg Roedel | b16137b | 2011-11-21 16:50:23 +0100 | [diff] [blame] | 3672 | unsigned long flags; |
| 3673 | int ret; |
| 3674 | |
| 3675 | spin_lock_irqsave(&domain->lock, flags); |
| 3676 | ret = __clear_gcr3(domain, pasid); |
| 3677 | spin_unlock_irqrestore(&domain->lock, flags); |
| 3678 | |
| 3679 | return ret; |
| 3680 | } |
| 3681 | EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3); |
Joerg Roedel | c99afa2 | 2011-11-21 18:19:25 +0100 | [diff] [blame] | 3682 | |
| 3683 | int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid, |
| 3684 | int status, int tag) |
| 3685 | { |
| 3686 | struct iommu_dev_data *dev_data; |
| 3687 | struct amd_iommu *iommu; |
| 3688 | struct iommu_cmd cmd; |
| 3689 | |
| 3690 | dev_data = get_dev_data(&pdev->dev); |
| 3691 | iommu = amd_iommu_rlookup_table[dev_data->devid]; |
| 3692 | |
| 3693 | build_complete_ppr(&cmd, dev_data->devid, pasid, status, |
| 3694 | tag, dev_data->pri_tlp); |
| 3695 | |
| 3696 | return iommu_queue_command(iommu, &cmd); |
| 3697 | } |
| 3698 | EXPORT_SYMBOL(amd_iommu_complete_ppr); |
Joerg Roedel | f3572db | 2011-11-23 12:36:25 +0100 | [diff] [blame] | 3699 | |
| 3700 | struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev) |
| 3701 | { |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3702 | struct protection_domain *pdomain; |
Joerg Roedel | f3572db | 2011-11-23 12:36:25 +0100 | [diff] [blame] | 3703 | |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3704 | pdomain = get_domain(&pdev->dev); |
| 3705 | if (IS_ERR(pdomain)) |
Joerg Roedel | f3572db | 2011-11-23 12:36:25 +0100 | [diff] [blame] | 3706 | return NULL; |
| 3707 | |
| 3708 | /* Only return IOMMUv2 domains */ |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3709 | if (!(pdomain->flags & PD_IOMMUV2_MASK)) |
Joerg Roedel | f3572db | 2011-11-23 12:36:25 +0100 | [diff] [blame] | 3710 | return NULL; |
| 3711 | |
Joerg Roedel | 3f4b87b | 2015-03-26 13:43:07 +0100 | [diff] [blame] | 3712 | return &pdomain->domain; |
Joerg Roedel | f3572db | 2011-11-23 12:36:25 +0100 | [diff] [blame] | 3713 | } |
| 3714 | EXPORT_SYMBOL(amd_iommu_get_v2_domain); |
Joerg Roedel | 6a113dd | 2011-12-01 12:04:58 +0100 | [diff] [blame] | 3715 | |
| 3716 | void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum) |
| 3717 | { |
| 3718 | struct iommu_dev_data *dev_data; |
| 3719 | |
| 3720 | if (!amd_iommu_v2_supported()) |
| 3721 | return; |
| 3722 | |
| 3723 | dev_data = get_dev_data(&pdev->dev); |
| 3724 | dev_data->errata |= (1 << erratum); |
| 3725 | } |
| 3726 | EXPORT_SYMBOL(amd_iommu_enable_device_erratum); |
Joerg Roedel | 52efdb8 | 2011-12-07 12:01:36 +0100 | [diff] [blame] | 3727 | |
| 3728 | int amd_iommu_device_info(struct pci_dev *pdev, |
| 3729 | struct amd_iommu_device_info *info) |
| 3730 | { |
| 3731 | int max_pasids; |
| 3732 | int pos; |
| 3733 | |
| 3734 | if (pdev == NULL || info == NULL) |
| 3735 | return -EINVAL; |
| 3736 | |
| 3737 | if (!amd_iommu_v2_supported()) |
| 3738 | return -EINVAL; |
| 3739 | |
| 3740 | memset(info, 0, sizeof(*info)); |
| 3741 | |
| 3742 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS); |
| 3743 | if (pos) |
| 3744 | info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP; |
| 3745 | |
| 3746 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI); |
| 3747 | if (pos) |
| 3748 | info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP; |
| 3749 | |
| 3750 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID); |
| 3751 | if (pos) { |
| 3752 | int features; |
| 3753 | |
| 3754 | max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1)); |
| 3755 | max_pasids = min(max_pasids, (1 << 20)); |
| 3756 | |
| 3757 | info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP; |
| 3758 | info->max_pasids = min(pci_max_pasids(pdev), max_pasids); |
| 3759 | |
| 3760 | features = pci_pasid_features(pdev); |
| 3761 | if (features & PCI_PASID_CAP_EXEC) |
| 3762 | info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP; |
| 3763 | if (features & PCI_PASID_CAP_PRIV) |
| 3764 | info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP; |
| 3765 | } |
| 3766 | |
| 3767 | return 0; |
| 3768 | } |
| 3769 | EXPORT_SYMBOL(amd_iommu_device_info); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3770 | |
| 3771 | #ifdef CONFIG_IRQ_REMAP |
| 3772 | |
| 3773 | /***************************************************************************** |
| 3774 | * |
| 3775 | * Interrupt Remapping Implementation |
| 3776 | * |
| 3777 | *****************************************************************************/ |
| 3778 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 3779 | static struct irq_chip amd_ir_chip; |
| 3780 | |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3781 | static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table) |
| 3782 | { |
| 3783 | u64 dte; |
| 3784 | |
| 3785 | dte = amd_iommu_dev_table[devid].data[2]; |
| 3786 | dte &= ~DTE_IRQ_PHYS_ADDR_MASK; |
| 3787 | dte |= virt_to_phys(table->table); |
| 3788 | dte |= DTE_IRQ_REMAP_INTCTL; |
| 3789 | dte |= DTE_IRQ_TABLE_LEN; |
| 3790 | dte |= DTE_IRQ_REMAP_ENABLE; |
| 3791 | |
| 3792 | amd_iommu_dev_table[devid].data[2] = dte; |
| 3793 | } |
| 3794 | |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3795 | static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic) |
| 3796 | { |
| 3797 | struct irq_remap_table *table = NULL; |
| 3798 | struct amd_iommu *iommu; |
| 3799 | unsigned long flags; |
| 3800 | u16 alias; |
| 3801 | |
| 3802 | write_lock_irqsave(&amd_iommu_devtable_lock, flags); |
| 3803 | |
| 3804 | iommu = amd_iommu_rlookup_table[devid]; |
| 3805 | if (!iommu) |
| 3806 | goto out_unlock; |
| 3807 | |
| 3808 | table = irq_lookup_table[devid]; |
| 3809 | if (table) |
Baoquan He | 09284b9 | 2016-09-20 09:05:34 +0800 | [diff] [blame] | 3810 | goto out_unlock; |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3811 | |
| 3812 | alias = amd_iommu_alias_table[devid]; |
| 3813 | table = irq_lookup_table[alias]; |
| 3814 | if (table) { |
| 3815 | irq_lookup_table[devid] = table; |
| 3816 | set_dte_irq_entry(devid, table); |
| 3817 | iommu_flush_dte(iommu, devid); |
| 3818 | goto out; |
| 3819 | } |
| 3820 | |
| 3821 | /* Nothing there yet, allocate new irq remapping table */ |
| 3822 | table = kzalloc(sizeof(*table), GFP_ATOMIC); |
| 3823 | if (!table) |
Baoquan He | 09284b9 | 2016-09-20 09:05:34 +0800 | [diff] [blame] | 3824 | goto out_unlock; |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3825 | |
Joerg Roedel | 197887f | 2013-04-09 21:14:08 +0200 | [diff] [blame] | 3826 | /* Initialize table spin-lock */ |
| 3827 | spin_lock_init(&table->lock); |
| 3828 | |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3829 | if (ioapic) |
| 3830 | /* Keep the first 32 indexes free for IOAPIC interrupts */ |
| 3831 | table->min_index = 32; |
| 3832 | |
| 3833 | table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC); |
| 3834 | if (!table->table) { |
| 3835 | kfree(table); |
Dan Carpenter | 821f0f6 | 2012-10-02 11:34:40 +0300 | [diff] [blame] | 3836 | table = NULL; |
Baoquan He | 09284b9 | 2016-09-20 09:05:34 +0800 | [diff] [blame] | 3837 | goto out_unlock; |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3838 | } |
| 3839 | |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 3840 | if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir)) |
| 3841 | memset(table->table, 0, |
| 3842 | MAX_IRQS_PER_TABLE * sizeof(u32)); |
| 3843 | else |
| 3844 | memset(table->table, 0, |
| 3845 | (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2))); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3846 | |
| 3847 | if (ioapic) { |
| 3848 | int i; |
| 3849 | |
| 3850 | for (i = 0; i < 32; ++i) |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 3851 | iommu->irte_ops->set_allocated(table, i); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3852 | } |
| 3853 | |
| 3854 | irq_lookup_table[devid] = table; |
| 3855 | set_dte_irq_entry(devid, table); |
| 3856 | iommu_flush_dte(iommu, devid); |
| 3857 | if (devid != alias) { |
| 3858 | irq_lookup_table[alias] = table; |
Alex Williamson | e028a9e | 2014-04-22 10:08:40 -0600 | [diff] [blame] | 3859 | set_dte_irq_entry(alias, table); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3860 | iommu_flush_dte(iommu, alias); |
| 3861 | } |
| 3862 | |
| 3863 | out: |
| 3864 | iommu_completion_wait(iommu); |
| 3865 | |
| 3866 | out_unlock: |
| 3867 | write_unlock_irqrestore(&amd_iommu_devtable_lock, flags); |
| 3868 | |
| 3869 | return table; |
| 3870 | } |
| 3871 | |
Jiang Liu | 3c3d4f9 | 2015-04-13 14:11:38 +0800 | [diff] [blame] | 3872 | static int alloc_irq_index(u16 devid, int count) |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3873 | { |
| 3874 | struct irq_remap_table *table; |
| 3875 | unsigned long flags; |
| 3876 | int index, c; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 3877 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; |
| 3878 | |
| 3879 | if (!iommu) |
| 3880 | return -ENODEV; |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3881 | |
| 3882 | table = get_irq_table(devid, false); |
| 3883 | if (!table) |
| 3884 | return -ENODEV; |
| 3885 | |
| 3886 | spin_lock_irqsave(&table->lock, flags); |
| 3887 | |
| 3888 | /* Scan table for free entries */ |
| 3889 | for (c = 0, index = table->min_index; |
| 3890 | index < MAX_IRQS_PER_TABLE; |
| 3891 | ++index) { |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 3892 | if (!iommu->irte_ops->is_allocated(table, index)) |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3893 | c += 1; |
| 3894 | else |
| 3895 | c = 0; |
| 3896 | |
| 3897 | if (c == count) { |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3898 | for (; c != 0; --c) |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 3899 | iommu->irte_ops->set_allocated(table, index - c + 1); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3900 | |
| 3901 | index -= count - 1; |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3902 | goto out; |
| 3903 | } |
| 3904 | } |
| 3905 | |
| 3906 | index = -ENOSPC; |
| 3907 | |
| 3908 | out: |
| 3909 | spin_unlock_irqrestore(&table->lock, flags); |
| 3910 | |
| 3911 | return index; |
| 3912 | } |
| 3913 | |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 3914 | static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte, |
| 3915 | struct amd_ir_data *data) |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 3916 | { |
| 3917 | struct irq_remap_table *table; |
| 3918 | struct amd_iommu *iommu; |
| 3919 | unsigned long flags; |
| 3920 | struct irte_ga *entry; |
| 3921 | |
| 3922 | iommu = amd_iommu_rlookup_table[devid]; |
| 3923 | if (iommu == NULL) |
| 3924 | return -EINVAL; |
| 3925 | |
| 3926 | table = get_irq_table(devid, false); |
| 3927 | if (!table) |
| 3928 | return -ENOMEM; |
| 3929 | |
| 3930 | spin_lock_irqsave(&table->lock, flags); |
| 3931 | |
| 3932 | entry = (struct irte_ga *)table->table; |
| 3933 | entry = &entry[index]; |
| 3934 | entry->lo.fields_remap.valid = 0; |
| 3935 | entry->hi.val = irte->hi.val; |
| 3936 | entry->lo.val = irte->lo.val; |
| 3937 | entry->lo.fields_remap.valid = 1; |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 3938 | if (data) |
| 3939 | data->ref = entry; |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 3940 | |
| 3941 | spin_unlock_irqrestore(&table->lock, flags); |
| 3942 | |
| 3943 | iommu_flush_irt(iommu, devid); |
| 3944 | iommu_completion_wait(iommu); |
| 3945 | |
| 3946 | return 0; |
| 3947 | } |
| 3948 | |
| 3949 | static int modify_irte(u16 devid, int index, union irte *irte) |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3950 | { |
| 3951 | struct irq_remap_table *table; |
| 3952 | struct amd_iommu *iommu; |
| 3953 | unsigned long flags; |
| 3954 | |
| 3955 | iommu = amd_iommu_rlookup_table[devid]; |
| 3956 | if (iommu == NULL) |
| 3957 | return -EINVAL; |
| 3958 | |
| 3959 | table = get_irq_table(devid, false); |
| 3960 | if (!table) |
| 3961 | return -ENOMEM; |
| 3962 | |
| 3963 | spin_lock_irqsave(&table->lock, flags); |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 3964 | table->table[index] = irte->val; |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3965 | spin_unlock_irqrestore(&table->lock, flags); |
| 3966 | |
| 3967 | iommu_flush_irt(iommu, devid); |
| 3968 | iommu_completion_wait(iommu); |
| 3969 | |
| 3970 | return 0; |
| 3971 | } |
| 3972 | |
| 3973 | static void free_irte(u16 devid, int index) |
| 3974 | { |
| 3975 | struct irq_remap_table *table; |
| 3976 | struct amd_iommu *iommu; |
| 3977 | unsigned long flags; |
| 3978 | |
| 3979 | iommu = amd_iommu_rlookup_table[devid]; |
| 3980 | if (iommu == NULL) |
| 3981 | return; |
| 3982 | |
| 3983 | table = get_irq_table(devid, false); |
| 3984 | if (!table) |
| 3985 | return; |
| 3986 | |
| 3987 | spin_lock_irqsave(&table->lock, flags); |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 3988 | iommu->irte_ops->clear_allocated(table, index); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 3989 | spin_unlock_irqrestore(&table->lock, flags); |
| 3990 | |
| 3991 | iommu_flush_irt(iommu, devid); |
| 3992 | iommu_completion_wait(iommu); |
| 3993 | } |
| 3994 | |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 3995 | static void irte_prepare(void *entry, |
| 3996 | u32 delivery_mode, u32 dest_mode, |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 3997 | u8 vector, u32 dest_apicid, int devid) |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 3998 | { |
| 3999 | union irte *irte = (union irte *) entry; |
| 4000 | |
| 4001 | irte->val = 0; |
| 4002 | irte->fields.vector = vector; |
| 4003 | irte->fields.int_type = delivery_mode; |
| 4004 | irte->fields.destination = dest_apicid; |
| 4005 | irte->fields.dm = dest_mode; |
| 4006 | irte->fields.valid = 1; |
| 4007 | } |
| 4008 | |
| 4009 | static void irte_ga_prepare(void *entry, |
| 4010 | u32 delivery_mode, u32 dest_mode, |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 4011 | u8 vector, u32 dest_apicid, int devid) |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4012 | { |
| 4013 | struct irte_ga *irte = (struct irte_ga *) entry; |
| 4014 | |
| 4015 | irte->lo.val = 0; |
| 4016 | irte->hi.val = 0; |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4017 | irte->lo.fields_remap.int_type = delivery_mode; |
| 4018 | irte->lo.fields_remap.dm = dest_mode; |
| 4019 | irte->hi.fields.vector = vector; |
| 4020 | irte->lo.fields_remap.destination = dest_apicid; |
| 4021 | irte->lo.fields_remap.valid = 1; |
| 4022 | } |
| 4023 | |
| 4024 | static void irte_activate(void *entry, u16 devid, u16 index) |
| 4025 | { |
| 4026 | union irte *irte = (union irte *) entry; |
| 4027 | |
| 4028 | irte->fields.valid = 1; |
| 4029 | modify_irte(devid, index, irte); |
| 4030 | } |
| 4031 | |
| 4032 | static void irte_ga_activate(void *entry, u16 devid, u16 index) |
| 4033 | { |
| 4034 | struct irte_ga *irte = (struct irte_ga *) entry; |
| 4035 | |
| 4036 | irte->lo.fields_remap.valid = 1; |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 4037 | modify_irte_ga(devid, index, irte, NULL); |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4038 | } |
| 4039 | |
| 4040 | static void irte_deactivate(void *entry, u16 devid, u16 index) |
| 4041 | { |
| 4042 | union irte *irte = (union irte *) entry; |
| 4043 | |
| 4044 | irte->fields.valid = 0; |
| 4045 | modify_irte(devid, index, irte); |
| 4046 | } |
| 4047 | |
| 4048 | static void irte_ga_deactivate(void *entry, u16 devid, u16 index) |
| 4049 | { |
| 4050 | struct irte_ga *irte = (struct irte_ga *) entry; |
| 4051 | |
| 4052 | irte->lo.fields_remap.valid = 0; |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 4053 | modify_irte_ga(devid, index, irte, NULL); |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4054 | } |
| 4055 | |
| 4056 | static void irte_set_affinity(void *entry, u16 devid, u16 index, |
| 4057 | u8 vector, u32 dest_apicid) |
| 4058 | { |
| 4059 | union irte *irte = (union irte *) entry; |
| 4060 | |
| 4061 | irte->fields.vector = vector; |
| 4062 | irte->fields.destination = dest_apicid; |
| 4063 | modify_irte(devid, index, irte); |
| 4064 | } |
| 4065 | |
| 4066 | static void irte_ga_set_affinity(void *entry, u16 devid, u16 index, |
| 4067 | u8 vector, u32 dest_apicid) |
| 4068 | { |
| 4069 | struct irte_ga *irte = (struct irte_ga *) entry; |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 4070 | struct iommu_dev_data *dev_data = search_dev_data(devid); |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4071 | |
Suravee Suthikulpanit | 84a21db | 2017-06-26 04:28:04 -0500 | [diff] [blame] | 4072 | if (!dev_data || !dev_data->use_vapic || |
| 4073 | !irte->lo.fields_remap.guest_mode) { |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 4074 | irte->hi.fields.vector = vector; |
| 4075 | irte->lo.fields_remap.destination = dest_apicid; |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 4076 | modify_irte_ga(devid, index, irte, NULL); |
| 4077 | } |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4078 | } |
| 4079 | |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4080 | #define IRTE_ALLOCATED (~1U) |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4081 | static void irte_set_allocated(struct irq_remap_table *table, int index) |
| 4082 | { |
| 4083 | table->table[index] = IRTE_ALLOCATED; |
| 4084 | } |
| 4085 | |
| 4086 | static void irte_ga_set_allocated(struct irq_remap_table *table, int index) |
| 4087 | { |
| 4088 | struct irte_ga *ptr = (struct irte_ga *)table->table; |
| 4089 | struct irte_ga *irte = &ptr[index]; |
| 4090 | |
| 4091 | memset(&irte->lo.val, 0, sizeof(u64)); |
| 4092 | memset(&irte->hi.val, 0, sizeof(u64)); |
| 4093 | irte->hi.fields.vector = 0xff; |
| 4094 | } |
| 4095 | |
| 4096 | static bool irte_is_allocated(struct irq_remap_table *table, int index) |
| 4097 | { |
| 4098 | union irte *ptr = (union irte *)table->table; |
| 4099 | union irte *irte = &ptr[index]; |
| 4100 | |
| 4101 | return irte->val != 0; |
| 4102 | } |
| 4103 | |
| 4104 | static bool irte_ga_is_allocated(struct irq_remap_table *table, int index) |
| 4105 | { |
| 4106 | struct irte_ga *ptr = (struct irte_ga *)table->table; |
| 4107 | struct irte_ga *irte = &ptr[index]; |
| 4108 | |
| 4109 | return irte->hi.fields.vector != 0; |
| 4110 | } |
| 4111 | |
| 4112 | static void irte_clear_allocated(struct irq_remap_table *table, int index) |
| 4113 | { |
| 4114 | table->table[index] = 0; |
| 4115 | } |
| 4116 | |
| 4117 | static void irte_ga_clear_allocated(struct irq_remap_table *table, int index) |
| 4118 | { |
| 4119 | struct irte_ga *ptr = (struct irte_ga *)table->table; |
| 4120 | struct irte_ga *irte = &ptr[index]; |
| 4121 | |
| 4122 | memset(&irte->lo.val, 0, sizeof(u64)); |
| 4123 | memset(&irte->hi.val, 0, sizeof(u64)); |
| 4124 | } |
| 4125 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4126 | static int get_devid(struct irq_alloc_info *info) |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4127 | { |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4128 | int devid = -1; |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4129 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4130 | switch (info->type) { |
| 4131 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 4132 | devid = get_ioapic_devid(info->ioapic_id); |
| 4133 | break; |
| 4134 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 4135 | devid = get_hpet_devid(info->hpet_id); |
| 4136 | break; |
| 4137 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 4138 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 4139 | devid = get_device_id(&info->msi_dev->dev); |
| 4140 | break; |
| 4141 | default: |
| 4142 | BUG_ON(1); |
| 4143 | break; |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4144 | } |
| 4145 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4146 | return devid; |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4147 | } |
| 4148 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4149 | static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info) |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4150 | { |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4151 | struct amd_iommu *iommu; |
| 4152 | int devid; |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4153 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4154 | if (!info) |
| 4155 | return NULL; |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4156 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4157 | devid = get_devid(info); |
| 4158 | if (devid >= 0) { |
| 4159 | iommu = amd_iommu_rlookup_table[devid]; |
| 4160 | if (iommu) |
| 4161 | return iommu->ir_domain; |
| 4162 | } |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4163 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4164 | return NULL; |
Joerg Roedel | 5527de7 | 2012-06-26 11:17:32 +0200 | [diff] [blame] | 4165 | } |
| 4166 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4167 | static struct irq_domain *get_irq_domain(struct irq_alloc_info *info) |
Joerg Roedel | 0b4d48c | 2012-06-26 14:54:17 +0200 | [diff] [blame] | 4168 | { |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4169 | struct amd_iommu *iommu; |
| 4170 | int devid; |
Joerg Roedel | 0b4d48c | 2012-06-26 14:54:17 +0200 | [diff] [blame] | 4171 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4172 | if (!info) |
| 4173 | return NULL; |
Joerg Roedel | 0b4d48c | 2012-06-26 14:54:17 +0200 | [diff] [blame] | 4174 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4175 | switch (info->type) { |
| 4176 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 4177 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 4178 | devid = get_device_id(&info->msi_dev->dev); |
Joerg Roedel | 9ee35e4 | 2016-04-21 18:21:31 +0200 | [diff] [blame] | 4179 | if (devid < 0) |
Wan Zongshun | 7aba6cb | 2016-04-01 09:06:02 -0400 | [diff] [blame] | 4180 | return NULL; |
| 4181 | |
Dan Carpenter | 1fb260b | 2016-01-07 12:36:06 +0300 | [diff] [blame] | 4182 | iommu = amd_iommu_rlookup_table[devid]; |
| 4183 | if (iommu) |
| 4184 | return iommu->msi_domain; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4185 | break; |
| 4186 | default: |
| 4187 | break; |
| 4188 | } |
Joerg Roedel | 0b4d48c | 2012-06-26 14:54:17 +0200 | [diff] [blame] | 4189 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4190 | return NULL; |
Joerg Roedel | d976195 | 2012-06-26 16:00:08 +0200 | [diff] [blame] | 4191 | } |
| 4192 | |
Joerg Roedel | 6b474b8 | 2012-06-26 16:46:04 +0200 | [diff] [blame] | 4193 | struct irq_remap_ops amd_iommu_irq_ops = { |
Joerg Roedel | 6b474b8 | 2012-06-26 16:46:04 +0200 | [diff] [blame] | 4194 | .prepare = amd_iommu_prepare, |
| 4195 | .enable = amd_iommu_enable, |
| 4196 | .disable = amd_iommu_disable, |
| 4197 | .reenable = amd_iommu_reenable, |
| 4198 | .enable_faulting = amd_iommu_enable_faulting, |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4199 | .get_ir_irq_domain = get_ir_irq_domain, |
| 4200 | .get_irq_domain = get_irq_domain, |
Joerg Roedel | 6b474b8 | 2012-06-26 16:46:04 +0200 | [diff] [blame] | 4201 | }; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4202 | |
| 4203 | static void irq_remapping_prepare_irte(struct amd_ir_data *data, |
| 4204 | struct irq_cfg *irq_cfg, |
| 4205 | struct irq_alloc_info *info, |
| 4206 | int devid, int index, int sub_handle) |
| 4207 | { |
| 4208 | struct irq_2_irte *irte_info = &data->irq_2_irte; |
| 4209 | struct msi_msg *msg = &data->msi_entry; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4210 | struct IO_APIC_route_entry *entry; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4211 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; |
| 4212 | |
| 4213 | if (!iommu) |
| 4214 | return; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4215 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4216 | data->irq_2_irte.devid = devid; |
| 4217 | data->irq_2_irte.index = index + sub_handle; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4218 | iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode, |
| 4219 | apic->irq_dest_mode, irq_cfg->vector, |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 4220 | irq_cfg->dest_apicid, devid); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4221 | |
| 4222 | switch (info->type) { |
| 4223 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 4224 | /* Setup IOAPIC entry */ |
| 4225 | entry = info->ioapic_entry; |
| 4226 | info->ioapic_entry = NULL; |
| 4227 | memset(entry, 0, sizeof(*entry)); |
| 4228 | entry->vector = index; |
| 4229 | entry->mask = 0; |
| 4230 | entry->trigger = info->ioapic_trigger; |
| 4231 | entry->polarity = info->ioapic_polarity; |
| 4232 | /* Mask level triggered irqs. */ |
| 4233 | if (info->ioapic_trigger) |
| 4234 | entry->mask = 1; |
| 4235 | break; |
| 4236 | |
| 4237 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 4238 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 4239 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 4240 | msg->address_hi = MSI_ADDR_BASE_HI; |
| 4241 | msg->address_lo = MSI_ADDR_BASE_LO; |
| 4242 | msg->data = irte_info->index; |
| 4243 | break; |
| 4244 | |
| 4245 | default: |
| 4246 | BUG_ON(1); |
| 4247 | break; |
| 4248 | } |
| 4249 | } |
| 4250 | |
Suravee Suthikulpanit | 880ac60 | 2016-08-23 13:52:34 -0500 | [diff] [blame] | 4251 | struct amd_irte_ops irte_32_ops = { |
| 4252 | .prepare = irte_prepare, |
| 4253 | .activate = irte_activate, |
| 4254 | .deactivate = irte_deactivate, |
| 4255 | .set_affinity = irte_set_affinity, |
| 4256 | .set_allocated = irte_set_allocated, |
| 4257 | .is_allocated = irte_is_allocated, |
| 4258 | .clear_allocated = irte_clear_allocated, |
| 4259 | }; |
| 4260 | |
| 4261 | struct amd_irte_ops irte_128_ops = { |
| 4262 | .prepare = irte_ga_prepare, |
| 4263 | .activate = irte_ga_activate, |
| 4264 | .deactivate = irte_ga_deactivate, |
| 4265 | .set_affinity = irte_ga_set_affinity, |
| 4266 | .set_allocated = irte_ga_set_allocated, |
| 4267 | .is_allocated = irte_ga_is_allocated, |
| 4268 | .clear_allocated = irte_ga_clear_allocated, |
| 4269 | }; |
| 4270 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4271 | static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq, |
| 4272 | unsigned int nr_irqs, void *arg) |
| 4273 | { |
| 4274 | struct irq_alloc_info *info = arg; |
| 4275 | struct irq_data *irq_data; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4276 | struct amd_ir_data *data = NULL; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4277 | struct irq_cfg *cfg; |
| 4278 | int i, ret, devid; |
| 4279 | int index = -1; |
| 4280 | |
| 4281 | if (!info) |
| 4282 | return -EINVAL; |
| 4283 | if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI && |
| 4284 | info->type != X86_IRQ_ALLOC_TYPE_MSIX) |
| 4285 | return -EINVAL; |
| 4286 | |
| 4287 | /* |
| 4288 | * With IRQ remapping enabled, don't need contiguous CPU vectors |
| 4289 | * to support multiple MSI interrupts. |
| 4290 | */ |
| 4291 | if (info->type == X86_IRQ_ALLOC_TYPE_MSI) |
| 4292 | info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS; |
| 4293 | |
| 4294 | devid = get_devid(info); |
| 4295 | if (devid < 0) |
| 4296 | return -EINVAL; |
| 4297 | |
| 4298 | ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg); |
| 4299 | if (ret < 0) |
| 4300 | return ret; |
| 4301 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4302 | if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) { |
| 4303 | if (get_irq_table(devid, true)) |
| 4304 | index = info->ioapic_pin; |
| 4305 | else |
| 4306 | ret = -ENOMEM; |
| 4307 | } else { |
Jiang Liu | 3c3d4f9 | 2015-04-13 14:11:38 +0800 | [diff] [blame] | 4308 | index = alloc_irq_index(devid, nr_irqs); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4309 | } |
| 4310 | if (index < 0) { |
| 4311 | pr_warn("Failed to allocate IRTE\n"); |
Wei Yongjun | 517abe4 | 2016-07-28 02:10:26 +0000 | [diff] [blame] | 4312 | ret = index; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4313 | goto out_free_parent; |
| 4314 | } |
| 4315 | |
| 4316 | for (i = 0; i < nr_irqs; i++) { |
| 4317 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 4318 | cfg = irqd_cfg(irq_data); |
| 4319 | if (!irq_data || !cfg) { |
| 4320 | ret = -EINVAL; |
| 4321 | goto out_free_data; |
| 4322 | } |
| 4323 | |
Joerg Roedel | a130e69 | 2015-08-13 11:07:25 +0200 | [diff] [blame] | 4324 | ret = -ENOMEM; |
| 4325 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 4326 | if (!data) |
| 4327 | goto out_free_data; |
| 4328 | |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4329 | if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir)) |
| 4330 | data->entry = kzalloc(sizeof(union irte), GFP_KERNEL); |
| 4331 | else |
| 4332 | data->entry = kzalloc(sizeof(struct irte_ga), |
| 4333 | GFP_KERNEL); |
| 4334 | if (!data->entry) { |
| 4335 | kfree(data); |
| 4336 | goto out_free_data; |
| 4337 | } |
| 4338 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4339 | irq_data->hwirq = (devid << 16) + i; |
| 4340 | irq_data->chip_data = data; |
| 4341 | irq_data->chip = &amd_ir_chip; |
| 4342 | irq_remapping_prepare_irte(data, cfg, info, devid, index, i); |
| 4343 | irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT); |
| 4344 | } |
Joerg Roedel | a130e69 | 2015-08-13 11:07:25 +0200 | [diff] [blame] | 4345 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4346 | return 0; |
| 4347 | |
| 4348 | out_free_data: |
| 4349 | for (i--; i >= 0; i--) { |
| 4350 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 4351 | if (irq_data) |
| 4352 | kfree(irq_data->chip_data); |
| 4353 | } |
| 4354 | for (i = 0; i < nr_irqs; i++) |
| 4355 | free_irte(devid, index + i); |
| 4356 | out_free_parent: |
| 4357 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 4358 | return ret; |
| 4359 | } |
| 4360 | |
| 4361 | static void irq_remapping_free(struct irq_domain *domain, unsigned int virq, |
| 4362 | unsigned int nr_irqs) |
| 4363 | { |
| 4364 | struct irq_2_irte *irte_info; |
| 4365 | struct irq_data *irq_data; |
| 4366 | struct amd_ir_data *data; |
| 4367 | int i; |
| 4368 | |
| 4369 | for (i = 0; i < nr_irqs; i++) { |
| 4370 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 4371 | if (irq_data && irq_data->chip_data) { |
| 4372 | data = irq_data->chip_data; |
| 4373 | irte_info = &data->irq_2_irte; |
| 4374 | free_irte(irte_info->devid, irte_info->index); |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4375 | kfree(data->entry); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4376 | kfree(data); |
| 4377 | } |
| 4378 | } |
| 4379 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 4380 | } |
| 4381 | |
| 4382 | static void irq_remapping_activate(struct irq_domain *domain, |
| 4383 | struct irq_data *irq_data) |
| 4384 | { |
| 4385 | struct amd_ir_data *data = irq_data->chip_data; |
| 4386 | struct irq_2_irte *irte_info = &data->irq_2_irte; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4387 | struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid]; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4388 | |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4389 | if (iommu) |
| 4390 | iommu->irte_ops->activate(data->entry, irte_info->devid, |
| 4391 | irte_info->index); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4392 | } |
| 4393 | |
| 4394 | static void irq_remapping_deactivate(struct irq_domain *domain, |
| 4395 | struct irq_data *irq_data) |
| 4396 | { |
| 4397 | struct amd_ir_data *data = irq_data->chip_data; |
| 4398 | struct irq_2_irte *irte_info = &data->irq_2_irte; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4399 | struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid]; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4400 | |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4401 | if (iommu) |
| 4402 | iommu->irte_ops->deactivate(data->entry, irte_info->devid, |
| 4403 | irte_info->index); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4404 | } |
| 4405 | |
Tobias Klauser | e2f9d45 | 2017-05-24 16:31:16 +0200 | [diff] [blame] | 4406 | static const struct irq_domain_ops amd_ir_domain_ops = { |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4407 | .alloc = irq_remapping_alloc, |
| 4408 | .free = irq_remapping_free, |
| 4409 | .activate = irq_remapping_activate, |
| 4410 | .deactivate = irq_remapping_deactivate, |
| 4411 | }; |
| 4412 | |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 4413 | static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info) |
| 4414 | { |
| 4415 | struct amd_iommu *iommu; |
| 4416 | struct amd_iommu_pi_data *pi_data = vcpu_info; |
| 4417 | struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data; |
| 4418 | struct amd_ir_data *ir_data = data->chip_data; |
| 4419 | struct irte_ga *irte = (struct irte_ga *) ir_data->entry; |
| 4420 | struct irq_2_irte *irte_info = &ir_data->irq_2_irte; |
Suravee Suthikulpanit | d98de49 | 2016-08-23 13:52:40 -0500 | [diff] [blame] | 4421 | struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid); |
| 4422 | |
| 4423 | /* Note: |
| 4424 | * This device has never been set up for guest mode. |
| 4425 | * we should not modify the IRTE |
| 4426 | */ |
| 4427 | if (!dev_data || !dev_data->use_vapic) |
| 4428 | return 0; |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 4429 | |
| 4430 | pi_data->ir_data = ir_data; |
| 4431 | |
| 4432 | /* Note: |
| 4433 | * SVM tries to set up for VAPIC mode, but we are in |
| 4434 | * legacy mode. So, we force legacy mode instead. |
| 4435 | */ |
| 4436 | if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) { |
| 4437 | pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n", |
| 4438 | __func__); |
| 4439 | pi_data->is_guest_mode = false; |
| 4440 | } |
| 4441 | |
| 4442 | iommu = amd_iommu_rlookup_table[irte_info->devid]; |
| 4443 | if (iommu == NULL) |
| 4444 | return -EINVAL; |
| 4445 | |
| 4446 | pi_data->prev_ga_tag = ir_data->cached_ga_tag; |
| 4447 | if (pi_data->is_guest_mode) { |
| 4448 | /* Setting */ |
| 4449 | irte->hi.fields.ga_root_ptr = (pi_data->base >> 12); |
| 4450 | irte->hi.fields.vector = vcpu_pi_info->vector; |
Suravee Suthikulpanit | efe6f24 | 2017-07-05 21:29:59 -0500 | [diff] [blame] | 4451 | irte->lo.fields_vapic.ga_log_intr = 1; |
Suravee Suthikulpanit | b9fc6b5 | 2016-08-23 13:52:39 -0500 | [diff] [blame] | 4452 | irte->lo.fields_vapic.guest_mode = 1; |
| 4453 | irte->lo.fields_vapic.ga_tag = pi_data->ga_tag; |
| 4454 | |
| 4455 | ir_data->cached_ga_tag = pi_data->ga_tag; |
| 4456 | } else { |
| 4457 | /* Un-Setting */ |
| 4458 | struct irq_cfg *cfg = irqd_cfg(data); |
| 4459 | |
| 4460 | irte->hi.val = 0; |
| 4461 | irte->lo.val = 0; |
| 4462 | irte->hi.fields.vector = cfg->vector; |
| 4463 | irte->lo.fields_remap.guest_mode = 0; |
| 4464 | irte->lo.fields_remap.destination = cfg->dest_apicid; |
| 4465 | irte->lo.fields_remap.int_type = apic->irq_delivery_mode; |
| 4466 | irte->lo.fields_remap.dm = apic->irq_dest_mode; |
| 4467 | |
| 4468 | /* |
| 4469 | * This communicates the ga_tag back to the caller |
| 4470 | * so that it can do all the necessary clean up. |
| 4471 | */ |
| 4472 | ir_data->cached_ga_tag = 0; |
| 4473 | } |
| 4474 | |
| 4475 | return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data); |
| 4476 | } |
| 4477 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4478 | static int amd_ir_set_affinity(struct irq_data *data, |
| 4479 | const struct cpumask *mask, bool force) |
| 4480 | { |
| 4481 | struct amd_ir_data *ir_data = data->chip_data; |
| 4482 | struct irq_2_irte *irte_info = &ir_data->irq_2_irte; |
| 4483 | struct irq_cfg *cfg = irqd_cfg(data); |
| 4484 | struct irq_data *parent = data->parent_data; |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4485 | struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid]; |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4486 | int ret; |
| 4487 | |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4488 | if (!iommu) |
| 4489 | return -ENODEV; |
| 4490 | |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4491 | ret = parent->chip->irq_set_affinity(parent, mask, force); |
| 4492 | if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE) |
| 4493 | return ret; |
| 4494 | |
| 4495 | /* |
| 4496 | * Atomically updates the IRTE with the new destination, vector |
| 4497 | * and flushes the interrupt entry cache. |
| 4498 | */ |
Suravee Suthikulpanit | 77bdab4 | 2016-08-23 13:52:35 -0500 | [diff] [blame] | 4499 | iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid, |
| 4500 | irte_info->index, cfg->vector, cfg->dest_apicid); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4501 | |
| 4502 | /* |
| 4503 | * After this point, all the interrupts will start arriving |
| 4504 | * at the new destination. So, time to cleanup the previous |
| 4505 | * vector allocation. |
| 4506 | */ |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 4507 | send_cleanup_vector(cfg); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4508 | |
| 4509 | return IRQ_SET_MASK_OK_DONE; |
| 4510 | } |
| 4511 | |
| 4512 | static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg) |
| 4513 | { |
| 4514 | struct amd_ir_data *ir_data = irq_data->chip_data; |
| 4515 | |
| 4516 | *msg = ir_data->msi_entry; |
| 4517 | } |
| 4518 | |
| 4519 | static struct irq_chip amd_ir_chip = { |
Thomas Gleixner | 290be19 | 2017-06-20 01:37:02 +0200 | [diff] [blame] | 4520 | .name = "AMD-IR", |
| 4521 | .irq_ack = ir_ack_apic_edge, |
| 4522 | .irq_set_affinity = amd_ir_set_affinity, |
| 4523 | .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity, |
| 4524 | .irq_compose_msi_msg = ir_compose_msi_msg, |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4525 | }; |
| 4526 | |
| 4527 | int amd_iommu_create_irq_domain(struct amd_iommu *iommu) |
| 4528 | { |
Thomas Gleixner | 3e49a81 | 2017-06-20 01:37:12 +0200 | [diff] [blame] | 4529 | struct fwnode_handle *fn; |
| 4530 | |
| 4531 | fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index); |
| 4532 | if (!fn) |
| 4533 | return -ENOMEM; |
| 4534 | iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu); |
| 4535 | irq_domain_free_fwnode(fn); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4536 | if (!iommu->ir_domain) |
| 4537 | return -ENOMEM; |
| 4538 | |
| 4539 | iommu->ir_domain->parent = arch_get_ir_parent_domain(); |
Thomas Gleixner | 3e49a81 | 2017-06-20 01:37:12 +0200 | [diff] [blame] | 4540 | iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain, |
| 4541 | "AMD-IR-MSI", |
| 4542 | iommu->index); |
Jiang Liu | 7c71d30 | 2015-04-13 14:11:33 +0800 | [diff] [blame] | 4543 | return 0; |
| 4544 | } |
Suravee Suthikulpanit | 8dbea3f | 2016-08-23 13:52:38 -0500 | [diff] [blame] | 4545 | |
| 4546 | int amd_iommu_update_ga(int cpu, bool is_run, void *data) |
| 4547 | { |
| 4548 | unsigned long flags; |
| 4549 | struct amd_iommu *iommu; |
| 4550 | struct irq_remap_table *irt; |
| 4551 | struct amd_ir_data *ir_data = (struct amd_ir_data *)data; |
| 4552 | int devid = ir_data->irq_2_irte.devid; |
| 4553 | struct irte_ga *entry = (struct irte_ga *) ir_data->entry; |
| 4554 | struct irte_ga *ref = (struct irte_ga *) ir_data->ref; |
| 4555 | |
| 4556 | if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) || |
| 4557 | !ref || !entry || !entry->lo.fields_vapic.guest_mode) |
| 4558 | return 0; |
| 4559 | |
| 4560 | iommu = amd_iommu_rlookup_table[devid]; |
| 4561 | if (!iommu) |
| 4562 | return -ENODEV; |
| 4563 | |
| 4564 | irt = get_irq_table(devid, false); |
| 4565 | if (!irt) |
| 4566 | return -ENODEV; |
| 4567 | |
| 4568 | spin_lock_irqsave(&irt->lock, flags); |
| 4569 | |
| 4570 | if (ref->lo.fields_vapic.guest_mode) { |
| 4571 | if (cpu >= 0) |
| 4572 | ref->lo.fields_vapic.destination = cpu; |
| 4573 | ref->lo.fields_vapic.is_run = is_run; |
| 4574 | barrier(); |
| 4575 | } |
| 4576 | |
| 4577 | spin_unlock_irqrestore(&irt->lock, flags); |
| 4578 | |
| 4579 | iommu_flush_irt(iommu, devid); |
| 4580 | iommu_completion_wait(iommu); |
| 4581 | return 0; |
| 4582 | } |
| 4583 | EXPORT_SYMBOL(amd_iommu_update_ga); |
Joerg Roedel | 2b32450 | 2012-06-21 16:29:10 +0200 | [diff] [blame] | 4584 | #endif |