blob: cd5d9a9bdedc94e85c94150d42ff07d4b3058421 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
Keith Packardaa93d632009-05-05 09:52:46 -070035#include "drm_edid.h"
Eric Anholt7d573822009-01-02 13:33:00 -080036#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030040struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010041{
Chris Wilson4ef69c72010-09-09 15:14:28 +010042 return container_of(encoder, struct intel_hdmi, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010043}
44
Chris Wilsondf0e9242010-09-09 16:20:55 +010045static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
46{
47 return container_of(intel_attached_encoder(connector),
48 struct intel_hdmi, base);
49}
50
Jesse Barnes45187ac2011-08-03 09:22:55 -070051void intel_dip_infoframe_csum(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020052{
Jesse Barnes45187ac2011-08-03 09:22:55 -070053 uint8_t *data = (uint8_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +020054 uint8_t sum = 0;
55 unsigned i;
56
Jesse Barnes45187ac2011-08-03 09:22:55 -070057 frame->checksum = 0;
58 frame->ecc = 0;
David Härdeman3c17fe42010-09-24 21:44:32 +020059
Jesse Barnes64a8fc02011-09-22 11:16:00 +053060 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
David Härdeman3c17fe42010-09-24 21:44:32 +020061 sum += data[i];
62
Jesse Barnes45187ac2011-08-03 09:22:55 -070063 frame->checksum = 0x100 - sum;
David Härdeman3c17fe42010-09-24 21:44:32 +020064}
65
Daniel Vetterbc2481f2012-05-08 15:18:32 +020066static u32 g4x_infoframe_index(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020067{
Jesse Barnes45187ac2011-08-03 09:22:55 -070068 switch (frame->type) {
69 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030070 return VIDEO_DIP_SELECT_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -070071 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030072 return VIDEO_DIP_SELECT_SPD;
Jesse Barnes45187ac2011-08-03 09:22:55 -070073 default:
74 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070076 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070077}
78
Daniel Vetterbc2481f2012-05-08 15:18:32 +020079static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -070080{
Jesse Barnes45187ac2011-08-03 09:22:55 -070081 switch (frame->type) {
82 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030083 return VIDEO_DIP_ENABLE_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -070084 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030085 return VIDEO_DIP_ENABLE_SPD;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030086 default:
87 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030088 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030089 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030090}
91
Daniel Vettera3da1df2012-05-08 15:19:06 +020092static void g4x_write_infoframe(struct drm_encoder *encoder,
93 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -070094{
95 uint32_t *data = (uint32_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +020096 struct drm_device *dev = encoder->dev;
97 struct drm_i915_private *dev_priv = dev->dev_private;
98 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Paulo Zanoni22509ec2012-05-04 17:18:17 -030099 u32 val = I915_READ(VIDEO_DIP_CTL);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700100 unsigned i, len = DIP_HEADER_SIZE + frame->len;
David Härdeman3c17fe42010-09-24 21:44:32 +0200101
Paulo Zanoni3e6e6392012-05-04 17:18:19 -0300102 val &= ~VIDEO_DIP_PORT_MASK;
David Härdeman3c17fe42010-09-24 21:44:32 +0200103 if (intel_hdmi->sdvox_reg == SDVOB)
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300104 val |= VIDEO_DIP_PORT_B;
David Härdeman3c17fe42010-09-24 21:44:32 +0200105 else if (intel_hdmi->sdvox_reg == SDVOC)
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300106 val |= VIDEO_DIP_PORT_C;
David Härdeman3c17fe42010-09-24 21:44:32 +0200107 else
108 return;
109
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300110 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200111 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700112
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200113 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300114 val |= VIDEO_DIP_ENABLE;
115
116 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700117
118 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200119 I915_WRITE(VIDEO_DIP_DATA, *data);
120 data++;
121 }
122
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200123 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300124 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200125 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700126
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300127 I915_WRITE(VIDEO_DIP_CTL, val);
David Härdeman3c17fe42010-09-24 21:44:32 +0200128}
129
Paulo Zanonifdf12502012-05-04 17:18:24 -0300130static void ibx_write_infoframe(struct drm_encoder *encoder,
131 struct dip_infoframe *frame)
132{
133 uint32_t *data = (uint32_t *)frame;
134 struct drm_device *dev = encoder->dev;
135 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300136 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Paulo Zanoni4e89ee12012-05-04 17:18:26 -0300137 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300138 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
139 unsigned i, len = DIP_HEADER_SIZE + frame->len;
140 u32 val = I915_READ(reg);
141
Paulo Zanoni4e89ee12012-05-04 17:18:26 -0300142 val &= ~VIDEO_DIP_PORT_MASK;
143 switch (intel_hdmi->sdvox_reg) {
144 case HDMIB:
145 val |= VIDEO_DIP_PORT_B;
146 break;
147 case HDMIC:
148 val |= VIDEO_DIP_PORT_C;
149 break;
150 case HDMID:
151 val |= VIDEO_DIP_PORT_D;
152 break;
153 default:
154 return;
155 }
156
Paulo Zanonifdf12502012-05-04 17:18:24 -0300157 intel_wait_for_vblank(dev, intel_crtc->pipe);
158
159 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200160 val |= g4x_infoframe_index(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300161
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200162 val &= ~g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300163 val |= VIDEO_DIP_ENABLE;
164
165 I915_WRITE(reg, val);
166
167 for (i = 0; i < len; i += 4) {
168 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
169 data++;
170 }
171
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200172 val |= g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300173 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200174 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300175
176 I915_WRITE(reg, val);
177}
178
179static void cpt_write_infoframe(struct drm_encoder *encoder,
180 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700181{
182 uint32_t *data = (uint32_t *)frame;
183 struct drm_device *dev = encoder->dev;
184 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300185 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700186 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
187 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300188 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700189
190 intel_wait_for_vblank(dev, intel_crtc->pipe);
191
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530192 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200193 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700194
Paulo Zanoniecb97852012-05-04 17:18:21 -0300195 /* The DIP control register spec says that we need to update the AVI
196 * infoframe without clearing its enable bit */
197 if (frame->type == DIP_TYPE_AVI)
198 val |= VIDEO_DIP_ENABLE_AVI;
199 else
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200200 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300201
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300202 val |= VIDEO_DIP_ENABLE;
203
204 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700205
206 for (i = 0; i < len; i += 4) {
207 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
208 data++;
209 }
210
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200211 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300212 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200213 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700214
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300215 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700216}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700217
218static void vlv_write_infoframe(struct drm_encoder *encoder,
219 struct dip_infoframe *frame)
220{
221 uint32_t *data = (uint32_t *)frame;
222 struct drm_device *dev = encoder->dev;
223 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700225 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
226 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300227 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700228
229 intel_wait_for_vblank(dev, intel_crtc->pipe);
230
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700231 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200232 val |= g4x_infoframe_index(frame);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700233
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200234 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300235 val |= VIDEO_DIP_ENABLE;
236
237 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700238
239 for (i = 0; i < len; i += 4) {
240 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
241 data++;
242 }
243
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200244 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300245 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200246 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700247
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300248 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700249}
250
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300251static void hsw_write_infoframe(struct drm_encoder *encoder,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300252 struct dip_infoframe *frame)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300253{
254 /* Not implemented yet, so avoid doing anything at all.
255 * This is the placeholder for Paulo Zanoni's infoframe writing patch
256 */
257 DRM_DEBUG_DRIVER("Attempting to write infoframe on Haswell, this is not implemented yet.\n");
258
259 return;
260
261}
262
Jesse Barnes45187ac2011-08-03 09:22:55 -0700263static void intel_set_infoframe(struct drm_encoder *encoder,
264 struct dip_infoframe *frame)
265{
266 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
267
268 if (!intel_hdmi->has_hdmi_sink)
269 return;
270
271 intel_dip_infoframe_csum(frame);
272 intel_hdmi->write_infoframe(encoder, frame);
273}
274
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300275void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300276 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700277{
278 struct dip_infoframe avi_if = {
279 .type = DIP_TYPE_AVI,
280 .ver = DIP_VERSION_AVI,
281 .len = DIP_LEN_AVI,
282 };
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700283
Paulo Zanonic846b612012-04-13 16:31:41 -0300284 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
285 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
286
Jesse Barnes45187ac2011-08-03 09:22:55 -0700287 intel_set_infoframe(encoder, &avi_if);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700288}
289
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300290void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700291{
292 struct dip_infoframe spd_if;
293
294 memset(&spd_if, 0, sizeof(spd_if));
295 spd_if.type = DIP_TYPE_SPD;
296 spd_if.ver = DIP_VERSION_SPD;
297 spd_if.len = DIP_LEN_SPD;
298 strcpy(spd_if.body.spd.vn, "Intel");
299 strcpy(spd_if.body.spd.pd, "Integrated gfx");
300 spd_if.body.spd.sdi = DIP_SPD_PC;
301
302 intel_set_infoframe(encoder, &spd_if);
303}
304
Eric Anholt7d573822009-01-02 13:33:00 -0800305static void intel_hdmi_mode_set(struct drm_encoder *encoder,
306 struct drm_display_mode *mode,
307 struct drm_display_mode *adjusted_mode)
308{
309 struct drm_device *dev = encoder->dev;
310 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300311 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100312 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800313 u32 sdvox;
314
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400315 sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
Jesse Barnes5d4fac92011-06-24 12:19:19 -0700316 if (!HAS_PCH_SPLIT(dev))
317 sdvox |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400318 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
319 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
320 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
321 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800322
Jesse Barnes020f6702011-06-24 12:19:25 -0700323 if (intel_crtc->bpp > 24)
324 sdvox |= COLOR_FORMAT_12bpc;
325 else
326 sdvox |= COLOR_FORMAT_8bpc;
327
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800328 /* Required on CPT */
329 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
330 sdvox |= HDMI_MODE_SELECT;
331
David Härdeman3c17fe42010-09-24 21:44:32 +0200332 if (intel_hdmi->has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +0800333 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
334 pipe_name(intel_crtc->pipe));
Eric Anholt7d573822009-01-02 13:33:00 -0800335 sdvox |= SDVO_AUDIO_ENABLE;
David Härdeman3c17fe42010-09-24 21:44:32 +0200336 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
Wu Fengguange0dac652011-09-05 14:25:34 +0800337 intel_write_eld(encoder, adjusted_mode);
David Härdeman3c17fe42010-09-24 21:44:32 +0200338 }
Eric Anholt7d573822009-01-02 13:33:00 -0800339
Jesse Barnes75770562011-10-12 09:01:58 -0700340 if (HAS_PCH_CPT(dev))
341 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
342 else if (intel_crtc->pipe == 1)
343 sdvox |= SDVO_PIPE_B_SELECT;
Eric Anholt7d573822009-01-02 13:33:00 -0800344
Chris Wilsonea5b2132010-08-04 13:50:23 +0100345 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
346 POSTING_READ(intel_hdmi->sdvox_reg);
David Härdeman3c17fe42010-09-24 21:44:32 +0200347
Paulo Zanonic846b612012-04-13 16:31:41 -0300348 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700349 intel_hdmi_set_spd_infoframe(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800350}
351
352static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
353{
354 struct drm_device *dev = encoder->dev;
355 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100356 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800357 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800358 u32 enable_bits = SDVO_ENABLE;
359
360 if (intel_hdmi->has_audio)
361 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800362
Chris Wilsonea5b2132010-08-04 13:50:23 +0100363 temp = I915_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000364
365 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
366 * we do this anyway which shows more stable in testing.
367 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800368 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100369 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
370 POSTING_READ(intel_hdmi->sdvox_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800371 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000372
373 if (mode != DRM_MODE_DPMS_ON) {
Wu Fengguang2deed762011-12-09 20:42:20 +0800374 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000375 } else {
Wu Fengguang2deed762011-12-09 20:42:20 +0800376 temp |= enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000377 }
378
Chris Wilsonea5b2132010-08-04 13:50:23 +0100379 I915_WRITE(intel_hdmi->sdvox_reg, temp);
380 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000381
382 /* HW workaround, need to write this twice for issue that may result
383 * in first write getting masked.
384 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800385 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100386 I915_WRITE(intel_hdmi->sdvox_reg, temp);
387 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000388 }
Eric Anholt7d573822009-01-02 13:33:00 -0800389}
390
Eric Anholt7d573822009-01-02 13:33:00 -0800391static int intel_hdmi_mode_valid(struct drm_connector *connector,
392 struct drm_display_mode *mode)
393{
394 if (mode->clock > 165000)
395 return MODE_CLOCK_HIGH;
396 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200397 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800398
399 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
400 return MODE_NO_DBLESCAN;
401
402 return MODE_OK;
403}
404
405static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
406 struct drm_display_mode *mode,
407 struct drm_display_mode *adjusted_mode)
408{
409 return true;
410}
411
Keith Packardaa93d632009-05-05 09:52:46 -0700412static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100413intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800414{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100415 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700416 struct drm_i915_private *dev_priv = connector->dev->dev_private;
417 struct edid *edid;
Keith Packardaa93d632009-05-05 09:52:46 -0700418 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800419
Chris Wilsonea5b2132010-08-04 13:50:23 +0100420 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800421 intel_hdmi->has_audio = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700422 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800423 intel_gmbus_get_adapter(dev_priv,
424 intel_hdmi->ddc_bus));
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800425
Keith Packardaa93d632009-05-05 09:52:46 -0700426 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700427 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700428 status = connector_status_connected;
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800429 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
430 intel_hdmi->has_hdmi_sink =
431 drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800432 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700433 }
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800434 connector->display_info.raw_edid = NULL;
Keith Packardaa93d632009-05-05 09:52:46 -0700435 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800436 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800437
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100438 if (status == connector_status_connected) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800439 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
440 intel_hdmi->has_audio =
441 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100442 }
443
Keith Packardaa93d632009-05-05 09:52:46 -0700444 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +0800445}
446
Eric Anholt7d573822009-01-02 13:33:00 -0800447static int intel_hdmi_get_modes(struct drm_connector *connector)
448{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100449 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700450 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Eric Anholt7d573822009-01-02 13:33:00 -0800451
452 /* We should parse the EDID data and find out if it's an HDMI sink so
453 * we can send audio to it.
454 */
455
Chris Wilsonf899fc62010-07-20 15:44:45 -0700456 return intel_ddc_get_modes(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800457 intel_gmbus_get_adapter(dev_priv,
458 intel_hdmi->ddc_bus));
Eric Anholt7d573822009-01-02 13:33:00 -0800459}
460
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000461static bool
462intel_hdmi_detect_audio(struct drm_connector *connector)
463{
464 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
465 struct drm_i915_private *dev_priv = connector->dev->dev_private;
466 struct edid *edid;
467 bool has_audio = false;
468
469 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800470 intel_gmbus_get_adapter(dev_priv,
471 intel_hdmi->ddc_bus));
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000472 if (edid) {
473 if (edid->input & DRM_EDID_INPUT_DIGITAL)
474 has_audio = drm_detect_monitor_audio(edid);
475
476 connector->display_info.raw_edid = NULL;
477 kfree(edid);
478 }
479
480 return has_audio;
481}
482
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100483static int
484intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300485 struct drm_property *property,
486 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100487{
488 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000489 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100490 int ret;
491
492 ret = drm_connector_property_set_value(connector, property, val);
493 if (ret)
494 return ret;
495
Chris Wilson3f43c482011-05-12 22:17:24 +0100496 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800497 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000498 bool has_audio;
499
500 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100501 return 0;
502
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000503 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100504
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800505 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000506 has_audio = intel_hdmi_detect_audio(connector);
507 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800508 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000509
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800510 if (i == HDMI_AUDIO_OFF_DVI)
511 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100512
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000513 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100514 goto done;
515 }
516
Chris Wilsone953fd72011-02-21 22:23:52 +0000517 if (property == dev_priv->broadcast_rgb_property) {
518 if (val == !!intel_hdmi->color_range)
519 return 0;
520
521 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
522 goto done;
523 }
524
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100525 return -EINVAL;
526
527done:
528 if (intel_hdmi->base.base.crtc) {
529 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
530 drm_crtc_helper_set_mode(crtc, &crtc->mode,
531 crtc->x, crtc->y,
532 crtc->fb);
533 }
534
535 return 0;
536}
537
Eric Anholt7d573822009-01-02 13:33:00 -0800538static void intel_hdmi_destroy(struct drm_connector *connector)
539{
Eric Anholt7d573822009-01-02 13:33:00 -0800540 drm_sysfs_connector_remove(connector);
541 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800542 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -0800543}
544
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300545static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
546 .dpms = intel_ddi_dpms,
547 .mode_fixup = intel_hdmi_mode_fixup,
548 .prepare = intel_encoder_prepare,
549 .mode_set = intel_ddi_mode_set,
550 .commit = intel_encoder_commit,
551};
552
Eric Anholt7d573822009-01-02 13:33:00 -0800553static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
554 .dpms = intel_hdmi_dpms,
555 .mode_fixup = intel_hdmi_mode_fixup,
556 .prepare = intel_encoder_prepare,
557 .mode_set = intel_hdmi_mode_set,
558 .commit = intel_encoder_commit,
559};
560
561static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -0700562 .dpms = drm_helper_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -0800563 .detect = intel_hdmi_detect,
564 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100565 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -0800566 .destroy = intel_hdmi_destroy,
567};
568
569static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
570 .get_modes = intel_hdmi_get_modes,
571 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100572 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -0800573};
574
Eric Anholt7d573822009-01-02 13:33:00 -0800575static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100576 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -0800577};
578
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100579static void
580intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
581{
Chris Wilson3f43c482011-05-12 22:17:24 +0100582 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000583 intel_attach_broadcast_rgb_property(connector);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100584}
585
Eric Anholt7d573822009-01-02 13:33:00 -0800586void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
587{
588 struct drm_i915_private *dev_priv = dev->dev_private;
589 struct drm_connector *connector;
Eric Anholt21d40d32010-03-25 11:11:14 -0700590 struct intel_encoder *intel_encoder;
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800591 struct intel_connector *intel_connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 struct intel_hdmi *intel_hdmi;
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530593 int i;
Eric Anholt7d573822009-01-02 13:33:00 -0800594
Chris Wilsonea5b2132010-08-04 13:50:23 +0100595 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
596 if (!intel_hdmi)
Eric Anholt7d573822009-01-02 13:33:00 -0800597 return;
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800598
599 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
600 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100601 kfree(intel_hdmi);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800602 return;
603 }
604
Chris Wilsonea5b2132010-08-04 13:50:23 +0100605 intel_encoder = &intel_hdmi->base;
Chris Wilson373a3cf2010-09-15 12:03:59 +0100606 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
607 DRM_MODE_ENCODER_TMDS);
608
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800609 connector = &intel_connector->base;
Eric Anholt7d573822009-01-02 13:33:00 -0800610 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -0400611 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -0800612 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
613
Eric Anholt21d40d32010-03-25 11:11:14 -0700614 intel_encoder->type = INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -0800615
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000616 connector->polled = DRM_CONNECTOR_POLL_HPD;
Peter Rossc3febcc2012-01-28 14:49:26 +0100617 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -0800618 connector->doublescan_allowed = 0;
Jesse Barnes27f82272011-09-02 12:54:37 -0700619 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eric Anholt7d573822009-01-02 13:33:00 -0800620
621 /* Set up the DDC bus. */
Ma Lingf8aed702009-08-24 13:50:24 +0800622 if (sdvox_reg == SDVOB) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700623 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700624 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800625 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800626 } else if (sdvox_reg == SDVOC) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700627 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700628 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800629 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800630 } else if (sdvox_reg == HDMIB) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700631 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700632 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800633 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800634 } else if (sdvox_reg == HDMIC) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700635 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700636 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800637 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
Ma Lingf8aed702009-08-24 13:50:24 +0800638 } else if (sdvox_reg == HDMID) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700639 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700640 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800641 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
Eugeni Dodonov7ceae0a2012-05-09 15:37:28 -0300642 } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
643 DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
644 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
645 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
646 intel_hdmi->ddi_port = PORT_B;
647 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
648 } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
649 DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
650 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
651 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
652 intel_hdmi->ddi_port = PORT_C;
653 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
654 } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
655 DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
656 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
657 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
658 intel_hdmi->ddi_port = PORT_D;
659 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -0300660 } else {
661 /* If we got an unknown sdvox_reg, things are pretty much broken
662 * in a way that we should let the kernel know about it */
663 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +0800664 }
Eric Anholt7d573822009-01-02 13:33:00 -0800665
Chris Wilsonea5b2132010-08-04 13:50:23 +0100666 intel_hdmi->sdvox_reg = sdvox_reg;
Eric Anholt7d573822009-01-02 13:33:00 -0800667
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530668 if (!HAS_PCH_SPLIT(dev)) {
Daniel Vettera3da1df2012-05-08 15:19:06 +0200669 intel_hdmi->write_infoframe = g4x_write_infoframe;
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530670 I915_WRITE(VIDEO_DIP_CTL, 0);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700671 } else if (IS_VALLEYVIEW(dev)) {
672 intel_hdmi->write_infoframe = vlv_write_infoframe;
673 for_each_pipe(i)
674 I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300675 } else if (IS_HASWELL(dev)) {
676 /* FIXME: Haswell has a new set of DIP frame registers, but we are
677 * just doing the minimal required for HDMI to work at this stage.
678 */
679 intel_hdmi->write_infoframe = hsw_write_infoframe;
680 for_each_pipe(i)
681 I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300682 } else if (HAS_PCH_IBX(dev)) {
683 intel_hdmi->write_infoframe = ibx_write_infoframe;
684 for_each_pipe(i)
685 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
686 } else {
687 intel_hdmi->write_infoframe = cpt_write_infoframe;
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530688 for_each_pipe(i)
689 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
690 }
Jesse Barnes45187ac2011-08-03 09:22:55 -0700691
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300692 if (IS_HASWELL(dev))
693 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
694 else
695 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
Eric Anholt7d573822009-01-02 13:33:00 -0800696
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100697 intel_hdmi_add_properties(intel_hdmi, connector);
698
Chris Wilsondf0e9242010-09-09 16:20:55 +0100699 intel_connector_attach_encoder(intel_connector, intel_encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800700 drm_sysfs_connector_add(connector);
701
702 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
703 * 0xd. Failure to do so will result in spurious interrupts being
704 * generated on the port when a cable is not attached.
705 */
706 if (IS_G4X(dev) && !IS_GM45(dev)) {
707 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
708 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
709 }
Eric Anholt7d573822009-01-02 13:33:00 -0800710}