blob: 49791273256626d278d6a3d797913606034157ef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530109 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 .port_ops = &ahci_ops,
114 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530115 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900116 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
117 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100118 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400119 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900120 .port_ops = &ahci_ops,
121 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
124 .flags = AHCI_FLAG_COMMON,
125 .pio_mask = ATA_PIO4,
126 .udma_mask = ATA_UDMA6,
127 .port_ops = &ahci_ops,
128 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530129 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200130 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
131 .flags = AHCI_FLAG_COMMON,
132 .pio_mask = ATA_PIO4,
133 .udma_mask = ATA_UDMA6,
134 .port_ops = &ahci_ops,
135 },
Tejun Heo441577e2010-03-29 10:32:39 +0900136 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900138 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
139 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100140 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530152 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900153 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900154 .flags = AHCI_FLAG_COMMON,
155 .pio_mask = ATA_PIO4,
156 .udma_mask = ATA_UDMA6,
157 .port_ops = &ahci_ops,
158 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530159 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900160 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
161 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300162 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900168 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900169 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
170 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900171 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100172 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400173 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800174 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800178 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100179 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800181 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900185 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900188 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800189 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190};
191
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500192static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400193 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400194 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
195 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
196 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
197 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
198 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900199 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400200 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
201 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
202 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900204 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
207 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
208 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
209 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
210 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
211 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
215 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
216 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400221 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
222 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800223 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500224 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500226 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
227 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700228 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700229 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500230 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700231 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700232 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500233 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800234 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
235 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
236 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
237 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
238 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700240 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
241 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
242 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800243 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800244 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700245 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
246 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
247 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
248 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
249 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700251 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800252 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
253 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
255 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
256 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700260 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
261 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
262 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
263 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
264 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400268
Tejun Heoe34bb372007-02-26 20:24:03 +0900269 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
270 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
271 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100272 /* JMicron 362B and 362C have an AHCI function with IDE class code */
273 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
274 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400275
276 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800277 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800278 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
283 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284
Shane Huange2dd90b2009-07-29 11:34:49 +0800285 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800286 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800287 /* AMD is using RAID class only for ahci controllers */
288 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
289 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
290
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400291 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400292 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900293 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400294
295 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900296 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
297 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
303 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900304 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
316 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
332 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
356 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
368 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
379 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400380
Jeff Garzik95916ed2006-07-29 04:10:14 -0400381 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900382 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
383 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
384 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400385
Alessandro Rubini318893e2012-01-06 13:33:39 +0100386 /* ST Microelectronics */
387 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
388
Jeff Garzikcd70c262007-07-08 02:29:42 -0400389 /* Marvell */
390 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100391 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200392 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500393 .class = PCI_CLASS_STORAGE_SATA_AHCI,
394 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200395 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100396 { PCI_DEVICE(0x1b4b, 0x9125),
397 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500398 { PCI_DEVICE(0x1b4b, 0x917a),
399 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Cox17c60c62012-09-04 16:07:18 +0100400 { PCI_DEVICE(0x1b4b, 0x9192),
401 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100402 { PCI_DEVICE(0x1b4b, 0x91a3),
403 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400404
Mark Nelsonc77a0362008-10-23 14:08:16 +1100405 /* Promise */
406 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
407
Keng-Yu Linc9703762011-11-09 01:47:36 -0500408 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100409 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
410 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
411 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
412 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500413
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800414 /* Enmotus */
415 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
416
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500417 /* Generic, PCI class code for AHCI */
418 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500419 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 { } /* terminate list */
422};
423
424
425static struct pci_driver ahci_pci_driver = {
426 .name = DRV_NAME,
427 .id_table = ahci_pci_tbl,
428 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900429 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900430#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900431 .suspend = ahci_pci_device_suspend,
432 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900433#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
Alan Cox5b66c822008-09-03 14:48:34 +0100436#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
437static int marvell_enable;
438#else
439static int marvell_enable = 1;
440#endif
441module_param(marvell_enable, int, 0644);
442MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
443
444
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300445static void ahci_pci_save_initial_config(struct pci_dev *pdev,
446 struct ahci_host_priv *hpriv)
447{
448 unsigned int force_port_map = 0;
449 unsigned int mask_port_map = 0;
450
451 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
452 dev_info(&pdev->dev, "JMB361 has only one port\n");
453 force_port_map = 1;
454 }
455
456 /*
457 * Temporary Marvell 6145 hack: PATA port presence
458 * is asserted through the standard AHCI port
459 * presence register, as bit 4 (counting from 0)
460 */
461 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
462 if (pdev->device == 0x6121)
463 mask_port_map = 0x3;
464 else
465 mask_port_map = 0xf;
466 dev_info(&pdev->dev,
467 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
468 }
469
Anton Vorontsov1d513352010-03-03 20:17:37 +0300470 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
471 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300472}
473
Anton Vorontsov33030402010-03-03 20:17:39 +0300474static int ahci_pci_reset_controller(struct ata_host *host)
475{
476 struct pci_dev *pdev = to_pci_dev(host->dev);
477
478 ahci_reset_controller(host);
479
Tejun Heod91542c2006-07-26 15:59:26 +0900480 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300481 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900482 u16 tmp16;
483
484 /* configure PCS */
485 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900486 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
487 tmp16 |= hpriv->port_map;
488 pci_write_config_word(pdev, 0x92, tmp16);
489 }
Tejun Heod91542c2006-07-26 15:59:26 +0900490 }
491
492 return 0;
493}
494
Anton Vorontsov781d6552010-03-03 20:17:42 +0300495static void ahci_pci_init_controller(struct ata_host *host)
496{
497 struct ahci_host_priv *hpriv = host->private_data;
498 struct pci_dev *pdev = to_pci_dev(host->dev);
499 void __iomem *port_mmio;
500 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100501 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900502
Tejun Heo417a1a62007-09-23 13:19:55 +0900503 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100504 if (pdev->device == 0x6121)
505 mv = 2;
506 else
507 mv = 4;
508 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400509
510 writel(0, port_mmio + PORT_IRQ_MASK);
511
512 /* clear port IRQ */
513 tmp = readl(port_mmio + PORT_IRQ_STAT);
514 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
515 if (tmp)
516 writel(tmp, port_mmio + PORT_IRQ_STAT);
517 }
518
Anton Vorontsov781d6552010-03-03 20:17:42 +0300519 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900520}
521
Tejun Heocc0680a2007-08-06 18:36:23 +0900522static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900523 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900524{
Tejun Heocc0680a2007-08-06 18:36:23 +0900525 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900526 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900527 int rc;
528
529 DPRINTK("ENTER\n");
530
Tejun Heo4447d352007-04-17 23:44:08 +0900531 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900532
Tejun Heocc0680a2007-08-06 18:36:23 +0900533 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900534 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900535
Tejun Heo4447d352007-04-17 23:44:08 +0900536 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900537
538 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
539
540 /* vt8251 doesn't clear BSY on signature FIS reception,
541 * request follow-up softreset.
542 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900543 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900544}
545
Tejun Heoedc93052007-10-25 14:59:16 +0900546static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
547 unsigned long deadline)
548{
549 struct ata_port *ap = link->ap;
550 struct ahci_port_priv *pp = ap->private_data;
551 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
552 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900553 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900554 int rc;
555
556 ahci_stop_engine(ap);
557
558 /* clear D2H reception area to properly wait for D2H FIS */
559 ata_tf_init(link->device, &tf);
560 tf.command = 0x80;
561 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
562
563 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900564 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900565
566 ahci_start_engine(ap);
567
Tejun Heoedc93052007-10-25 14:59:16 +0900568 /* The pseudo configuration device on SIMG4726 attached to
569 * ASUS P5W-DH Deluxe doesn't send signature FIS after
570 * hardreset if no device is attached to the first downstream
571 * port && the pseudo device locks up on SRST w/ PMP==0. To
572 * work around this, wait for !BSY only briefly. If BSY isn't
573 * cleared, perform CLO and proceed to IDENTIFY (achieved by
574 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
575 *
576 * Wait for two seconds. Devices attached to downstream port
577 * which can't process the following IDENTIFY after this will
578 * have to be reset again. For most cases, this should
579 * suffice while making probing snappish enough.
580 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900581 if (online) {
582 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
583 ahci_check_ready);
584 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800585 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900586 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900587 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900588}
589
Tejun Heo438ac6d2007-03-02 17:31:26 +0900590#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900591static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
592{
Jeff Garzikcca39742006-08-24 03:19:22 -0400593 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900594 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300595 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900596 u32 ctl;
597
Tejun Heo9b10ae82009-05-30 20:50:12 +0900598 if (mesg.event & PM_EVENT_SUSPEND &&
599 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700600 dev_err(&pdev->dev,
601 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900602 return -EIO;
603 }
604
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100605 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900606 /* AHCI spec rev1.1 section 8.3.3:
607 * Software must disable interrupts prior to requesting a
608 * transition of the HBA to D3 state.
609 */
610 ctl = readl(mmio + HOST_CTL);
611 ctl &= ~HOST_IRQ_EN;
612 writel(ctl, mmio + HOST_CTL);
613 readl(mmio + HOST_CTL); /* flush */
614 }
615
616 return ata_pci_device_suspend(pdev, mesg);
617}
618
619static int ahci_pci_device_resume(struct pci_dev *pdev)
620{
Jeff Garzikcca39742006-08-24 03:19:22 -0400621 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900622 int rc;
623
Tejun Heo553c4aa2006-12-26 19:39:50 +0900624 rc = ata_pci_device_do_resume(pdev);
625 if (rc)
626 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900627
628 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300629 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900630 if (rc)
631 return rc;
632
Anton Vorontsov781d6552010-03-03 20:17:42 +0300633 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900634 }
635
Jeff Garzikcca39742006-08-24 03:19:22 -0400636 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900637
638 return 0;
639}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900640#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900641
Tejun Heo4447d352007-04-17 23:44:08 +0900642static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Alessandro Rubini318893e2012-01-06 13:33:39 +0100646 /*
647 * If the device fixup already set the dma_mask to some non-standard
648 * value, don't extend it here. This happens on STA2X11, for example.
649 */
650 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
651 return 0;
652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700654 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
655 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700657 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700659 dev_err(&pdev->dev,
660 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 return rc;
662 }
663 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700665 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700667 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 return rc;
669 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700670 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700672 dev_err(&pdev->dev,
673 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return rc;
675 }
676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return 0;
678}
679
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300680static void ahci_pci_print_info(struct ata_host *host)
681{
682 struct pci_dev *pdev = to_pci_dev(host->dev);
683 u16 cc;
684 const char *scc_s;
685
686 pci_read_config_word(pdev, 0x0a, &cc);
687 if (cc == PCI_CLASS_STORAGE_IDE)
688 scc_s = "IDE";
689 else if (cc == PCI_CLASS_STORAGE_SATA)
690 scc_s = "SATA";
691 else if (cc == PCI_CLASS_STORAGE_RAID)
692 scc_s = "RAID";
693 else
694 scc_s = "unknown";
695
696 ahci_print_info(host, scc_s);
697}
698
Tejun Heoedc93052007-10-25 14:59:16 +0900699/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
700 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
701 * support PMP and the 4726 either directly exports the device
702 * attached to the first downstream port or acts as a hardware storage
703 * controller and emulate a single ATA device (can be RAID 0/1 or some
704 * other configuration).
705 *
706 * When there's no device attached to the first downstream port of the
707 * 4726, "Config Disk" appears, which is a pseudo ATA device to
708 * configure the 4726. However, ATA emulation of the device is very
709 * lame. It doesn't send signature D2H Reg FIS after the initial
710 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
711 *
712 * The following function works around the problem by always using
713 * hardreset on the port and not depending on receiving signature FIS
714 * afterward. If signature FIS isn't received soon, ATA class is
715 * assumed without follow-up softreset.
716 */
717static void ahci_p5wdh_workaround(struct ata_host *host)
718{
719 static struct dmi_system_id sysids[] = {
720 {
721 .ident = "P5W DH Deluxe",
722 .matches = {
723 DMI_MATCH(DMI_SYS_VENDOR,
724 "ASUSTEK COMPUTER INC"),
725 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
726 },
727 },
728 { }
729 };
730 struct pci_dev *pdev = to_pci_dev(host->dev);
731
732 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
733 dmi_check_system(sysids)) {
734 struct ata_port *ap = host->ports[1];
735
Joe Perchesa44fec12011-04-15 15:51:58 -0700736 dev_info(&pdev->dev,
737 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900738
739 ap->ops = &ahci_p5wdh_ops;
740 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
741 }
742}
743
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900744/* only some SB600 ahci controllers can do 64bit DMA */
745static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800746{
747 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900748 /*
749 * The oldest version known to be broken is 0901 and
750 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900751 * Enable 64bit DMA on 1501 and anything newer.
752 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900753 * Please read bko#9412 for more info.
754 */
Shane Huang58a09b32009-05-27 15:04:43 +0800755 {
756 .ident = "ASUS M2A-VM",
757 .matches = {
758 DMI_MATCH(DMI_BOARD_VENDOR,
759 "ASUSTeK Computer INC."),
760 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
761 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900762 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800763 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100764 /*
765 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
766 * support 64bit DMA.
767 *
768 * BIOS versions earlier than 1.5 had the Manufacturer DMI
769 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
770 * This spelling mistake was fixed in BIOS version 1.5, so
771 * 1.5 and later have the Manufacturer as
772 * "MICRO-STAR INTERNATIONAL CO.,LTD".
773 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
774 *
775 * BIOS versions earlier than 1.9 had a Board Product Name
776 * DMI field of "MS-7376". This was changed to be
777 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
778 * match on DMI_BOARD_NAME of "MS-7376".
779 */
780 {
781 .ident = "MSI K9A2 Platinum",
782 .matches = {
783 DMI_MATCH(DMI_BOARD_VENDOR,
784 "MICRO-STAR INTER"),
785 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
786 },
787 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000788 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000789 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
790 * 64bit DMA.
791 *
792 * This board also had the typo mentioned above in the
793 * Manufacturer DMI field (fixed in BIOS version 1.5), so
794 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
795 */
796 {
797 .ident = "MSI K9AGM2",
798 .matches = {
799 DMI_MATCH(DMI_BOARD_VENDOR,
800 "MICRO-STAR INTER"),
801 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
802 },
803 },
804 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000805 * All BIOS versions for the Asus M3A support 64bit DMA.
806 * (all release versions from 0301 to 1206 were tested)
807 */
808 {
809 .ident = "ASUS M3A",
810 .matches = {
811 DMI_MATCH(DMI_BOARD_VENDOR,
812 "ASUSTeK Computer INC."),
813 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
814 },
815 },
Shane Huang58a09b32009-05-27 15:04:43 +0800816 { }
817 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900818 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900819 int year, month, date;
820 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800821
Tejun Heo03d783b2009-08-16 21:04:02 +0900822 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800823 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900824 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800825 return false;
826
Mark Nelsone65cc192009-11-03 20:06:48 +1100827 if (!match->driver_data)
828 goto enable_64bit;
829
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900830 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
831 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800832
Mark Nelsone65cc192009-11-03 20:06:48 +1100833 if (strcmp(buf, match->driver_data) >= 0)
834 goto enable_64bit;
835 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700836 dev_warn(&pdev->dev,
837 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
838 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900839 return false;
840 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100841
842enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700843 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100844 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800845}
846
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100847static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
848{
849 static const struct dmi_system_id broken_systems[] = {
850 {
851 .ident = "HP Compaq nx6310",
852 .matches = {
853 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
854 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
855 },
856 /* PCI slot number of the controller */
857 .driver_data = (void *)0x1FUL,
858 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100859 {
860 .ident = "HP Compaq 6720s",
861 .matches = {
862 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
863 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
864 },
865 /* PCI slot number of the controller */
866 .driver_data = (void *)0x1FUL,
867 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100868
869 { } /* terminate list */
870 };
871 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
872
873 if (dmi) {
874 unsigned long slot = (unsigned long)dmi->driver_data;
875 /* apply the quirk only to on-board controllers */
876 return slot == PCI_SLOT(pdev->devfn);
877 }
878
879 return false;
880}
881
Tejun Heo9b10ae82009-05-30 20:50:12 +0900882static bool ahci_broken_suspend(struct pci_dev *pdev)
883{
884 static const struct dmi_system_id sysids[] = {
885 /*
886 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
887 * to the harddisk doesn't become online after
888 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900889 *
890 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
891 *
892 * Use dates instead of versions to match as HP is
893 * apparently recycling both product and version
894 * strings.
895 *
896 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900897 */
898 {
899 .ident = "dv4",
900 .matches = {
901 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
902 DMI_MATCH(DMI_PRODUCT_NAME,
903 "HP Pavilion dv4 Notebook PC"),
904 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900905 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900906 },
907 {
908 .ident = "dv5",
909 .matches = {
910 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
911 DMI_MATCH(DMI_PRODUCT_NAME,
912 "HP Pavilion dv5 Notebook PC"),
913 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900914 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900915 },
916 {
917 .ident = "dv6",
918 .matches = {
919 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
920 DMI_MATCH(DMI_PRODUCT_NAME,
921 "HP Pavilion dv6 Notebook PC"),
922 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900923 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900924 },
925 {
926 .ident = "HDX18",
927 .matches = {
928 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
929 DMI_MATCH(DMI_PRODUCT_NAME,
930 "HP HDX18 Notebook PC"),
931 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900932 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900933 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900934 /*
935 * Acer eMachines G725 has the same problem. BIOS
936 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300937 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900938 * that we don't have much idea about. For now,
939 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900940 *
941 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900942 */
943 {
944 .ident = "G725",
945 .matches = {
946 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
947 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
948 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900949 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900950 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900951 { } /* terminate list */
952 };
953 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900954 int year, month, date;
955 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900956
957 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
958 return false;
959
Tejun Heo9deb3432010-03-16 09:50:26 +0900960 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
961 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900962
Tejun Heo9deb3432010-03-16 09:50:26 +0900963 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900964}
965
Tejun Heo55946392009-08-04 14:30:08 +0900966static bool ahci_broken_online(struct pci_dev *pdev)
967{
968#define ENCODE_BUSDEVFN(bus, slot, func) \
969 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
970 static const struct dmi_system_id sysids[] = {
971 /*
972 * There are several gigabyte boards which use
973 * SIMG5723s configured as hardware RAID. Certain
974 * 5723 firmware revisions shipped there keep the link
975 * online but fail to answer properly to SRST or
976 * IDENTIFY when no device is attached downstream
977 * causing libata to retry quite a few times leading
978 * to excessive detection delay.
979 *
980 * As these firmwares respond to the second reset try
981 * with invalid device signature, considering unknown
982 * sig as offline works around the problem acceptably.
983 */
984 {
985 .ident = "EP45-DQ6",
986 .matches = {
987 DMI_MATCH(DMI_BOARD_VENDOR,
988 "Gigabyte Technology Co., Ltd."),
989 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
990 },
991 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
992 },
993 {
994 .ident = "EP45-DS5",
995 .matches = {
996 DMI_MATCH(DMI_BOARD_VENDOR,
997 "Gigabyte Technology Co., Ltd."),
998 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
999 },
1000 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1001 },
1002 { } /* terminate list */
1003 };
1004#undef ENCODE_BUSDEVFN
1005 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1006 unsigned int val;
1007
1008 if (!dmi)
1009 return false;
1010
1011 val = (unsigned long)dmi->driver_data;
1012
1013 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1014}
1015
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001016#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001017static void ahci_gtf_filter_workaround(struct ata_host *host)
1018{
1019 static const struct dmi_system_id sysids[] = {
1020 /*
1021 * Aspire 3810T issues a bunch of SATA enable commands
1022 * via _GTF including an invalid one and one which is
1023 * rejected by the device. Among the successful ones
1024 * is FPDMA non-zero offset enable which when enabled
1025 * only on the drive side leads to NCQ command
1026 * failures. Filter it out.
1027 */
1028 {
1029 .ident = "Aspire 3810T",
1030 .matches = {
1031 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1032 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1033 },
1034 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1035 },
1036 { }
1037 };
1038 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1039 unsigned int filter;
1040 int i;
1041
1042 if (!dmi)
1043 return;
1044
1045 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001046 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1047 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001048
1049 for (i = 0; i < host->n_ports; i++) {
1050 struct ata_port *ap = host->ports[i];
1051 struct ata_link *link;
1052 struct ata_device *dev;
1053
1054 ata_for_each_link(link, ap, EDGE)
1055 ata_for_each_dev(dev, link, ALL)
1056 dev->gtf_filter |= filter;
1057 }
1058}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001059#else
1060static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1061{}
1062#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001063
Tejun Heo24dc5f32007-01-20 16:00:28 +09001064static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065{
Tejun Heoe297d992008-06-10 00:13:04 +09001066 unsigned int board_id = ent->driver_data;
1067 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001068 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001069 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001071 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001072 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001073 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
1075 VPRINTK("ENTER\n");
1076
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001077 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001078
Joe Perches06296a12011-04-15 15:52:00 -07001079 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
Alan Cox5b66c822008-09-03 14:48:34 +01001081 /* The AHCI driver can only drive the SATA ports, the PATA driver
1082 can drive them all so if both drivers are selected make sure
1083 AHCI stays out of the way */
1084 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1085 return -ENODEV;
1086
Tejun Heoc6353b42010-06-17 11:42:22 +02001087 /*
1088 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1089 * ahci, use ata_generic instead.
1090 */
1091 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1092 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1093 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1094 pdev->subsystem_device == 0xcb89)
1095 return -ENODEV;
1096
Mark Nelson7a022672009-11-22 12:07:41 +11001097 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1098 * At the moment, we can only use the AHCI mode. Let the users know
1099 * that for SAS drives they're out of luck.
1100 */
1101 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001102 dev_info(&pdev->dev,
1103 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001104
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001105 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001106 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1107 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001108 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1109 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001110
Tejun Heo4447d352007-04-17 23:44:08 +09001111 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001112 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 if (rc)
1114 return rc;
1115
Tejun Heodea55132008-03-11 19:52:31 +09001116 /* AHCI controllers often implement SFF compatible interface.
1117 * Grab all PCI BARs just in case.
1118 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001119 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001120 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001121 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001122 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001123 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
Tejun Heoc4f77922007-12-06 15:09:43 +09001125 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1126 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1127 u8 map;
1128
1129 /* ICH6s share the same PCI ID for both piix and ahci
1130 * modes. Enabling ahci mode while MAP indicates
1131 * combined mode is a bad idea. Yield to ata_piix.
1132 */
1133 pci_read_config_byte(pdev, ICH_MAP, &map);
1134 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001135 dev_info(&pdev->dev,
1136 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001137 return -ENODEV;
1138 }
1139 }
1140
Tejun Heo24dc5f32007-01-20 16:00:28 +09001141 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1142 if (!hpriv)
1143 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001144 hpriv->flags |= (unsigned long)pi.private_data;
1145
Tejun Heoe297d992008-06-10 00:13:04 +09001146 /* MCP65 revision A1 and A2 can't do MSI */
1147 if (board_id == board_ahci_mcp65 &&
1148 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1149 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1150
Shane Huange427fe02008-12-30 10:53:41 +08001151 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1152 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1153 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1154
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001155 /* only some SB600s can do 64bit DMA */
1156 if (ahci_sb600_enable_64bit(pdev))
1157 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001158
Tejun Heo31b239a2009-09-17 00:34:39 +09001159 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1160 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Alessandro Rubini318893e2012-01-06 13:33:39 +01001162 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001163
Tejun Heo4447d352007-04-17 23:44:08 +09001164 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001165 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Tejun Heo4447d352007-04-17 23:44:08 +09001167 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001168 if (hpriv->cap & HOST_CAP_NCQ) {
1169 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001170 /*
1171 * Auto-activate optimization is supposed to be
1172 * supported on all AHCI controllers indicating NCQ
1173 * capability, but it seems to be broken on some
1174 * chipsets including NVIDIAs.
1175 */
1176 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001177 pi.flags |= ATA_FLAG_FPDMA_AA;
1178 }
Tejun Heo4447d352007-04-17 23:44:08 +09001179
Tejun Heo7d50b602007-09-23 13:19:54 +09001180 if (hpriv->cap & HOST_CAP_PMP)
1181 pi.flags |= ATA_FLAG_PMP;
1182
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001183 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001184
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001185 if (ahci_broken_system_poweroff(pdev)) {
1186 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1187 dev_info(&pdev->dev,
1188 "quirky BIOS, skipping spindown on poweroff\n");
1189 }
1190
Tejun Heo9b10ae82009-05-30 20:50:12 +09001191 if (ahci_broken_suspend(pdev)) {
1192 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001193 dev_warn(&pdev->dev,
1194 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001195 }
1196
Tejun Heo55946392009-08-04 14:30:08 +09001197 if (ahci_broken_online(pdev)) {
1198 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1199 dev_info(&pdev->dev,
1200 "online status unreliable, applying workaround\n");
1201 }
1202
Tejun Heo837f5f82008-02-06 15:13:51 +09001203 /* CAP.NP sometimes indicate the index of the last enabled
1204 * port, at other times, that of the last possible port, so
1205 * determining the maximum port number requires looking at
1206 * both CAP.NP and port_map.
1207 */
1208 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1209
1210 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001211 if (!host)
1212 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001213 host->private_data = hpriv;
1214
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001215 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001216 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001217 else
1218 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001219
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001220 if (pi.flags & ATA_FLAG_EM)
1221 ahci_reset_em(host);
1222
Tejun Heo4447d352007-04-17 23:44:08 +09001223 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001224 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001225
Alessandro Rubini318893e2012-01-06 13:33:39 +01001226 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1227 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001228 0x100 + ap->port_no * 0x80, "port");
1229
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001230 /* set enclosure management message type */
1231 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001232 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001233
1234
Jeff Garzikdab632e2007-05-28 08:33:01 -04001235 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001236 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001237 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001238 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Tejun Heoedc93052007-10-25 14:59:16 +09001240 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1241 ahci_p5wdh_workaround(host);
1242
Tejun Heof80ae7e2009-09-16 04:18:03 +09001243 /* apply gtf filter quirk */
1244 ahci_gtf_filter_workaround(host);
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001247 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001249 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Anton Vorontsov33030402010-03-03 20:17:39 +03001251 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001252 if (rc)
1253 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001254
Anton Vorontsov781d6552010-03-03 20:17:42 +03001255 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001256 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Tejun Heo4447d352007-04-17 23:44:08 +09001258 pci_set_master(pdev);
1259 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1260 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001261}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Axel Lin2fc75da2012-04-19 13:43:05 +08001263module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
1265MODULE_AUTHOR("Jeff Garzik");
1266MODULE_DESCRIPTION("AHCI SATA low-level driver");
1267MODULE_LICENSE("GPL");
1268MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001269MODULE_VERSION(DRV_VERSION);