blob: 326a429dcce4c4771210c486b4953cc6cc29232a [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050048 1000000 1060000
49 1500000 1250000
50 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060051
52 clocks = <&dpll_mpu_ck>;
53 clock-names = "cpu";
54
55 clock-latency = <300000>; /* From omap-cpufreq driver */
56
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040057 /* cooling options */
58 cooling-min-level = <0>;
59 cooling-max-level = <2>;
60 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010063 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053064 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010065 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053066 };
67 };
68
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040069 thermal-zones {
70 #include "omap4-cpu-thermal.dtsi"
71 #include "omap5-gpu-thermal.dtsi"
72 #include "omap5-core-thermal.dtsi"
73 };
74
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053075 timer {
76 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020077 /* PPI secure/nonsecure IRQ */
78 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053082 };
83
Nathan Lynch69a126c2014-03-19 10:45:53 -050084 pmu {
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
88 };
89
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053090 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
92 interrupt-controller;
93 #interrupt-cells = <3>;
94 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053095 <0x48212000 0x1000>,
96 <0x48214000 0x2000>,
97 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053098 };
99
R Sricharan6b5de092012-05-10 19:46:00 +0530100 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100101 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530102 * that are not memory mapped in the MPU view or for the MPU itself.
103 */
104 soc {
105 compatible = "ti,omap-infra";
106 mpu {
Rajendra Nayak1306c082014-09-10 11:04:04 -0500107 compatible = "ti,omap4-mpu";
R Sricharan6b5de092012-05-10 19:46:00 +0530108 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -0500109 sram = <&ocmcram>;
R Sricharan6b5de092012-05-10 19:46:00 +0530110 };
111 };
112
113 /*
114 * XXX: Use a flat representation of the OMAP3 interconnect.
115 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100116 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530117 * the moment, just use a fake OCP bus entry to represent the whole bus
118 * hierarchy.
119 */
120 ocp {
121 compatible = "ti,omap4-l3-noc", "simple-bus";
122 #address-cells = <1>;
123 #size-cells = <1>;
124 ranges;
125 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530126 reg = <0x44000000 0x2000>,
127 <0x44800000 0x3000>,
128 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200129 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
130 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530131
Tero Kristoed8509e2015-02-12 11:35:29 +0200132 l4_cfg: l4@4a000000 {
133 compatible = "ti,omap5-l4-cfg", "simple-bus";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300134 #address-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200135 #size-cells = <1>;
136 ranges = <0 0x4a000000 0x22a000>;
137
138 scm_core: scm@2000 {
139 compatible = "ti,omap5-scm-core", "simple-bus";
140 reg = <0x2000 0x1000>;
141 #address-cells = <1>;
142 #size-cells = <1>;
143 ranges = <0 0x2000 0x800>;
144
145 scm_conf: scm_conf@0 {
146 compatible = "syscon";
147 reg = <0x0 0x800>;
148 #address-cells = <1>;
149 #size-cells = <1>;
150 };
151 };
152
153 scm_padconf_core: scm@2800 {
154 compatible = "ti,omap5-scm-padconf-core",
155 "simple-bus";
156 #address-cells = <1>;
157 #size-cells = <1>;
158 ranges = <0 0x2800 0x800>;
159
160 omap5_pmx_core: pinmux@40 {
161 compatible = "ti,omap5-padconf",
162 "pinctrl-single";
163 reg = <0x40 0x01b6>;
164 #address-cells = <1>;
165 #size-cells = <0>;
166 #interrupt-cells = <1>;
167 interrupt-controller;
168 pinctrl-single,register-width = <16>;
169 pinctrl-single,function-mask = <0x7fff>;
170 };
171
172 omap5_padconf_global: omap5_padconf_global@5a0 {
173 compatible = "syscon";
174 reg = <0x5a0 0xec>;
175 #address-cells = <1>;
176 #size-cells = <1>;
177
178 pbias_regulator: pbias_regulator {
179 compatible = "ti,pbias-omap";
180 reg = <0x60 0x4>;
181 syscon = <&omap5_padconf_global>;
182 pbias_mmc_reg: pbias_mmc_omap5 {
183 regulator-name = "pbias_mmc_omap5";
184 regulator-min-microvolt = <1800000>;
185 regulator-max-microvolt = <3000000>;
186 };
187 };
188 };
189 };
190
191 cm_core_aon: cm_core_aon@4000 {
192 compatible = "ti,omap5-cm-core-aon";
193 reg = <0x4000 0x2000>;
194
195 cm_core_aon_clocks: clocks {
196 #address-cells = <1>;
197 #size-cells = <0>;
198 };
199
200 cm_core_aon_clockdomains: clockdomains {
201 };
202 };
203
204 cm_core: cm_core@8000 {
205 compatible = "ti,omap5-cm-core";
206 reg = <0x8000 0x3000>;
207
208 cm_core_clocks: clocks {
209 #address-cells = <1>;
210 #size-cells = <0>;
211 };
212
213 cm_core_clockdomains: clockdomains {
214 };
215 };
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300216 };
Tero Kristoed8509e2015-02-12 11:35:29 +0200217
218 l4_wkup: l4@4ae00000 {
219 compatible = "ti,omap5-l4-wkup", "simple-bus";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300220 #address-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200221 #size-cells = <1>;
222 ranges = <0 0x4ae00000 0x2b000>;
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300223
Tero Kristoed8509e2015-02-12 11:35:29 +0200224 counter32k: counter@4000 {
225 compatible = "ti,omap-counter32k";
226 reg = <0x4000 0x40>;
227 ti,hwmods = "counter_32k";
228 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530229
Tero Kristoed8509e2015-02-12 11:35:29 +0200230 prm: prm@6000 {
231 compatible = "ti,omap5-prm";
232 reg = <0x6000 0x3000>;
233 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
234
235 prm_clocks: clocks {
236 #address-cells = <1>;
237 #size-cells = <0>;
238 };
239
240 prm_clockdomains: clockdomains {
241 };
242 };
243
244 scrm: scrm@a000 {
245 compatible = "ti,omap5-scrm";
246 reg = <0xa000 0x2000>;
247
248 scrm_clocks: clocks {
249 #address-cells = <1>;
250 #size-cells = <0>;
251 };
252
253 scrm_clockdomains: clockdomains {
254 };
255 };
256
257 omap5_pmx_wkup: pinmux@c840 {
258 compatible = "ti,omap5-padconf",
259 "pinctrl-single";
260 reg = <0xc840 0x0038>;
261 #address-cells = <1>;
262 #size-cells = <0>;
263 #interrupt-cells = <1>;
264 interrupt-controller;
265 pinctrl-single,register-width = <16>;
266 pinctrl-single,function-mask = <0x7fff>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530267 };
268 };
269
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500270 ocmcram: ocmcram@40300000 {
271 compatible = "mmio-sram";
272 reg = <0x40300000 0x20000>; /* 128k */
273 };
274
Jon Hunter2c2dc542012-04-26 13:47:59 -0500275 sdma: dma-controller@4a056000 {
276 compatible = "ti,omap4430-sdma";
277 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200278 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
279 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
280 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
281 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500282 #dma-cells = <1>;
283 #dma-channels = <32>;
284 #dma-requests = <127>;
285 };
286
R Sricharan6b5de092012-05-10 19:46:00 +0530287 gpio1: gpio@4ae10000 {
288 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200289 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200290 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530291 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500292 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530293 gpio-controller;
294 #gpio-cells = <2>;
295 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600296 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530297 };
298
299 gpio2: gpio@48055000 {
300 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200301 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200302 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530303 ti,hwmods = "gpio2";
304 gpio-controller;
305 #gpio-cells = <2>;
306 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600307 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530308 };
309
310 gpio3: gpio@48057000 {
311 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200312 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200313 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530314 ti,hwmods = "gpio3";
315 gpio-controller;
316 #gpio-cells = <2>;
317 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600318 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530319 };
320
321 gpio4: gpio@48059000 {
322 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200323 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200324 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530325 ti,hwmods = "gpio4";
326 gpio-controller;
327 #gpio-cells = <2>;
328 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600329 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530330 };
331
332 gpio5: gpio@4805b000 {
333 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200334 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200335 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530336 ti,hwmods = "gpio5";
337 gpio-controller;
338 #gpio-cells = <2>;
339 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600340 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530341 };
342
343 gpio6: gpio@4805d000 {
344 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200345 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200346 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530347 ti,hwmods = "gpio6";
348 gpio-controller;
349 #gpio-cells = <2>;
350 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600351 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530352 };
353
354 gpio7: gpio@48051000 {
355 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200356 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200357 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530358 ti,hwmods = "gpio7";
359 gpio-controller;
360 #gpio-cells = <2>;
361 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600362 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530363 };
364
365 gpio8: gpio@48053000 {
366 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200367 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200368 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530369 ti,hwmods = "gpio8";
370 gpio-controller;
371 #gpio-cells = <2>;
372 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600373 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530374 };
375
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600376 gpmc: gpmc@50000000 {
377 compatible = "ti,omap4430-gpmc";
378 reg = <0x50000000 0x1000>;
379 #address-cells = <2>;
380 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200381 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600382 gpmc,num-cs = <8>;
383 gpmc,num-waitpins = <4>;
384 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100385 clocks = <&l3_iclk_div>;
386 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600387 };
388
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530389 i2c1: i2c@48070000 {
390 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200391 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200392 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530393 #address-cells = <1>;
394 #size-cells = <0>;
395 ti,hwmods = "i2c1";
396 };
397
398 i2c2: i2c@48072000 {
399 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200400 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200401 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530402 #address-cells = <1>;
403 #size-cells = <0>;
404 ti,hwmods = "i2c2";
405 };
406
407 i2c3: i2c@48060000 {
408 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200409 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200410 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530411 #address-cells = <1>;
412 #size-cells = <0>;
413 ti,hwmods = "i2c3";
414 };
415
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200416 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530417 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200418 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200419 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530420 #address-cells = <1>;
421 #size-cells = <0>;
422 ti,hwmods = "i2c4";
423 };
424
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200425 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530426 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200427 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200428 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530429 #address-cells = <1>;
430 #size-cells = <0>;
431 ti,hwmods = "i2c5";
432 };
433
Suman Annafe0e09e2013-10-10 16:15:34 -0500434 hwspinlock: spinlock@4a0f6000 {
435 compatible = "ti,omap4-hwspinlock";
436 reg = <0x4a0f6000 0x1000>;
437 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600438 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500439 };
440
Felipe Balbi43286b12013-02-13 14:58:36 +0530441 mcspi1: spi@48098000 {
442 compatible = "ti,omap4-mcspi";
443 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200444 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530445 #address-cells = <1>;
446 #size-cells = <0>;
447 ti,hwmods = "mcspi1";
448 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500449 dmas = <&sdma 35>,
450 <&sdma 36>,
451 <&sdma 37>,
452 <&sdma 38>,
453 <&sdma 39>,
454 <&sdma 40>,
455 <&sdma 41>,
456 <&sdma 42>;
457 dma-names = "tx0", "rx0", "tx1", "rx1",
458 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530459 };
460
461 mcspi2: spi@4809a000 {
462 compatible = "ti,omap4-mcspi";
463 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200464 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530465 #address-cells = <1>;
466 #size-cells = <0>;
467 ti,hwmods = "mcspi2";
468 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500469 dmas = <&sdma 43>,
470 <&sdma 44>,
471 <&sdma 45>,
472 <&sdma 46>;
473 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530474 };
475
476 mcspi3: spi@480b8000 {
477 compatible = "ti,omap4-mcspi";
478 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200479 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530480 #address-cells = <1>;
481 #size-cells = <0>;
482 ti,hwmods = "mcspi3";
483 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500484 dmas = <&sdma 15>, <&sdma 16>;
485 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530486 };
487
488 mcspi4: spi@480ba000 {
489 compatible = "ti,omap4-mcspi";
490 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200491 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530492 #address-cells = <1>;
493 #size-cells = <0>;
494 ti,hwmods = "mcspi4";
495 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500496 dmas = <&sdma 70>, <&sdma 71>;
497 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530498 };
499
R Sricharan6b5de092012-05-10 19:46:00 +0530500 uart1: serial@4806a000 {
501 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200502 reg = <0x4806a000 0x100>;
Nishanth Menone2265ab2014-05-23 00:04:02 -0500503 interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530504 ti,hwmods = "uart1";
505 clock-frequency = <48000000>;
506 };
507
508 uart2: serial@4806c000 {
509 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200510 reg = <0x4806c000 0x100>;
Nishanth Menone2265ab2014-05-23 00:04:02 -0500511 interrupts-extended = <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530512 ti,hwmods = "uart2";
513 clock-frequency = <48000000>;
514 };
515
516 uart3: serial@48020000 {
517 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200518 reg = <0x48020000 0x100>;
Nishanth Menone2265ab2014-05-23 00:04:02 -0500519 interrupts-extended = <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530520 ti,hwmods = "uart3";
521 clock-frequency = <48000000>;
522 };
523
524 uart4: serial@4806e000 {
525 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200526 reg = <0x4806e000 0x100>;
Nishanth Menone2265ab2014-05-23 00:04:02 -0500527 interrupts-extended = <&gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530528 ti,hwmods = "uart4";
529 clock-frequency = <48000000>;
530 };
531
532 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200533 compatible = "ti,omap4-uart";
534 reg = <0x48066000 0x100>;
Nishanth Menone2265ab2014-05-23 00:04:02 -0500535 interrupts-extended = <&gic GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530536 ti,hwmods = "uart5";
537 clock-frequency = <48000000>;
538 };
539
540 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200541 compatible = "ti,omap4-uart";
542 reg = <0x48068000 0x100>;
Nishanth Menone2265ab2014-05-23 00:04:02 -0500543 interrupts-extended = <&gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530544 ti,hwmods = "uart6";
545 clock-frequency = <48000000>;
546 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530547
548 mmc1: mmc@4809c000 {
549 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200550 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200551 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530552 ti,hwmods = "mmc1";
553 ti,dual-volt;
554 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500555 dmas = <&sdma 61>, <&sdma 62>;
556 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530557 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530558 };
559
560 mmc2: mmc@480b4000 {
561 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200562 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200563 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530564 ti,hwmods = "mmc2";
565 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500566 dmas = <&sdma 47>, <&sdma 48>;
567 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530568 };
569
570 mmc3: mmc@480ad000 {
571 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200572 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200573 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530574 ti,hwmods = "mmc3";
575 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500576 dmas = <&sdma 77>, <&sdma 78>;
577 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530578 };
579
580 mmc4: mmc@480d1000 {
581 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200582 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200583 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530584 ti,hwmods = "mmc4";
585 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500586 dmas = <&sdma 57>, <&sdma 58>;
587 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530588 };
589
590 mmc5: mmc@480d5000 {
591 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200592 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200593 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530594 ti,hwmods = "mmc5";
595 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500596 dmas = <&sdma 59>, <&sdma 60>;
597 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530598 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530599
Suman Anna2dcfa562014-03-05 18:24:19 -0600600 mmu_dsp: mmu@4a066000 {
601 compatible = "ti,omap4-iommu";
602 reg = <0x4a066000 0x100>;
603 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
604 ti,hwmods = "mmu_dsp";
605 };
606
607 mmu_ipu: mmu@55082000 {
608 compatible = "ti,omap4-iommu";
609 reg = <0x55082000 0x100>;
610 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
611 ti,hwmods = "mmu_ipu";
612 ti,iommu-bus-err-back;
613 };
614
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530615 keypad: keypad@4ae1c000 {
616 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530617 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530618 ti,hwmods = "kbd";
619 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300620
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300621 mcpdm: mcpdm@40132000 {
622 compatible = "ti,omap4-mcpdm";
623 reg = <0x40132000 0x7f>, /* MPU private access */
624 <0x49032000 0x7f>; /* L3 Interconnect */
625 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200626 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300627 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100628 dmas = <&sdma 65>,
629 <&sdma 66>;
630 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200631 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300632 };
633
634 dmic: dmic@4012e000 {
635 compatible = "ti,omap4-dmic";
636 reg = <0x4012e000 0x7f>, /* MPU private access */
637 <0x4902e000 0x7f>; /* L3 Interconnect */
638 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200639 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300640 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100641 dmas = <&sdma 67>;
642 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200643 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300644 };
645
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300646 mcbsp1: mcbsp@40122000 {
647 compatible = "ti,omap4-mcbsp";
648 reg = <0x40122000 0xff>, /* MPU private access */
649 <0x49022000 0xff>; /* L3 Interconnect */
650 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200651 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300652 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300653 ti,buffer-size = <128>;
654 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100655 dmas = <&sdma 33>,
656 <&sdma 34>;
657 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200658 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300659 };
660
661 mcbsp2: mcbsp@40124000 {
662 compatible = "ti,omap4-mcbsp";
663 reg = <0x40124000 0xff>, /* MPU private access */
664 <0x49024000 0xff>; /* L3 Interconnect */
665 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200666 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300667 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300668 ti,buffer-size = <128>;
669 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100670 dmas = <&sdma 17>,
671 <&sdma 18>;
672 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200673 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300674 };
675
676 mcbsp3: mcbsp@40126000 {
677 compatible = "ti,omap4-mcbsp";
678 reg = <0x40126000 0xff>, /* MPU private access */
679 <0x49026000 0xff>; /* L3 Interconnect */
680 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200681 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300682 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300683 ti,buffer-size = <128>;
684 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100685 dmas = <&sdma 19>,
686 <&sdma 20>;
687 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200688 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300689 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500690
Suman Anna84d89c32014-04-22 17:23:35 -0500691 mailbox: mailbox@4a0f4000 {
692 compatible = "ti,omap4-mailbox";
693 reg = <0x4a0f4000 0x200>;
694 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
695 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600696 #mbox-cells = <1>;
Suman Anna41ffada2014-07-11 16:44:34 -0500697 ti,mbox-num-users = <3>;
698 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500699 mbox_ipu: mbox_ipu {
700 ti,mbox-tx = <0 0 0>;
701 ti,mbox-rx = <1 0 0>;
702 };
703 mbox_dsp: mbox_dsp {
704 ti,mbox-tx = <3 0 0>;
705 ti,mbox-rx = <2 0 0>;
706 };
Suman Anna84d89c32014-04-22 17:23:35 -0500707 };
708
Jon Hunterdf692a92012-11-01 09:09:51 -0500709 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500710 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500711 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200712 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500713 ti,hwmods = "timer1";
714 ti,timer-alwon;
715 };
716
717 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500718 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500719 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200720 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500721 ti,hwmods = "timer2";
722 };
723
724 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500725 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500726 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200727 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500728 ti,hwmods = "timer3";
729 };
730
731 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500732 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500733 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200734 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500735 ti,hwmods = "timer4";
736 };
737
738 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500739 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500740 reg = <0x40138000 0x80>,
741 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200742 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500743 ti,hwmods = "timer5";
744 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500745 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500746 };
747
748 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500749 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500750 reg = <0x4013a000 0x80>,
751 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200752 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500753 ti,hwmods = "timer6";
754 ti,timer-dsp;
755 ti,timer-pwm;
756 };
757
758 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500759 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500760 reg = <0x4013c000 0x80>,
761 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200762 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500763 ti,hwmods = "timer7";
764 ti,timer-dsp;
765 };
766
767 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500768 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500769 reg = <0x4013e000 0x80>,
770 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200771 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500772 ti,hwmods = "timer8";
773 ti,timer-dsp;
774 ti,timer-pwm;
775 };
776
777 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500778 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500779 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200780 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500781 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500782 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500783 };
784
785 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500786 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500787 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200788 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500789 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500790 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500791 };
792
793 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500794 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500795 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200796 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500797 ti,hwmods = "timer11";
798 ti,timer-pwm;
799 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530800
Lokesh Vutla55452192013-02-27 11:54:45 +0530801 wdt2: wdt@4ae14000 {
802 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
803 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200804 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530805 ti,hwmods = "wd_timer2";
806 };
807
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530808 dmm@4e000000 {
809 compatible = "ti,omap5-dmm";
810 reg = <0x4e000000 0x800>;
811 interrupts = <0 113 0x4>;
812 ti,hwmods = "dmm";
813 };
814
Lee Jones8906d652013-07-22 11:52:37 +0100815 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530816 compatible = "ti,emif-4d5";
817 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530818 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530819 phy-type = <2>; /* DDR PHY type: Intelli PHY */
820 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200821 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530822 hw-caps-read-idle-ctrl;
823 hw-caps-ll-interface;
824 hw-caps-temp-alert;
825 };
826
Lee Jones8906d652013-07-22 11:52:37 +0100827 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530828 compatible = "ti,emif-4d5";
829 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530830 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530831 phy-type = <2>; /* DDR PHY type: Intelli PHY */
832 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200833 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530834 hw-caps-read-idle-ctrl;
835 hw-caps-ll-interface;
836 hw-caps-temp-alert;
837 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530838
Roger Quadrosb297c292013-10-03 18:12:37 +0300839 omap_control_usb2phy: control-phy@4a002300 {
840 compatible = "ti,control-phy-usb2";
841 reg = <0x4a002300 0x4>;
842 reg-names = "power";
843 };
844
845 omap_control_usb3phy: control-phy@4a002370 {
846 compatible = "ti,control-phy-pipe3";
847 reg = <0x4a002370 0x4>;
848 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530849 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530850
Felipe Balbie3a412c2013-08-21 20:01:32 +0530851 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530852 compatible = "ti,dwc3";
853 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530854 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200855 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530856 #address-cells = <1>;
857 #size-cells = <1>;
858 utmi-mode = <2>;
859 ranges;
860 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300861 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530862 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200863 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530864 phys = <&usb2_phy>, <&usb3_phy>;
865 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530866 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530867 tx-fifo-resize;
868 };
869 };
870
Felipe Balbib6731f72013-08-21 20:01:31 +0530871 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530872 compatible = "ti,omap-ocp2scp";
873 #address-cells = <1>;
874 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530875 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530876 ranges;
877 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530878 usb2_phy: usb2phy@4a084000 {
879 compatible = "ti,omap-usb2";
880 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300881 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300882 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
883 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530884 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530885 };
886
887 usb3_phy: usb3phy@4a084400 {
888 compatible = "ti,omap-usb3";
889 reg = <0x4a084400 0x80>,
890 <0x4a084800 0x64>,
891 <0x4a084c00 0x40>;
892 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300893 ctrl-module = <&omap_control_usb3phy>;
Roger Quadrosada76572014-04-01 13:37:27 +0300894 clocks = <&usb_phy_cm_clk32k>,
895 <&sys_clkin>,
896 <&usb_otg_ss_refclk960m>;
897 clock-names = "wkupclk",
898 "sysclk",
899 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530900 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530901 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530902 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530903
904 usbhstll: usbhstll@4a062000 {
905 compatible = "ti,usbhs-tll";
906 reg = <0x4a062000 0x1000>;
907 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
908 ti,hwmods = "usb_tll_hs";
909 };
910
911 usbhshost: usbhshost@4a064000 {
912 compatible = "ti,usbhs-host";
913 reg = <0x4a064000 0x800>;
914 ti,hwmods = "usb_host_hs";
915 #address-cells = <1>;
916 #size-cells = <1>;
917 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200918 clocks = <&l3init_60m_fclk>,
919 <&xclk60mhsp1_ck>,
920 <&xclk60mhsp2_ck>;
921 clock-names = "refclk_60m_int",
922 "refclk_60m_ext_p1",
923 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530924
925 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200926 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530927 reg = <0x4a064800 0x400>;
928 interrupt-parent = <&gic>;
929 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
930 };
931
932 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200933 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530934 reg = <0x4a064c00 0x400>;
935 interrupt-parent = <&gic>;
936 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
937 };
938 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400939
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400940 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400941 reg = <0x4a0021e0 0xc
942 0x4a00232c 0xc
943 0x4a002380 0x2c
944 0x4a0023C0 0x3c>;
945 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
946 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400947
948 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400949 };
Balaji T K4f829522014-04-23 20:35:33 +0300950
951 omap_control_sata: control-phy@4a002374 {
952 compatible = "ti,control-phy-pipe3";
953 reg = <0x4a002374 0x4>;
954 reg-names = "power";
955 clocks = <&sys_clkin>;
956 clock-names = "sysclk";
957 };
958
959 /* OCP2SCP3 */
960 ocp2scp@4a090000 {
961 compatible = "ti,omap-ocp2scp";
962 #address-cells = <1>;
963 #size-cells = <1>;
964 reg = <0x4a090000 0x20>;
965 ranges;
966 ti,hwmods = "ocp2scp3";
967 sata_phy: phy@4a096000 {
968 compatible = "ti,phy-pipe3-sata";
969 reg = <0x4A096000 0x80>, /* phy_rx */
970 <0x4A096400 0x64>, /* phy_tx */
971 <0x4A096800 0x40>; /* pll_ctrl */
972 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
973 ctrl-module = <&omap_control_sata>;
974 clocks = <&sys_clkin>;
975 clock-names = "sysclk";
976 #phy-cells = <0>;
977 };
978 };
979
980 sata: sata@4a141100 {
981 compatible = "snps,dwc-ahci";
982 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
983 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
984 phys = <&sata_phy>;
985 phy-names = "sata-phy";
986 clocks = <&sata_ref_clk>;
987 ti,hwmods = "sata";
988 };
989
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200990 dss: dss@58000000 {
991 compatible = "ti,omap5-dss";
992 reg = <0x58000000 0x80>;
993 status = "disabled";
994 ti,hwmods = "dss_core";
995 clocks = <&dss_dss_clk>;
996 clock-names = "fck";
997 #address-cells = <1>;
998 #size-cells = <1>;
999 ranges;
1000
1001 dispc@58001000 {
1002 compatible = "ti,omap5-dispc";
1003 reg = <0x58001000 0x1000>;
1004 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1005 ti,hwmods = "dss_dispc";
1006 clocks = <&dss_dss_clk>;
1007 clock-names = "fck";
1008 };
1009
Tomi Valkeinen84ace672014-09-04 09:28:32 +03001010 rfbi: encoder@58002000 {
1011 compatible = "ti,omap5-rfbi";
1012 reg = <0x58002000 0x100>;
1013 status = "disabled";
1014 ti,hwmods = "dss_rfbi";
1015 clocks = <&dss_dss_clk>, <&l3_iclk_div>;
1016 clock-names = "fck", "ick";
1017 };
1018
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001019 dsi1: encoder@58004000 {
1020 compatible = "ti,omap5-dsi";
1021 reg = <0x58004000 0x200>,
1022 <0x58004200 0x40>,
1023 <0x58004300 0x40>;
1024 reg-names = "proto", "phy", "pll";
1025 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1026 status = "disabled";
1027 ti,hwmods = "dss_dsi1";
1028 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1029 clock-names = "fck", "sys_clk";
1030 };
1031
1032 dsi2: encoder@58005000 {
1033 compatible = "ti,omap5-dsi";
1034 reg = <0x58009000 0x200>,
1035 <0x58009200 0x40>,
1036 <0x58009300 0x40>;
1037 reg-names = "proto", "phy", "pll";
1038 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1039 status = "disabled";
1040 ti,hwmods = "dss_dsi2";
1041 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1042 clock-names = "fck", "sys_clk";
1043 };
1044
1045 hdmi: encoder@58060000 {
1046 compatible = "ti,omap5-hdmi";
1047 reg = <0x58040000 0x200>,
1048 <0x58040200 0x80>,
1049 <0x58040300 0x80>,
1050 <0x58060000 0x19000>;
1051 reg-names = "wp", "pll", "phy", "core";
1052 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1053 status = "disabled";
1054 ti,hwmods = "dss_hdmi";
1055 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1056 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +03001057 dmas = <&sdma 76>;
1058 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001059 };
1060 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -05001061
1062 abb_mpu: regulator-abb-mpu {
1063 compatible = "ti,abb-v2";
1064 regulator-name = "abb_mpu";
1065 #address-cells = <0>;
1066 #size-cells = <0>;
1067 clocks = <&sys_clkin>;
1068 ti,settling-time = <50>;
1069 ti,clock-cycles = <16>;
1070
1071 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1072 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1073 reg-names = "base-address", "int-address",
1074 "efuse-address", "ldo-address";
1075 ti,tranxdone-status-mask = <0x80>;
1076 /* LDOVBBMPU_MUX_CTRL */
1077 ti,ldovbb-override-mask = <0x400>;
1078 /* LDOVBBMPU_VSET_OUT */
1079 ti,ldovbb-vset-mask = <0x1F>;
1080
1081 /*
1082 * NOTE: only FBB mode used but actual vset will
1083 * determine final biasing
1084 */
1085 ti,abb_info = <
1086 /*uV ABB efuse rbb_m fbb_m vset_m*/
1087 1060000 0 0x0 0 0x02000000 0x01F00000
1088 1250000 0 0x4 0 0x02000000 0x01F00000
1089 >;
1090 };
1091
1092 abb_mm: regulator-abb-mm {
1093 compatible = "ti,abb-v2";
1094 regulator-name = "abb_mm";
1095 #address-cells = <0>;
1096 #size-cells = <0>;
1097 clocks = <&sys_clkin>;
1098 ti,settling-time = <50>;
1099 ti,clock-cycles = <16>;
1100
1101 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1102 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1103 reg-names = "base-address", "int-address",
1104 "efuse-address", "ldo-address";
1105 ti,tranxdone-status-mask = <0x80000000>;
1106 /* LDOVBBMM_MUX_CTRL */
1107 ti,ldovbb-override-mask = <0x400>;
1108 /* LDOVBBMM_VSET_OUT */
1109 ti,ldovbb-vset-mask = <0x1F>;
1110
1111 /*
1112 * NOTE: only FBB mode used but actual vset will
1113 * determine final biasing
1114 */
1115 ti,abb_info = <
1116 /*uV ABB efuse rbb_m fbb_m vset_m*/
1117 1025000 0 0x0 0 0x02000000 0x01F00000
1118 1120000 0 0x4 0 0x02000000 0x01F00000
1119 >;
1120 };
R Sricharan6b5de092012-05-10 19:46:00 +05301121 };
1122};
Tero Kristo85dc74e92013-07-18 17:09:29 +03001123
1124/include/ "omap54xx-clocks.dtsi"