blob: 161230016dfaa58c1206d60d5523dd50a263d0af [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Gleb Natapov50378782013-02-04 16:00:28 +0200113#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
114#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200115#define KVM_VM_CR0_ALWAYS_ON \
116 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200117#define KVM_CR4_GUEST_OWNED_BITS \
118 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700119 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200120
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
122#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
123
Avi Kivity78ac8b42010-04-08 18:19:35 +0300124#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
125
Jan Kiszkaf4124502014-03-07 20:03:13 +0100126#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
127
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128/*
129 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
130 * ple_gap: upper bound on the amount of time between two successive
131 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500132 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800133 * ple_window: upper bound on the amount of time a guest is allowed to execute
134 * in a PAUSE loop. Tests indicate that most spinlocks are held for
135 * less than 2^12 cycles
136 * Time is measured based on a counter that runs at the same rate as the TSC,
137 * refer SDM volume 3b section 21.6.13 & 22.1.3.
138 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200139#define KVM_VMX_DEFAULT_PLE_GAP 128
140#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
141#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
142#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
143#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
144 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
145
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800146static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
147module_param(ple_gap, int, S_IRUGO);
148
149static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
150module_param(ple_window, int, S_IRUGO);
151
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200152/* Default doubles per-vcpu window every exit. */
153static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
154module_param(ple_window_grow, int, S_IRUGO);
155
156/* Default resets per-vcpu window every exit to ple_window. */
157static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
158module_param(ple_window_shrink, int, S_IRUGO);
159
160/* Default is to compute the maximum so we can never overflow. */
161static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
162static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
163module_param(ple_window_max, int, S_IRUGO);
164
Avi Kivity83287ea422012-09-16 15:10:57 +0300165extern const ulong vmx_return;
166
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200167#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300168#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300169
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400170struct vmcs {
171 u32 revision_id;
172 u32 abort;
173 char data[0];
174};
175
Nadav Har'Eld462b812011-05-24 15:26:10 +0300176/*
177 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
178 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
179 * loaded on this CPU (so we can clear them if the CPU goes down).
180 */
181struct loaded_vmcs {
182 struct vmcs *vmcs;
183 int cpu;
184 int launched;
185 struct list_head loaded_vmcss_on_cpu_link;
186};
187
Avi Kivity26bb0982009-09-07 11:14:12 +0300188struct shared_msr_entry {
189 unsigned index;
190 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200191 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300192};
193
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300194/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300195 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
196 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
197 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
198 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
199 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
200 * More than one of these structures may exist, if L1 runs multiple L2 guests.
201 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
202 * underlying hardware which will be used to run L2.
203 * This structure is packed to ensure that its layout is identical across
204 * machines (necessary for live migration).
205 * If there are changes in this struct, VMCS12_REVISION must be changed.
206 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300207typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300208struct __packed vmcs12 {
209 /* According to the Intel spec, a VMCS region must start with the
210 * following two fields. Then follow implementation-specific data.
211 */
212 u32 revision_id;
213 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214
Nadav Har'El27d6c862011-05-25 23:06:59 +0300215 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
216 u32 padding[7]; /* room for future expansion */
217
Nadav Har'El22bd0352011-05-25 23:05:57 +0300218 u64 io_bitmap_a;
219 u64 io_bitmap_b;
220 u64 msr_bitmap;
221 u64 vm_exit_msr_store_addr;
222 u64 vm_exit_msr_load_addr;
223 u64 vm_entry_msr_load_addr;
224 u64 tsc_offset;
225 u64 virtual_apic_page_addr;
226 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800227 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800229 u64 eoi_exit_bitmap0;
230 u64 eoi_exit_bitmap1;
231 u64 eoi_exit_bitmap2;
232 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800233 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300234 u64 guest_physical_address;
235 u64 vmcs_link_pointer;
236 u64 guest_ia32_debugctl;
237 u64 guest_ia32_pat;
238 u64 guest_ia32_efer;
239 u64 guest_ia32_perf_global_ctrl;
240 u64 guest_pdptr0;
241 u64 guest_pdptr1;
242 u64 guest_pdptr2;
243 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100244 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300245 u64 host_ia32_pat;
246 u64 host_ia32_efer;
247 u64 host_ia32_perf_global_ctrl;
248 u64 padding64[8]; /* room for future expansion */
249 /*
250 * To allow migration of L1 (complete with its L2 guests) between
251 * machines of different natural widths (32 or 64 bit), we cannot have
252 * unsigned long fields with no explict size. We use u64 (aliased
253 * natural_width) instead. Luckily, x86 is little-endian.
254 */
255 natural_width cr0_guest_host_mask;
256 natural_width cr4_guest_host_mask;
257 natural_width cr0_read_shadow;
258 natural_width cr4_read_shadow;
259 natural_width cr3_target_value0;
260 natural_width cr3_target_value1;
261 natural_width cr3_target_value2;
262 natural_width cr3_target_value3;
263 natural_width exit_qualification;
264 natural_width guest_linear_address;
265 natural_width guest_cr0;
266 natural_width guest_cr3;
267 natural_width guest_cr4;
268 natural_width guest_es_base;
269 natural_width guest_cs_base;
270 natural_width guest_ss_base;
271 natural_width guest_ds_base;
272 natural_width guest_fs_base;
273 natural_width guest_gs_base;
274 natural_width guest_ldtr_base;
275 natural_width guest_tr_base;
276 natural_width guest_gdtr_base;
277 natural_width guest_idtr_base;
278 natural_width guest_dr7;
279 natural_width guest_rsp;
280 natural_width guest_rip;
281 natural_width guest_rflags;
282 natural_width guest_pending_dbg_exceptions;
283 natural_width guest_sysenter_esp;
284 natural_width guest_sysenter_eip;
285 natural_width host_cr0;
286 natural_width host_cr3;
287 natural_width host_cr4;
288 natural_width host_fs_base;
289 natural_width host_gs_base;
290 natural_width host_tr_base;
291 natural_width host_gdtr_base;
292 natural_width host_idtr_base;
293 natural_width host_ia32_sysenter_esp;
294 natural_width host_ia32_sysenter_eip;
295 natural_width host_rsp;
296 natural_width host_rip;
297 natural_width paddingl[8]; /* room for future expansion */
298 u32 pin_based_vm_exec_control;
299 u32 cpu_based_vm_exec_control;
300 u32 exception_bitmap;
301 u32 page_fault_error_code_mask;
302 u32 page_fault_error_code_match;
303 u32 cr3_target_count;
304 u32 vm_exit_controls;
305 u32 vm_exit_msr_store_count;
306 u32 vm_exit_msr_load_count;
307 u32 vm_entry_controls;
308 u32 vm_entry_msr_load_count;
309 u32 vm_entry_intr_info_field;
310 u32 vm_entry_exception_error_code;
311 u32 vm_entry_instruction_len;
312 u32 tpr_threshold;
313 u32 secondary_vm_exec_control;
314 u32 vm_instruction_error;
315 u32 vm_exit_reason;
316 u32 vm_exit_intr_info;
317 u32 vm_exit_intr_error_code;
318 u32 idt_vectoring_info_field;
319 u32 idt_vectoring_error_code;
320 u32 vm_exit_instruction_len;
321 u32 vmx_instruction_info;
322 u32 guest_es_limit;
323 u32 guest_cs_limit;
324 u32 guest_ss_limit;
325 u32 guest_ds_limit;
326 u32 guest_fs_limit;
327 u32 guest_gs_limit;
328 u32 guest_ldtr_limit;
329 u32 guest_tr_limit;
330 u32 guest_gdtr_limit;
331 u32 guest_idtr_limit;
332 u32 guest_es_ar_bytes;
333 u32 guest_cs_ar_bytes;
334 u32 guest_ss_ar_bytes;
335 u32 guest_ds_ar_bytes;
336 u32 guest_fs_ar_bytes;
337 u32 guest_gs_ar_bytes;
338 u32 guest_ldtr_ar_bytes;
339 u32 guest_tr_ar_bytes;
340 u32 guest_interruptibility_info;
341 u32 guest_activity_state;
342 u32 guest_sysenter_cs;
343 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100344 u32 vmx_preemption_timer_value;
345 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300346 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800347 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300348 u16 guest_es_selector;
349 u16 guest_cs_selector;
350 u16 guest_ss_selector;
351 u16 guest_ds_selector;
352 u16 guest_fs_selector;
353 u16 guest_gs_selector;
354 u16 guest_ldtr_selector;
355 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800356 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300357 u16 host_es_selector;
358 u16 host_cs_selector;
359 u16 host_ss_selector;
360 u16 host_ds_selector;
361 u16 host_fs_selector;
362 u16 host_gs_selector;
363 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300364};
365
366/*
367 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
368 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
369 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
370 */
371#define VMCS12_REVISION 0x11e57ed0
372
373/*
374 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
375 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
376 * current implementation, 4K are reserved to avoid future complications.
377 */
378#define VMCS12_SIZE 0x1000
379
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300380/* Used to remember the last vmcs02 used for some recently used vmcs12s */
381struct vmcs02_list {
382 struct list_head list;
383 gpa_t vmptr;
384 struct loaded_vmcs vmcs02;
385};
386
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300387/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300388 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
389 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
390 */
391struct nested_vmx {
392 /* Has the level1 guest done vmxon? */
393 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400394 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300395
396 /* The guest-physical address of the current VMCS L1 keeps for L2 */
397 gpa_t current_vmptr;
398 /* The host-usable pointer to the above */
399 struct page *current_vmcs12_page;
400 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300401 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300402 /*
403 * Indicates if the shadow vmcs must be updated with the
404 * data hold by vmcs12
405 */
406 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300407
408 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
409 struct list_head vmcs02_pool;
410 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300411 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300412 /* L2 must run next, and mustn't decide to exit to L1. */
413 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300414 /*
415 * Guest pages referred to in vmcs02 with host-physical pointers, so
416 * we must keep them pinned while L2 runs.
417 */
418 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800419 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800420 struct page *pi_desc_page;
421 struct pi_desc *pi_desc;
422 bool pi_pending;
423 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800424 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100425
426 struct hrtimer preemption_timer;
427 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200428
429 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
430 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800431
Wanpeng Li5c614b32015-10-13 09:18:36 -0700432 u16 vpid02;
433 u16 last_vpid;
434
Wincy Vanb9c237b2015-02-03 23:56:30 +0800435 u32 nested_vmx_procbased_ctls_low;
436 u32 nested_vmx_procbased_ctls_high;
437 u32 nested_vmx_true_procbased_ctls_low;
438 u32 nested_vmx_secondary_ctls_low;
439 u32 nested_vmx_secondary_ctls_high;
440 u32 nested_vmx_pinbased_ctls_low;
441 u32 nested_vmx_pinbased_ctls_high;
442 u32 nested_vmx_exit_ctls_low;
443 u32 nested_vmx_exit_ctls_high;
444 u32 nested_vmx_true_exit_ctls_low;
445 u32 nested_vmx_entry_ctls_low;
446 u32 nested_vmx_entry_ctls_high;
447 u32 nested_vmx_true_entry_ctls_low;
448 u32 nested_vmx_misc_low;
449 u32 nested_vmx_misc_high;
450 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700451 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300452};
453
Yang Zhang01e439b2013-04-11 19:25:12 +0800454#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800455#define POSTED_INTR_SN 1
456
Yang Zhang01e439b2013-04-11 19:25:12 +0800457/* Posted-Interrupt Descriptor */
458struct pi_desc {
459 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800460 union {
461 struct {
462 /* bit 256 - Outstanding Notification */
463 u16 on : 1,
464 /* bit 257 - Suppress Notification */
465 sn : 1,
466 /* bit 271:258 - Reserved */
467 rsvd_1 : 14;
468 /* bit 279:272 - Notification Vector */
469 u8 nv;
470 /* bit 287:280 - Reserved */
471 u8 rsvd_2;
472 /* bit 319:288 - Notification Destination */
473 u32 ndst;
474 };
475 u64 control;
476 };
477 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800478} __aligned(64);
479
Yang Zhanga20ed542013-04-11 19:25:15 +0800480static bool pi_test_and_set_on(struct pi_desc *pi_desc)
481{
482 return test_and_set_bit(POSTED_INTR_ON,
483 (unsigned long *)&pi_desc->control);
484}
485
486static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
487{
488 return test_and_clear_bit(POSTED_INTR_ON,
489 (unsigned long *)&pi_desc->control);
490}
491
492static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
493{
494 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
495}
496
Feng Wuebbfc762015-09-18 22:29:46 +0800497static inline void pi_clear_sn(struct pi_desc *pi_desc)
498{
499 return clear_bit(POSTED_INTR_SN,
500 (unsigned long *)&pi_desc->control);
501}
502
503static inline void pi_set_sn(struct pi_desc *pi_desc)
504{
505 return set_bit(POSTED_INTR_SN,
506 (unsigned long *)&pi_desc->control);
507}
508
509static inline int pi_test_on(struct pi_desc *pi_desc)
510{
511 return test_bit(POSTED_INTR_ON,
512 (unsigned long *)&pi_desc->control);
513}
514
515static inline int pi_test_sn(struct pi_desc *pi_desc)
516{
517 return test_bit(POSTED_INTR_SN,
518 (unsigned long *)&pi_desc->control);
519}
520
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400521struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000522 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300523 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300524 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200525 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300526 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200527 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200528 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300529 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400530 int nmsrs;
531 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800532 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400533#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300534 u64 msr_host_kernel_gs_base;
535 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200537 u32 vm_entry_controls_shadow;
538 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300539 /*
540 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
541 * non-nested (L1) guest, it always points to vmcs01. For a nested
542 * guest (L2), it points to a different VMCS.
543 */
544 struct loaded_vmcs vmcs01;
545 struct loaded_vmcs *loaded_vmcs;
546 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300547 struct msr_autoload {
548 unsigned nr;
549 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
550 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
551 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400552 struct {
553 int loaded;
554 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300555#ifdef CONFIG_X86_64
556 u16 ds_sel, es_sel;
557#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200558 int gs_ldt_reload_needed;
559 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000560 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700561 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400562 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200563 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300564 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300565 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300566 struct kvm_segment segs[8];
567 } rmode;
568 struct {
569 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300570 struct kvm_save_segment {
571 u16 selector;
572 unsigned long base;
573 u32 limit;
574 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300575 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300576 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800577 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300578 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200579
580 /* Support for vnmi-less CPUs */
581 int soft_vnmi_blocked;
582 ktime_t entry_time;
583 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800584 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800585
Yang Zhang01e439b2013-04-11 19:25:12 +0800586 /* Posted interrupt descriptor */
587 struct pi_desc pi_desc;
588
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300589 /* Support for a guest hypervisor (nested VMX) */
590 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200591
592 /* Dynamic PLE window. */
593 int ple_window;
594 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800595
596 /* Support for PML */
597#define PML_ENTITY_NUM 512
598 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800599
600 u64 current_tsc_ratio;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400601};
602
Avi Kivity2fb92db2011-04-27 19:42:18 +0300603enum segment_cache_field {
604 SEG_FIELD_SEL = 0,
605 SEG_FIELD_BASE = 1,
606 SEG_FIELD_LIMIT = 2,
607 SEG_FIELD_AR = 3,
608
609 SEG_FIELD_NR = 4
610};
611
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400612static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
613{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000614 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400615}
616
Feng Wuefc64402015-09-18 22:29:51 +0800617static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
618{
619 return &(to_vmx(vcpu)->pi_desc);
620}
621
Nadav Har'El22bd0352011-05-25 23:05:57 +0300622#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
623#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
624#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
625 [number##_HIGH] = VMCS12_OFFSET(name)+4
626
Abel Gordon4607c2d2013-04-18 14:35:55 +0300627
Bandan Dasfe2b2012014-04-21 15:20:14 -0400628static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300629 /*
630 * We do NOT shadow fields that are modified when L0
631 * traps and emulates any vmx instruction (e.g. VMPTRLD,
632 * VMXON...) executed by L1.
633 * For example, VM_INSTRUCTION_ERROR is read
634 * by L1 if a vmx instruction fails (part of the error path).
635 * Note the code assumes this logic. If for some reason
636 * we start shadowing these fields then we need to
637 * force a shadow sync when L0 emulates vmx instructions
638 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
639 * by nested_vmx_failValid)
640 */
641 VM_EXIT_REASON,
642 VM_EXIT_INTR_INFO,
643 VM_EXIT_INSTRUCTION_LEN,
644 IDT_VECTORING_INFO_FIELD,
645 IDT_VECTORING_ERROR_CODE,
646 VM_EXIT_INTR_ERROR_CODE,
647 EXIT_QUALIFICATION,
648 GUEST_LINEAR_ADDRESS,
649 GUEST_PHYSICAL_ADDRESS
650};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400651static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300652 ARRAY_SIZE(shadow_read_only_fields);
653
Bandan Dasfe2b2012014-04-21 15:20:14 -0400654static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800655 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656 GUEST_RIP,
657 GUEST_RSP,
658 GUEST_CR0,
659 GUEST_CR3,
660 GUEST_CR4,
661 GUEST_INTERRUPTIBILITY_INFO,
662 GUEST_RFLAGS,
663 GUEST_CS_SELECTOR,
664 GUEST_CS_AR_BYTES,
665 GUEST_CS_LIMIT,
666 GUEST_CS_BASE,
667 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100668 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300669 CR0_GUEST_HOST_MASK,
670 CR0_READ_SHADOW,
671 CR4_READ_SHADOW,
672 TSC_OFFSET,
673 EXCEPTION_BITMAP,
674 CPU_BASED_VM_EXEC_CONTROL,
675 VM_ENTRY_EXCEPTION_ERROR_CODE,
676 VM_ENTRY_INTR_INFO_FIELD,
677 VM_ENTRY_INSTRUCTION_LEN,
678 VM_ENTRY_EXCEPTION_ERROR_CODE,
679 HOST_FS_BASE,
680 HOST_GS_BASE,
681 HOST_FS_SELECTOR,
682 HOST_GS_SELECTOR
683};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400684static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300685 ARRAY_SIZE(shadow_read_write_fields);
686
Mathias Krause772e0312012-08-30 01:30:19 +0200687static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300688 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800689 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300690 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
691 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
692 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
693 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
694 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
695 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
696 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
697 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800698 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300699 FIELD(HOST_ES_SELECTOR, host_es_selector),
700 FIELD(HOST_CS_SELECTOR, host_cs_selector),
701 FIELD(HOST_SS_SELECTOR, host_ss_selector),
702 FIELD(HOST_DS_SELECTOR, host_ds_selector),
703 FIELD(HOST_FS_SELECTOR, host_fs_selector),
704 FIELD(HOST_GS_SELECTOR, host_gs_selector),
705 FIELD(HOST_TR_SELECTOR, host_tr_selector),
706 FIELD64(IO_BITMAP_A, io_bitmap_a),
707 FIELD64(IO_BITMAP_B, io_bitmap_b),
708 FIELD64(MSR_BITMAP, msr_bitmap),
709 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
710 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
711 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
712 FIELD64(TSC_OFFSET, tsc_offset),
713 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
714 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800715 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300716 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800717 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
718 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
719 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
720 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800721 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300722 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
723 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
724 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
725 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
726 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
727 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
728 FIELD64(GUEST_PDPTR0, guest_pdptr0),
729 FIELD64(GUEST_PDPTR1, guest_pdptr1),
730 FIELD64(GUEST_PDPTR2, guest_pdptr2),
731 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100732 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300733 FIELD64(HOST_IA32_PAT, host_ia32_pat),
734 FIELD64(HOST_IA32_EFER, host_ia32_efer),
735 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
736 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
737 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
738 FIELD(EXCEPTION_BITMAP, exception_bitmap),
739 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
740 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
741 FIELD(CR3_TARGET_COUNT, cr3_target_count),
742 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
743 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
744 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
745 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
746 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
747 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
748 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
749 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
750 FIELD(TPR_THRESHOLD, tpr_threshold),
751 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
752 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
753 FIELD(VM_EXIT_REASON, vm_exit_reason),
754 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
755 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
756 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
757 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
758 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
759 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
760 FIELD(GUEST_ES_LIMIT, guest_es_limit),
761 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
762 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
763 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
764 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
765 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
766 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
767 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
768 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
769 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
770 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
771 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
772 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
773 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
774 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
775 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
776 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
777 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
778 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
779 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
780 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
781 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100782 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300783 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
784 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
785 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
786 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
787 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
788 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
789 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
790 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
791 FIELD(EXIT_QUALIFICATION, exit_qualification),
792 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
793 FIELD(GUEST_CR0, guest_cr0),
794 FIELD(GUEST_CR3, guest_cr3),
795 FIELD(GUEST_CR4, guest_cr4),
796 FIELD(GUEST_ES_BASE, guest_es_base),
797 FIELD(GUEST_CS_BASE, guest_cs_base),
798 FIELD(GUEST_SS_BASE, guest_ss_base),
799 FIELD(GUEST_DS_BASE, guest_ds_base),
800 FIELD(GUEST_FS_BASE, guest_fs_base),
801 FIELD(GUEST_GS_BASE, guest_gs_base),
802 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
803 FIELD(GUEST_TR_BASE, guest_tr_base),
804 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
805 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
806 FIELD(GUEST_DR7, guest_dr7),
807 FIELD(GUEST_RSP, guest_rsp),
808 FIELD(GUEST_RIP, guest_rip),
809 FIELD(GUEST_RFLAGS, guest_rflags),
810 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
811 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
812 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
813 FIELD(HOST_CR0, host_cr0),
814 FIELD(HOST_CR3, host_cr3),
815 FIELD(HOST_CR4, host_cr4),
816 FIELD(HOST_FS_BASE, host_fs_base),
817 FIELD(HOST_GS_BASE, host_gs_base),
818 FIELD(HOST_TR_BASE, host_tr_base),
819 FIELD(HOST_GDTR_BASE, host_gdtr_base),
820 FIELD(HOST_IDTR_BASE, host_idtr_base),
821 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
822 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
823 FIELD(HOST_RSP, host_rsp),
824 FIELD(HOST_RIP, host_rip),
825};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300826
827static inline short vmcs_field_to_offset(unsigned long field)
828{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100829 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
830
831 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
832 vmcs_field_to_offset_table[field] == 0)
833 return -ENOENT;
834
Nadav Har'El22bd0352011-05-25 23:05:57 +0300835 return vmcs_field_to_offset_table[field];
836}
837
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300838static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
839{
840 return to_vmx(vcpu)->nested.current_vmcs12;
841}
842
843static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
844{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200845 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800846 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300847 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800848
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300849 return page;
850}
851
852static void nested_release_page(struct page *page)
853{
854 kvm_release_page_dirty(page);
855}
856
857static void nested_release_page_clean(struct page *page)
858{
859 kvm_release_page_clean(page);
860}
861
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300862static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800863static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800864static void kvm_cpu_vmxon(u64 addr);
865static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800866static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200867static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300868static void vmx_set_segment(struct kvm_vcpu *vcpu,
869 struct kvm_segment *var, int seg);
870static void vmx_get_segment(struct kvm_vcpu *vcpu,
871 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200872static bool guest_state_valid(struct kvm_vcpu *vcpu);
873static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300874static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300875static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800876static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300877
Avi Kivity6aa8b732006-12-10 02:21:36 -0800878static DEFINE_PER_CPU(struct vmcs *, vmxarea);
879static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300880/*
881 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
882 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
883 */
884static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300885static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800886
Feng Wubf9f6ac2015-09-18 22:29:55 +0800887/*
888 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
889 * can find which vCPU should be waken up.
890 */
891static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
892static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
893
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200894static unsigned long *vmx_io_bitmap_a;
895static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200896static unsigned long *vmx_msr_bitmap_legacy;
897static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800898static unsigned long *vmx_msr_bitmap_legacy_x2apic;
899static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800900static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300901static unsigned long *vmx_vmread_bitmap;
902static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300903
Avi Kivity110312c2010-12-21 12:54:20 +0200904static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200905static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200906
Sheng Yang2384d2b2008-01-17 15:14:33 +0800907static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
908static DEFINE_SPINLOCK(vmx_vpid_lock);
909
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300910static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800911 int size;
912 int order;
913 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300914 u32 pin_based_exec_ctrl;
915 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800916 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300917 u32 vmexit_ctrl;
918 u32 vmentry_ctrl;
919} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800920
Hannes Ederefff9e52008-11-28 17:02:06 +0100921static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800922 u32 ept;
923 u32 vpid;
924} vmx_capability;
925
Avi Kivity6aa8b732006-12-10 02:21:36 -0800926#define VMX_SEGMENT_FIELD(seg) \
927 [VCPU_SREG_##seg] = { \
928 .selector = GUEST_##seg##_SELECTOR, \
929 .base = GUEST_##seg##_BASE, \
930 .limit = GUEST_##seg##_LIMIT, \
931 .ar_bytes = GUEST_##seg##_AR_BYTES, \
932 }
933
Mathias Krause772e0312012-08-30 01:30:19 +0200934static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935 unsigned selector;
936 unsigned base;
937 unsigned limit;
938 unsigned ar_bytes;
939} kvm_vmx_segment_fields[] = {
940 VMX_SEGMENT_FIELD(CS),
941 VMX_SEGMENT_FIELD(DS),
942 VMX_SEGMENT_FIELD(ES),
943 VMX_SEGMENT_FIELD(FS),
944 VMX_SEGMENT_FIELD(GS),
945 VMX_SEGMENT_FIELD(SS),
946 VMX_SEGMENT_FIELD(TR),
947 VMX_SEGMENT_FIELD(LDTR),
948};
949
Avi Kivity26bb0982009-09-07 11:14:12 +0300950static u64 host_efer;
951
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300952static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
953
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300954/*
Brian Gerst8c065852010-07-17 09:03:26 -0400955 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300956 * away by decrementing the array size.
957 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800959#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300960 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400962 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800963};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964
Jan Kiszka5bb16012016-02-09 20:14:21 +0100965static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966{
967 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
968 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100969 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
970}
971
Jan Kiszka6f054852016-02-09 20:15:18 +0100972static inline bool is_debug(u32 intr_info)
973{
974 return is_exception_n(intr_info, DB_VECTOR);
975}
976
977static inline bool is_breakpoint(u32 intr_info)
978{
979 return is_exception_n(intr_info, BP_VECTOR);
980}
981
Jan Kiszka5bb16012016-02-09 20:14:21 +0100982static inline bool is_page_fault(u32 intr_info)
983{
984 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985}
986
Gui Jianfeng31299942010-03-15 17:29:09 +0800987static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300988{
Jan Kiszka5bb16012016-02-09 20:14:21 +0100989 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300990}
991
Gui Jianfeng31299942010-03-15 17:29:09 +0800992static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500993{
Jan Kiszka5bb16012016-02-09 20:14:21 +0100994 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500995}
996
Gui Jianfeng31299942010-03-15 17:29:09 +0800997static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998{
999 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1000 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1001}
1002
Gui Jianfeng31299942010-03-15 17:29:09 +08001003static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001004{
1005 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1006 INTR_INFO_VALID_MASK)) ==
1007 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1008}
1009
Gui Jianfeng31299942010-03-15 17:29:09 +08001010static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001011{
Sheng Yang04547152009-04-01 15:52:31 +08001012 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001013}
1014
Gui Jianfeng31299942010-03-15 17:29:09 +08001015static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001016{
Sheng Yang04547152009-04-01 15:52:31 +08001017 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001018}
1019
Paolo Bonzini35754c92015-07-29 12:05:37 +02001020static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001021{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001022 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001023}
1024
Gui Jianfeng31299942010-03-15 17:29:09 +08001025static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001026{
Sheng Yang04547152009-04-01 15:52:31 +08001027 return vmcs_config.cpu_based_exec_ctrl &
1028 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001029}
1030
Avi Kivity774ead32007-12-26 13:57:04 +02001031static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001032{
Sheng Yang04547152009-04-01 15:52:31 +08001033 return vmcs_config.cpu_based_2nd_exec_ctrl &
1034 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1035}
1036
Yang Zhang8d146952013-01-25 10:18:50 +08001037static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1038{
1039 return vmcs_config.cpu_based_2nd_exec_ctrl &
1040 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1041}
1042
Yang Zhang83d4c282013-01-25 10:18:49 +08001043static inline bool cpu_has_vmx_apic_register_virt(void)
1044{
1045 return vmcs_config.cpu_based_2nd_exec_ctrl &
1046 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1047}
1048
Yang Zhangc7c9c562013-01-25 10:18:51 +08001049static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1050{
1051 return vmcs_config.cpu_based_2nd_exec_ctrl &
1052 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1053}
1054
Yang Zhang01e439b2013-04-11 19:25:12 +08001055static inline bool cpu_has_vmx_posted_intr(void)
1056{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001057 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1058 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001059}
1060
1061static inline bool cpu_has_vmx_apicv(void)
1062{
1063 return cpu_has_vmx_apic_register_virt() &&
1064 cpu_has_vmx_virtual_intr_delivery() &&
1065 cpu_has_vmx_posted_intr();
1066}
1067
Sheng Yang04547152009-04-01 15:52:31 +08001068static inline bool cpu_has_vmx_flexpriority(void)
1069{
1070 return cpu_has_vmx_tpr_shadow() &&
1071 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001072}
1073
Marcelo Tosattie7997942009-06-11 12:07:40 -03001074static inline bool cpu_has_vmx_ept_execute_only(void)
1075{
Gui Jianfeng31299942010-03-15 17:29:09 +08001076 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001077}
1078
Marcelo Tosattie7997942009-06-11 12:07:40 -03001079static inline bool cpu_has_vmx_ept_2m_page(void)
1080{
Gui Jianfeng31299942010-03-15 17:29:09 +08001081 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001082}
1083
Sheng Yang878403b2010-01-05 19:02:29 +08001084static inline bool cpu_has_vmx_ept_1g_page(void)
1085{
Gui Jianfeng31299942010-03-15 17:29:09 +08001086 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001087}
1088
Sheng Yang4bc9b982010-06-02 14:05:24 +08001089static inline bool cpu_has_vmx_ept_4levels(void)
1090{
1091 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1092}
1093
Xudong Hao83c3a332012-05-28 19:33:35 +08001094static inline bool cpu_has_vmx_ept_ad_bits(void)
1095{
1096 return vmx_capability.ept & VMX_EPT_AD_BIT;
1097}
1098
Gui Jianfeng31299942010-03-15 17:29:09 +08001099static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001100{
Gui Jianfeng31299942010-03-15 17:29:09 +08001101 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001102}
1103
Gui Jianfeng31299942010-03-15 17:29:09 +08001104static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001105{
Gui Jianfeng31299942010-03-15 17:29:09 +08001106 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001107}
1108
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001109static inline bool cpu_has_vmx_invvpid_single(void)
1110{
1111 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1112}
1113
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001114static inline bool cpu_has_vmx_invvpid_global(void)
1115{
1116 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1117}
1118
Gui Jianfeng31299942010-03-15 17:29:09 +08001119static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001120{
Sheng Yang04547152009-04-01 15:52:31 +08001121 return vmcs_config.cpu_based_2nd_exec_ctrl &
1122 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001123}
1124
Gui Jianfeng31299942010-03-15 17:29:09 +08001125static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001126{
1127 return vmcs_config.cpu_based_2nd_exec_ctrl &
1128 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1129}
1130
Gui Jianfeng31299942010-03-15 17:29:09 +08001131static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001132{
1133 return vmcs_config.cpu_based_2nd_exec_ctrl &
1134 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1135}
1136
Paolo Bonzini35754c92015-07-29 12:05:37 +02001137static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001138{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001139 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001140}
1141
Gui Jianfeng31299942010-03-15 17:29:09 +08001142static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001143{
Sheng Yang04547152009-04-01 15:52:31 +08001144 return vmcs_config.cpu_based_2nd_exec_ctrl &
1145 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001146}
1147
Gui Jianfeng31299942010-03-15 17:29:09 +08001148static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001149{
1150 return vmcs_config.cpu_based_2nd_exec_ctrl &
1151 SECONDARY_EXEC_RDTSCP;
1152}
1153
Mao, Junjiead756a12012-07-02 01:18:48 +00001154static inline bool cpu_has_vmx_invpcid(void)
1155{
1156 return vmcs_config.cpu_based_2nd_exec_ctrl &
1157 SECONDARY_EXEC_ENABLE_INVPCID;
1158}
1159
Gui Jianfeng31299942010-03-15 17:29:09 +08001160static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001161{
1162 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1163}
1164
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001165static inline bool cpu_has_vmx_wbinvd_exit(void)
1166{
1167 return vmcs_config.cpu_based_2nd_exec_ctrl &
1168 SECONDARY_EXEC_WBINVD_EXITING;
1169}
1170
Abel Gordonabc4fc52013-04-18 14:35:25 +03001171static inline bool cpu_has_vmx_shadow_vmcs(void)
1172{
1173 u64 vmx_msr;
1174 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1175 /* check if the cpu supports writing r/o exit information fields */
1176 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1177 return false;
1178
1179 return vmcs_config.cpu_based_2nd_exec_ctrl &
1180 SECONDARY_EXEC_SHADOW_VMCS;
1181}
1182
Kai Huang843e4332015-01-28 10:54:28 +08001183static inline bool cpu_has_vmx_pml(void)
1184{
1185 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1186}
1187
Haozhong Zhang64903d62015-10-20 15:39:09 +08001188static inline bool cpu_has_vmx_tsc_scaling(void)
1189{
1190 return vmcs_config.cpu_based_2nd_exec_ctrl &
1191 SECONDARY_EXEC_TSC_SCALING;
1192}
1193
Sheng Yang04547152009-04-01 15:52:31 +08001194static inline bool report_flexpriority(void)
1195{
1196 return flexpriority_enabled;
1197}
1198
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001199static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1200{
1201 return vmcs12->cpu_based_vm_exec_control & bit;
1202}
1203
1204static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1205{
1206 return (vmcs12->cpu_based_vm_exec_control &
1207 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1208 (vmcs12->secondary_vm_exec_control & bit);
1209}
1210
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001211static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001212{
1213 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1214}
1215
Jan Kiszkaf4124502014-03-07 20:03:13 +01001216static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1217{
1218 return vmcs12->pin_based_vm_exec_control &
1219 PIN_BASED_VMX_PREEMPTION_TIMER;
1220}
1221
Nadav Har'El155a97a2013-08-05 11:07:16 +03001222static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1223{
1224 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1225}
1226
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001227static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1228{
1229 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1230 vmx_xsaves_supported();
1231}
1232
Wincy Vanf2b93282015-02-03 23:56:03 +08001233static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1234{
1235 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1236}
1237
Wanpeng Li5c614b32015-10-13 09:18:36 -07001238static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1239{
1240 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1241}
1242
Wincy Van82f0dd42015-02-03 23:57:18 +08001243static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1244{
1245 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1246}
1247
Wincy Van608406e2015-02-03 23:57:51 +08001248static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1249{
1250 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1251}
1252
Wincy Van705699a2015-02-03 23:58:17 +08001253static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1254{
1255 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1256}
1257
Nadav Har'El644d7112011-05-25 23:12:35 +03001258static inline bool is_exception(u32 intr_info)
1259{
1260 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1261 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1262}
1263
Jan Kiszka533558b2014-01-04 18:47:20 +01001264static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1265 u32 exit_intr_info,
1266 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001267static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1268 struct vmcs12 *vmcs12,
1269 u32 reason, unsigned long qualification);
1270
Rusty Russell8b9cf982007-07-30 16:31:43 +10001271static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001272{
1273 int i;
1274
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001275 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001276 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001277 return i;
1278 return -1;
1279}
1280
Sheng Yang2384d2b2008-01-17 15:14:33 +08001281static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1282{
1283 struct {
1284 u64 vpid : 16;
1285 u64 rsvd : 48;
1286 u64 gva;
1287 } operand = { vpid, 0, gva };
1288
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001289 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001290 /* CF==1 or ZF==1 --> rc = -1 */
1291 "; ja 1f ; ud2 ; 1:"
1292 : : "a"(&operand), "c"(ext) : "cc", "memory");
1293}
1294
Sheng Yang14394422008-04-28 12:24:45 +08001295static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1296{
1297 struct {
1298 u64 eptp, gpa;
1299 } operand = {eptp, gpa};
1300
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001301 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001302 /* CF==1 or ZF==1 --> rc = -1 */
1303 "; ja 1f ; ud2 ; 1:\n"
1304 : : "a" (&operand), "c" (ext) : "cc", "memory");
1305}
1306
Avi Kivity26bb0982009-09-07 11:14:12 +03001307static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001308{
1309 int i;
1310
Rusty Russell8b9cf982007-07-30 16:31:43 +10001311 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001312 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001313 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001314 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001315}
1316
Avi Kivity6aa8b732006-12-10 02:21:36 -08001317static void vmcs_clear(struct vmcs *vmcs)
1318{
1319 u64 phys_addr = __pa(vmcs);
1320 u8 error;
1321
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001322 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001323 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001324 : "cc", "memory");
1325 if (error)
1326 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1327 vmcs, phys_addr);
1328}
1329
Nadav Har'Eld462b812011-05-24 15:26:10 +03001330static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1331{
1332 vmcs_clear(loaded_vmcs->vmcs);
1333 loaded_vmcs->cpu = -1;
1334 loaded_vmcs->launched = 0;
1335}
1336
Dongxiao Xu7725b892010-05-11 18:29:38 +08001337static void vmcs_load(struct vmcs *vmcs)
1338{
1339 u64 phys_addr = __pa(vmcs);
1340 u8 error;
1341
1342 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001343 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001344 : "cc", "memory");
1345 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001346 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001347 vmcs, phys_addr);
1348}
1349
Dave Young2965faa2015-09-09 15:38:55 -07001350#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001351/*
1352 * This bitmap is used to indicate whether the vmclear
1353 * operation is enabled on all cpus. All disabled by
1354 * default.
1355 */
1356static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1357
1358static inline void crash_enable_local_vmclear(int cpu)
1359{
1360 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1361}
1362
1363static inline void crash_disable_local_vmclear(int cpu)
1364{
1365 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1366}
1367
1368static inline int crash_local_vmclear_enabled(int cpu)
1369{
1370 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1371}
1372
1373static void crash_vmclear_local_loaded_vmcss(void)
1374{
1375 int cpu = raw_smp_processor_id();
1376 struct loaded_vmcs *v;
1377
1378 if (!crash_local_vmclear_enabled(cpu))
1379 return;
1380
1381 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1382 loaded_vmcss_on_cpu_link)
1383 vmcs_clear(v->vmcs);
1384}
1385#else
1386static inline void crash_enable_local_vmclear(int cpu) { }
1387static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001388#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001389
Nadav Har'Eld462b812011-05-24 15:26:10 +03001390static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001391{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001392 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001393 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001394
Nadav Har'Eld462b812011-05-24 15:26:10 +03001395 if (loaded_vmcs->cpu != cpu)
1396 return; /* vcpu migration can race with cpu offline */
1397 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001398 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001399 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001400 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001401
1402 /*
1403 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1404 * is before setting loaded_vmcs->vcpu to -1 which is done in
1405 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1406 * then adds the vmcs into percpu list before it is deleted.
1407 */
1408 smp_wmb();
1409
Nadav Har'Eld462b812011-05-24 15:26:10 +03001410 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001411 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412}
1413
Nadav Har'Eld462b812011-05-24 15:26:10 +03001414static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001415{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001416 int cpu = loaded_vmcs->cpu;
1417
1418 if (cpu != -1)
1419 smp_call_function_single(cpu,
1420 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001421}
1422
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001423static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001424{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001425 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001426 return;
1427
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001428 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001429 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001430}
1431
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001432static inline void vpid_sync_vcpu_global(void)
1433{
1434 if (cpu_has_vmx_invvpid_global())
1435 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1436}
1437
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001438static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001439{
1440 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001441 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001442 else
1443 vpid_sync_vcpu_global();
1444}
1445
Sheng Yang14394422008-04-28 12:24:45 +08001446static inline void ept_sync_global(void)
1447{
1448 if (cpu_has_vmx_invept_global())
1449 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1450}
1451
1452static inline void ept_sync_context(u64 eptp)
1453{
Avi Kivity089d0342009-03-23 18:26:32 +02001454 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001455 if (cpu_has_vmx_invept_context())
1456 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1457 else
1458 ept_sync_global();
1459 }
1460}
1461
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001462static __always_inline void vmcs_check16(unsigned long field)
1463{
1464 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1465 "16-bit accessor invalid for 64-bit field");
1466 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1467 "16-bit accessor invalid for 64-bit high field");
1468 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1469 "16-bit accessor invalid for 32-bit high field");
1470 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1471 "16-bit accessor invalid for natural width field");
1472}
1473
1474static __always_inline void vmcs_check32(unsigned long field)
1475{
1476 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1477 "32-bit accessor invalid for 16-bit field");
1478 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1479 "32-bit accessor invalid for natural width field");
1480}
1481
1482static __always_inline void vmcs_check64(unsigned long field)
1483{
1484 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1485 "64-bit accessor invalid for 16-bit field");
1486 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1487 "64-bit accessor invalid for 64-bit high field");
1488 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1489 "64-bit accessor invalid for 32-bit field");
1490 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1491 "64-bit accessor invalid for natural width field");
1492}
1493
1494static __always_inline void vmcs_checkl(unsigned long field)
1495{
1496 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1497 "Natural width accessor invalid for 16-bit field");
1498 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1499 "Natural width accessor invalid for 64-bit field");
1500 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1501 "Natural width accessor invalid for 64-bit high field");
1502 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1503 "Natural width accessor invalid for 32-bit field");
1504}
1505
1506static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001507{
Avi Kivity5e520e62011-05-15 10:13:12 -04001508 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001509
Avi Kivity5e520e62011-05-15 10:13:12 -04001510 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1511 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001512 return value;
1513}
1514
Avi Kivity96304212011-05-15 10:13:13 -04001515static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001516{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001517 vmcs_check16(field);
1518 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001519}
1520
Avi Kivity96304212011-05-15 10:13:13 -04001521static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001522{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001523 vmcs_check32(field);
1524 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001525}
1526
Avi Kivity96304212011-05-15 10:13:13 -04001527static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001528{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001529 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001530#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001531 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001532#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001533 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534#endif
1535}
1536
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001537static __always_inline unsigned long vmcs_readl(unsigned long field)
1538{
1539 vmcs_checkl(field);
1540 return __vmcs_readl(field);
1541}
1542
Avi Kivitye52de1b2007-01-05 16:36:56 -08001543static noinline void vmwrite_error(unsigned long field, unsigned long value)
1544{
1545 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1546 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1547 dump_stack();
1548}
1549
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001550static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551{
1552 u8 error;
1553
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001554 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001555 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001556 if (unlikely(error))
1557 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001558}
1559
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001560static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001561{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001562 vmcs_check16(field);
1563 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001564}
1565
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001566static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001568 vmcs_check32(field);
1569 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001570}
1571
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001572static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001573{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001574 vmcs_check64(field);
1575 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001576#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001577 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001578 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001579#endif
1580}
1581
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001582static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001583{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001584 vmcs_checkl(field);
1585 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001586}
1587
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001588static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001589{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1591 "vmcs_clear_bits does not support 64-bit fields");
1592 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1593}
1594
1595static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1596{
1597 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1598 "vmcs_set_bits does not support 64-bit fields");
1599 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001600}
1601
Gleb Natapov2961e8762013-11-25 15:37:13 +02001602static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1603{
1604 vmcs_write32(VM_ENTRY_CONTROLS, val);
1605 vmx->vm_entry_controls_shadow = val;
1606}
1607
1608static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1609{
1610 if (vmx->vm_entry_controls_shadow != val)
1611 vm_entry_controls_init(vmx, val);
1612}
1613
1614static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1615{
1616 return vmx->vm_entry_controls_shadow;
1617}
1618
1619
1620static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1621{
1622 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1623}
1624
1625static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1626{
1627 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1628}
1629
1630static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1631{
1632 vmcs_write32(VM_EXIT_CONTROLS, val);
1633 vmx->vm_exit_controls_shadow = val;
1634}
1635
1636static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1637{
1638 if (vmx->vm_exit_controls_shadow != val)
1639 vm_exit_controls_init(vmx, val);
1640}
1641
1642static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1643{
1644 return vmx->vm_exit_controls_shadow;
1645}
1646
1647
1648static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1649{
1650 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1651}
1652
1653static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1654{
1655 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1656}
1657
Avi Kivity2fb92db2011-04-27 19:42:18 +03001658static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1659{
1660 vmx->segment_cache.bitmask = 0;
1661}
1662
1663static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1664 unsigned field)
1665{
1666 bool ret;
1667 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1668
1669 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1670 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1671 vmx->segment_cache.bitmask = 0;
1672 }
1673 ret = vmx->segment_cache.bitmask & mask;
1674 vmx->segment_cache.bitmask |= mask;
1675 return ret;
1676}
1677
1678static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1679{
1680 u16 *p = &vmx->segment_cache.seg[seg].selector;
1681
1682 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1683 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1684 return *p;
1685}
1686
1687static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1688{
1689 ulong *p = &vmx->segment_cache.seg[seg].base;
1690
1691 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1692 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1693 return *p;
1694}
1695
1696static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1697{
1698 u32 *p = &vmx->segment_cache.seg[seg].limit;
1699
1700 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1701 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1702 return *p;
1703}
1704
1705static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1706{
1707 u32 *p = &vmx->segment_cache.seg[seg].ar;
1708
1709 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1710 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1711 return *p;
1712}
1713
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001714static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1715{
1716 u32 eb;
1717
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001718 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001719 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001720 if ((vcpu->guest_debug &
1721 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1722 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1723 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001724 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001725 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001726 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001727 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001728 if (vcpu->fpu_active)
1729 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001730
1731 /* When we are running a nested L2 guest and L1 specified for it a
1732 * certain exception bitmap, we must trap the same exceptions and pass
1733 * them to L1. When running L2, we will only handle the exceptions
1734 * specified above if L1 did not want them.
1735 */
1736 if (is_guest_mode(vcpu))
1737 eb |= get_vmcs12(vcpu)->exception_bitmap;
1738
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001739 vmcs_write32(EXCEPTION_BITMAP, eb);
1740}
1741
Gleb Natapov2961e8762013-11-25 15:37:13 +02001742static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1743 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001744{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001745 vm_entry_controls_clearbit(vmx, entry);
1746 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001747}
1748
Avi Kivity61d2ef22010-04-28 16:40:38 +03001749static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1750{
1751 unsigned i;
1752 struct msr_autoload *m = &vmx->msr_autoload;
1753
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001754 switch (msr) {
1755 case MSR_EFER:
1756 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001757 clear_atomic_switch_msr_special(vmx,
1758 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001759 VM_EXIT_LOAD_IA32_EFER);
1760 return;
1761 }
1762 break;
1763 case MSR_CORE_PERF_GLOBAL_CTRL:
1764 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001765 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001766 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1767 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1768 return;
1769 }
1770 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001771 }
1772
Avi Kivity61d2ef22010-04-28 16:40:38 +03001773 for (i = 0; i < m->nr; ++i)
1774 if (m->guest[i].index == msr)
1775 break;
1776
1777 if (i == m->nr)
1778 return;
1779 --m->nr;
1780 m->guest[i] = m->guest[m->nr];
1781 m->host[i] = m->host[m->nr];
1782 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1783 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1784}
1785
Gleb Natapov2961e8762013-11-25 15:37:13 +02001786static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1787 unsigned long entry, unsigned long exit,
1788 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1789 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001790{
1791 vmcs_write64(guest_val_vmcs, guest_val);
1792 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001793 vm_entry_controls_setbit(vmx, entry);
1794 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001795}
1796
Avi Kivity61d2ef22010-04-28 16:40:38 +03001797static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1798 u64 guest_val, u64 host_val)
1799{
1800 unsigned i;
1801 struct msr_autoload *m = &vmx->msr_autoload;
1802
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001803 switch (msr) {
1804 case MSR_EFER:
1805 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001806 add_atomic_switch_msr_special(vmx,
1807 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001808 VM_EXIT_LOAD_IA32_EFER,
1809 GUEST_IA32_EFER,
1810 HOST_IA32_EFER,
1811 guest_val, host_val);
1812 return;
1813 }
1814 break;
1815 case MSR_CORE_PERF_GLOBAL_CTRL:
1816 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001817 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001818 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1819 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1820 GUEST_IA32_PERF_GLOBAL_CTRL,
1821 HOST_IA32_PERF_GLOBAL_CTRL,
1822 guest_val, host_val);
1823 return;
1824 }
1825 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001826 case MSR_IA32_PEBS_ENABLE:
1827 /* PEBS needs a quiescent period after being disabled (to write
1828 * a record). Disabling PEBS through VMX MSR swapping doesn't
1829 * provide that period, so a CPU could write host's record into
1830 * guest's memory.
1831 */
1832 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001833 }
1834
Avi Kivity61d2ef22010-04-28 16:40:38 +03001835 for (i = 0; i < m->nr; ++i)
1836 if (m->guest[i].index == msr)
1837 break;
1838
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001839 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001840 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001841 "Can't add msr %x\n", msr);
1842 return;
1843 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001844 ++m->nr;
1845 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1846 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1847 }
1848
1849 m->guest[i].index = msr;
1850 m->guest[i].value = guest_val;
1851 m->host[i].index = msr;
1852 m->host[i].value = host_val;
1853}
1854
Avi Kivity33ed6322007-05-02 16:54:03 +03001855static void reload_tss(void)
1856{
Avi Kivity33ed6322007-05-02 16:54:03 +03001857 /*
1858 * VT restores TR but not its size. Useless.
1859 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001860 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001861 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001862
Avi Kivityd3591922010-07-26 18:32:39 +03001863 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001864 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1865 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001866}
1867
Avi Kivity92c0d902009-10-29 11:00:16 +02001868static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001869{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001870 u64 guest_efer = vmx->vcpu.arch.efer;
1871 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001872
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001873 if (!enable_ept) {
1874 /*
1875 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1876 * host CPUID is more efficient than testing guest CPUID
1877 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1878 */
1879 if (boot_cpu_has(X86_FEATURE_SMEP))
1880 guest_efer |= EFER_NX;
1881 else if (!(guest_efer & EFER_NX))
1882 ignore_bits |= EFER_NX;
1883 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001884
Avi Kivity51c6cf62007-08-29 03:48:05 +03001885 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001886 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001887 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001888 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001889#ifdef CONFIG_X86_64
1890 ignore_bits |= EFER_LMA | EFER_LME;
1891 /* SCE is meaningful only in long mode on Intel */
1892 if (guest_efer & EFER_LMA)
1893 ignore_bits &= ~(u64)EFER_SCE;
1894#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001895
1896 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001897
1898 /*
1899 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1900 * On CPUs that support "load IA32_EFER", always switch EFER
1901 * atomically, since it's faster than switching it manually.
1902 */
1903 if (cpu_has_load_ia32_efer ||
1904 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001905 if (!(guest_efer & EFER_LMA))
1906 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001907 if (guest_efer != host_efer)
1908 add_atomic_switch_msr(vmx, MSR_EFER,
1909 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001910 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001911 } else {
1912 guest_efer &= ~ignore_bits;
1913 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001914
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001915 vmx->guest_msrs[efer_offset].data = guest_efer;
1916 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1917
1918 return true;
1919 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001920}
1921
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001922static unsigned long segment_base(u16 selector)
1923{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001924 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001925 struct desc_struct *d;
1926 unsigned long table_base;
1927 unsigned long v;
1928
1929 if (!(selector & ~3))
1930 return 0;
1931
Avi Kivityd3591922010-07-26 18:32:39 +03001932 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001933
1934 if (selector & 4) { /* from ldt */
1935 u16 ldt_selector = kvm_read_ldt();
1936
1937 if (!(ldt_selector & ~3))
1938 return 0;
1939
1940 table_base = segment_base(ldt_selector);
1941 }
1942 d = (struct desc_struct *)(table_base + (selector & ~7));
1943 v = get_desc_base(d);
1944#ifdef CONFIG_X86_64
1945 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1946 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1947#endif
1948 return v;
1949}
1950
1951static inline unsigned long kvm_read_tr_base(void)
1952{
1953 u16 tr;
1954 asm("str %0" : "=g"(tr));
1955 return segment_base(tr);
1956}
1957
Avi Kivity04d2cc72007-09-10 18:10:54 +03001958static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001959{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001960 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001961 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001962
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001963 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001964 return;
1965
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001966 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001967 /*
1968 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1969 * allow segment selectors with cpl > 0 or ti == 1.
1970 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001971 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001972 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001973 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001974 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001975 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001976 vmx->host_state.fs_reload_needed = 0;
1977 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001978 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001979 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001980 }
Avi Kivity9581d442010-10-19 16:46:55 +02001981 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001982 if (!(vmx->host_state.gs_sel & 7))
1983 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001984 else {
1985 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001986 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001987 }
1988
1989#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001990 savesegment(ds, vmx->host_state.ds_sel);
1991 savesegment(es, vmx->host_state.es_sel);
1992#endif
1993
1994#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001995 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1996 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1997#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001998 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1999 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002000#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002001
2002#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002003 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2004 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002005 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002006#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002007 if (boot_cpu_has(X86_FEATURE_MPX))
2008 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002009 for (i = 0; i < vmx->save_nmsrs; ++i)
2010 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002011 vmx->guest_msrs[i].data,
2012 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002013}
2014
Avi Kivitya9b21b62008-06-24 11:48:49 +03002015static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002016{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002017 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002018 return;
2019
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002020 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002021 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002022#ifdef CONFIG_X86_64
2023 if (is_long_mode(&vmx->vcpu))
2024 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2025#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002026 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002027 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002028#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002029 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002030#else
2031 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002032#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002033 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002034 if (vmx->host_state.fs_reload_needed)
2035 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002036#ifdef CONFIG_X86_64
2037 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2038 loadsegment(ds, vmx->host_state.ds_sel);
2039 loadsegment(es, vmx->host_state.es_sel);
2040 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002041#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002042 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002043#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002044 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002045#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002046 if (vmx->host_state.msr_host_bndcfgs)
2047 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002048 /*
2049 * If the FPU is not active (through the host task or
2050 * the guest vcpu), then restore the cr0.TS bit.
2051 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002052 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002053 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002054 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002055}
2056
Avi Kivitya9b21b62008-06-24 11:48:49 +03002057static void vmx_load_host_state(struct vcpu_vmx *vmx)
2058{
2059 preempt_disable();
2060 __vmx_load_host_state(vmx);
2061 preempt_enable();
2062}
2063
Feng Wu28b835d2015-09-18 22:29:54 +08002064static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2065{
2066 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2067 struct pi_desc old, new;
2068 unsigned int dest;
2069
2070 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2071 !irq_remapping_cap(IRQ_POSTING_CAP))
2072 return;
2073
2074 do {
2075 old.control = new.control = pi_desc->control;
2076
2077 /*
2078 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2079 * are two possible cases:
2080 * 1. After running 'pre_block', context switch
2081 * happened. For this case, 'sn' was set in
2082 * vmx_vcpu_put(), so we need to clear it here.
2083 * 2. After running 'pre_block', we were blocked,
2084 * and woken up by some other guy. For this case,
2085 * we don't need to do anything, 'pi_post_block'
2086 * will do everything for us. However, we cannot
2087 * check whether it is case #1 or case #2 here
2088 * (maybe, not needed), so we also clear sn here,
2089 * I think it is not a big deal.
2090 */
2091 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2092 if (vcpu->cpu != cpu) {
2093 dest = cpu_physical_id(cpu);
2094
2095 if (x2apic_enabled())
2096 new.ndst = dest;
2097 else
2098 new.ndst = (dest << 8) & 0xFF00;
2099 }
2100
2101 /* set 'NV' to 'notification vector' */
2102 new.nv = POSTED_INTR_VECTOR;
2103 }
2104
2105 /* Allow posting non-urgent interrupts */
2106 new.sn = 0;
2107 } while (cmpxchg(&pi_desc->control, old.control,
2108 new.control) != old.control);
2109}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002110/*
2111 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2112 * vcpu mutex is already taken.
2113 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002114static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002116 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002117 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002118
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002119 if (!vmm_exclusive)
2120 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002121 else if (vmx->loaded_vmcs->cpu != cpu)
2122 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002123
Nadav Har'Eld462b812011-05-24 15:26:10 +03002124 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2125 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2126 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002127 }
2128
Nadav Har'Eld462b812011-05-24 15:26:10 +03002129 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002130 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002131 unsigned long sysenter_esp;
2132
Avi Kivitya8eeb042010-05-10 12:34:53 +03002133 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002134 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002135 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002136
2137 /*
2138 * Read loaded_vmcs->cpu should be before fetching
2139 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2140 * See the comments in __loaded_vmcs_clear().
2141 */
2142 smp_rmb();
2143
Nadav Har'Eld462b812011-05-24 15:26:10 +03002144 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2145 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002146 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002147 local_irq_enable();
2148
Avi Kivity6aa8b732006-12-10 02:21:36 -08002149 /*
2150 * Linux uses per-cpu TSS and GDT, so set these when switching
2151 * processors.
2152 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002153 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002154 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002155
2156 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2157 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002158
Nadav Har'Eld462b812011-05-24 15:26:10 +03002159 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002160 }
Feng Wu28b835d2015-09-18 22:29:54 +08002161
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002162 /* Setup TSC multiplier */
2163 if (kvm_has_tsc_control &&
2164 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2165 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2166 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2167 }
2168
Feng Wu28b835d2015-09-18 22:29:54 +08002169 vmx_vcpu_pi_load(vcpu, cpu);
2170}
2171
2172static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2173{
2174 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2175
2176 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2177 !irq_remapping_cap(IRQ_POSTING_CAP))
2178 return;
2179
2180 /* Set SN when the vCPU is preempted */
2181 if (vcpu->preempted)
2182 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002183}
2184
2185static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2186{
Feng Wu28b835d2015-09-18 22:29:54 +08002187 vmx_vcpu_pi_put(vcpu);
2188
Avi Kivitya9b21b62008-06-24 11:48:49 +03002189 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002190 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002191 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2192 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002193 kvm_cpu_vmxoff();
2194 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002195}
2196
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002197static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2198{
Avi Kivity81231c62010-01-24 16:26:40 +02002199 ulong cr0;
2200
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002201 if (vcpu->fpu_active)
2202 return;
2203 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002204 cr0 = vmcs_readl(GUEST_CR0);
2205 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2206 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2207 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002208 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002209 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002210 if (is_guest_mode(vcpu))
2211 vcpu->arch.cr0_guest_owned_bits &=
2212 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002213 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002214}
2215
Avi Kivityedcafe32009-12-30 18:07:40 +02002216static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2217
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002218/*
2219 * Return the cr0 value that a nested guest would read. This is a combination
2220 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2221 * its hypervisor (cr0_read_shadow).
2222 */
2223static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2224{
2225 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2226 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2227}
2228static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2229{
2230 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2231 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2232}
2233
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002234static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2235{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002236 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2237 * set this *before* calling this function.
2238 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002239 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002240 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002241 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002242 vcpu->arch.cr0_guest_owned_bits = 0;
2243 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002244 if (is_guest_mode(vcpu)) {
2245 /*
2246 * L1's specified read shadow might not contain the TS bit,
2247 * so now that we turned on shadowing of this bit, we need to
2248 * set this bit of the shadow. Like in nested_vmx_run we need
2249 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2250 * up-to-date here because we just decached cr0.TS (and we'll
2251 * only update vmcs12->guest_cr0 on nested exit).
2252 */
2253 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2254 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2255 (vcpu->arch.cr0 & X86_CR0_TS);
2256 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2257 } else
2258 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002259}
2260
Avi Kivity6aa8b732006-12-10 02:21:36 -08002261static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2262{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002263 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002264
Avi Kivity6de12732011-03-07 12:51:22 +02002265 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2266 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2267 rflags = vmcs_readl(GUEST_RFLAGS);
2268 if (to_vmx(vcpu)->rmode.vm86_active) {
2269 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2270 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2271 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2272 }
2273 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002274 }
Avi Kivity6de12732011-03-07 12:51:22 +02002275 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276}
2277
2278static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2279{
Avi Kivity6de12732011-03-07 12:51:22 +02002280 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2281 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002282 if (to_vmx(vcpu)->rmode.vm86_active) {
2283 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002284 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002285 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286 vmcs_writel(GUEST_RFLAGS, rflags);
2287}
2288
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002289static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002290{
2291 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2292 int ret = 0;
2293
2294 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002295 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002296 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002297 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002298
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002299 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002300}
2301
2302static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2303{
2304 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2305 u32 interruptibility = interruptibility_old;
2306
2307 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2308
Jan Kiszka48005f62010-02-19 19:38:07 +01002309 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002310 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002311 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002312 interruptibility |= GUEST_INTR_STATE_STI;
2313
2314 if ((interruptibility != interruptibility_old))
2315 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2316}
2317
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2319{
2320 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002322 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002323 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002324 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325
Glauber Costa2809f5d2009-05-12 16:21:05 -04002326 /* skipping an emulated instruction also counts */
2327 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002328}
2329
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002330/*
2331 * KVM wants to inject page-faults which it got to the guest. This function
2332 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002333 */
Gleb Natapove011c662013-09-25 12:51:35 +03002334static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002335{
2336 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2337
Gleb Natapove011c662013-09-25 12:51:35 +03002338 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002339 return 0;
2340
Jan Kiszka533558b2014-01-04 18:47:20 +01002341 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2342 vmcs_read32(VM_EXIT_INTR_INFO),
2343 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002344 return 1;
2345}
2346
Avi Kivity298101d2007-11-25 13:41:11 +02002347static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002348 bool has_error_code, u32 error_code,
2349 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002350{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002351 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002352 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002353
Gleb Natapove011c662013-09-25 12:51:35 +03002354 if (!reinject && is_guest_mode(vcpu) &&
2355 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002356 return;
2357
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002358 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002359 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002360 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2361 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002362
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002363 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002364 int inc_eip = 0;
2365 if (kvm_exception_is_soft(nr))
2366 inc_eip = vcpu->arch.event_exit_inst_len;
2367 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002368 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002369 return;
2370 }
2371
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002372 if (kvm_exception_is_soft(nr)) {
2373 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2374 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002375 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2376 } else
2377 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2378
2379 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002380}
2381
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002382static bool vmx_rdtscp_supported(void)
2383{
2384 return cpu_has_vmx_rdtscp();
2385}
2386
Mao, Junjiead756a12012-07-02 01:18:48 +00002387static bool vmx_invpcid_supported(void)
2388{
2389 return cpu_has_vmx_invpcid() && enable_ept;
2390}
2391
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392/*
Eddie Donga75beee2007-05-17 18:55:15 +03002393 * Swap MSR entry in host/guest MSR entry array.
2394 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002395static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002396{
Avi Kivity26bb0982009-09-07 11:14:12 +03002397 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002398
2399 tmp = vmx->guest_msrs[to];
2400 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2401 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002402}
2403
Yang Zhang8d146952013-01-25 10:18:50 +08002404static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2405{
2406 unsigned long *msr_bitmap;
2407
Wincy Van670125b2015-03-04 14:31:56 +08002408 if (is_guest_mode(vcpu))
2409 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002410 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002411 if (is_long_mode(vcpu))
2412 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2413 else
2414 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2415 } else {
2416 if (is_long_mode(vcpu))
2417 msr_bitmap = vmx_msr_bitmap_longmode;
2418 else
2419 msr_bitmap = vmx_msr_bitmap_legacy;
2420 }
2421
2422 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2423}
2424
Eddie Donga75beee2007-05-17 18:55:15 +03002425/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002426 * Set up the vmcs to automatically save and restore system
2427 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2428 * mode, as fiddling with msrs is very expensive.
2429 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002430static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002431{
Avi Kivity26bb0982009-09-07 11:14:12 +03002432 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002433
Eddie Donga75beee2007-05-17 18:55:15 +03002434 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002435#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002436 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002437 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002438 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002439 move_msr_up(vmx, index, save_nmsrs++);
2440 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002441 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002442 move_msr_up(vmx, index, save_nmsrs++);
2443 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002444 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002445 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002446 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002447 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002448 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002449 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002450 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002451 * if efer.sce is enabled.
2452 */
Brian Gerst8c065852010-07-17 09:03:26 -04002453 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002454 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002455 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002456 }
Eddie Donga75beee2007-05-17 18:55:15 +03002457#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002458 index = __find_msr_index(vmx, MSR_EFER);
2459 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002460 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002461
Avi Kivity26bb0982009-09-07 11:14:12 +03002462 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002463
Yang Zhang8d146952013-01-25 10:18:50 +08002464 if (cpu_has_vmx_msr_bitmap())
2465 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002466}
2467
2468/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002469 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002470 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2471 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002472 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002473static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474{
2475 u64 host_tsc, tsc_offset;
2476
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002477 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002478 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002479 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002480}
2481
2482/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002483 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2484 * counter, even if a nested guest (L2) is currently running.
2485 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002486static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002487{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002488 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002489
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002490 tsc_offset = is_guest_mode(vcpu) ?
2491 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2492 vmcs_read64(TSC_OFFSET);
2493 return host_tsc + tsc_offset;
2494}
2495
Will Auldba904632012-11-29 12:42:50 -08002496static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2497{
2498 return vmcs_read64(TSC_OFFSET);
2499}
2500
Joerg Roedel4051b182011-03-25 09:44:49 +01002501/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002502 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002504static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002505{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002506 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002507 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002508 * We're here if L1 chose not to trap WRMSR to TSC. According
2509 * to the spec, this should set L1's TSC; The offset that L1
2510 * set for L2 remains unchanged, and still needs to be added
2511 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002512 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002513 struct vmcs12 *vmcs12;
2514 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2515 /* recalculate vmcs02.TSC_OFFSET: */
2516 vmcs12 = get_vmcs12(vcpu);
2517 vmcs_write64(TSC_OFFSET, offset +
2518 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2519 vmcs12->tsc_offset : 0));
2520 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002521 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2522 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002523 vmcs_write64(TSC_OFFSET, offset);
2524 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525}
2526
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002527static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002528{
2529 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002530
Zachary Amsdene48672f2010-08-19 22:07:23 -10002531 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002532 if (is_guest_mode(vcpu)) {
2533 /* Even when running L2, the adjustment needs to apply to L1 */
2534 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002535 } else
2536 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2537 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002538}
2539
Nadav Har'El801d3422011-05-25 23:02:23 +03002540static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2541{
2542 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2543 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2544}
2545
2546/*
2547 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2548 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2549 * all guests if the "nested" module option is off, and can also be disabled
2550 * for a single guest by disabling its VMX cpuid bit.
2551 */
2552static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2553{
2554 return nested && guest_cpuid_has_vmx(vcpu);
2555}
2556
Avi Kivity6aa8b732006-12-10 02:21:36 -08002557/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002558 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2559 * returned for the various VMX controls MSRs when nested VMX is enabled.
2560 * The same values should also be used to verify that vmcs12 control fields are
2561 * valid during nested entry from L1 to L2.
2562 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2563 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2564 * bit in the high half is on if the corresponding bit in the control field
2565 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002566 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002567static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002568{
2569 /*
2570 * Note that as a general rule, the high half of the MSRs (bits in
2571 * the control fields which may be 1) should be initialized by the
2572 * intersection of the underlying hardware's MSR (i.e., features which
2573 * can be supported) and the list of features we want to expose -
2574 * because they are known to be properly supported in our code.
2575 * Also, usually, the low half of the MSRs (bits which must be 1) can
2576 * be set to 0, meaning that L1 may turn off any of these bits. The
2577 * reason is that if one of these bits is necessary, it will appear
2578 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2579 * fields of vmcs01 and vmcs02, will turn these bits off - and
2580 * nested_vmx_exit_handled() will not pass related exits to L1.
2581 * These rules have exceptions below.
2582 */
2583
2584 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002585 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002586 vmx->nested.nested_vmx_pinbased_ctls_low,
2587 vmx->nested.nested_vmx_pinbased_ctls_high);
2588 vmx->nested.nested_vmx_pinbased_ctls_low |=
2589 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2590 vmx->nested.nested_vmx_pinbased_ctls_high &=
2591 PIN_BASED_EXT_INTR_MASK |
2592 PIN_BASED_NMI_EXITING |
2593 PIN_BASED_VIRTUAL_NMIS;
2594 vmx->nested.nested_vmx_pinbased_ctls_high |=
2595 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002596 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002597 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002598 vmx->nested.nested_vmx_pinbased_ctls_high |=
2599 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002600
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002601 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002602 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002603 vmx->nested.nested_vmx_exit_ctls_low,
2604 vmx->nested.nested_vmx_exit_ctls_high);
2605 vmx->nested.nested_vmx_exit_ctls_low =
2606 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002607
Wincy Vanb9c237b2015-02-03 23:56:30 +08002608 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002609#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002610 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002611#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002612 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002613 vmx->nested.nested_vmx_exit_ctls_high |=
2614 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002615 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002616 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2617
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002618 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002619 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002620
Jan Kiszka2996fca2014-06-16 13:59:43 +02002621 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002622 vmx->nested.nested_vmx_true_exit_ctls_low =
2623 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002624 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2625
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002626 /* entry controls */
2627 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002628 vmx->nested.nested_vmx_entry_ctls_low,
2629 vmx->nested.nested_vmx_entry_ctls_high);
2630 vmx->nested.nested_vmx_entry_ctls_low =
2631 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2632 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002633#ifdef CONFIG_X86_64
2634 VM_ENTRY_IA32E_MODE |
2635#endif
2636 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002637 vmx->nested.nested_vmx_entry_ctls_high |=
2638 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002639 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002640 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002641
Jan Kiszka2996fca2014-06-16 13:59:43 +02002642 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002643 vmx->nested.nested_vmx_true_entry_ctls_low =
2644 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002645 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2646
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002647 /* cpu-based controls */
2648 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002649 vmx->nested.nested_vmx_procbased_ctls_low,
2650 vmx->nested.nested_vmx_procbased_ctls_high);
2651 vmx->nested.nested_vmx_procbased_ctls_low =
2652 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2653 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002654 CPU_BASED_VIRTUAL_INTR_PENDING |
2655 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002656 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2657 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2658 CPU_BASED_CR3_STORE_EXITING |
2659#ifdef CONFIG_X86_64
2660 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2661#endif
2662 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002663 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2664 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2665 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2666 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002667 /*
2668 * We can allow some features even when not supported by the
2669 * hardware. For example, L1 can specify an MSR bitmap - and we
2670 * can use it to avoid exits to L1 - even when L0 runs L2
2671 * without MSR bitmaps.
2672 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002673 vmx->nested.nested_vmx_procbased_ctls_high |=
2674 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002675 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002676
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002677 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002678 vmx->nested.nested_vmx_true_procbased_ctls_low =
2679 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002680 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2681
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002682 /* secondary cpu-based controls */
2683 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002684 vmx->nested.nested_vmx_secondary_ctls_low,
2685 vmx->nested.nested_vmx_secondary_ctls_high);
2686 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2687 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002688 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002689 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002690 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002691 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002692 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002693 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002694 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002695 SECONDARY_EXEC_XSAVES |
2696 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002697
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002698 if (enable_ept) {
2699 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002700 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002701 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002702 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002703 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2704 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002705 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002706 /*
Bandan Das4b855072014-04-19 18:17:44 -04002707 * For nested guests, we don't do anything specific
2708 * for single context invalidation. Hence, only advertise
2709 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002710 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002711 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002712 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002714
Paolo Bonzinief697a72016-03-18 16:58:38 +01002715 /*
2716 * Old versions of KVM use the single-context version without
2717 * checking for support, so declare that it is supported even
2718 * though it is treated as global context. The alternative is
2719 * not failing the single-context invvpid, and it is worse.
2720 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002721 if (enable_vpid)
2722 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002723 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002724 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2725 else
2726 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002727
Radim Krčmář0790ec12015-03-17 14:02:32 +01002728 if (enable_unrestricted_guest)
2729 vmx->nested.nested_vmx_secondary_ctls_high |=
2730 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2731
Jan Kiszkac18911a2013-03-13 16:06:41 +01002732 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 rdmsr(MSR_IA32_VMX_MISC,
2734 vmx->nested.nested_vmx_misc_low,
2735 vmx->nested.nested_vmx_misc_high);
2736 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2737 vmx->nested.nested_vmx_misc_low |=
2738 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002739 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002740 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002741}
2742
2743static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2744{
2745 /*
2746 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2747 */
2748 return ((control & high) | low) == control;
2749}
2750
2751static inline u64 vmx_control_msr(u32 low, u32 high)
2752{
2753 return low | ((u64)high << 32);
2754}
2755
Jan Kiszkacae50132014-01-04 18:47:22 +01002756/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002757static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2758{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002759 struct vcpu_vmx *vmx = to_vmx(vcpu);
2760
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002761 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002762 case MSR_IA32_VMX_BASIC:
2763 /*
2764 * This MSR reports some information about VMX support. We
2765 * should return information about the VMX we emulate for the
2766 * guest, and the VMCS structure we give it - not about the
2767 * VMX support of the underlying hardware.
2768 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002769 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002770 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2771 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2772 break;
2773 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2774 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002775 *pdata = vmx_control_msr(
2776 vmx->nested.nested_vmx_pinbased_ctls_low,
2777 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002778 break;
2779 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002780 *pdata = vmx_control_msr(
2781 vmx->nested.nested_vmx_true_procbased_ctls_low,
2782 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002783 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002784 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002785 *pdata = vmx_control_msr(
2786 vmx->nested.nested_vmx_procbased_ctls_low,
2787 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002788 break;
2789 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002790 *pdata = vmx_control_msr(
2791 vmx->nested.nested_vmx_true_exit_ctls_low,
2792 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002793 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002794 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002795 *pdata = vmx_control_msr(
2796 vmx->nested.nested_vmx_exit_ctls_low,
2797 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002798 break;
2799 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002800 *pdata = vmx_control_msr(
2801 vmx->nested.nested_vmx_true_entry_ctls_low,
2802 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002803 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002804 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002805 *pdata = vmx_control_msr(
2806 vmx->nested.nested_vmx_entry_ctls_low,
2807 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002808 break;
2809 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002810 *pdata = vmx_control_msr(
2811 vmx->nested.nested_vmx_misc_low,
2812 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002813 break;
2814 /*
2815 * These MSRs specify bits which the guest must keep fixed (on or off)
2816 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2817 * We picked the standard core2 setting.
2818 */
2819#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2820#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2821 case MSR_IA32_VMX_CR0_FIXED0:
2822 *pdata = VMXON_CR0_ALWAYSON;
2823 break;
2824 case MSR_IA32_VMX_CR0_FIXED1:
2825 *pdata = -1ULL;
2826 break;
2827 case MSR_IA32_VMX_CR4_FIXED0:
2828 *pdata = VMXON_CR4_ALWAYSON;
2829 break;
2830 case MSR_IA32_VMX_CR4_FIXED1:
2831 *pdata = -1ULL;
2832 break;
2833 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002834 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002835 break;
2836 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002837 *pdata = vmx_control_msr(
2838 vmx->nested.nested_vmx_secondary_ctls_low,
2839 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002840 break;
2841 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002842 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002843 *pdata = vmx->nested.nested_vmx_ept_caps |
2844 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002845 break;
2846 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002847 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002848 }
2849
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002850 return 0;
2851}
2852
2853/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002854 * Reads an msr value (of 'msr_index') into 'pdata'.
2855 * Returns 0 on success, non-0 otherwise.
2856 * Assumes vcpu_load() was already called.
2857 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002858static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859{
Avi Kivity26bb0982009-09-07 11:14:12 +03002860 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002861
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002862 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002863#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002864 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002865 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002866 break;
2867 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002868 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002870 case MSR_KERNEL_GS_BASE:
2871 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002872 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002873 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002874#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002875 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002876 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302877 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002878 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879 break;
2880 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002881 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 break;
2883 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002884 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885 break;
2886 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002887 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002889 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002890 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002891 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002892 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002893 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002894 case MSR_IA32_FEATURE_CONTROL:
2895 if (!nested_vmx_allowed(vcpu))
2896 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002897 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002898 break;
2899 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2900 if (!nested_vmx_allowed(vcpu))
2901 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002902 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002903 case MSR_IA32_XSS:
2904 if (!vmx_xsaves_supported())
2905 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002906 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002907 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002908 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08002909 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002910 return 1;
2911 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002912 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002913 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002914 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002915 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002916 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002917 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002918 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919 }
2920
Avi Kivity6aa8b732006-12-10 02:21:36 -08002921 return 0;
2922}
2923
Jan Kiszkacae50132014-01-04 18:47:22 +01002924static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2925
Avi Kivity6aa8b732006-12-10 02:21:36 -08002926/*
2927 * Writes msr value into into the appropriate "register".
2928 * Returns 0 on success, non-0 otherwise.
2929 * Assumes vcpu_load() was already called.
2930 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002931static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002933 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002934 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002935 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002936 u32 msr_index = msr_info->index;
2937 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002938
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002940 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002941 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002942 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002943#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002945 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002946 vmcs_writel(GUEST_FS_BASE, data);
2947 break;
2948 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002949 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950 vmcs_writel(GUEST_GS_BASE, data);
2951 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002952 case MSR_KERNEL_GS_BASE:
2953 vmx_load_host_state(vmx);
2954 vmx->msr_guest_kernel_gs_base = data;
2955 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956#endif
2957 case MSR_IA32_SYSENTER_CS:
2958 vmcs_write32(GUEST_SYSENTER_CS, data);
2959 break;
2960 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002961 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002962 break;
2963 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002964 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002965 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002966 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002967 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002968 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002969 vmcs_write64(GUEST_BNDCFGS, data);
2970 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302971 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002972 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002974 case MSR_IA32_CR_PAT:
2975 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002976 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2977 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002978 vmcs_write64(GUEST_IA32_PAT, data);
2979 vcpu->arch.pat = data;
2980 break;
2981 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002982 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002983 break;
Will Auldba904632012-11-29 12:42:50 -08002984 case MSR_IA32_TSC_ADJUST:
2985 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002986 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002987 case MSR_IA32_FEATURE_CONTROL:
2988 if (!nested_vmx_allowed(vcpu) ||
2989 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2990 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2991 return 1;
2992 vmx->nested.msr_ia32_feature_control = data;
2993 if (msr_info->host_initiated && data == 0)
2994 vmx_leave_nested(vcpu);
2995 break;
2996 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2997 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002998 case MSR_IA32_XSS:
2999 if (!vmx_xsaves_supported())
3000 return 1;
3001 /*
3002 * The only supported bit as of Skylake is bit 8, but
3003 * it is not supported on KVM.
3004 */
3005 if (data != 0)
3006 return 1;
3007 vcpu->arch.ia32_xss = data;
3008 if (vcpu->arch.ia32_xss != host_xss)
3009 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3010 vcpu->arch.ia32_xss, host_xss);
3011 else
3012 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3013 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003014 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003015 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003016 return 1;
3017 /* Check reserved bit, higher 32 bits should be zero */
3018 if ((data >> 32) != 0)
3019 return 1;
3020 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003022 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003023 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003024 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003025 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003026 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3027 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003028 ret = kvm_set_shared_msr(msr->index, msr->data,
3029 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003030 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003031 if (ret)
3032 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003033 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003034 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003035 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003036 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003037 }
3038
Eddie Dong2cc51562007-05-21 07:28:09 +03003039 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040}
3041
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003042static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003043{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003044 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3045 switch (reg) {
3046 case VCPU_REGS_RSP:
3047 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3048 break;
3049 case VCPU_REGS_RIP:
3050 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3051 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003052 case VCPU_EXREG_PDPTR:
3053 if (enable_ept)
3054 ept_save_pdptrs(vcpu);
3055 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003056 default:
3057 break;
3058 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003059}
3060
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061static __init int cpu_has_kvm_support(void)
3062{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003063 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003064}
3065
3066static __init int vmx_disabled_by_bios(void)
3067{
3068 u64 msr;
3069
3070 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003071 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003072 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003073 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3074 && tboot_enabled())
3075 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003076 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003077 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003078 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003079 && !tboot_enabled()) {
3080 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003081 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003082 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003083 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003084 /* launched w/o TXT and VMX disabled */
3085 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3086 && !tboot_enabled())
3087 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003088 }
3089
3090 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003091}
3092
Dongxiao Xu7725b892010-05-11 18:29:38 +08003093static void kvm_cpu_vmxon(u64 addr)
3094{
3095 asm volatile (ASM_VMX_VMXON_RAX
3096 : : "a"(&addr), "m"(addr)
3097 : "memory", "cc");
3098}
3099
Radim Krčmář13a34e02014-08-28 15:13:03 +02003100static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101{
3102 int cpu = raw_smp_processor_id();
3103 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003104 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003106 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003107 return -EBUSY;
3108
Nadav Har'Eld462b812011-05-24 15:26:10 +03003109 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003110 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3111 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003112
3113 /*
3114 * Now we can enable the vmclear operation in kdump
3115 * since the loaded_vmcss_on_cpu list on this cpu
3116 * has been initialized.
3117 *
3118 * Though the cpu is not in VMX operation now, there
3119 * is no problem to enable the vmclear operation
3120 * for the loaded_vmcss_on_cpu list is empty!
3121 */
3122 crash_enable_local_vmclear(cpu);
3123
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003125
3126 test_bits = FEATURE_CONTROL_LOCKED;
3127 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3128 if (tboot_enabled())
3129 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3130
3131 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003132 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003133 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3134 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003135 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003136
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003137 if (vmm_exclusive) {
3138 kvm_cpu_vmxon(phys_addr);
3139 ept_sync_global();
3140 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003141
Christoph Lameter89cbc762014-08-17 12:30:40 -05003142 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003143
Alexander Graf10474ae2009-09-15 11:37:46 +02003144 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003145}
3146
Nadav Har'Eld462b812011-05-24 15:26:10 +03003147static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003148{
3149 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003150 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003151
Nadav Har'Eld462b812011-05-24 15:26:10 +03003152 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3153 loaded_vmcss_on_cpu_link)
3154 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003155}
3156
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003157
3158/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3159 * tricks.
3160 */
3161static void kvm_cpu_vmxoff(void)
3162{
3163 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003164}
3165
Radim Krčmář13a34e02014-08-28 15:13:03 +02003166static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003168 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003169 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003170 kvm_cpu_vmxoff();
3171 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003172 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173}
3174
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003175static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003176 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177{
3178 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003179 u32 ctl = ctl_min | ctl_opt;
3180
3181 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3182
3183 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3184 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3185
3186 /* Ensure minimum (required) set of control bits are supported. */
3187 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003188 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003189
3190 *result = ctl;
3191 return 0;
3192}
3193
Avi Kivity110312c2010-12-21 12:54:20 +02003194static __init bool allow_1_setting(u32 msr, u32 ctl)
3195{
3196 u32 vmx_msr_low, vmx_msr_high;
3197
3198 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3199 return vmx_msr_high & ctl;
3200}
3201
Yang, Sheng002c7f72007-07-31 14:23:01 +03003202static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003203{
3204 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003205 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003206 u32 _pin_based_exec_control = 0;
3207 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003208 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003209 u32 _vmexit_control = 0;
3210 u32 _vmentry_control = 0;
3211
Raghavendra K T10166742012-02-07 23:19:20 +05303212 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003213#ifdef CONFIG_X86_64
3214 CPU_BASED_CR8_LOAD_EXITING |
3215 CPU_BASED_CR8_STORE_EXITING |
3216#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003217 CPU_BASED_CR3_LOAD_EXITING |
3218 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003219 CPU_BASED_USE_IO_BITMAPS |
3220 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003221 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003222 CPU_BASED_MWAIT_EXITING |
3223 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003224 CPU_BASED_INVLPG_EXITING |
3225 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003226
Sheng Yangf78e0e22007-10-29 09:40:42 +08003227 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003228 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003229 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003230 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3231 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003232 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003233#ifdef CONFIG_X86_64
3234 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3235 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3236 ~CPU_BASED_CR8_STORE_EXITING;
3237#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003238 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003239 min2 = 0;
3240 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003241 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003242 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003243 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003244 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003245 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003246 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003247 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003248 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003249 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003250 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003251 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003252 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003253 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003254 SECONDARY_EXEC_PCOMMIT |
3255 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003256 if (adjust_vmx_controls(min2, opt2,
3257 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003258 &_cpu_based_2nd_exec_control) < 0)
3259 return -EIO;
3260 }
3261#ifndef CONFIG_X86_64
3262 if (!(_cpu_based_2nd_exec_control &
3263 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3264 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3265#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003266
3267 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3268 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003269 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003270 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3271 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003272
Sheng Yangd56f5462008-04-25 10:13:16 +08003273 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003274 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3275 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003276 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3277 CPU_BASED_CR3_STORE_EXITING |
3278 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003279 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3280 vmx_capability.ept, vmx_capability.vpid);
3281 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003282
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003283 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003284#ifdef CONFIG_X86_64
3285 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3286#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003287 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003288 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003289 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3290 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003291 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003292
Yang Zhang01e439b2013-04-11 19:25:12 +08003293 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3294 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3295 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3296 &_pin_based_exec_control) < 0)
3297 return -EIO;
3298
3299 if (!(_cpu_based_2nd_exec_control &
3300 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3301 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3302 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3303
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003304 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003305 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003306 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3307 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003308 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003310 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003311
3312 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3313 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003314 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003315
3316#ifdef CONFIG_X86_64
3317 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3318 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003319 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003320#endif
3321
3322 /* Require Write-Back (WB) memory type for VMCS accesses. */
3323 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003324 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003325
Yang, Sheng002c7f72007-07-31 14:23:01 +03003326 vmcs_conf->size = vmx_msr_high & 0x1fff;
3327 vmcs_conf->order = get_order(vmcs_config.size);
3328 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003329
Yang, Sheng002c7f72007-07-31 14:23:01 +03003330 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3331 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003332 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003333 vmcs_conf->vmexit_ctrl = _vmexit_control;
3334 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003335
Avi Kivity110312c2010-12-21 12:54:20 +02003336 cpu_has_load_ia32_efer =
3337 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3338 VM_ENTRY_LOAD_IA32_EFER)
3339 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3340 VM_EXIT_LOAD_IA32_EFER);
3341
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003342 cpu_has_load_perf_global_ctrl =
3343 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3344 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3345 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3346 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3347
3348 /*
3349 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3350 * but due to arrata below it can't be used. Workaround is to use
3351 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3352 *
3353 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3354 *
3355 * AAK155 (model 26)
3356 * AAP115 (model 30)
3357 * AAT100 (model 37)
3358 * BC86,AAY89,BD102 (model 44)
3359 * BA97 (model 46)
3360 *
3361 */
3362 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3363 switch (boot_cpu_data.x86_model) {
3364 case 26:
3365 case 30:
3366 case 37:
3367 case 44:
3368 case 46:
3369 cpu_has_load_perf_global_ctrl = false;
3370 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3371 "does not work properly. Using workaround\n");
3372 break;
3373 default:
3374 break;
3375 }
3376 }
3377
Wanpeng Li20300092014-12-02 19:14:59 +08003378 if (cpu_has_xsaves)
3379 rdmsrl(MSR_IA32_XSS, host_xss);
3380
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003381 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003382}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003383
3384static struct vmcs *alloc_vmcs_cpu(int cpu)
3385{
3386 int node = cpu_to_node(cpu);
3387 struct page *pages;
3388 struct vmcs *vmcs;
3389
Vlastimil Babka96db8002015-09-08 15:03:50 -07003390 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391 if (!pages)
3392 return NULL;
3393 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003394 memset(vmcs, 0, vmcs_config.size);
3395 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003396 return vmcs;
3397}
3398
3399static struct vmcs *alloc_vmcs(void)
3400{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003401 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003402}
3403
3404static void free_vmcs(struct vmcs *vmcs)
3405{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003406 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003407}
3408
Nadav Har'Eld462b812011-05-24 15:26:10 +03003409/*
3410 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3411 */
3412static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3413{
3414 if (!loaded_vmcs->vmcs)
3415 return;
3416 loaded_vmcs_clear(loaded_vmcs);
3417 free_vmcs(loaded_vmcs->vmcs);
3418 loaded_vmcs->vmcs = NULL;
3419}
3420
Sam Ravnborg39959582007-06-01 00:47:13 -07003421static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003422{
3423 int cpu;
3424
Zachary Amsden3230bb42009-09-29 11:38:37 -10003425 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003427 per_cpu(vmxarea, cpu) = NULL;
3428 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429}
3430
Bandan Dasfe2b2012014-04-21 15:20:14 -04003431static void init_vmcs_shadow_fields(void)
3432{
3433 int i, j;
3434
3435 /* No checks for read only fields yet */
3436
3437 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3438 switch (shadow_read_write_fields[i]) {
3439 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003440 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003441 continue;
3442 break;
3443 default:
3444 break;
3445 }
3446
3447 if (j < i)
3448 shadow_read_write_fields[j] =
3449 shadow_read_write_fields[i];
3450 j++;
3451 }
3452 max_shadow_read_write_fields = j;
3453
3454 /* shadowed fields guest access without vmexit */
3455 for (i = 0; i < max_shadow_read_write_fields; i++) {
3456 clear_bit(shadow_read_write_fields[i],
3457 vmx_vmwrite_bitmap);
3458 clear_bit(shadow_read_write_fields[i],
3459 vmx_vmread_bitmap);
3460 }
3461 for (i = 0; i < max_shadow_read_only_fields; i++)
3462 clear_bit(shadow_read_only_fields[i],
3463 vmx_vmread_bitmap);
3464}
3465
Avi Kivity6aa8b732006-12-10 02:21:36 -08003466static __init int alloc_kvm_area(void)
3467{
3468 int cpu;
3469
Zachary Amsden3230bb42009-09-29 11:38:37 -10003470 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003471 struct vmcs *vmcs;
3472
3473 vmcs = alloc_vmcs_cpu(cpu);
3474 if (!vmcs) {
3475 free_kvm_area();
3476 return -ENOMEM;
3477 }
3478
3479 per_cpu(vmxarea, cpu) = vmcs;
3480 }
3481 return 0;
3482}
3483
Gleb Natapov14168782013-01-21 15:36:49 +02003484static bool emulation_required(struct kvm_vcpu *vcpu)
3485{
3486 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3487}
3488
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003489static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003490 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003491{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003492 if (!emulate_invalid_guest_state) {
3493 /*
3494 * CS and SS RPL should be equal during guest entry according
3495 * to VMX spec, but in reality it is not always so. Since vcpu
3496 * is in the middle of the transition from real mode to
3497 * protected mode it is safe to assume that RPL 0 is a good
3498 * default value.
3499 */
3500 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003501 save->selector &= ~SEGMENT_RPL_MASK;
3502 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003503 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003505 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003506}
3507
3508static void enter_pmode(struct kvm_vcpu *vcpu)
3509{
3510 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003511 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003512
Gleb Natapovd99e4152012-12-20 16:57:45 +02003513 /*
3514 * Update real mode segment cache. It may be not up-to-date if sement
3515 * register was written while vcpu was in a guest mode.
3516 */
3517 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3518 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3519 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3520 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3521 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3522 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3523
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003524 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003525
Avi Kivity2fb92db2011-04-27 19:42:18 +03003526 vmx_segment_cache_clear(vmx);
3527
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003528 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529
3530 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003531 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3532 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003533 vmcs_writel(GUEST_RFLAGS, flags);
3534
Rusty Russell66aee912007-07-17 23:34:16 +10003535 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3536 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537
3538 update_exception_bitmap(vcpu);
3539
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003540 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3541 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3542 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3543 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3544 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3545 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546}
3547
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003548static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549{
Mathias Krause772e0312012-08-30 01:30:19 +02003550 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003551 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552
Gleb Natapovd99e4152012-12-20 16:57:45 +02003553 var.dpl = 0x3;
3554 if (seg == VCPU_SREG_CS)
3555 var.type = 0x3;
3556
3557 if (!emulate_invalid_guest_state) {
3558 var.selector = var.base >> 4;
3559 var.base = var.base & 0xffff0;
3560 var.limit = 0xffff;
3561 var.g = 0;
3562 var.db = 0;
3563 var.present = 1;
3564 var.s = 1;
3565 var.l = 0;
3566 var.unusable = 0;
3567 var.type = 0x3;
3568 var.avl = 0;
3569 if (save->base & 0xf)
3570 printk_once(KERN_WARNING "kvm: segment base is not "
3571 "paragraph aligned when entering "
3572 "protected mode (seg=%d)", seg);
3573 }
3574
3575 vmcs_write16(sf->selector, var.selector);
3576 vmcs_write32(sf->base, var.base);
3577 vmcs_write32(sf->limit, var.limit);
3578 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003579}
3580
3581static void enter_rmode(struct kvm_vcpu *vcpu)
3582{
3583 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003584 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003585
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003586 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3587 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3588 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3589 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3590 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003591 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3592 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003593
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003594 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003595
Gleb Natapov776e58e2011-03-13 12:34:27 +02003596 /*
3597 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003598 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003599 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003600 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003601 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3602 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003603
Avi Kivity2fb92db2011-04-27 19:42:18 +03003604 vmx_segment_cache_clear(vmx);
3605
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003606 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003607 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003608 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3609
3610 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003611 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003612
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003613 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614
3615 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003616 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003617 update_exception_bitmap(vcpu);
3618
Gleb Natapovd99e4152012-12-20 16:57:45 +02003619 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3620 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3621 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3622 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3623 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3624 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003625
Eddie Dong8668a3c2007-10-10 14:26:45 +08003626 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003627}
3628
Amit Shah401d10d2009-02-20 22:53:37 +05303629static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3630{
3631 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003632 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3633
3634 if (!msr)
3635 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303636
Avi Kivity44ea2b12009-09-06 15:55:37 +03003637 /*
3638 * Force kernel_gs_base reloading before EFER changes, as control
3639 * of this msr depends on is_long_mode().
3640 */
3641 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003642 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303643 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003644 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303645 msr->data = efer;
3646 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003647 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303648
3649 msr->data = efer & ~EFER_LME;
3650 }
3651 setup_msrs(vmx);
3652}
3653
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003654#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003655
3656static void enter_lmode(struct kvm_vcpu *vcpu)
3657{
3658 u32 guest_tr_ar;
3659
Avi Kivity2fb92db2011-04-27 19:42:18 +03003660 vmx_segment_cache_clear(to_vmx(vcpu));
3661
Avi Kivity6aa8b732006-12-10 02:21:36 -08003662 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003663 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003664 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3665 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003667 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3668 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669 }
Avi Kivityda38f432010-07-06 11:30:49 +03003670 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671}
3672
3673static void exit_lmode(struct kvm_vcpu *vcpu)
3674{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003675 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003676 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003677}
3678
3679#endif
3680
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003681static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003682{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003683 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003684 if (enable_ept) {
3685 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3686 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003687 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003688 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003689}
3690
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003691static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3692{
3693 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3694}
3695
Avi Kivitye8467fd2009-12-29 18:43:06 +02003696static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3697{
3698 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3699
3700 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3701 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3702}
3703
Avi Kivityaff48ba2010-12-05 18:56:11 +02003704static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3705{
3706 if (enable_ept && is_paging(vcpu))
3707 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3708 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3709}
3710
Anthony Liguori25c4c272007-04-27 09:29:21 +03003711static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003712{
Avi Kivityfc78f512009-12-07 12:16:48 +02003713 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3714
3715 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3716 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003717}
3718
Sheng Yang14394422008-04-28 12:24:45 +08003719static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3720{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003721 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3722
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003723 if (!test_bit(VCPU_EXREG_PDPTR,
3724 (unsigned long *)&vcpu->arch.regs_dirty))
3725 return;
3726
Sheng Yang14394422008-04-28 12:24:45 +08003727 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003728 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3729 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3730 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3731 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003732 }
3733}
3734
Avi Kivity8f5d5492009-05-31 18:41:29 +03003735static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3736{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003737 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3738
Avi Kivity8f5d5492009-05-31 18:41:29 +03003739 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003740 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3741 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3742 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3743 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003744 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003745
3746 __set_bit(VCPU_EXREG_PDPTR,
3747 (unsigned long *)&vcpu->arch.regs_avail);
3748 __set_bit(VCPU_EXREG_PDPTR,
3749 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003750}
3751
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003752static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003753
3754static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3755 unsigned long cr0,
3756 struct kvm_vcpu *vcpu)
3757{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003758 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3759 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003760 if (!(cr0 & X86_CR0_PG)) {
3761 /* From paging/starting to nonpaging */
3762 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003763 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003764 (CPU_BASED_CR3_LOAD_EXITING |
3765 CPU_BASED_CR3_STORE_EXITING));
3766 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003767 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003768 } else if (!is_paging(vcpu)) {
3769 /* From nonpaging to paging */
3770 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003771 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003772 ~(CPU_BASED_CR3_LOAD_EXITING |
3773 CPU_BASED_CR3_STORE_EXITING));
3774 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003775 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003776 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003777
3778 if (!(cr0 & X86_CR0_WP))
3779 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003780}
3781
Avi Kivity6aa8b732006-12-10 02:21:36 -08003782static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3783{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003784 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003785 unsigned long hw_cr0;
3786
Gleb Natapov50378782013-02-04 16:00:28 +02003787 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003788 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003789 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003790 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003791 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003792
Gleb Natapov218e7632013-01-21 15:36:45 +02003793 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3794 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795
Gleb Natapov218e7632013-01-21 15:36:45 +02003796 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3797 enter_rmode(vcpu);
3798 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003800#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003801 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003802 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003804 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805 exit_lmode(vcpu);
3806 }
3807#endif
3808
Avi Kivity089d0342009-03-23 18:26:32 +02003809 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003810 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3811
Avi Kivity02daab22009-12-30 12:40:26 +02003812 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003813 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003814
Avi Kivity6aa8b732006-12-10 02:21:36 -08003815 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003816 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003817 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003818
3819 /* depends on vcpu->arch.cr0 to be set to a new value */
3820 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003821}
3822
Sheng Yang14394422008-04-28 12:24:45 +08003823static u64 construct_eptp(unsigned long root_hpa)
3824{
3825 u64 eptp;
3826
3827 /* TODO write the value reading from MSR */
3828 eptp = VMX_EPT_DEFAULT_MT |
3829 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003830 if (enable_ept_ad_bits)
3831 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003832 eptp |= (root_hpa & PAGE_MASK);
3833
3834 return eptp;
3835}
3836
Avi Kivity6aa8b732006-12-10 02:21:36 -08003837static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3838{
Sheng Yang14394422008-04-28 12:24:45 +08003839 unsigned long guest_cr3;
3840 u64 eptp;
3841
3842 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003843 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003844 eptp = construct_eptp(cr3);
3845 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003846 if (is_paging(vcpu) || is_guest_mode(vcpu))
3847 guest_cr3 = kvm_read_cr3(vcpu);
3848 else
3849 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003850 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003851 }
3852
Sheng Yang2384d2b2008-01-17 15:14:33 +08003853 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003854 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003855}
3856
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003857static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003858{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003859 /*
3860 * Pass through host's Machine Check Enable value to hw_cr4, which
3861 * is in force while we are in guest mode. Do not let guests control
3862 * this bit, even if host CR4.MCE == 0.
3863 */
3864 unsigned long hw_cr4 =
3865 (cr4_read_shadow() & X86_CR4_MCE) |
3866 (cr4 & ~X86_CR4_MCE) |
3867 (to_vmx(vcpu)->rmode.vm86_active ?
3868 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003869
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003870 if (cr4 & X86_CR4_VMXE) {
3871 /*
3872 * To use VMXON (and later other VMX instructions), a guest
3873 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3874 * So basically the check on whether to allow nested VMX
3875 * is here.
3876 */
3877 if (!nested_vmx_allowed(vcpu))
3878 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003879 }
3880 if (to_vmx(vcpu)->nested.vmxon &&
3881 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003882 return 1;
3883
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003884 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003885 if (enable_ept) {
3886 if (!is_paging(vcpu)) {
3887 hw_cr4 &= ~X86_CR4_PAE;
3888 hw_cr4 |= X86_CR4_PSE;
3889 } else if (!(cr4 & X86_CR4_PAE)) {
3890 hw_cr4 &= ~X86_CR4_PAE;
3891 }
3892 }
Sheng Yang14394422008-04-28 12:24:45 +08003893
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003894 if (!enable_unrestricted_guest && !is_paging(vcpu))
3895 /*
3896 * SMEP/SMAP is disabled if CPU is in non-paging mode in
3897 * hardware. However KVM always uses paging mode without
3898 * unrestricted guest.
3899 * To emulate this behavior, SMEP/SMAP needs to be manually
3900 * disabled when guest switches to non-paging mode.
3901 */
3902 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
3903
Sheng Yang14394422008-04-28 12:24:45 +08003904 vmcs_writel(CR4_READ_SHADOW, cr4);
3905 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003906 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003907}
3908
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909static void vmx_get_segment(struct kvm_vcpu *vcpu,
3910 struct kvm_segment *var, int seg)
3911{
Avi Kivitya9179492011-01-03 14:28:52 +02003912 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003913 u32 ar;
3914
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003915 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003916 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003917 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003918 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003919 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003920 var->base = vmx_read_guest_seg_base(vmx, seg);
3921 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3922 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003923 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003924 var->base = vmx_read_guest_seg_base(vmx, seg);
3925 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3926 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3927 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003928 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929 var->type = ar & 15;
3930 var->s = (ar >> 4) & 1;
3931 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003932 /*
3933 * Some userspaces do not preserve unusable property. Since usable
3934 * segment has to be present according to VMX spec we can use present
3935 * property to amend userspace bug by making unusable segment always
3936 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3937 * segment as unusable.
3938 */
3939 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003940 var->avl = (ar >> 12) & 1;
3941 var->l = (ar >> 13) & 1;
3942 var->db = (ar >> 14) & 1;
3943 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944}
3945
Avi Kivitya9179492011-01-03 14:28:52 +02003946static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3947{
Avi Kivitya9179492011-01-03 14:28:52 +02003948 struct kvm_segment s;
3949
3950 if (to_vmx(vcpu)->rmode.vm86_active) {
3951 vmx_get_segment(vcpu, &s, seg);
3952 return s.base;
3953 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003954 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003955}
3956
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003957static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003958{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003959 struct vcpu_vmx *vmx = to_vmx(vcpu);
3960
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003961 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003962 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003963 else {
3964 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003965 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003966 }
Avi Kivity69c73022011-03-07 15:26:44 +02003967}
3968
Avi Kivity653e3102007-05-07 10:55:37 +03003969static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003971 u32 ar;
3972
Avi Kivityf0495f92012-06-07 17:06:10 +03003973 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003974 ar = 1 << 16;
3975 else {
3976 ar = var->type & 15;
3977 ar |= (var->s & 1) << 4;
3978 ar |= (var->dpl & 3) << 5;
3979 ar |= (var->present & 1) << 7;
3980 ar |= (var->avl & 1) << 12;
3981 ar |= (var->l & 1) << 13;
3982 ar |= (var->db & 1) << 14;
3983 ar |= (var->g & 1) << 15;
3984 }
Avi Kivity653e3102007-05-07 10:55:37 +03003985
3986 return ar;
3987}
3988
3989static void vmx_set_segment(struct kvm_vcpu *vcpu,
3990 struct kvm_segment *var, int seg)
3991{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003992 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003993 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003994
Avi Kivity2fb92db2011-04-27 19:42:18 +03003995 vmx_segment_cache_clear(vmx);
3996
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003997 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3998 vmx->rmode.segs[seg] = *var;
3999 if (seg == VCPU_SREG_TR)
4000 vmcs_write16(sf->selector, var->selector);
4001 else if (var->s)
4002 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004003 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004004 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004005
Avi Kivity653e3102007-05-07 10:55:37 +03004006 vmcs_writel(sf->base, var->base);
4007 vmcs_write32(sf->limit, var->limit);
4008 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004009
4010 /*
4011 * Fix the "Accessed" bit in AR field of segment registers for older
4012 * qemu binaries.
4013 * IA32 arch specifies that at the time of processor reset the
4014 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004015 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004016 * state vmexit when "unrestricted guest" mode is turned on.
4017 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4018 * tree. Newer qemu binaries with that qemu fix would not need this
4019 * kvm hack.
4020 */
4021 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004022 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004023
Gleb Natapovf924d662012-12-12 19:10:55 +02004024 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004025
4026out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004027 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028}
4029
Avi Kivity6aa8b732006-12-10 02:21:36 -08004030static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4031{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004032 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033
4034 *db = (ar >> 14) & 1;
4035 *l = (ar >> 13) & 1;
4036}
4037
Gleb Natapov89a27f42010-02-16 10:51:48 +02004038static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004039{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004040 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4041 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042}
4043
Gleb Natapov89a27f42010-02-16 10:51:48 +02004044static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004046 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4047 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004048}
4049
Gleb Natapov89a27f42010-02-16 10:51:48 +02004050static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004051{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004052 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4053 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004054}
4055
Gleb Natapov89a27f42010-02-16 10:51:48 +02004056static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004057{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004058 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4059 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004060}
4061
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004062static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4063{
4064 struct kvm_segment var;
4065 u32 ar;
4066
4067 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004068 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004069 if (seg == VCPU_SREG_CS)
4070 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004071 ar = vmx_segment_access_rights(&var);
4072
4073 if (var.base != (var.selector << 4))
4074 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004075 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004076 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004077 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004078 return false;
4079
4080 return true;
4081}
4082
4083static bool code_segment_valid(struct kvm_vcpu *vcpu)
4084{
4085 struct kvm_segment cs;
4086 unsigned int cs_rpl;
4087
4088 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004089 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004090
Avi Kivity1872a3f2009-01-04 23:26:52 +02004091 if (cs.unusable)
4092 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004093 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004094 return false;
4095 if (!cs.s)
4096 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004097 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004098 if (cs.dpl > cs_rpl)
4099 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004100 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004101 if (cs.dpl != cs_rpl)
4102 return false;
4103 }
4104 if (!cs.present)
4105 return false;
4106
4107 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4108 return true;
4109}
4110
4111static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4112{
4113 struct kvm_segment ss;
4114 unsigned int ss_rpl;
4115
4116 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004117 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004118
Avi Kivity1872a3f2009-01-04 23:26:52 +02004119 if (ss.unusable)
4120 return true;
4121 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004122 return false;
4123 if (!ss.s)
4124 return false;
4125 if (ss.dpl != ss_rpl) /* DPL != RPL */
4126 return false;
4127 if (!ss.present)
4128 return false;
4129
4130 return true;
4131}
4132
4133static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4134{
4135 struct kvm_segment var;
4136 unsigned int rpl;
4137
4138 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004139 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004140
Avi Kivity1872a3f2009-01-04 23:26:52 +02004141 if (var.unusable)
4142 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004143 if (!var.s)
4144 return false;
4145 if (!var.present)
4146 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004147 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004148 if (var.dpl < rpl) /* DPL < RPL */
4149 return false;
4150 }
4151
4152 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4153 * rights flags
4154 */
4155 return true;
4156}
4157
4158static bool tr_valid(struct kvm_vcpu *vcpu)
4159{
4160 struct kvm_segment tr;
4161
4162 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4163
Avi Kivity1872a3f2009-01-04 23:26:52 +02004164 if (tr.unusable)
4165 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004166 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004167 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004168 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004169 return false;
4170 if (!tr.present)
4171 return false;
4172
4173 return true;
4174}
4175
4176static bool ldtr_valid(struct kvm_vcpu *vcpu)
4177{
4178 struct kvm_segment ldtr;
4179
4180 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4181
Avi Kivity1872a3f2009-01-04 23:26:52 +02004182 if (ldtr.unusable)
4183 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004184 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004185 return false;
4186 if (ldtr.type != 2)
4187 return false;
4188 if (!ldtr.present)
4189 return false;
4190
4191 return true;
4192}
4193
4194static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4195{
4196 struct kvm_segment cs, ss;
4197
4198 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4199 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4200
Nadav Amitb32a9912015-03-29 16:33:04 +03004201 return ((cs.selector & SEGMENT_RPL_MASK) ==
4202 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004203}
4204
4205/*
4206 * Check if guest state is valid. Returns true if valid, false if
4207 * not.
4208 * We assume that registers are always usable
4209 */
4210static bool guest_state_valid(struct kvm_vcpu *vcpu)
4211{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004212 if (enable_unrestricted_guest)
4213 return true;
4214
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004215 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004216 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004217 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4218 return false;
4219 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4220 return false;
4221 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4222 return false;
4223 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4224 return false;
4225 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4226 return false;
4227 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4228 return false;
4229 } else {
4230 /* protected mode guest state checks */
4231 if (!cs_ss_rpl_check(vcpu))
4232 return false;
4233 if (!code_segment_valid(vcpu))
4234 return false;
4235 if (!stack_segment_valid(vcpu))
4236 return false;
4237 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4238 return false;
4239 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4240 return false;
4241 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4242 return false;
4243 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4244 return false;
4245 if (!tr_valid(vcpu))
4246 return false;
4247 if (!ldtr_valid(vcpu))
4248 return false;
4249 }
4250 /* TODO:
4251 * - Add checks on RIP
4252 * - Add checks on RFLAGS
4253 */
4254
4255 return true;
4256}
4257
Mike Dayd77c26f2007-10-08 09:02:08 -04004258static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004259{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004260 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004261 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004262 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004263
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004264 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004265 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004266 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4267 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004268 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004269 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004270 r = kvm_write_guest_page(kvm, fn++, &data,
4271 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004272 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004273 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004274 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4275 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004276 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004277 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4278 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004279 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004280 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004281 r = kvm_write_guest_page(kvm, fn, &data,
4282 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4283 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004284out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004285 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004286 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004287}
4288
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004289static int init_rmode_identity_map(struct kvm *kvm)
4290{
Tang Chenf51770e2014-09-16 18:41:59 +08004291 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004292 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004293 u32 tmp;
4294
Avi Kivity089d0342009-03-23 18:26:32 +02004295 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004296 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004297
4298 /* Protect kvm->arch.ept_identity_pagetable_done. */
4299 mutex_lock(&kvm->slots_lock);
4300
Tang Chenf51770e2014-09-16 18:41:59 +08004301 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004302 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004303
Sheng Yangb927a3c2009-07-21 10:42:48 +08004304 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004305
4306 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004307 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004308 goto out2;
4309
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004310 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004311 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4312 if (r < 0)
4313 goto out;
4314 /* Set up identity-mapping pagetable for EPT in real mode */
4315 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4316 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4317 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4318 r = kvm_write_guest_page(kvm, identity_map_pfn,
4319 &tmp, i * sizeof(tmp), sizeof(tmp));
4320 if (r < 0)
4321 goto out;
4322 }
4323 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004324
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004325out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004326 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004327
4328out2:
4329 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004330 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004331}
4332
Avi Kivity6aa8b732006-12-10 02:21:36 -08004333static void seg_setup(int seg)
4334{
Mathias Krause772e0312012-08-30 01:30:19 +02004335 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004336 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337
4338 vmcs_write16(sf->selector, 0);
4339 vmcs_writel(sf->base, 0);
4340 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004341 ar = 0x93;
4342 if (seg == VCPU_SREG_CS)
4343 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004344
4345 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004346}
4347
Sheng Yangf78e0e22007-10-29 09:40:42 +08004348static int alloc_apic_access_page(struct kvm *kvm)
4349{
Xiao Guangrong44841412012-09-07 14:14:20 +08004350 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004351 int r = 0;
4352
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004353 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004354 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004355 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004356 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4357 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004358 if (r)
4359 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004360
Tang Chen73a6d942014-09-11 13:38:00 +08004361 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004362 if (is_error_page(page)) {
4363 r = -EFAULT;
4364 goto out;
4365 }
4366
Tang Chenc24ae0d2014-09-24 15:57:58 +08004367 /*
4368 * Do not pin the page in memory, so that memory hot-unplug
4369 * is able to migrate it.
4370 */
4371 put_page(page);
4372 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004373out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004374 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004375 return r;
4376}
4377
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004378static int alloc_identity_pagetable(struct kvm *kvm)
4379{
Tang Chena255d472014-09-16 18:41:58 +08004380 /* Called with kvm->slots_lock held. */
4381
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004382 int r = 0;
4383
Tang Chena255d472014-09-16 18:41:58 +08004384 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4385
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004386 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4387 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004388
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004389 return r;
4390}
4391
Wanpeng Li991e7a02015-09-16 17:30:05 +08004392static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004393{
4394 int vpid;
4395
Avi Kivity919818a2009-03-23 18:01:29 +02004396 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004397 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004398 spin_lock(&vmx_vpid_lock);
4399 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004400 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004401 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004402 else
4403 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004404 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004405 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004406}
4407
Wanpeng Li991e7a02015-09-16 17:30:05 +08004408static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004409{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004410 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004411 return;
4412 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004413 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004414 spin_unlock(&vmx_vpid_lock);
4415}
4416
Yang Zhang8d146952013-01-25 10:18:50 +08004417#define MSR_TYPE_R 1
4418#define MSR_TYPE_W 2
4419static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4420 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004421{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004422 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004423
4424 if (!cpu_has_vmx_msr_bitmap())
4425 return;
4426
4427 /*
4428 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4429 * have the write-low and read-high bitmap offsets the wrong way round.
4430 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4431 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004432 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004433 if (type & MSR_TYPE_R)
4434 /* read-low */
4435 __clear_bit(msr, msr_bitmap + 0x000 / f);
4436
4437 if (type & MSR_TYPE_W)
4438 /* write-low */
4439 __clear_bit(msr, msr_bitmap + 0x800 / f);
4440
Sheng Yang25c5f222008-03-28 13:18:56 +08004441 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4442 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004443 if (type & MSR_TYPE_R)
4444 /* read-high */
4445 __clear_bit(msr, msr_bitmap + 0x400 / f);
4446
4447 if (type & MSR_TYPE_W)
4448 /* write-high */
4449 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4450
4451 }
4452}
4453
4454static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4455 u32 msr, int type)
4456{
4457 int f = sizeof(unsigned long);
4458
4459 if (!cpu_has_vmx_msr_bitmap())
4460 return;
4461
4462 /*
4463 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4464 * have the write-low and read-high bitmap offsets the wrong way round.
4465 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4466 */
4467 if (msr <= 0x1fff) {
4468 if (type & MSR_TYPE_R)
4469 /* read-low */
4470 __set_bit(msr, msr_bitmap + 0x000 / f);
4471
4472 if (type & MSR_TYPE_W)
4473 /* write-low */
4474 __set_bit(msr, msr_bitmap + 0x800 / f);
4475
4476 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4477 msr &= 0x1fff;
4478 if (type & MSR_TYPE_R)
4479 /* read-high */
4480 __set_bit(msr, msr_bitmap + 0x400 / f);
4481
4482 if (type & MSR_TYPE_W)
4483 /* write-high */
4484 __set_bit(msr, msr_bitmap + 0xc00 / f);
4485
Sheng Yang25c5f222008-03-28 13:18:56 +08004486 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004487}
4488
Wincy Vanf2b93282015-02-03 23:56:03 +08004489/*
4490 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4491 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4492 */
4493static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4494 unsigned long *msr_bitmap_nested,
4495 u32 msr, int type)
4496{
4497 int f = sizeof(unsigned long);
4498
4499 if (!cpu_has_vmx_msr_bitmap()) {
4500 WARN_ON(1);
4501 return;
4502 }
4503
4504 /*
4505 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4506 * have the write-low and read-high bitmap offsets the wrong way round.
4507 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4508 */
4509 if (msr <= 0x1fff) {
4510 if (type & MSR_TYPE_R &&
4511 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4512 /* read-low */
4513 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4514
4515 if (type & MSR_TYPE_W &&
4516 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4517 /* write-low */
4518 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4519
4520 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4521 msr &= 0x1fff;
4522 if (type & MSR_TYPE_R &&
4523 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4524 /* read-high */
4525 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4526
4527 if (type & MSR_TYPE_W &&
4528 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4529 /* write-high */
4530 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4531
4532 }
4533}
4534
Avi Kivity58972972009-02-24 22:26:47 +02004535static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4536{
4537 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004538 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4539 msr, MSR_TYPE_R | MSR_TYPE_W);
4540 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4541 msr, MSR_TYPE_R | MSR_TYPE_W);
4542}
4543
4544static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4545{
4546 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4547 msr, MSR_TYPE_R);
4548 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4549 msr, MSR_TYPE_R);
4550}
4551
4552static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4553{
4554 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4555 msr, MSR_TYPE_R);
4556 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4557 msr, MSR_TYPE_R);
4558}
4559
4560static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4561{
4562 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4563 msr, MSR_TYPE_W);
4564 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4565 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004566}
4567
Andrey Smetanind62caab2015-11-10 15:36:33 +03004568static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004569{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004570 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004571}
4572
Wincy Van705699a2015-02-03 23:58:17 +08004573static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4574{
4575 struct vcpu_vmx *vmx = to_vmx(vcpu);
4576 int max_irr;
4577 void *vapic_page;
4578 u16 status;
4579
4580 if (vmx->nested.pi_desc &&
4581 vmx->nested.pi_pending) {
4582 vmx->nested.pi_pending = false;
4583 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4584 return 0;
4585
4586 max_irr = find_last_bit(
4587 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4588
4589 if (max_irr == 256)
4590 return 0;
4591
4592 vapic_page = kmap(vmx->nested.virtual_apic_page);
4593 if (!vapic_page) {
4594 WARN_ON(1);
4595 return -ENOMEM;
4596 }
4597 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4598 kunmap(vmx->nested.virtual_apic_page);
4599
4600 status = vmcs_read16(GUEST_INTR_STATUS);
4601 if ((u8)max_irr > ((u8)status & 0xff)) {
4602 status &= ~0xff;
4603 status |= (u8)max_irr;
4604 vmcs_write16(GUEST_INTR_STATUS, status);
4605 }
4606 }
4607 return 0;
4608}
4609
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004610static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4611{
4612#ifdef CONFIG_SMP
4613 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004614 struct vcpu_vmx *vmx = to_vmx(vcpu);
4615
4616 /*
4617 * Currently, we don't support urgent interrupt,
4618 * all interrupts are recognized as non-urgent
4619 * interrupt, so we cannot post interrupts when
4620 * 'SN' is set.
4621 *
4622 * If the vcpu is in guest mode, it means it is
4623 * running instead of being scheduled out and
4624 * waiting in the run queue, and that's the only
4625 * case when 'SN' is set currently, warning if
4626 * 'SN' is set.
4627 */
4628 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4629
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004630 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4631 POSTED_INTR_VECTOR);
4632 return true;
4633 }
4634#endif
4635 return false;
4636}
4637
Wincy Van705699a2015-02-03 23:58:17 +08004638static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4639 int vector)
4640{
4641 struct vcpu_vmx *vmx = to_vmx(vcpu);
4642
4643 if (is_guest_mode(vcpu) &&
4644 vector == vmx->nested.posted_intr_nv) {
4645 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004646 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004647 /*
4648 * If a posted intr is not recognized by hardware,
4649 * we will accomplish it in the next vmentry.
4650 */
4651 vmx->nested.pi_pending = true;
4652 kvm_make_request(KVM_REQ_EVENT, vcpu);
4653 return 0;
4654 }
4655 return -1;
4656}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004657/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004658 * Send interrupt to vcpu via posted interrupt way.
4659 * 1. If target vcpu is running(non-root mode), send posted interrupt
4660 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4661 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4662 * interrupt from PIR in next vmentry.
4663 */
4664static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4665{
4666 struct vcpu_vmx *vmx = to_vmx(vcpu);
4667 int r;
4668
Wincy Van705699a2015-02-03 23:58:17 +08004669 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4670 if (!r)
4671 return;
4672
Yang Zhanga20ed542013-04-11 19:25:15 +08004673 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4674 return;
4675
4676 r = pi_test_and_set_on(&vmx->pi_desc);
4677 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004678 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004679 kvm_vcpu_kick(vcpu);
4680}
4681
4682static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4683{
4684 struct vcpu_vmx *vmx = to_vmx(vcpu);
4685
4686 if (!pi_test_and_clear_on(&vmx->pi_desc))
4687 return;
4688
4689 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4690}
4691
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004693 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4694 * will not change in the lifetime of the guest.
4695 * Note that host-state that does change is set elsewhere. E.g., host-state
4696 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4697 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004698static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004699{
4700 u32 low32, high32;
4701 unsigned long tmpl;
4702 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004703 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004704
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004705 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004706 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4707
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004708 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004709 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004710 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4711 vmx->host_state.vmcs_host_cr4 = cr4;
4712
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004713 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004714#ifdef CONFIG_X86_64
4715 /*
4716 * Load null selectors, so we can avoid reloading them in
4717 * __vmx_load_host_state(), in case userspace uses the null selectors
4718 * too (the expected case).
4719 */
4720 vmcs_write16(HOST_DS_SELECTOR, 0);
4721 vmcs_write16(HOST_ES_SELECTOR, 0);
4722#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004723 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4724 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004725#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004726 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4727 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4728
4729 native_store_idt(&dt);
4730 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004731 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004732
Avi Kivity83287ea422012-09-16 15:10:57 +03004733 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004734
4735 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4736 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4737 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4738 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4739
4740 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4741 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4742 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4743 }
4744}
4745
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004746static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4747{
4748 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4749 if (enable_ept)
4750 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004751 if (is_guest_mode(&vmx->vcpu))
4752 vmx->vcpu.arch.cr4_guest_owned_bits &=
4753 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004754 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4755}
4756
Yang Zhang01e439b2013-04-11 19:25:12 +08004757static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4758{
4759 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4760
Andrey Smetanind62caab2015-11-10 15:36:33 +03004761 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004762 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4763 return pin_based_exec_ctrl;
4764}
4765
Andrey Smetanind62caab2015-11-10 15:36:33 +03004766static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4767{
4768 struct vcpu_vmx *vmx = to_vmx(vcpu);
4769
4770 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
4771}
4772
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004773static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4774{
4775 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004776
4777 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4778 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4779
Paolo Bonzini35754c92015-07-29 12:05:37 +02004780 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004781 exec_control &= ~CPU_BASED_TPR_SHADOW;
4782#ifdef CONFIG_X86_64
4783 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4784 CPU_BASED_CR8_LOAD_EXITING;
4785#endif
4786 }
4787 if (!enable_ept)
4788 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4789 CPU_BASED_CR3_LOAD_EXITING |
4790 CPU_BASED_INVLPG_EXITING;
4791 return exec_control;
4792}
4793
4794static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4795{
4796 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004797 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004798 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4799 if (vmx->vpid == 0)
4800 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4801 if (!enable_ept) {
4802 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4803 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004804 /* Enable INVPCID for non-ept guests may cause performance regression. */
4805 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004806 }
4807 if (!enable_unrestricted_guest)
4808 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4809 if (!ple_gap)
4810 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004811 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004812 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4813 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004814 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004815 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4816 (handle_vmptrld).
4817 We can NOT enable shadow_vmcs here because we don't have yet
4818 a current VMCS12
4819 */
4820 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004821
4822 if (!enable_pml)
4823 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004824
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004825 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4826 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4827
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004828 return exec_control;
4829}
4830
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004831static void ept_set_mmio_spte_mask(void)
4832{
4833 /*
4834 * EPT Misconfigurations can be generated if the value of bits 2:0
4835 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004836 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004837 * spte.
4838 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004839 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004840}
4841
Wanpeng Lif53cd632014-12-02 19:14:58 +08004842#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004843/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844 * Sets up the vmcs for emulated real mode.
4845 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004846static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004847{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004848#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004850#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004851 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004852
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004854 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4855 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004856
Abel Gordon4607c2d2013-04-18 14:35:55 +03004857 if (enable_shadow_vmcs) {
4858 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4859 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4860 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004861 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004862 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004863
Avi Kivity6aa8b732006-12-10 02:21:36 -08004864 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4865
Avi Kivity6aa8b732006-12-10 02:21:36 -08004866 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004867 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004868
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004869 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004871 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004872 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4873 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004874
Andrey Smetanind62caab2015-11-10 15:36:33 +03004875 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004876 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4877 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4878 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4879 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4880
4881 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004882
Li RongQing0bcf2612015-12-03 13:29:34 +08004883 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004884 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004885 }
4886
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004887 if (ple_gap) {
4888 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004889 vmx->ple_window = ple_window;
4890 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004891 }
4892
Xiao Guangrongc3707952011-07-12 03:28:04 +08004893 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4894 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4896
Avi Kivity9581d442010-10-19 16:46:55 +02004897 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4898 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004899 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004900#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004901 rdmsrl(MSR_FS_BASE, a);
4902 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4903 rdmsrl(MSR_GS_BASE, a);
4904 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4905#else
4906 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4907 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4908#endif
4909
Eddie Dong2cc51562007-05-21 07:28:09 +03004910 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4911 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004912 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004913 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004914 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004915
Radim Krčmář74545702015-04-27 15:11:25 +02004916 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4917 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004918
Paolo Bonzini03916db2014-07-24 14:21:57 +02004919 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004920 u32 index = vmx_msr_index[i];
4921 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004922 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004923
4924 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4925 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004926 if (wrmsr_safe(index, data_low, data_high) < 0)
4927 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004928 vmx->guest_msrs[j].index = i;
4929 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004930 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004931 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004932 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004933
Gleb Natapov2961e8762013-11-25 15:37:13 +02004934
4935 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004936
4937 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004938 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004939
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004940 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004941 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004942
Wanpeng Lif53cd632014-12-02 19:14:58 +08004943 if (vmx_xsaves_supported())
4944 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4945
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004946 return 0;
4947}
4948
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004949static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004950{
4951 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004952 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004953 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004954
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004955 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004956
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004957 vmx->soft_vnmi_blocked = 0;
4958
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004959 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004960 kvm_set_cr8(vcpu, 0);
4961
4962 if (!init_event) {
4963 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4964 MSR_IA32_APICBASE_ENABLE;
4965 if (kvm_vcpu_is_reset_bsp(vcpu))
4966 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4967 apic_base_msr.host_initiated = true;
4968 kvm_set_apic_base(vcpu, &apic_base_msr);
4969 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004970
Avi Kivity2fb92db2011-04-27 19:42:18 +03004971 vmx_segment_cache_clear(vmx);
4972
Avi Kivity5706be02008-08-20 15:07:31 +03004973 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004974 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004975 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004976
4977 seg_setup(VCPU_SREG_DS);
4978 seg_setup(VCPU_SREG_ES);
4979 seg_setup(VCPU_SREG_FS);
4980 seg_setup(VCPU_SREG_GS);
4981 seg_setup(VCPU_SREG_SS);
4982
4983 vmcs_write16(GUEST_TR_SELECTOR, 0);
4984 vmcs_writel(GUEST_TR_BASE, 0);
4985 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4986 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4987
4988 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4989 vmcs_writel(GUEST_LDTR_BASE, 0);
4990 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4991 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4992
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004993 if (!init_event) {
4994 vmcs_write32(GUEST_SYSENTER_CS, 0);
4995 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4996 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4997 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4998 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004999
5000 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005001 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005002
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005003 vmcs_writel(GUEST_GDTR_BASE, 0);
5004 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5005
5006 vmcs_writel(GUEST_IDTR_BASE, 0);
5007 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5008
Anthony Liguori443381a2010-12-06 10:53:38 -06005009 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005010 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005011 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005012
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005013 setup_msrs(vmx);
5014
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5016
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005017 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005018 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005019 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005020 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005021 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005022 vmcs_write32(TPR_THRESHOLD, 0);
5023 }
5024
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005025 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005026
Andrey Smetanind62caab2015-11-10 15:36:33 +03005027 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005028 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5029
Sheng Yang2384d2b2008-01-17 15:14:33 +08005030 if (vmx->vpid != 0)
5031 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5032
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005033 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
5034 vmx_set_cr0(vcpu, cr0); /* enter rmode */
5035 vmx->vcpu.arch.cr0 = cr0;
5036 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005037 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005038 vmx_fpu_activate(vcpu);
5039 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005041 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042}
5043
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005044/*
5045 * In nested virtualization, check if L1 asked to exit on external interrupts.
5046 * For most existing hypervisors, this will always return true.
5047 */
5048static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5049{
5050 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5051 PIN_BASED_EXT_INTR_MASK;
5052}
5053
Bandan Das77b0f5d2014-04-19 18:17:45 -04005054/*
5055 * In nested virtualization, check if L1 has set
5056 * VM_EXIT_ACK_INTR_ON_EXIT
5057 */
5058static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5059{
5060 return get_vmcs12(vcpu)->vm_exit_controls &
5061 VM_EXIT_ACK_INTR_ON_EXIT;
5062}
5063
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005064static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5065{
5066 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5067 PIN_BASED_NMI_EXITING;
5068}
5069
Jan Kiszkac9a79532014-03-07 20:03:15 +01005070static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005071{
5072 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005073
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005074 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5075 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5076 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5077}
5078
Jan Kiszkac9a79532014-03-07 20:03:15 +01005079static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005080{
5081 u32 cpu_based_vm_exec_control;
5082
Jan Kiszkac9a79532014-03-07 20:03:15 +01005083 if (!cpu_has_virtual_nmis() ||
5084 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5085 enable_irq_window(vcpu);
5086 return;
5087 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005088
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005089 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5090 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5091 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5092}
5093
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005094static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005095{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005097 uint32_t intr;
5098 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005099
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005100 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005101
Avi Kivityfa89a812008-09-01 15:57:51 +03005102 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005103 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005104 int inc_eip = 0;
5105 if (vcpu->arch.interrupt.soft)
5106 inc_eip = vcpu->arch.event_exit_inst_len;
5107 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005108 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005109 return;
5110 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005111 intr = irq | INTR_INFO_VALID_MASK;
5112 if (vcpu->arch.interrupt.soft) {
5113 intr |= INTR_TYPE_SOFT_INTR;
5114 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5115 vmx->vcpu.arch.event_exit_inst_len);
5116 } else
5117 intr |= INTR_TYPE_EXT_INTR;
5118 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005119}
5120
Sheng Yangf08864b2008-05-15 18:23:25 +08005121static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5122{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005123 struct vcpu_vmx *vmx = to_vmx(vcpu);
5124
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005125 if (is_guest_mode(vcpu))
5126 return;
5127
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005128 if (!cpu_has_virtual_nmis()) {
5129 /*
5130 * Tracking the NMI-blocked state in software is built upon
5131 * finding the next open IRQ window. This, in turn, depends on
5132 * well-behaving guests: They have to keep IRQs disabled at
5133 * least as long as the NMI handler runs. Otherwise we may
5134 * cause NMI nesting, maybe breaking the guest. But as this is
5135 * highly unlikely, we can live with the residual risk.
5136 */
5137 vmx->soft_vnmi_blocked = 1;
5138 vmx->vnmi_blocked_time = 0;
5139 }
5140
Jan Kiszka487b3912008-09-26 09:30:56 +02005141 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005142 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005143 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005144 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005145 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005146 return;
5147 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005148 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5149 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005150}
5151
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005152static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5153{
5154 if (!cpu_has_virtual_nmis())
5155 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005156 if (to_vmx(vcpu)->nmi_known_unmasked)
5157 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005158 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005159}
5160
5161static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5162{
5163 struct vcpu_vmx *vmx = to_vmx(vcpu);
5164
5165 if (!cpu_has_virtual_nmis()) {
5166 if (vmx->soft_vnmi_blocked != masked) {
5167 vmx->soft_vnmi_blocked = masked;
5168 vmx->vnmi_blocked_time = 0;
5169 }
5170 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005171 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005172 if (masked)
5173 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5174 GUEST_INTR_STATE_NMI);
5175 else
5176 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5177 GUEST_INTR_STATE_NMI);
5178 }
5179}
5180
Jan Kiszka2505dc92013-04-14 12:12:47 +02005181static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5182{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005183 if (to_vmx(vcpu)->nested.nested_run_pending)
5184 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005185
Jan Kiszka2505dc92013-04-14 12:12:47 +02005186 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5187 return 0;
5188
5189 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5190 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5191 | GUEST_INTR_STATE_NMI));
5192}
5193
Gleb Natapov78646122009-03-23 12:12:11 +02005194static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5195{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005196 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5197 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005198 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5199 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005200}
5201
Izik Eiduscbc94022007-10-25 00:29:55 +02005202static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5203{
5204 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005205
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005206 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5207 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005208 if (ret)
5209 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005210 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005211 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005212}
5213
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005214static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005215{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005216 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005217 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005218 /*
5219 * Update instruction length as we may reinject the exception
5220 * from user space while in guest debugging mode.
5221 */
5222 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5223 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005224 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005225 return false;
5226 /* fall through */
5227 case DB_VECTOR:
5228 if (vcpu->guest_debug &
5229 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5230 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005231 /* fall through */
5232 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005233 case OF_VECTOR:
5234 case BR_VECTOR:
5235 case UD_VECTOR:
5236 case DF_VECTOR:
5237 case SS_VECTOR:
5238 case GP_VECTOR:
5239 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005240 return true;
5241 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005242 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005243 return false;
5244}
5245
5246static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5247 int vec, u32 err_code)
5248{
5249 /*
5250 * Instruction with address size override prefix opcode 0x67
5251 * Cause the #SS fault with 0 error code in VM86 mode.
5252 */
5253 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5254 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5255 if (vcpu->arch.halt_request) {
5256 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005257 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005258 }
5259 return 1;
5260 }
5261 return 0;
5262 }
5263
5264 /*
5265 * Forward all other exceptions that are valid in real mode.
5266 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5267 * the required debugging infrastructure rework.
5268 */
5269 kvm_queue_exception(vcpu, vec);
5270 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005271}
5272
Andi Kleena0861c02009-06-08 17:37:09 +08005273/*
5274 * Trigger machine check on the host. We assume all the MSRs are already set up
5275 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5276 * We pass a fake environment to the machine check handler because we want
5277 * the guest to be always treated like user space, no matter what context
5278 * it used internally.
5279 */
5280static void kvm_machine_check(void)
5281{
5282#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5283 struct pt_regs regs = {
5284 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5285 .flags = X86_EFLAGS_IF,
5286 };
5287
5288 do_machine_check(&regs, 0);
5289#endif
5290}
5291
Avi Kivity851ba692009-08-24 11:10:17 +03005292static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005293{
5294 /* already handled by vcpu_run */
5295 return 1;
5296}
5297
Avi Kivity851ba692009-08-24 11:10:17 +03005298static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005299{
Avi Kivity1155f762007-11-22 11:30:47 +02005300 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005301 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005302 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005303 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005304 u32 vect_info;
5305 enum emulation_result er;
5306
Avi Kivity1155f762007-11-22 11:30:47 +02005307 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005308 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005309
Andi Kleena0861c02009-06-08 17:37:09 +08005310 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005311 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005312
Jan Kiszkae4a41882008-09-26 09:30:46 +02005313 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005314 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005315
5316 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005317 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005318 return 1;
5319 }
5320
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005321 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005322 if (is_guest_mode(vcpu)) {
5323 kvm_queue_exception(vcpu, UD_VECTOR);
5324 return 1;
5325 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005326 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005327 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005328 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005329 return 1;
5330 }
5331
Avi Kivity6aa8b732006-12-10 02:21:36 -08005332 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005333 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005335
5336 /*
5337 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5338 * MMIO, it is better to report an internal error.
5339 * See the comments in vmx_handle_exit.
5340 */
5341 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5342 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5343 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5344 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005345 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005346 vcpu->run->internal.data[0] = vect_info;
5347 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005348 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005349 return 0;
5350 }
5351
Avi Kivity6aa8b732006-12-10 02:21:36 -08005352 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005353 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005354 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005355 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005356 trace_kvm_page_fault(cr2, error_code);
5357
Gleb Natapov3298b752009-05-11 13:35:46 +03005358 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005359 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005360 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005361 }
5362
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005363 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005364
5365 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5366 return handle_rmode_exception(vcpu, ex_no, error_code);
5367
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005368 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005369 case AC_VECTOR:
5370 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5371 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005372 case DB_VECTOR:
5373 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5374 if (!(vcpu->guest_debug &
5375 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005376 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005377 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005378 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5379 skip_emulated_instruction(vcpu);
5380
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005381 kvm_queue_exception(vcpu, DB_VECTOR);
5382 return 1;
5383 }
5384 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5385 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5386 /* fall through */
5387 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005388 /*
5389 * Update instruction length as we may reinject #BP from
5390 * user space while in guest debugging mode. Reading it for
5391 * #DB as well causes no harm, it is not used in that case.
5392 */
5393 vmx->vcpu.arch.event_exit_inst_len =
5394 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005395 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005396 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005397 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5398 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005399 break;
5400 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005401 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5402 kvm_run->ex.exception = ex_no;
5403 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005404 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005405 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005406 return 0;
5407}
5408
Avi Kivity851ba692009-08-24 11:10:17 +03005409static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005410{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005411 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005412 return 1;
5413}
5414
Avi Kivity851ba692009-08-24 11:10:17 +03005415static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005416{
Avi Kivity851ba692009-08-24 11:10:17 +03005417 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005418 return 0;
5419}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005420
Avi Kivity851ba692009-08-24 11:10:17 +03005421static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005422{
He, Qingbfdaab02007-09-12 14:18:28 +08005423 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005424 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005425 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005426
He, Qingbfdaab02007-09-12 14:18:28 +08005427 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005428 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005429 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005430
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005431 ++vcpu->stat.io_exits;
5432
5433 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005434 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005435
5436 port = exit_qualification >> 16;
5437 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005438 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005439
5440 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005441}
5442
Ingo Molnar102d8322007-02-19 14:37:47 +02005443static void
5444vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5445{
5446 /*
5447 * Patch in the VMCALL instruction:
5448 */
5449 hypercall[0] = 0x0f;
5450 hypercall[1] = 0x01;
5451 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005452}
5453
Wincy Vanb9c237b2015-02-03 23:56:30 +08005454static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005455{
5456 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005457 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005458
Wincy Vanb9c237b2015-02-03 23:56:30 +08005459 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005460 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5461 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5462 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5463 return (val & always_on) == always_on;
5464}
5465
Guo Chao0fa06072012-06-28 15:16:19 +08005466/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005467static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5468{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005469 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005470 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5471 unsigned long orig_val = val;
5472
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005473 /*
5474 * We get here when L2 changed cr0 in a way that did not change
5475 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005476 * but did change L0 shadowed bits. So we first calculate the
5477 * effective cr0 value that L1 would like to write into the
5478 * hardware. It consists of the L2-owned bits from the new
5479 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005480 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005481 val = (val & ~vmcs12->cr0_guest_host_mask) |
5482 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5483
Wincy Vanb9c237b2015-02-03 23:56:30 +08005484 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005485 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005486
5487 if (kvm_set_cr0(vcpu, val))
5488 return 1;
5489 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005490 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005491 } else {
5492 if (to_vmx(vcpu)->nested.vmxon &&
5493 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5494 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005495 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005496 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005497}
5498
5499static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5500{
5501 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005502 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5503 unsigned long orig_val = val;
5504
5505 /* analogously to handle_set_cr0 */
5506 val = (val & ~vmcs12->cr4_guest_host_mask) |
5507 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5508 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005509 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005510 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005511 return 0;
5512 } else
5513 return kvm_set_cr4(vcpu, val);
5514}
5515
5516/* called to set cr0 as approriate for clts instruction exit. */
5517static void handle_clts(struct kvm_vcpu *vcpu)
5518{
5519 if (is_guest_mode(vcpu)) {
5520 /*
5521 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5522 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5523 * just pretend it's off (also in arch.cr0 for fpu_activate).
5524 */
5525 vmcs_writel(CR0_READ_SHADOW,
5526 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5527 vcpu->arch.cr0 &= ~X86_CR0_TS;
5528 } else
5529 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5530}
5531
Avi Kivity851ba692009-08-24 11:10:17 +03005532static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005533{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005534 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005535 int cr;
5536 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005537 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005538
He, Qingbfdaab02007-09-12 14:18:28 +08005539 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005540 cr = exit_qualification & 15;
5541 reg = (exit_qualification >> 8) & 15;
5542 switch ((exit_qualification >> 4) & 3) {
5543 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005544 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005545 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005546 switch (cr) {
5547 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005548 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005549 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550 return 1;
5551 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005552 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005553 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005554 return 1;
5555 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005556 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005557 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005558 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005559 case 8: {
5560 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005561 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005562 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005563 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005564 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005565 return 1;
5566 if (cr8_prev <= cr8)
5567 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005568 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005569 return 0;
5570 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005571 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005572 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005573 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005574 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005575 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005576 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005577 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005578 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005579 case 1: /*mov from cr*/
5580 switch (cr) {
5581 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005582 val = kvm_read_cr3(vcpu);
5583 kvm_register_write(vcpu, reg, val);
5584 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005585 skip_emulated_instruction(vcpu);
5586 return 1;
5587 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005588 val = kvm_get_cr8(vcpu);
5589 kvm_register_write(vcpu, reg, val);
5590 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005591 skip_emulated_instruction(vcpu);
5592 return 1;
5593 }
5594 break;
5595 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005596 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005597 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005598 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005599
5600 skip_emulated_instruction(vcpu);
5601 return 1;
5602 default:
5603 break;
5604 }
Avi Kivity851ba692009-08-24 11:10:17 +03005605 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005606 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005607 (int)(exit_qualification >> 4) & 3, cr);
5608 return 0;
5609}
5610
Avi Kivity851ba692009-08-24 11:10:17 +03005611static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005612{
He, Qingbfdaab02007-09-12 14:18:28 +08005613 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005614 int dr, dr7, reg;
5615
5616 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5617 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5618
5619 /* First, if DR does not exist, trigger UD */
5620 if (!kvm_require_dr(vcpu, dr))
5621 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005622
Jan Kiszkaf2483412010-01-20 18:20:20 +01005623 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005624 if (!kvm_require_cpl(vcpu, 0))
5625 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005626 dr7 = vmcs_readl(GUEST_DR7);
5627 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005628 /*
5629 * As the vm-exit takes precedence over the debug trap, we
5630 * need to emulate the latter, either for the host or the
5631 * guest debugging itself.
5632 */
5633 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005634 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005635 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005636 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005637 vcpu->run->debug.arch.exception = DB_VECTOR;
5638 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005639 return 0;
5640 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005641 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005642 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005643 kvm_queue_exception(vcpu, DB_VECTOR);
5644 return 1;
5645 }
5646 }
5647
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005648 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005649 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5650 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005651
5652 /*
5653 * No more DR vmexits; force a reload of the debug registers
5654 * and reenter on this instruction. The next vmexit will
5655 * retrieve the full state of the debug registers.
5656 */
5657 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5658 return 1;
5659 }
5660
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005661 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5662 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005663 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005664
5665 if (kvm_get_dr(vcpu, dr, &val))
5666 return 1;
5667 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005668 } else
Nadav Amit57773922014-06-18 17:19:23 +03005669 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005670 return 1;
5671
Avi Kivity6aa8b732006-12-10 02:21:36 -08005672 skip_emulated_instruction(vcpu);
5673 return 1;
5674}
5675
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005676static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5677{
5678 return vcpu->arch.dr6;
5679}
5680
5681static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5682{
5683}
5684
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005685static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5686{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005687 get_debugreg(vcpu->arch.db[0], 0);
5688 get_debugreg(vcpu->arch.db[1], 1);
5689 get_debugreg(vcpu->arch.db[2], 2);
5690 get_debugreg(vcpu->arch.db[3], 3);
5691 get_debugreg(vcpu->arch.dr6, 6);
5692 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5693
5694 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005695 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005696}
5697
Gleb Natapov020df072010-04-13 10:05:23 +03005698static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5699{
5700 vmcs_writel(GUEST_DR7, val);
5701}
5702
Avi Kivity851ba692009-08-24 11:10:17 +03005703static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005704{
Avi Kivity06465c52007-02-28 20:46:53 +02005705 kvm_emulate_cpuid(vcpu);
5706 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005707}
5708
Avi Kivity851ba692009-08-24 11:10:17 +03005709static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005710{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005711 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005712 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005713
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005714 msr_info.index = ecx;
5715 msr_info.host_initiated = false;
5716 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005717 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005718 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005719 return 1;
5720 }
5721
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005722 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005723
Avi Kivity6aa8b732006-12-10 02:21:36 -08005724 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005725 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5726 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005727 skip_emulated_instruction(vcpu);
5728 return 1;
5729}
5730
Avi Kivity851ba692009-08-24 11:10:17 +03005731static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005732{
Will Auld8fe8ab42012-11-29 12:42:12 -08005733 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005734 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5735 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5736 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005737
Will Auld8fe8ab42012-11-29 12:42:12 -08005738 msr.data = data;
5739 msr.index = ecx;
5740 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005741 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005742 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005743 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005744 return 1;
5745 }
5746
Avi Kivity59200272010-01-25 19:47:02 +02005747 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005748 skip_emulated_instruction(vcpu);
5749 return 1;
5750}
5751
Avi Kivity851ba692009-08-24 11:10:17 +03005752static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005753{
Avi Kivity3842d132010-07-27 12:30:24 +03005754 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005755 return 1;
5756}
5757
Avi Kivity851ba692009-08-24 11:10:17 +03005758static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759{
Eddie Dong85f455f2007-07-06 12:20:49 +03005760 u32 cpu_based_vm_exec_control;
5761
5762 /* clear pending irq */
5763 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5764 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5765 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005766
Avi Kivity3842d132010-07-27 12:30:24 +03005767 kvm_make_request(KVM_REQ_EVENT, vcpu);
5768
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005769 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005770 return 1;
5771}
5772
Avi Kivity851ba692009-08-24 11:10:17 +03005773static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774{
Avi Kivityd3bef152007-06-05 15:53:05 +03005775 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005776}
5777
Avi Kivity851ba692009-08-24 11:10:17 +03005778static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005779{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005780 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005781}
5782
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005783static int handle_invd(struct kvm_vcpu *vcpu)
5784{
Andre Przywara51d8b662010-12-21 11:12:02 +01005785 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005786}
5787
Avi Kivity851ba692009-08-24 11:10:17 +03005788static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005789{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005790 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005791
5792 kvm_mmu_invlpg(vcpu, exit_qualification);
5793 skip_emulated_instruction(vcpu);
5794 return 1;
5795}
5796
Avi Kivityfee84b02011-11-10 14:57:25 +02005797static int handle_rdpmc(struct kvm_vcpu *vcpu)
5798{
5799 int err;
5800
5801 err = kvm_rdpmc(vcpu);
5802 kvm_complete_insn_gp(vcpu, err);
5803
5804 return 1;
5805}
5806
Avi Kivity851ba692009-08-24 11:10:17 +03005807static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005808{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005809 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005810 return 1;
5811}
5812
Dexuan Cui2acf9232010-06-10 11:27:12 +08005813static int handle_xsetbv(struct kvm_vcpu *vcpu)
5814{
5815 u64 new_bv = kvm_read_edx_eax(vcpu);
5816 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5817
5818 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5819 skip_emulated_instruction(vcpu);
5820 return 1;
5821}
5822
Wanpeng Lif53cd632014-12-02 19:14:58 +08005823static int handle_xsaves(struct kvm_vcpu *vcpu)
5824{
5825 skip_emulated_instruction(vcpu);
5826 WARN(1, "this should never happen\n");
5827 return 1;
5828}
5829
5830static int handle_xrstors(struct kvm_vcpu *vcpu)
5831{
5832 skip_emulated_instruction(vcpu);
5833 WARN(1, "this should never happen\n");
5834 return 1;
5835}
5836
Avi Kivity851ba692009-08-24 11:10:17 +03005837static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005838{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005839 if (likely(fasteoi)) {
5840 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5841 int access_type, offset;
5842
5843 access_type = exit_qualification & APIC_ACCESS_TYPE;
5844 offset = exit_qualification & APIC_ACCESS_OFFSET;
5845 /*
5846 * Sane guest uses MOV to write EOI, with written value
5847 * not cared. So make a short-circuit here by avoiding
5848 * heavy instruction emulation.
5849 */
5850 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5851 (offset == APIC_EOI)) {
5852 kvm_lapic_set_eoi(vcpu);
5853 skip_emulated_instruction(vcpu);
5854 return 1;
5855 }
5856 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005857 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005858}
5859
Yang Zhangc7c9c562013-01-25 10:18:51 +08005860static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5861{
5862 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5863 int vector = exit_qualification & 0xff;
5864
5865 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5866 kvm_apic_set_eoi_accelerated(vcpu, vector);
5867 return 1;
5868}
5869
Yang Zhang83d4c282013-01-25 10:18:49 +08005870static int handle_apic_write(struct kvm_vcpu *vcpu)
5871{
5872 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5873 u32 offset = exit_qualification & 0xfff;
5874
5875 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5876 kvm_apic_write_nodecode(vcpu, offset);
5877 return 1;
5878}
5879
Avi Kivity851ba692009-08-24 11:10:17 +03005880static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005881{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005882 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005883 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005884 bool has_error_code = false;
5885 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005886 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005887 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005888
5889 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005890 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005891 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005892
5893 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5894
5895 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005896 if (reason == TASK_SWITCH_GATE && idt_v) {
5897 switch (type) {
5898 case INTR_TYPE_NMI_INTR:
5899 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005900 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005901 break;
5902 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005903 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005904 kvm_clear_interrupt_queue(vcpu);
5905 break;
5906 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005907 if (vmx->idt_vectoring_info &
5908 VECTORING_INFO_DELIVER_CODE_MASK) {
5909 has_error_code = true;
5910 error_code =
5911 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5912 }
5913 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005914 case INTR_TYPE_SOFT_EXCEPTION:
5915 kvm_clear_exception_queue(vcpu);
5916 break;
5917 default:
5918 break;
5919 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005920 }
Izik Eidus37817f22008-03-24 23:14:53 +02005921 tss_selector = exit_qualification;
5922
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005923 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5924 type != INTR_TYPE_EXT_INTR &&
5925 type != INTR_TYPE_NMI_INTR))
5926 skip_emulated_instruction(vcpu);
5927
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005928 if (kvm_task_switch(vcpu, tss_selector,
5929 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5930 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005931 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5932 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5933 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005934 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005935 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005936
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005937 /*
5938 * TODO: What about debug traps on tss switch?
5939 * Are we supposed to inject them and update dr6?
5940 */
5941
5942 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005943}
5944
Avi Kivity851ba692009-08-24 11:10:17 +03005945static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005946{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005947 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005948 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005949 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005950 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005951
Sheng Yangf9c617f2009-03-25 10:08:52 +08005952 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005953
Sheng Yang14394422008-04-28 12:24:45 +08005954 gla_validity = (exit_qualification >> 7) & 0x3;
5955 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5956 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5957 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5958 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005959 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005960 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5961 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005962 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5963 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005964 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005965 }
5966
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005967 /*
5968 * EPT violation happened while executing iret from NMI,
5969 * "blocked by NMI" bit has to be set before next VM entry.
5970 * There are errata that may cause this bit to not be set:
5971 * AAK134, BY25.
5972 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005973 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5974 cpu_has_virtual_nmis() &&
5975 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005976 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5977
Sheng Yang14394422008-04-28 12:24:45 +08005978 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005979 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005980
5981 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005982 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005983 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005984 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005985 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005986 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005987
Yang Zhang25d92082013-08-06 12:00:32 +03005988 vcpu->arch.exit_qualification = exit_qualification;
5989
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005990 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005991}
5992
Avi Kivity851ba692009-08-24 11:10:17 +03005993static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005994{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005995 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005996 gpa_t gpa;
5997
5998 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005999 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006000 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006001 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006002 return 1;
6003 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006004
Paolo Bonzini450869d2015-11-04 13:41:21 +01006005 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006006 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006007 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6008 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006009
6010 if (unlikely(ret == RET_MMIO_PF_INVALID))
6011 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6012
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006013 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006014 return 1;
6015
6016 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006017 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006018
Avi Kivity851ba692009-08-24 11:10:17 +03006019 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6020 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006021
6022 return 0;
6023}
6024
Avi Kivity851ba692009-08-24 11:10:17 +03006025static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006026{
6027 u32 cpu_based_vm_exec_control;
6028
6029 /* clear pending NMI */
6030 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6031 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6032 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6033 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006034 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006035
6036 return 1;
6037}
6038
Mohammed Gamal80ced182009-09-01 12:48:18 +02006039static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006040{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006041 struct vcpu_vmx *vmx = to_vmx(vcpu);
6042 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006043 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006044 u32 cpu_exec_ctrl;
6045 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006046 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006047
6048 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6049 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006050
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006051 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006052 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006053 return handle_interrupt_window(&vmx->vcpu);
6054
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006055 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6056 return 1;
6057
Gleb Natapov991eebf2013-04-11 12:10:51 +03006058 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006059
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006060 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006061 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006062 ret = 0;
6063 goto out;
6064 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006065
Avi Kivityde5f70e2012-06-12 20:22:28 +03006066 if (err != EMULATE_DONE) {
6067 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6068 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6069 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006070 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006071 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006072
Gleb Natapov8d76c492013-05-08 18:38:44 +03006073 if (vcpu->arch.halt_request) {
6074 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006075 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006076 goto out;
6077 }
6078
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006079 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006080 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006081 if (need_resched())
6082 schedule();
6083 }
6084
Mohammed Gamal80ced182009-09-01 12:48:18 +02006085out:
6086 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006087}
6088
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006089static int __grow_ple_window(int val)
6090{
6091 if (ple_window_grow < 1)
6092 return ple_window;
6093
6094 val = min(val, ple_window_actual_max);
6095
6096 if (ple_window_grow < ple_window)
6097 val *= ple_window_grow;
6098 else
6099 val += ple_window_grow;
6100
6101 return val;
6102}
6103
6104static int __shrink_ple_window(int val, int modifier, int minimum)
6105{
6106 if (modifier < 1)
6107 return ple_window;
6108
6109 if (modifier < ple_window)
6110 val /= modifier;
6111 else
6112 val -= modifier;
6113
6114 return max(val, minimum);
6115}
6116
6117static void grow_ple_window(struct kvm_vcpu *vcpu)
6118{
6119 struct vcpu_vmx *vmx = to_vmx(vcpu);
6120 int old = vmx->ple_window;
6121
6122 vmx->ple_window = __grow_ple_window(old);
6123
6124 if (vmx->ple_window != old)
6125 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006126
6127 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006128}
6129
6130static void shrink_ple_window(struct kvm_vcpu *vcpu)
6131{
6132 struct vcpu_vmx *vmx = to_vmx(vcpu);
6133 int old = vmx->ple_window;
6134
6135 vmx->ple_window = __shrink_ple_window(old,
6136 ple_window_shrink, ple_window);
6137
6138 if (vmx->ple_window != old)
6139 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006140
6141 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006142}
6143
6144/*
6145 * ple_window_actual_max is computed to be one grow_ple_window() below
6146 * ple_window_max. (See __grow_ple_window for the reason.)
6147 * This prevents overflows, because ple_window_max is int.
6148 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6149 * this process.
6150 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6151 */
6152static void update_ple_window_actual_max(void)
6153{
6154 ple_window_actual_max =
6155 __shrink_ple_window(max(ple_window_max, ple_window),
6156 ple_window_grow, INT_MIN);
6157}
6158
Feng Wubf9f6ac2015-09-18 22:29:55 +08006159/*
6160 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6161 */
6162static void wakeup_handler(void)
6163{
6164 struct kvm_vcpu *vcpu;
6165 int cpu = smp_processor_id();
6166
6167 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6168 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6169 blocked_vcpu_list) {
6170 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6171
6172 if (pi_test_on(pi_desc) == 1)
6173 kvm_vcpu_kick(vcpu);
6174 }
6175 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6176}
6177
Tiejun Chenf2c76482014-10-28 10:14:47 +08006178static __init int hardware_setup(void)
6179{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006180 int r = -ENOMEM, i, msr;
6181
6182 rdmsrl_safe(MSR_EFER, &host_efer);
6183
6184 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6185 kvm_define_shared_msr(i, vmx_msr_index[i]);
6186
6187 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6188 if (!vmx_io_bitmap_a)
6189 return r;
6190
6191 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6192 if (!vmx_io_bitmap_b)
6193 goto out;
6194
6195 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6196 if (!vmx_msr_bitmap_legacy)
6197 goto out1;
6198
6199 vmx_msr_bitmap_legacy_x2apic =
6200 (unsigned long *)__get_free_page(GFP_KERNEL);
6201 if (!vmx_msr_bitmap_legacy_x2apic)
6202 goto out2;
6203
6204 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6205 if (!vmx_msr_bitmap_longmode)
6206 goto out3;
6207
6208 vmx_msr_bitmap_longmode_x2apic =
6209 (unsigned long *)__get_free_page(GFP_KERNEL);
6210 if (!vmx_msr_bitmap_longmode_x2apic)
6211 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006212
6213 if (nested) {
6214 vmx_msr_bitmap_nested =
6215 (unsigned long *)__get_free_page(GFP_KERNEL);
6216 if (!vmx_msr_bitmap_nested)
6217 goto out5;
6218 }
6219
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006220 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6221 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006222 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006223
6224 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6225 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006226 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006227
6228 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6229 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6230
6231 /*
6232 * Allow direct access to the PC debug port (it is often used for I/O
6233 * delays, but the vmexits simply slow things down).
6234 */
6235 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6236 clear_bit(0x80, vmx_io_bitmap_a);
6237
6238 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6239
6240 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6241 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006242 if (nested)
6243 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006244
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006245 if (setup_vmcs_config(&vmcs_config) < 0) {
6246 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006247 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006248 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006249
6250 if (boot_cpu_has(X86_FEATURE_NX))
6251 kvm_enable_efer_bits(EFER_NX);
6252
6253 if (!cpu_has_vmx_vpid())
6254 enable_vpid = 0;
6255 if (!cpu_has_vmx_shadow_vmcs())
6256 enable_shadow_vmcs = 0;
6257 if (enable_shadow_vmcs)
6258 init_vmcs_shadow_fields();
6259
6260 if (!cpu_has_vmx_ept() ||
6261 !cpu_has_vmx_ept_4levels()) {
6262 enable_ept = 0;
6263 enable_unrestricted_guest = 0;
6264 enable_ept_ad_bits = 0;
6265 }
6266
6267 if (!cpu_has_vmx_ept_ad_bits())
6268 enable_ept_ad_bits = 0;
6269
6270 if (!cpu_has_vmx_unrestricted_guest())
6271 enable_unrestricted_guest = 0;
6272
Paolo Bonziniad15a292015-01-30 16:18:49 +01006273 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006274 flexpriority_enabled = 0;
6275
Paolo Bonziniad15a292015-01-30 16:18:49 +01006276 /*
6277 * set_apic_access_page_addr() is used to reload apic access
6278 * page upon invalidation. No need to do anything if not
6279 * using the APIC_ACCESS_ADDR VMCS field.
6280 */
6281 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006282 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006283
6284 if (!cpu_has_vmx_tpr_shadow())
6285 kvm_x86_ops->update_cr8_intercept = NULL;
6286
6287 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6288 kvm_disable_largepages();
6289
6290 if (!cpu_has_vmx_ple())
6291 ple_gap = 0;
6292
6293 if (!cpu_has_vmx_apicv())
6294 enable_apicv = 0;
6295
Haozhong Zhang64903d62015-10-20 15:39:09 +08006296 if (cpu_has_vmx_tsc_scaling()) {
6297 kvm_has_tsc_control = true;
6298 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6299 kvm_tsc_scaling_ratio_frac_bits = 48;
6300 }
6301
Tiejun Chenbaa03522014-12-23 16:21:11 +08006302 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6303 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6304 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6305 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6306 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6307 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6308 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6309
6310 memcpy(vmx_msr_bitmap_legacy_x2apic,
6311 vmx_msr_bitmap_legacy, PAGE_SIZE);
6312 memcpy(vmx_msr_bitmap_longmode_x2apic,
6313 vmx_msr_bitmap_longmode, PAGE_SIZE);
6314
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006315 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6316
Tiejun Chenbaa03522014-12-23 16:21:11 +08006317 if (enable_apicv) {
6318 for (msr = 0x800; msr <= 0x8ff; msr++)
6319 vmx_disable_intercept_msr_read_x2apic(msr);
6320
6321 /* According SDM, in x2apic mode, the whole id reg is used.
6322 * But in KVM, it only use the highest eight bits. Need to
6323 * intercept it */
6324 vmx_enable_intercept_msr_read_x2apic(0x802);
6325 /* TMCCT */
6326 vmx_enable_intercept_msr_read_x2apic(0x839);
6327 /* TPR */
6328 vmx_disable_intercept_msr_write_x2apic(0x808);
6329 /* EOI */
6330 vmx_disable_intercept_msr_write_x2apic(0x80b);
6331 /* SELF-IPI */
6332 vmx_disable_intercept_msr_write_x2apic(0x83f);
6333 }
6334
6335 if (enable_ept) {
6336 kvm_mmu_set_mask_ptes(0ull,
6337 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6338 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6339 0ull, VMX_EPT_EXECUTABLE_MASK);
6340 ept_set_mmio_spte_mask();
6341 kvm_enable_tdp();
6342 } else
6343 kvm_disable_tdp();
6344
6345 update_ple_window_actual_max();
6346
Kai Huang843e4332015-01-28 10:54:28 +08006347 /*
6348 * Only enable PML when hardware supports PML feature, and both EPT
6349 * and EPT A/D bit features are enabled -- PML depends on them to work.
6350 */
6351 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6352 enable_pml = 0;
6353
6354 if (!enable_pml) {
6355 kvm_x86_ops->slot_enable_log_dirty = NULL;
6356 kvm_x86_ops->slot_disable_log_dirty = NULL;
6357 kvm_x86_ops->flush_log_dirty = NULL;
6358 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6359 }
6360
Feng Wubf9f6ac2015-09-18 22:29:55 +08006361 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6362
Tiejun Chenf2c76482014-10-28 10:14:47 +08006363 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006364
Wincy Van3af18d92015-02-03 23:49:31 +08006365out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006366 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006367out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006368 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006369out6:
6370 if (nested)
6371 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006372out5:
6373 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6374out4:
6375 free_page((unsigned long)vmx_msr_bitmap_longmode);
6376out3:
6377 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6378out2:
6379 free_page((unsigned long)vmx_msr_bitmap_legacy);
6380out1:
6381 free_page((unsigned long)vmx_io_bitmap_b);
6382out:
6383 free_page((unsigned long)vmx_io_bitmap_a);
6384
6385 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006386}
6387
6388static __exit void hardware_unsetup(void)
6389{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006390 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6391 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6392 free_page((unsigned long)vmx_msr_bitmap_legacy);
6393 free_page((unsigned long)vmx_msr_bitmap_longmode);
6394 free_page((unsigned long)vmx_io_bitmap_b);
6395 free_page((unsigned long)vmx_io_bitmap_a);
6396 free_page((unsigned long)vmx_vmwrite_bitmap);
6397 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006398 if (nested)
6399 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006400
Tiejun Chenf2c76482014-10-28 10:14:47 +08006401 free_kvm_area();
6402}
6403
Avi Kivity6aa8b732006-12-10 02:21:36 -08006404/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006405 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6406 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6407 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006408static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006409{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006410 if (ple_gap)
6411 grow_ple_window(vcpu);
6412
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006413 skip_emulated_instruction(vcpu);
6414 kvm_vcpu_on_spin(vcpu);
6415
6416 return 1;
6417}
6418
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006419static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006420{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006421 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006422 return 1;
6423}
6424
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006425static int handle_mwait(struct kvm_vcpu *vcpu)
6426{
6427 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6428 return handle_nop(vcpu);
6429}
6430
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006431static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6432{
6433 return 1;
6434}
6435
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006436static int handle_monitor(struct kvm_vcpu *vcpu)
6437{
6438 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6439 return handle_nop(vcpu);
6440}
6441
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006442/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006443 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6444 * We could reuse a single VMCS for all the L2 guests, but we also want the
6445 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6446 * allows keeping them loaded on the processor, and in the future will allow
6447 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6448 * every entry if they never change.
6449 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6450 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6451 *
6452 * The following functions allocate and free a vmcs02 in this pool.
6453 */
6454
6455/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6456static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6457{
6458 struct vmcs02_list *item;
6459 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6460 if (item->vmptr == vmx->nested.current_vmptr) {
6461 list_move(&item->list, &vmx->nested.vmcs02_pool);
6462 return &item->vmcs02;
6463 }
6464
6465 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6466 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006467 item = list_last_entry(&vmx->nested.vmcs02_pool,
6468 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006469 item->vmptr = vmx->nested.current_vmptr;
6470 list_move(&item->list, &vmx->nested.vmcs02_pool);
6471 return &item->vmcs02;
6472 }
6473
6474 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006475 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006476 if (!item)
6477 return NULL;
6478 item->vmcs02.vmcs = alloc_vmcs();
6479 if (!item->vmcs02.vmcs) {
6480 kfree(item);
6481 return NULL;
6482 }
6483 loaded_vmcs_init(&item->vmcs02);
6484 item->vmptr = vmx->nested.current_vmptr;
6485 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6486 vmx->nested.vmcs02_num++;
6487 return &item->vmcs02;
6488}
6489
6490/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6491static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6492{
6493 struct vmcs02_list *item;
6494 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6495 if (item->vmptr == vmptr) {
6496 free_loaded_vmcs(&item->vmcs02);
6497 list_del(&item->list);
6498 kfree(item);
6499 vmx->nested.vmcs02_num--;
6500 return;
6501 }
6502}
6503
6504/*
6505 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006506 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6507 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006508 */
6509static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6510{
6511 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006512
6513 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006514 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006515 /*
6516 * Something will leak if the above WARN triggers. Better than
6517 * a use-after-free.
6518 */
6519 if (vmx->loaded_vmcs == &item->vmcs02)
6520 continue;
6521
6522 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006523 list_del(&item->list);
6524 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006525 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006526 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006527}
6528
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006529/*
6530 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6531 * set the success or error code of an emulated VMX instruction, as specified
6532 * by Vol 2B, VMX Instruction Reference, "Conventions".
6533 */
6534static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6535{
6536 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6537 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6538 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6539}
6540
6541static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6542{
6543 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6544 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6545 X86_EFLAGS_SF | X86_EFLAGS_OF))
6546 | X86_EFLAGS_CF);
6547}
6548
Abel Gordon145c28d2013-04-18 14:36:55 +03006549static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006550 u32 vm_instruction_error)
6551{
6552 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6553 /*
6554 * failValid writes the error number to the current VMCS, which
6555 * can't be done there isn't a current VMCS.
6556 */
6557 nested_vmx_failInvalid(vcpu);
6558 return;
6559 }
6560 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6561 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6562 X86_EFLAGS_SF | X86_EFLAGS_OF))
6563 | X86_EFLAGS_ZF);
6564 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6565 /*
6566 * We don't need to force a shadow sync because
6567 * VM_INSTRUCTION_ERROR is not shadowed
6568 */
6569}
Abel Gordon145c28d2013-04-18 14:36:55 +03006570
Wincy Vanff651cb2014-12-11 08:52:58 +03006571static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6572{
6573 /* TODO: not to reset guest simply here. */
6574 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6575 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6576}
6577
Jan Kiszkaf4124502014-03-07 20:03:13 +01006578static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6579{
6580 struct vcpu_vmx *vmx =
6581 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6582
6583 vmx->nested.preemption_timer_expired = true;
6584 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6585 kvm_vcpu_kick(&vmx->vcpu);
6586
6587 return HRTIMER_NORESTART;
6588}
6589
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006590/*
Bandan Das19677e32014-05-06 02:19:15 -04006591 * Decode the memory-address operand of a vmx instruction, as recorded on an
6592 * exit caused by such an instruction (run by a guest hypervisor).
6593 * On success, returns 0. When the operand is invalid, returns 1 and throws
6594 * #UD or #GP.
6595 */
6596static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6597 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006598 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006599{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006600 gva_t off;
6601 bool exn;
6602 struct kvm_segment s;
6603
Bandan Das19677e32014-05-06 02:19:15 -04006604 /*
6605 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6606 * Execution", on an exit, vmx_instruction_info holds most of the
6607 * addressing components of the operand. Only the displacement part
6608 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6609 * For how an actual address is calculated from all these components,
6610 * refer to Vol. 1, "Operand Addressing".
6611 */
6612 int scaling = vmx_instruction_info & 3;
6613 int addr_size = (vmx_instruction_info >> 7) & 7;
6614 bool is_reg = vmx_instruction_info & (1u << 10);
6615 int seg_reg = (vmx_instruction_info >> 15) & 7;
6616 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6617 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6618 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6619 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6620
6621 if (is_reg) {
6622 kvm_queue_exception(vcpu, UD_VECTOR);
6623 return 1;
6624 }
6625
6626 /* Addr = segment_base + offset */
6627 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006628 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006629 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006630 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006631 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006632 off += kvm_register_read(vcpu, index_reg)<<scaling;
6633 vmx_get_segment(vcpu, &s, seg_reg);
6634 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006635
6636 if (addr_size == 1) /* 32 bit */
6637 *ret &= 0xffffffff;
6638
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006639 /* Checks for #GP/#SS exceptions. */
6640 exn = false;
6641 if (is_protmode(vcpu)) {
6642 /* Protected mode: apply checks for segment validity in the
6643 * following order:
6644 * - segment type check (#GP(0) may be thrown)
6645 * - usability check (#GP(0)/#SS(0))
6646 * - limit check (#GP(0)/#SS(0))
6647 */
6648 if (wr)
6649 /* #GP(0) if the destination operand is located in a
6650 * read-only data segment or any code segment.
6651 */
6652 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6653 else
6654 /* #GP(0) if the source operand is located in an
6655 * execute-only code segment
6656 */
6657 exn = ((s.type & 0xa) == 8);
6658 }
6659 if (exn) {
6660 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6661 return 1;
6662 }
6663 if (is_long_mode(vcpu)) {
6664 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6665 * non-canonical form. This is an only check for long mode.
6666 */
6667 exn = is_noncanonical_address(*ret);
6668 } else if (is_protmode(vcpu)) {
6669 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6670 */
6671 exn = (s.unusable != 0);
6672 /* Protected mode: #GP(0)/#SS(0) if the memory
6673 * operand is outside the segment limit.
6674 */
6675 exn = exn || (off + sizeof(u64) > s.limit);
6676 }
6677 if (exn) {
6678 kvm_queue_exception_e(vcpu,
6679 seg_reg == VCPU_SREG_SS ?
6680 SS_VECTOR : GP_VECTOR,
6681 0);
6682 return 1;
6683 }
6684
Bandan Das19677e32014-05-06 02:19:15 -04006685 return 0;
6686}
6687
6688/*
Bandan Das3573e222014-05-06 02:19:16 -04006689 * This function performs the various checks including
6690 * - if it's 4KB aligned
6691 * - No bits beyond the physical address width are set
6692 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006693 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006694 */
Bandan Das4291b582014-05-06 02:19:18 -04006695static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6696 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006697{
6698 gva_t gva;
6699 gpa_t vmptr;
6700 struct x86_exception e;
6701 struct page *page;
6702 struct vcpu_vmx *vmx = to_vmx(vcpu);
6703 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6704
6705 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006706 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006707 return 1;
6708
6709 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6710 sizeof(vmptr), &e)) {
6711 kvm_inject_page_fault(vcpu, &e);
6712 return 1;
6713 }
6714
6715 switch (exit_reason) {
6716 case EXIT_REASON_VMON:
6717 /*
6718 * SDM 3: 24.11.5
6719 * The first 4 bytes of VMXON region contain the supported
6720 * VMCS revision identifier
6721 *
6722 * Note - IA32_VMX_BASIC[48] will never be 1
6723 * for the nested case;
6724 * which replaces physical address width with 32
6725 *
6726 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006727 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006728 nested_vmx_failInvalid(vcpu);
6729 skip_emulated_instruction(vcpu);
6730 return 1;
6731 }
6732
6733 page = nested_get_page(vcpu, vmptr);
6734 if (page == NULL ||
6735 *(u32 *)kmap(page) != VMCS12_REVISION) {
6736 nested_vmx_failInvalid(vcpu);
6737 kunmap(page);
6738 skip_emulated_instruction(vcpu);
6739 return 1;
6740 }
6741 kunmap(page);
6742 vmx->nested.vmxon_ptr = vmptr;
6743 break;
Bandan Das4291b582014-05-06 02:19:18 -04006744 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006745 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006746 nested_vmx_failValid(vcpu,
6747 VMXERR_VMCLEAR_INVALID_ADDRESS);
6748 skip_emulated_instruction(vcpu);
6749 return 1;
6750 }
Bandan Das3573e222014-05-06 02:19:16 -04006751
Bandan Das4291b582014-05-06 02:19:18 -04006752 if (vmptr == vmx->nested.vmxon_ptr) {
6753 nested_vmx_failValid(vcpu,
6754 VMXERR_VMCLEAR_VMXON_POINTER);
6755 skip_emulated_instruction(vcpu);
6756 return 1;
6757 }
6758 break;
6759 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006760 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006761 nested_vmx_failValid(vcpu,
6762 VMXERR_VMPTRLD_INVALID_ADDRESS);
6763 skip_emulated_instruction(vcpu);
6764 return 1;
6765 }
6766
6767 if (vmptr == vmx->nested.vmxon_ptr) {
6768 nested_vmx_failValid(vcpu,
6769 VMXERR_VMCLEAR_VMXON_POINTER);
6770 skip_emulated_instruction(vcpu);
6771 return 1;
6772 }
6773 break;
Bandan Das3573e222014-05-06 02:19:16 -04006774 default:
6775 return 1; /* shouldn't happen */
6776 }
6777
Bandan Das4291b582014-05-06 02:19:18 -04006778 if (vmpointer)
6779 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006780 return 0;
6781}
6782
6783/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006784 * Emulate the VMXON instruction.
6785 * Currently, we just remember that VMX is active, and do not save or even
6786 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6787 * do not currently need to store anything in that guest-allocated memory
6788 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6789 * argument is different from the VMXON pointer (which the spec says they do).
6790 */
6791static int handle_vmon(struct kvm_vcpu *vcpu)
6792{
6793 struct kvm_segment cs;
6794 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006795 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006796 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6797 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006798
6799 /* The Intel VMX Instruction Reference lists a bunch of bits that
6800 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6801 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6802 * Otherwise, we should fail with #UD. We test these now:
6803 */
6804 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6805 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6806 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6807 kvm_queue_exception(vcpu, UD_VECTOR);
6808 return 1;
6809 }
6810
6811 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6812 if (is_long_mode(vcpu) && !cs.l) {
6813 kvm_queue_exception(vcpu, UD_VECTOR);
6814 return 1;
6815 }
6816
6817 if (vmx_get_cpl(vcpu)) {
6818 kvm_inject_gp(vcpu, 0);
6819 return 1;
6820 }
Bandan Das3573e222014-05-06 02:19:16 -04006821
Bandan Das4291b582014-05-06 02:19:18 -04006822 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006823 return 1;
6824
Abel Gordon145c28d2013-04-18 14:36:55 +03006825 if (vmx->nested.vmxon) {
6826 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6827 skip_emulated_instruction(vcpu);
6828 return 1;
6829 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006830
6831 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6832 != VMXON_NEEDED_FEATURES) {
6833 kvm_inject_gp(vcpu, 0);
6834 return 1;
6835 }
6836
Abel Gordon8de48832013-04-18 14:37:25 +03006837 if (enable_shadow_vmcs) {
6838 shadow_vmcs = alloc_vmcs();
6839 if (!shadow_vmcs)
6840 return -ENOMEM;
6841 /* mark vmcs as shadow */
6842 shadow_vmcs->revision_id |= (1u << 31);
6843 /* init shadow vmcs */
6844 vmcs_clear(shadow_vmcs);
6845 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6846 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006847
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006848 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6849 vmx->nested.vmcs02_num = 0;
6850
Jan Kiszkaf4124502014-03-07 20:03:13 +01006851 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6852 HRTIMER_MODE_REL);
6853 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6854
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006855 vmx->nested.vmxon = true;
6856
6857 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006858 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006859 return 1;
6860}
6861
6862/*
6863 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6864 * for running VMX instructions (except VMXON, whose prerequisites are
6865 * slightly different). It also specifies what exception to inject otherwise.
6866 */
6867static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6868{
6869 struct kvm_segment cs;
6870 struct vcpu_vmx *vmx = to_vmx(vcpu);
6871
6872 if (!vmx->nested.vmxon) {
6873 kvm_queue_exception(vcpu, UD_VECTOR);
6874 return 0;
6875 }
6876
6877 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6878 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6879 (is_long_mode(vcpu) && !cs.l)) {
6880 kvm_queue_exception(vcpu, UD_VECTOR);
6881 return 0;
6882 }
6883
6884 if (vmx_get_cpl(vcpu)) {
6885 kvm_inject_gp(vcpu, 0);
6886 return 0;
6887 }
6888
6889 return 1;
6890}
6891
Abel Gordone7953d72013-04-18 14:37:55 +03006892static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6893{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006894 if (vmx->nested.current_vmptr == -1ull)
6895 return;
6896
6897 /* current_vmptr and current_vmcs12 are always set/reset together */
6898 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6899 return;
6900
Abel Gordon012f83c2013-04-18 14:39:25 +03006901 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006902 /* copy to memory all shadowed fields in case
6903 they were modified */
6904 copy_shadow_to_vmcs12(vmx);
6905 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08006906 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6907 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006908 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006909 }
Wincy Van705699a2015-02-03 23:58:17 +08006910 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006911 kunmap(vmx->nested.current_vmcs12_page);
6912 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006913 vmx->nested.current_vmptr = -1ull;
6914 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006915}
6916
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006917/*
6918 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6919 * just stops using VMX.
6920 */
6921static void free_nested(struct vcpu_vmx *vmx)
6922{
6923 if (!vmx->nested.vmxon)
6924 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006925
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006926 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07006927 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006928 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006929 if (enable_shadow_vmcs)
6930 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006931 /* Unpin physical memory we referred to in current vmcs02 */
6932 if (vmx->nested.apic_access_page) {
6933 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006934 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006935 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006936 if (vmx->nested.virtual_apic_page) {
6937 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006938 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006939 }
Wincy Van705699a2015-02-03 23:58:17 +08006940 if (vmx->nested.pi_desc_page) {
6941 kunmap(vmx->nested.pi_desc_page);
6942 nested_release_page(vmx->nested.pi_desc_page);
6943 vmx->nested.pi_desc_page = NULL;
6944 vmx->nested.pi_desc = NULL;
6945 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006946
6947 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006948}
6949
6950/* Emulate the VMXOFF instruction */
6951static int handle_vmoff(struct kvm_vcpu *vcpu)
6952{
6953 if (!nested_vmx_check_permission(vcpu))
6954 return 1;
6955 free_nested(to_vmx(vcpu));
6956 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006957 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006958 return 1;
6959}
6960
Nadav Har'El27d6c862011-05-25 23:06:59 +03006961/* Emulate the VMCLEAR instruction */
6962static int handle_vmclear(struct kvm_vcpu *vcpu)
6963{
6964 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006965 gpa_t vmptr;
6966 struct vmcs12 *vmcs12;
6967 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006968
6969 if (!nested_vmx_check_permission(vcpu))
6970 return 1;
6971
Bandan Das4291b582014-05-06 02:19:18 -04006972 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006973 return 1;
6974
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006975 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006976 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006977
6978 page = nested_get_page(vcpu, vmptr);
6979 if (page == NULL) {
6980 /*
6981 * For accurate processor emulation, VMCLEAR beyond available
6982 * physical memory should do nothing at all. However, it is
6983 * possible that a nested vmx bug, not a guest hypervisor bug,
6984 * resulted in this case, so let's shut down before doing any
6985 * more damage:
6986 */
6987 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6988 return 1;
6989 }
6990 vmcs12 = kmap(page);
6991 vmcs12->launch_state = 0;
6992 kunmap(page);
6993 nested_release_page(page);
6994
6995 nested_free_vmcs02(vmx, vmptr);
6996
6997 skip_emulated_instruction(vcpu);
6998 nested_vmx_succeed(vcpu);
6999 return 1;
7000}
7001
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007002static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7003
7004/* Emulate the VMLAUNCH instruction */
7005static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7006{
7007 return nested_vmx_run(vcpu, true);
7008}
7009
7010/* Emulate the VMRESUME instruction */
7011static int handle_vmresume(struct kvm_vcpu *vcpu)
7012{
7013
7014 return nested_vmx_run(vcpu, false);
7015}
7016
Nadav Har'El49f705c2011-05-25 23:08:30 +03007017enum vmcs_field_type {
7018 VMCS_FIELD_TYPE_U16 = 0,
7019 VMCS_FIELD_TYPE_U64 = 1,
7020 VMCS_FIELD_TYPE_U32 = 2,
7021 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7022};
7023
7024static inline int vmcs_field_type(unsigned long field)
7025{
7026 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7027 return VMCS_FIELD_TYPE_U32;
7028 return (field >> 13) & 0x3 ;
7029}
7030
7031static inline int vmcs_field_readonly(unsigned long field)
7032{
7033 return (((field >> 10) & 0x3) == 1);
7034}
7035
7036/*
7037 * Read a vmcs12 field. Since these can have varying lengths and we return
7038 * one type, we chose the biggest type (u64) and zero-extend the return value
7039 * to that size. Note that the caller, handle_vmread, might need to use only
7040 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7041 * 64-bit fields are to be returned).
7042 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007043static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7044 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007045{
7046 short offset = vmcs_field_to_offset(field);
7047 char *p;
7048
7049 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007050 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007051
7052 p = ((char *)(get_vmcs12(vcpu))) + offset;
7053
7054 switch (vmcs_field_type(field)) {
7055 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7056 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007057 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007058 case VMCS_FIELD_TYPE_U16:
7059 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007060 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007061 case VMCS_FIELD_TYPE_U32:
7062 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007063 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007064 case VMCS_FIELD_TYPE_U64:
7065 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007066 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007067 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007068 WARN_ON(1);
7069 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007070 }
7071}
7072
Abel Gordon20b97fe2013-04-18 14:36:25 +03007073
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007074static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7075 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007076 short offset = vmcs_field_to_offset(field);
7077 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7078 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007079 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007080
7081 switch (vmcs_field_type(field)) {
7082 case VMCS_FIELD_TYPE_U16:
7083 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007084 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007085 case VMCS_FIELD_TYPE_U32:
7086 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007087 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007088 case VMCS_FIELD_TYPE_U64:
7089 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007090 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007091 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7092 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007093 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007094 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007095 WARN_ON(1);
7096 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007097 }
7098
7099}
7100
Abel Gordon16f5b902013-04-18 14:38:25 +03007101static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7102{
7103 int i;
7104 unsigned long field;
7105 u64 field_value;
7106 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007107 const unsigned long *fields = shadow_read_write_fields;
7108 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007109
Jan Kiszka282da872014-10-08 18:05:39 +02007110 preempt_disable();
7111
Abel Gordon16f5b902013-04-18 14:38:25 +03007112 vmcs_load(shadow_vmcs);
7113
7114 for (i = 0; i < num_fields; i++) {
7115 field = fields[i];
7116 switch (vmcs_field_type(field)) {
7117 case VMCS_FIELD_TYPE_U16:
7118 field_value = vmcs_read16(field);
7119 break;
7120 case VMCS_FIELD_TYPE_U32:
7121 field_value = vmcs_read32(field);
7122 break;
7123 case VMCS_FIELD_TYPE_U64:
7124 field_value = vmcs_read64(field);
7125 break;
7126 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7127 field_value = vmcs_readl(field);
7128 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007129 default:
7130 WARN_ON(1);
7131 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007132 }
7133 vmcs12_write_any(&vmx->vcpu, field, field_value);
7134 }
7135
7136 vmcs_clear(shadow_vmcs);
7137 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007138
7139 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007140}
7141
Abel Gordonc3114422013-04-18 14:38:55 +03007142static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7143{
Mathias Krausec2bae892013-06-26 20:36:21 +02007144 const unsigned long *fields[] = {
7145 shadow_read_write_fields,
7146 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007147 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007148 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007149 max_shadow_read_write_fields,
7150 max_shadow_read_only_fields
7151 };
7152 int i, q;
7153 unsigned long field;
7154 u64 field_value = 0;
7155 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7156
7157 vmcs_load(shadow_vmcs);
7158
Mathias Krausec2bae892013-06-26 20:36:21 +02007159 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007160 for (i = 0; i < max_fields[q]; i++) {
7161 field = fields[q][i];
7162 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7163
7164 switch (vmcs_field_type(field)) {
7165 case VMCS_FIELD_TYPE_U16:
7166 vmcs_write16(field, (u16)field_value);
7167 break;
7168 case VMCS_FIELD_TYPE_U32:
7169 vmcs_write32(field, (u32)field_value);
7170 break;
7171 case VMCS_FIELD_TYPE_U64:
7172 vmcs_write64(field, (u64)field_value);
7173 break;
7174 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7175 vmcs_writel(field, (long)field_value);
7176 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007177 default:
7178 WARN_ON(1);
7179 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007180 }
7181 }
7182 }
7183
7184 vmcs_clear(shadow_vmcs);
7185 vmcs_load(vmx->loaded_vmcs->vmcs);
7186}
7187
Nadav Har'El49f705c2011-05-25 23:08:30 +03007188/*
7189 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7190 * used before) all generate the same failure when it is missing.
7191 */
7192static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7193{
7194 struct vcpu_vmx *vmx = to_vmx(vcpu);
7195 if (vmx->nested.current_vmptr == -1ull) {
7196 nested_vmx_failInvalid(vcpu);
7197 skip_emulated_instruction(vcpu);
7198 return 0;
7199 }
7200 return 1;
7201}
7202
7203static int handle_vmread(struct kvm_vcpu *vcpu)
7204{
7205 unsigned long field;
7206 u64 field_value;
7207 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7208 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7209 gva_t gva = 0;
7210
7211 if (!nested_vmx_check_permission(vcpu) ||
7212 !nested_vmx_check_vmcs12(vcpu))
7213 return 1;
7214
7215 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007216 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007217 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007218 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007219 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7220 skip_emulated_instruction(vcpu);
7221 return 1;
7222 }
7223 /*
7224 * Now copy part of this value to register or memory, as requested.
7225 * Note that the number of bits actually copied is 32 or 64 depending
7226 * on the guest's mode (32 or 64 bit), not on the given field's length.
7227 */
7228 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007229 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007230 field_value);
7231 } else {
7232 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007233 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007234 return 1;
7235 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7236 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7237 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7238 }
7239
7240 nested_vmx_succeed(vcpu);
7241 skip_emulated_instruction(vcpu);
7242 return 1;
7243}
7244
7245
7246static int handle_vmwrite(struct kvm_vcpu *vcpu)
7247{
7248 unsigned long field;
7249 gva_t gva;
7250 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7251 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007252 /* The value to write might be 32 or 64 bits, depending on L1's long
7253 * mode, and eventually we need to write that into a field of several
7254 * possible lengths. The code below first zero-extends the value to 64
7255 * bit (field_value), and then copies only the approriate number of
7256 * bits into the vmcs12 field.
7257 */
7258 u64 field_value = 0;
7259 struct x86_exception e;
7260
7261 if (!nested_vmx_check_permission(vcpu) ||
7262 !nested_vmx_check_vmcs12(vcpu))
7263 return 1;
7264
7265 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007266 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007267 (((vmx_instruction_info) >> 3) & 0xf));
7268 else {
7269 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007270 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007271 return 1;
7272 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007273 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007274 kvm_inject_page_fault(vcpu, &e);
7275 return 1;
7276 }
7277 }
7278
7279
Nadav Amit27e6fb52014-06-18 17:19:26 +03007280 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007281 if (vmcs_field_readonly(field)) {
7282 nested_vmx_failValid(vcpu,
7283 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7284 skip_emulated_instruction(vcpu);
7285 return 1;
7286 }
7287
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007288 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007289 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7290 skip_emulated_instruction(vcpu);
7291 return 1;
7292 }
7293
7294 nested_vmx_succeed(vcpu);
7295 skip_emulated_instruction(vcpu);
7296 return 1;
7297}
7298
Nadav Har'El63846662011-05-25 23:07:29 +03007299/* Emulate the VMPTRLD instruction */
7300static int handle_vmptrld(struct kvm_vcpu *vcpu)
7301{
7302 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007303 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007304
7305 if (!nested_vmx_check_permission(vcpu))
7306 return 1;
7307
Bandan Das4291b582014-05-06 02:19:18 -04007308 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007309 return 1;
7310
Nadav Har'El63846662011-05-25 23:07:29 +03007311 if (vmx->nested.current_vmptr != vmptr) {
7312 struct vmcs12 *new_vmcs12;
7313 struct page *page;
7314 page = nested_get_page(vcpu, vmptr);
7315 if (page == NULL) {
7316 nested_vmx_failInvalid(vcpu);
7317 skip_emulated_instruction(vcpu);
7318 return 1;
7319 }
7320 new_vmcs12 = kmap(page);
7321 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7322 kunmap(page);
7323 nested_release_page_clean(page);
7324 nested_vmx_failValid(vcpu,
7325 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7326 skip_emulated_instruction(vcpu);
7327 return 1;
7328 }
Nadav Har'El63846662011-05-25 23:07:29 +03007329
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007330 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007331 vmx->nested.current_vmptr = vmptr;
7332 vmx->nested.current_vmcs12 = new_vmcs12;
7333 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007334 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007335 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7336 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007337 vmcs_write64(VMCS_LINK_POINTER,
7338 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007339 vmx->nested.sync_shadow_vmcs = true;
7340 }
Nadav Har'El63846662011-05-25 23:07:29 +03007341 }
7342
7343 nested_vmx_succeed(vcpu);
7344 skip_emulated_instruction(vcpu);
7345 return 1;
7346}
7347
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007348/* Emulate the VMPTRST instruction */
7349static int handle_vmptrst(struct kvm_vcpu *vcpu)
7350{
7351 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7352 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7353 gva_t vmcs_gva;
7354 struct x86_exception e;
7355
7356 if (!nested_vmx_check_permission(vcpu))
7357 return 1;
7358
7359 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007360 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007361 return 1;
7362 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7363 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7364 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7365 sizeof(u64), &e)) {
7366 kvm_inject_page_fault(vcpu, &e);
7367 return 1;
7368 }
7369 nested_vmx_succeed(vcpu);
7370 skip_emulated_instruction(vcpu);
7371 return 1;
7372}
7373
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007374/* Emulate the INVEPT instruction */
7375static int handle_invept(struct kvm_vcpu *vcpu)
7376{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007377 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007378 u32 vmx_instruction_info, types;
7379 unsigned long type;
7380 gva_t gva;
7381 struct x86_exception e;
7382 struct {
7383 u64 eptp, gpa;
7384 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007385
Wincy Vanb9c237b2015-02-03 23:56:30 +08007386 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7387 SECONDARY_EXEC_ENABLE_EPT) ||
7388 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007389 kvm_queue_exception(vcpu, UD_VECTOR);
7390 return 1;
7391 }
7392
7393 if (!nested_vmx_check_permission(vcpu))
7394 return 1;
7395
7396 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7397 kvm_queue_exception(vcpu, UD_VECTOR);
7398 return 1;
7399 }
7400
7401 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007402 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007403
Wincy Vanb9c237b2015-02-03 23:56:30 +08007404 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007405
7406 if (!(types & (1UL << type))) {
7407 nested_vmx_failValid(vcpu,
7408 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007409 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007410 return 1;
7411 }
7412
7413 /* According to the Intel VMX instruction reference, the memory
7414 * operand is read even if it isn't needed (e.g., for type==global)
7415 */
7416 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007417 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007418 return 1;
7419 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7420 sizeof(operand), &e)) {
7421 kvm_inject_page_fault(vcpu, &e);
7422 return 1;
7423 }
7424
7425 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007426 case VMX_EPT_EXTENT_GLOBAL:
7427 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007428 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007429 nested_vmx_succeed(vcpu);
7430 break;
7431 default:
Bandan Das4b855072014-04-19 18:17:44 -04007432 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007433 BUG_ON(1);
7434 break;
7435 }
7436
7437 skip_emulated_instruction(vcpu);
7438 return 1;
7439}
7440
Petr Matouseka642fc32014-09-23 20:22:30 +02007441static int handle_invvpid(struct kvm_vcpu *vcpu)
7442{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007443 struct vcpu_vmx *vmx = to_vmx(vcpu);
7444 u32 vmx_instruction_info;
7445 unsigned long type, types;
7446 gva_t gva;
7447 struct x86_exception e;
7448 int vpid;
7449
7450 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7451 SECONDARY_EXEC_ENABLE_VPID) ||
7452 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7453 kvm_queue_exception(vcpu, UD_VECTOR);
7454 return 1;
7455 }
7456
7457 if (!nested_vmx_check_permission(vcpu))
7458 return 1;
7459
7460 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7461 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7462
7463 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7464
7465 if (!(types & (1UL << type))) {
7466 nested_vmx_failValid(vcpu,
7467 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007468 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007469 return 1;
7470 }
7471
7472 /* according to the intel vmx instruction reference, the memory
7473 * operand is read even if it isn't needed (e.g., for type==global)
7474 */
7475 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7476 vmx_instruction_info, false, &gva))
7477 return 1;
7478 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7479 sizeof(u32), &e)) {
7480 kvm_inject_page_fault(vcpu, &e);
7481 return 1;
7482 }
7483
7484 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007485 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7486 /*
7487 * Old versions of KVM use the single-context version so we
7488 * have to support it; just treat it the same as all-context.
7489 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007490 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007491 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007492 nested_vmx_succeed(vcpu);
7493 break;
7494 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007495 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007496 BUG_ON(1);
7497 break;
7498 }
7499
7500 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007501 return 1;
7502}
7503
Kai Huang843e4332015-01-28 10:54:28 +08007504static int handle_pml_full(struct kvm_vcpu *vcpu)
7505{
7506 unsigned long exit_qualification;
7507
7508 trace_kvm_pml_full(vcpu->vcpu_id);
7509
7510 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7511
7512 /*
7513 * PML buffer FULL happened while executing iret from NMI,
7514 * "blocked by NMI" bit has to be set before next VM entry.
7515 */
7516 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7517 cpu_has_virtual_nmis() &&
7518 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7519 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7520 GUEST_INTR_STATE_NMI);
7521
7522 /*
7523 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7524 * here.., and there's no userspace involvement needed for PML.
7525 */
7526 return 1;
7527}
7528
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007529static int handle_pcommit(struct kvm_vcpu *vcpu)
7530{
7531 /* we never catch pcommit instruct for L1 guest. */
7532 WARN_ON(1);
7533 return 1;
7534}
7535
Nadav Har'El0140cae2011-05-25 23:06:28 +03007536/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007537 * The exit handlers return 1 if the exit was handled fully and guest execution
7538 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7539 * to be done to userspace and return 0.
7540 */
Mathias Krause772e0312012-08-30 01:30:19 +02007541static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007542 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7543 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007544 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007545 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007546 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007547 [EXIT_REASON_CR_ACCESS] = handle_cr,
7548 [EXIT_REASON_DR_ACCESS] = handle_dr,
7549 [EXIT_REASON_CPUID] = handle_cpuid,
7550 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7551 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7552 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7553 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007554 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007555 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007556 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007557 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007558 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007559 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007560 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007561 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007562 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007563 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007564 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007565 [EXIT_REASON_VMOFF] = handle_vmoff,
7566 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007567 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7568 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007569 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007570 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007571 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007572 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007573 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007574 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007575 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7576 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007577 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007578 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007579 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007580 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007581 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007582 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007583 [EXIT_REASON_XSAVES] = handle_xsaves,
7584 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007585 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007586 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007587};
7588
7589static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007590 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007591
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007592static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7593 struct vmcs12 *vmcs12)
7594{
7595 unsigned long exit_qualification;
7596 gpa_t bitmap, last_bitmap;
7597 unsigned int port;
7598 int size;
7599 u8 b;
7600
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007601 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007602 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007603
7604 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7605
7606 port = exit_qualification >> 16;
7607 size = (exit_qualification & 7) + 1;
7608
7609 last_bitmap = (gpa_t)-1;
7610 b = -1;
7611
7612 while (size > 0) {
7613 if (port < 0x8000)
7614 bitmap = vmcs12->io_bitmap_a;
7615 else if (port < 0x10000)
7616 bitmap = vmcs12->io_bitmap_b;
7617 else
Joe Perches1d804d02015-03-30 16:46:09 -07007618 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007619 bitmap += (port & 0x7fff) / 8;
7620
7621 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007622 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007623 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007624 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007625 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007626
7627 port++;
7628 size--;
7629 last_bitmap = bitmap;
7630 }
7631
Joe Perches1d804d02015-03-30 16:46:09 -07007632 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007633}
7634
Nadav Har'El644d7112011-05-25 23:12:35 +03007635/*
7636 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7637 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7638 * disinterest in the current event (read or write a specific MSR) by using an
7639 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7640 */
7641static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7642 struct vmcs12 *vmcs12, u32 exit_reason)
7643{
7644 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7645 gpa_t bitmap;
7646
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007647 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007648 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007649
7650 /*
7651 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7652 * for the four combinations of read/write and low/high MSR numbers.
7653 * First we need to figure out which of the four to use:
7654 */
7655 bitmap = vmcs12->msr_bitmap;
7656 if (exit_reason == EXIT_REASON_MSR_WRITE)
7657 bitmap += 2048;
7658 if (msr_index >= 0xc0000000) {
7659 msr_index -= 0xc0000000;
7660 bitmap += 1024;
7661 }
7662
7663 /* Then read the msr_index'th bit from this bitmap: */
7664 if (msr_index < 1024*8) {
7665 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007666 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007667 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007668 return 1 & (b >> (msr_index & 7));
7669 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007670 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007671}
7672
7673/*
7674 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7675 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7676 * intercept (via guest_host_mask etc.) the current event.
7677 */
7678static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7679 struct vmcs12 *vmcs12)
7680{
7681 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7682 int cr = exit_qualification & 15;
7683 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007684 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007685
7686 switch ((exit_qualification >> 4) & 3) {
7687 case 0: /* mov to cr */
7688 switch (cr) {
7689 case 0:
7690 if (vmcs12->cr0_guest_host_mask &
7691 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007692 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007693 break;
7694 case 3:
7695 if ((vmcs12->cr3_target_count >= 1 &&
7696 vmcs12->cr3_target_value0 == val) ||
7697 (vmcs12->cr3_target_count >= 2 &&
7698 vmcs12->cr3_target_value1 == val) ||
7699 (vmcs12->cr3_target_count >= 3 &&
7700 vmcs12->cr3_target_value2 == val) ||
7701 (vmcs12->cr3_target_count >= 4 &&
7702 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007703 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007704 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007705 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007706 break;
7707 case 4:
7708 if (vmcs12->cr4_guest_host_mask &
7709 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007710 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007711 break;
7712 case 8:
7713 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007714 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007715 break;
7716 }
7717 break;
7718 case 2: /* clts */
7719 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7720 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007721 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007722 break;
7723 case 1: /* mov from cr */
7724 switch (cr) {
7725 case 3:
7726 if (vmcs12->cpu_based_vm_exec_control &
7727 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007728 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007729 break;
7730 case 8:
7731 if (vmcs12->cpu_based_vm_exec_control &
7732 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007733 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007734 break;
7735 }
7736 break;
7737 case 3: /* lmsw */
7738 /*
7739 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7740 * cr0. Other attempted changes are ignored, with no exit.
7741 */
7742 if (vmcs12->cr0_guest_host_mask & 0xe &
7743 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007744 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007745 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7746 !(vmcs12->cr0_read_shadow & 0x1) &&
7747 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007748 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007749 break;
7750 }
Joe Perches1d804d02015-03-30 16:46:09 -07007751 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007752}
7753
7754/*
7755 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7756 * should handle it ourselves in L0 (and then continue L2). Only call this
7757 * when in is_guest_mode (L2).
7758 */
7759static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7760{
Nadav Har'El644d7112011-05-25 23:12:35 +03007761 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7762 struct vcpu_vmx *vmx = to_vmx(vcpu);
7763 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007764 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007765
Jan Kiszka542060e2014-01-04 18:47:21 +01007766 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7767 vmcs_readl(EXIT_QUALIFICATION),
7768 vmx->idt_vectoring_info,
7769 intr_info,
7770 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7771 KVM_ISA_VMX);
7772
Nadav Har'El644d7112011-05-25 23:12:35 +03007773 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007774 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007775
7776 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007777 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7778 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007779 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007780 }
7781
7782 switch (exit_reason) {
7783 case EXIT_REASON_EXCEPTION_NMI:
7784 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007785 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007786 else if (is_page_fault(intr_info))
7787 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007788 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007789 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007790 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007791 else if (is_debug(intr_info) &&
7792 vcpu->guest_debug &
7793 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7794 return false;
7795 else if (is_breakpoint(intr_info) &&
7796 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7797 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007798 return vmcs12->exception_bitmap &
7799 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7800 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007801 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007802 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007803 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007804 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007805 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007806 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007807 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007808 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007809 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007810 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007811 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007812 return false;
7813 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007814 case EXIT_REASON_HLT:
7815 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7816 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007817 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007818 case EXIT_REASON_INVLPG:
7819 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7820 case EXIT_REASON_RDPMC:
7821 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007822 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007823 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7824 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7825 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7826 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7827 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7828 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007829 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007830 /*
7831 * VMX instructions trap unconditionally. This allows L1 to
7832 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7833 */
Joe Perches1d804d02015-03-30 16:46:09 -07007834 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007835 case EXIT_REASON_CR_ACCESS:
7836 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7837 case EXIT_REASON_DR_ACCESS:
7838 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7839 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007840 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007841 case EXIT_REASON_MSR_READ:
7842 case EXIT_REASON_MSR_WRITE:
7843 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7844 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007845 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007846 case EXIT_REASON_MWAIT_INSTRUCTION:
7847 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007848 case EXIT_REASON_MONITOR_TRAP_FLAG:
7849 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007850 case EXIT_REASON_MONITOR_INSTRUCTION:
7851 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7852 case EXIT_REASON_PAUSE_INSTRUCTION:
7853 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7854 nested_cpu_has2(vmcs12,
7855 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7856 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007857 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007858 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007859 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007860 case EXIT_REASON_APIC_ACCESS:
7861 return nested_cpu_has2(vmcs12,
7862 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007863 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007864 case EXIT_REASON_EOI_INDUCED:
7865 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007866 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007867 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007868 /*
7869 * L0 always deals with the EPT violation. If nested EPT is
7870 * used, and the nested mmu code discovers that the address is
7871 * missing in the guest EPT table (EPT12), the EPT violation
7872 * will be injected with nested_ept_inject_page_fault()
7873 */
Joe Perches1d804d02015-03-30 16:46:09 -07007874 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007875 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007876 /*
7877 * L2 never uses directly L1's EPT, but rather L0's own EPT
7878 * table (shadow on EPT) or a merged EPT table that L0 built
7879 * (EPT on EPT). So any problems with the structure of the
7880 * table is L0's fault.
7881 */
Joe Perches1d804d02015-03-30 16:46:09 -07007882 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007883 case EXIT_REASON_WBINVD:
7884 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7885 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007886 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007887 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7888 /*
7889 * This should never happen, since it is not possible to
7890 * set XSS to a non-zero value---neither in L1 nor in L2.
7891 * If if it were, XSS would have to be checked against
7892 * the XSS exit bitmap in vmcs12.
7893 */
7894 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007895 case EXIT_REASON_PCOMMIT:
7896 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007897 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007898 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007899 }
7900}
7901
Avi Kivity586f9602010-11-18 13:09:54 +02007902static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7903{
7904 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7905 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7906}
7907
Kai Huanga3eaa862015-11-04 13:46:05 +08007908static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007909{
7910 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08007911
7912 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7913 if (!pml_pg)
7914 return -ENOMEM;
7915
7916 vmx->pml_pg = pml_pg;
7917
7918 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7919 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7920
Kai Huang843e4332015-01-28 10:54:28 +08007921 return 0;
7922}
7923
Kai Huanga3eaa862015-11-04 13:46:05 +08007924static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007925{
Kai Huanga3eaa862015-11-04 13:46:05 +08007926 if (vmx->pml_pg) {
7927 __free_page(vmx->pml_pg);
7928 vmx->pml_pg = NULL;
7929 }
Kai Huang843e4332015-01-28 10:54:28 +08007930}
7931
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007932static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007933{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007934 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007935 u64 *pml_buf;
7936 u16 pml_idx;
7937
7938 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7939
7940 /* Do nothing if PML buffer is empty */
7941 if (pml_idx == (PML_ENTITY_NUM - 1))
7942 return;
7943
7944 /* PML index always points to next available PML buffer entity */
7945 if (pml_idx >= PML_ENTITY_NUM)
7946 pml_idx = 0;
7947 else
7948 pml_idx++;
7949
7950 pml_buf = page_address(vmx->pml_pg);
7951 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7952 u64 gpa;
7953
7954 gpa = pml_buf[pml_idx];
7955 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007956 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007957 }
7958
7959 /* reset PML index */
7960 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7961}
7962
7963/*
7964 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7965 * Called before reporting dirty_bitmap to userspace.
7966 */
7967static void kvm_flush_pml_buffers(struct kvm *kvm)
7968{
7969 int i;
7970 struct kvm_vcpu *vcpu;
7971 /*
7972 * We only need to kick vcpu out of guest mode here, as PML buffer
7973 * is flushed at beginning of all VMEXITs, and it's obvious that only
7974 * vcpus running in guest are possible to have unflushed GPAs in PML
7975 * buffer.
7976 */
7977 kvm_for_each_vcpu(i, vcpu, kvm)
7978 kvm_vcpu_kick(vcpu);
7979}
7980
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007981static void vmx_dump_sel(char *name, uint32_t sel)
7982{
7983 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7984 name, vmcs_read32(sel),
7985 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7986 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7987 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7988}
7989
7990static void vmx_dump_dtsel(char *name, uint32_t limit)
7991{
7992 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7993 name, vmcs_read32(limit),
7994 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7995}
7996
7997static void dump_vmcs(void)
7998{
7999 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8000 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8001 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8002 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8003 u32 secondary_exec_control = 0;
8004 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008005 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008006 int i, n;
8007
8008 if (cpu_has_secondary_exec_ctrls())
8009 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8010
8011 pr_err("*** Guest State ***\n");
8012 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8013 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8014 vmcs_readl(CR0_GUEST_HOST_MASK));
8015 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8016 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8017 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8018 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8019 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8020 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008021 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8022 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8023 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8024 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008025 }
8026 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8027 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8028 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8029 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8030 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8031 vmcs_readl(GUEST_SYSENTER_ESP),
8032 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8033 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8034 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8035 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8036 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8037 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8038 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8039 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8040 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8041 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8042 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8043 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8044 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008045 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8046 efer, vmcs_read64(GUEST_IA32_PAT));
8047 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8048 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008049 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8050 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008051 pr_err("PerfGlobCtl = 0x%016llx\n",
8052 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008053 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008054 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008055 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8056 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8057 vmcs_read32(GUEST_ACTIVITY_STATE));
8058 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8059 pr_err("InterruptStatus = %04x\n",
8060 vmcs_read16(GUEST_INTR_STATUS));
8061
8062 pr_err("*** Host State ***\n");
8063 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8064 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8065 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8066 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8067 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8068 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8069 vmcs_read16(HOST_TR_SELECTOR));
8070 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8071 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8072 vmcs_readl(HOST_TR_BASE));
8073 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8074 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8075 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8076 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8077 vmcs_readl(HOST_CR4));
8078 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8079 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8080 vmcs_read32(HOST_IA32_SYSENTER_CS),
8081 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8082 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008083 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8084 vmcs_read64(HOST_IA32_EFER),
8085 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008086 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008087 pr_err("PerfGlobCtl = 0x%016llx\n",
8088 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008089
8090 pr_err("*** Control State ***\n");
8091 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8092 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8093 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8094 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8095 vmcs_read32(EXCEPTION_BITMAP),
8096 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8097 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8098 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8099 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8100 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8101 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8102 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8103 vmcs_read32(VM_EXIT_INTR_INFO),
8104 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8105 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8106 pr_err(" reason=%08x qualification=%016lx\n",
8107 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8108 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8109 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8110 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008111 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008112 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008113 pr_err("TSC Multiplier = 0x%016llx\n",
8114 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008115 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8116 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8117 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8118 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8119 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008120 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008121 n = vmcs_read32(CR3_TARGET_COUNT);
8122 for (i = 0; i + 1 < n; i += 4)
8123 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8124 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8125 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8126 if (i < n)
8127 pr_err("CR3 target%u=%016lx\n",
8128 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8129 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8130 pr_err("PLE Gap=%08x Window=%08x\n",
8131 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8132 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8133 pr_err("Virtual processor ID = 0x%04x\n",
8134 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8135}
8136
Avi Kivity6aa8b732006-12-10 02:21:36 -08008137/*
8138 * The guest has exited. See if we can fix it or if we need userspace
8139 * assistance.
8140 */
Avi Kivity851ba692009-08-24 11:10:17 +03008141static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008142{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008143 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008144 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008145 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008146
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008147 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8148
Kai Huang843e4332015-01-28 10:54:28 +08008149 /*
8150 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8151 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8152 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8153 * mode as if vcpus is in root mode, the PML buffer must has been
8154 * flushed already.
8155 */
8156 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008157 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008158
Mohammed Gamal80ced182009-09-01 12:48:18 +02008159 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008160 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008161 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008162
Nadav Har'El644d7112011-05-25 23:12:35 +03008163 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008164 nested_vmx_vmexit(vcpu, exit_reason,
8165 vmcs_read32(VM_EXIT_INTR_INFO),
8166 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008167 return 1;
8168 }
8169
Mohammed Gamal51207022010-05-31 22:40:54 +03008170 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008171 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008172 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8173 vcpu->run->fail_entry.hardware_entry_failure_reason
8174 = exit_reason;
8175 return 0;
8176 }
8177
Avi Kivity29bd8a72007-09-10 17:27:03 +03008178 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008179 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8180 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008181 = vmcs_read32(VM_INSTRUCTION_ERROR);
8182 return 0;
8183 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008184
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008185 /*
8186 * Note:
8187 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8188 * delivery event since it indicates guest is accessing MMIO.
8189 * The vm-exit can be triggered again after return to guest that
8190 * will cause infinite loop.
8191 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008192 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008193 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008194 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008195 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8196 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8197 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8198 vcpu->run->internal.ndata = 2;
8199 vcpu->run->internal.data[0] = vectoring_info;
8200 vcpu->run->internal.data[1] = exit_reason;
8201 return 0;
8202 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008203
Nadav Har'El644d7112011-05-25 23:12:35 +03008204 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8205 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008206 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008207 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008208 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008209 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008210 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008211 /*
8212 * This CPU don't support us in finding the end of an
8213 * NMI-blocked window if the guest runs with IRQs
8214 * disabled. So we pull the trigger after 1 s of
8215 * futile waiting, but inform the user about this.
8216 */
8217 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8218 "state on VCPU %d after 1 s timeout\n",
8219 __func__, vcpu->vcpu_id);
8220 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008221 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008222 }
8223
Avi Kivity6aa8b732006-12-10 02:21:36 -08008224 if (exit_reason < kvm_vmx_max_exit_handlers
8225 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008226 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008227 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008228 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8229 kvm_queue_exception(vcpu, UD_VECTOR);
8230 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008231 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008232}
8233
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008234static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008235{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008236 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8237
8238 if (is_guest_mode(vcpu) &&
8239 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8240 return;
8241
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008242 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008243 vmcs_write32(TPR_THRESHOLD, 0);
8244 return;
8245 }
8246
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008247 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008248}
8249
Yang Zhang8d146952013-01-25 10:18:50 +08008250static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8251{
8252 u32 sec_exec_control;
8253
8254 /*
8255 * There is not point to enable virtualize x2apic without enable
8256 * apicv
8257 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008258 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008259 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008260 return;
8261
Paolo Bonzini35754c92015-07-29 12:05:37 +02008262 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008263 return;
8264
8265 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8266
8267 if (set) {
8268 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8269 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8270 } else {
8271 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8272 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8273 }
8274 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8275
8276 vmx_set_msr_bitmap(vcpu);
8277}
8278
Tang Chen38b99172014-09-24 15:57:54 +08008279static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8280{
8281 struct vcpu_vmx *vmx = to_vmx(vcpu);
8282
8283 /*
8284 * Currently we do not handle the nested case where L2 has an
8285 * APIC access page of its own; that page is still pinned.
8286 * Hence, we skip the case where the VCPU is in guest mode _and_
8287 * L1 prepared an APIC access page for L2.
8288 *
8289 * For the case where L1 and L2 share the same APIC access page
8290 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8291 * in the vmcs12), this function will only update either the vmcs01
8292 * or the vmcs02. If the former, the vmcs02 will be updated by
8293 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8294 * the next L2->L1 exit.
8295 */
8296 if (!is_guest_mode(vcpu) ||
8297 !nested_cpu_has2(vmx->nested.current_vmcs12,
8298 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8299 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8300}
8301
Yang Zhangc7c9c562013-01-25 10:18:51 +08008302static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
8303{
8304 u16 status;
8305 u8 old;
8306
Yang Zhangc7c9c562013-01-25 10:18:51 +08008307 if (isr == -1)
8308 isr = 0;
8309
8310 status = vmcs_read16(GUEST_INTR_STATUS);
8311 old = status >> 8;
8312 if (isr != old) {
8313 status &= 0xff;
8314 status |= isr << 8;
8315 vmcs_write16(GUEST_INTR_STATUS, status);
8316 }
8317}
8318
8319static void vmx_set_rvi(int vector)
8320{
8321 u16 status;
8322 u8 old;
8323
Wei Wang4114c272014-11-05 10:53:43 +08008324 if (vector == -1)
8325 vector = 0;
8326
Yang Zhangc7c9c562013-01-25 10:18:51 +08008327 status = vmcs_read16(GUEST_INTR_STATUS);
8328 old = (u8)status & 0xff;
8329 if ((u8)vector != old) {
8330 status &= ~0xff;
8331 status |= (u8)vector;
8332 vmcs_write16(GUEST_INTR_STATUS, status);
8333 }
8334}
8335
8336static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8337{
Wanpeng Li963fee12014-07-17 19:03:00 +08008338 if (!is_guest_mode(vcpu)) {
8339 vmx_set_rvi(max_irr);
8340 return;
8341 }
8342
Wei Wang4114c272014-11-05 10:53:43 +08008343 if (max_irr == -1)
8344 return;
8345
Wanpeng Li963fee12014-07-17 19:03:00 +08008346 /*
Wei Wang4114c272014-11-05 10:53:43 +08008347 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8348 * handles it.
8349 */
8350 if (nested_exit_on_intr(vcpu))
8351 return;
8352
8353 /*
8354 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008355 * is run without virtual interrupt delivery.
8356 */
8357 if (!kvm_event_needs_reinjection(vcpu) &&
8358 vmx_interrupt_allowed(vcpu)) {
8359 kvm_queue_interrupt(vcpu, max_irr, false);
8360 vmx_inject_irq(vcpu);
8361 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008362}
8363
Andrey Smetanin63086302015-11-10 15:36:32 +03008364static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008365{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008366 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008367 return;
8368
Yang Zhangc7c9c562013-01-25 10:18:51 +08008369 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8370 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8371 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8372 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8373}
8374
Avi Kivity51aa01d2010-07-20 14:31:20 +03008375static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008376{
Avi Kivity00eba012011-03-07 17:24:54 +02008377 u32 exit_intr_info;
8378
8379 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8380 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8381 return;
8382
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008383 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008384 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008385
8386 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008387 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008388 kvm_machine_check();
8389
Gleb Natapov20f65982009-05-11 13:35:55 +03008390 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008391 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008392 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8393 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008394 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008395 kvm_after_handle_nmi(&vmx->vcpu);
8396 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008397}
Gleb Natapov20f65982009-05-11 13:35:55 +03008398
Yang Zhanga547c6d2013-04-11 19:25:10 +08008399static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8400{
8401 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008402 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008403
8404 /*
8405 * If external interrupt exists, IF bit is set in rflags/eflags on the
8406 * interrupt stack frame, and interrupt will be enabled on a return
8407 * from interrupt handler.
8408 */
8409 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8410 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8411 unsigned int vector;
8412 unsigned long entry;
8413 gate_desc *desc;
8414 struct vcpu_vmx *vmx = to_vmx(vcpu);
8415#ifdef CONFIG_X86_64
8416 unsigned long tmp;
8417#endif
8418
8419 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8420 desc = (gate_desc *)vmx->host_idt_base + vector;
8421 entry = gate_offset(*desc);
8422 asm volatile(
8423#ifdef CONFIG_X86_64
8424 "mov %%" _ASM_SP ", %[sp]\n\t"
8425 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8426 "push $%c[ss]\n\t"
8427 "push %[sp]\n\t"
8428#endif
8429 "pushf\n\t"
8430 "orl $0x200, (%%" _ASM_SP ")\n\t"
8431 __ASM_SIZE(push) " $%c[cs]\n\t"
8432 "call *%[entry]\n\t"
8433 :
8434#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008435 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008436#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008437 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008438 :
8439 [entry]"r"(entry),
8440 [ss]"i"(__KERNEL_DS),
8441 [cs]"i"(__KERNEL_CS)
8442 );
8443 } else
8444 local_irq_enable();
8445}
8446
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008447static bool vmx_has_high_real_mode_segbase(void)
8448{
8449 return enable_unrestricted_guest || emulate_invalid_guest_state;
8450}
8451
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008452static bool vmx_mpx_supported(void)
8453{
8454 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8455 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8456}
8457
Wanpeng Li55412b22014-12-02 19:21:30 +08008458static bool vmx_xsaves_supported(void)
8459{
8460 return vmcs_config.cpu_based_2nd_exec_ctrl &
8461 SECONDARY_EXEC_XSAVES;
8462}
8463
Avi Kivity51aa01d2010-07-20 14:31:20 +03008464static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8465{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008466 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008467 bool unblock_nmi;
8468 u8 vector;
8469 bool idtv_info_valid;
8470
8471 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008472
Avi Kivitycf393f72008-07-01 16:20:21 +03008473 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008474 if (vmx->nmi_known_unmasked)
8475 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008476 /*
8477 * Can't use vmx->exit_intr_info since we're not sure what
8478 * the exit reason is.
8479 */
8480 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008481 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8482 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8483 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008484 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008485 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8486 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008487 * SDM 3: 23.2.2 (September 2008)
8488 * Bit 12 is undefined in any of the following cases:
8489 * If the VM exit sets the valid bit in the IDT-vectoring
8490 * information field.
8491 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008492 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008493 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8494 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008495 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8496 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008497 else
8498 vmx->nmi_known_unmasked =
8499 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8500 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008501 } else if (unlikely(vmx->soft_vnmi_blocked))
8502 vmx->vnmi_blocked_time +=
8503 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008504}
8505
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008506static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008507 u32 idt_vectoring_info,
8508 int instr_len_field,
8509 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008510{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008511 u8 vector;
8512 int type;
8513 bool idtv_info_valid;
8514
8515 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008516
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008517 vcpu->arch.nmi_injected = false;
8518 kvm_clear_exception_queue(vcpu);
8519 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008520
8521 if (!idtv_info_valid)
8522 return;
8523
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008524 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008525
Avi Kivity668f6122008-07-02 09:28:55 +03008526 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8527 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008528
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008529 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008530 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008531 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008532 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008533 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008534 * Clear bit "block by NMI" before VM entry if a NMI
8535 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008536 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008537 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008538 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008539 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008540 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008541 /* fall through */
8542 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008543 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008544 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008545 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008546 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008547 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008548 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008549 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008550 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008551 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008552 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008553 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008554 break;
8555 default:
8556 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008557 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008558}
8559
Avi Kivity83422e12010-07-20 14:43:23 +03008560static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8561{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008562 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008563 VM_EXIT_INSTRUCTION_LEN,
8564 IDT_VECTORING_ERROR_CODE);
8565}
8566
Avi Kivityb463a6f2010-07-20 15:06:17 +03008567static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8568{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008569 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008570 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8571 VM_ENTRY_INSTRUCTION_LEN,
8572 VM_ENTRY_EXCEPTION_ERROR_CODE);
8573
8574 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8575}
8576
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008577static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8578{
8579 int i, nr_msrs;
8580 struct perf_guest_switch_msr *msrs;
8581
8582 msrs = perf_guest_get_msrs(&nr_msrs);
8583
8584 if (!msrs)
8585 return;
8586
8587 for (i = 0; i < nr_msrs; i++)
8588 if (msrs[i].host == msrs[i].guest)
8589 clear_atomic_switch_msr(vmx, msrs[i].msr);
8590 else
8591 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8592 msrs[i].host);
8593}
8594
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008595static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008596{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008597 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008598 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008599
8600 /* Record the guest's net vcpu time for enforced NMI injections. */
8601 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8602 vmx->entry_time = ktime_get();
8603
8604 /* Don't enter VMX if guest state is invalid, let the exit handler
8605 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008606 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008607 return;
8608
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008609 if (vmx->ple_window_dirty) {
8610 vmx->ple_window_dirty = false;
8611 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8612 }
8613
Abel Gordon012f83c2013-04-18 14:39:25 +03008614 if (vmx->nested.sync_shadow_vmcs) {
8615 copy_vmcs12_to_shadow(vmx);
8616 vmx->nested.sync_shadow_vmcs = false;
8617 }
8618
Avi Kivity104f2262010-11-18 13:12:52 +02008619 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8620 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8621 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8622 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8623
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008624 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008625 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8626 vmcs_writel(HOST_CR4, cr4);
8627 vmx->host_state.vmcs_host_cr4 = cr4;
8628 }
8629
Avi Kivity104f2262010-11-18 13:12:52 +02008630 /* When single-stepping over STI and MOV SS, we must clear the
8631 * corresponding interruptibility bits in the guest state. Otherwise
8632 * vmentry fails as it then expects bit 14 (BS) in pending debug
8633 * exceptions being set, but that's not correct for the guest debugging
8634 * case. */
8635 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8636 vmx_set_interrupt_shadow(vcpu, 0);
8637
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008638 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008639 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008640
Nadav Har'Eld462b812011-05-24 15:26:10 +03008641 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008642 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008643 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008644 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8645 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8646 "push %%" _ASM_CX " \n\t"
8647 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008648 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008649 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008650 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008651 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008652 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008653 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8654 "mov %%cr2, %%" _ASM_DX " \n\t"
8655 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008656 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008657 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008658 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008659 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008660 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008661 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008662 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8663 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8664 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8665 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8666 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8667 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008668#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008669 "mov %c[r8](%0), %%r8 \n\t"
8670 "mov %c[r9](%0), %%r9 \n\t"
8671 "mov %c[r10](%0), %%r10 \n\t"
8672 "mov %c[r11](%0), %%r11 \n\t"
8673 "mov %c[r12](%0), %%r12 \n\t"
8674 "mov %c[r13](%0), %%r13 \n\t"
8675 "mov %c[r14](%0), %%r14 \n\t"
8676 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008677#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008678 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008679
Avi Kivity6aa8b732006-12-10 02:21:36 -08008680 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008681 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008682 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008683 "jmp 2f \n\t"
8684 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8685 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008686 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008687 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008688 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008689 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8690 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8691 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8692 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8693 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8694 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8695 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008696#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008697 "mov %%r8, %c[r8](%0) \n\t"
8698 "mov %%r9, %c[r9](%0) \n\t"
8699 "mov %%r10, %c[r10](%0) \n\t"
8700 "mov %%r11, %c[r11](%0) \n\t"
8701 "mov %%r12, %c[r12](%0) \n\t"
8702 "mov %%r13, %c[r13](%0) \n\t"
8703 "mov %%r14, %c[r14](%0) \n\t"
8704 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008705#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008706 "mov %%cr2, %%" _ASM_AX " \n\t"
8707 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008708
Avi Kivityb188c81f2012-09-16 15:10:58 +03008709 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008710 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008711 ".pushsection .rodata \n\t"
8712 ".global vmx_return \n\t"
8713 "vmx_return: " _ASM_PTR " 2b \n\t"
8714 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008715 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008716 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008717 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008718 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008719 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8720 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8721 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8722 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8723 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8724 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8725 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008726#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008727 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8728 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8729 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8730 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8731 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8732 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8733 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8734 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008735#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008736 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8737 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008738 : "cc", "memory"
8739#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008740 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008741 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008742#else
8743 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008744#endif
8745 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008746
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008747 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8748 if (debugctlmsr)
8749 update_debugctlmsr(debugctlmsr);
8750
Avi Kivityaa67f602012-08-01 16:48:03 +03008751#ifndef CONFIG_X86_64
8752 /*
8753 * The sysexit path does not restore ds/es, so we must set them to
8754 * a reasonable value ourselves.
8755 *
8756 * We can't defer this to vmx_load_host_state() since that function
8757 * may be executed in interrupt context, which saves and restore segments
8758 * around it, nullifying its effect.
8759 */
8760 loadsegment(ds, __USER_DS);
8761 loadsegment(es, __USER_DS);
8762#endif
8763
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008764 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008765 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008766 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008767 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008768 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008769 vcpu->arch.regs_dirty = 0;
8770
Avi Kivity1155f762007-11-22 11:30:47 +02008771 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8772
Nadav Har'Eld462b812011-05-24 15:26:10 +03008773 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008774
Avi Kivity51aa01d2010-07-20 14:31:20 +03008775 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008776
Gleb Natapove0b890d2013-09-25 12:51:33 +03008777 /*
8778 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8779 * we did not inject a still-pending event to L1 now because of
8780 * nested_run_pending, we need to re-enable this bit.
8781 */
8782 if (vmx->nested.nested_run_pending)
8783 kvm_make_request(KVM_REQ_EVENT, vcpu);
8784
8785 vmx->nested.nested_run_pending = 0;
8786
Avi Kivity51aa01d2010-07-20 14:31:20 +03008787 vmx_complete_atomic_exit(vmx);
8788 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008789 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008790}
8791
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008792static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8793{
8794 struct vcpu_vmx *vmx = to_vmx(vcpu);
8795 int cpu;
8796
8797 if (vmx->loaded_vmcs == &vmx->vmcs01)
8798 return;
8799
8800 cpu = get_cpu();
8801 vmx->loaded_vmcs = &vmx->vmcs01;
8802 vmx_vcpu_put(vcpu);
8803 vmx_vcpu_load(vcpu, cpu);
8804 vcpu->cpu = cpu;
8805 put_cpu();
8806}
8807
Avi Kivity6aa8b732006-12-10 02:21:36 -08008808static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8809{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008810 struct vcpu_vmx *vmx = to_vmx(vcpu);
8811
Kai Huang843e4332015-01-28 10:54:28 +08008812 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008813 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008814 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008815 leave_guest_mode(vcpu);
8816 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008817 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008818 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008819 kfree(vmx->guest_msrs);
8820 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008821 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008822}
8823
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008824static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008825{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008826 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008827 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008828 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008829
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008830 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008831 return ERR_PTR(-ENOMEM);
8832
Wanpeng Li991e7a02015-09-16 17:30:05 +08008833 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008834
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008835 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8836 if (err)
8837 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008838
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008839 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008840 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8841 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008842
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008843 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008844 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008845 goto uninit_vcpu;
8846 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008847
Nadav Har'Eld462b812011-05-24 15:26:10 +03008848 vmx->loaded_vmcs = &vmx->vmcs01;
8849 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8850 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008851 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008852 if (!vmm_exclusive)
8853 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8854 loaded_vmcs_init(vmx->loaded_vmcs);
8855 if (!vmm_exclusive)
8856 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008857
Avi Kivity15ad7142007-07-11 18:17:21 +03008858 cpu = get_cpu();
8859 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008860 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008861 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008862 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008863 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008864 if (err)
8865 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008866 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008867 err = alloc_apic_access_page(kvm);
8868 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008869 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008870 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008871
Sheng Yangb927a3c2009-07-21 10:42:48 +08008872 if (enable_ept) {
8873 if (!kvm->arch.ept_identity_map_addr)
8874 kvm->arch.ept_identity_map_addr =
8875 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008876 err = init_rmode_identity_map(kvm);
8877 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008878 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008879 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008880
Wanpeng Li5c614b32015-10-13 09:18:36 -07008881 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08008882 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07008883 vmx->nested.vpid02 = allocate_vpid();
8884 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08008885
Wincy Van705699a2015-02-03 23:58:17 +08008886 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008887 vmx->nested.current_vmptr = -1ull;
8888 vmx->nested.current_vmcs12 = NULL;
8889
Kai Huang843e4332015-01-28 10:54:28 +08008890 /*
8891 * If PML is turned on, failure on enabling PML just results in failure
8892 * of creating the vcpu, therefore we can simplify PML logic (by
8893 * avoiding dealing with cases, such as enabling PML partially on vcpus
8894 * for the guest, etc.
8895 */
8896 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08008897 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08008898 if (err)
8899 goto free_vmcs;
8900 }
8901
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008902 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008903
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008904free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07008905 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008906 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008907free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008908 kfree(vmx->guest_msrs);
8909uninit_vcpu:
8910 kvm_vcpu_uninit(&vmx->vcpu);
8911free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08008912 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10008913 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008914 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008915}
8916
Yang, Sheng002c7f72007-07-31 14:23:01 +03008917static void __init vmx_check_processor_compat(void *rtn)
8918{
8919 struct vmcs_config vmcs_conf;
8920
8921 *(int *)rtn = 0;
8922 if (setup_vmcs_config(&vmcs_conf) < 0)
8923 *(int *)rtn = -EIO;
8924 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8925 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8926 smp_processor_id());
8927 *(int *)rtn = -EIO;
8928 }
8929}
8930
Sheng Yang67253af2008-04-25 10:20:22 +08008931static int get_ept_level(void)
8932{
8933 return VMX_EPT_DEFAULT_GAW + 1;
8934}
8935
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008936static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008937{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008938 u8 cache;
8939 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008940
Sheng Yang522c68c2009-04-27 20:35:43 +08008941 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008942 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008943 * 2. EPT with VT-d:
8944 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008945 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008946 * b. VT-d with snooping control feature: snooping control feature of
8947 * VT-d engine can guarantee the cache correctness. Just set it
8948 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008949 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008950 * consistent with host MTRR
8951 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008952 if (is_mmio) {
8953 cache = MTRR_TYPE_UNCACHABLE;
8954 goto exit;
8955 }
8956
8957 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008958 ipat = VMX_EPT_IPAT_BIT;
8959 cache = MTRR_TYPE_WRBACK;
8960 goto exit;
8961 }
8962
8963 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8964 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008965 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008966 cache = MTRR_TYPE_WRBACK;
8967 else
8968 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008969 goto exit;
8970 }
8971
Xiao Guangrongff536042015-06-15 16:55:22 +08008972 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008973
8974exit:
8975 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008976}
8977
Sheng Yang17cc3932010-01-05 19:02:27 +08008978static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008979{
Sheng Yang878403b2010-01-05 19:02:29 +08008980 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8981 return PT_DIRECTORY_LEVEL;
8982 else
8983 /* For shadow and EPT supported 1GB page */
8984 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008985}
8986
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008987static void vmcs_set_secondary_exec_control(u32 new_ctl)
8988{
8989 /*
8990 * These bits in the secondary execution controls field
8991 * are dynamic, the others are mostly based on the hypervisor
8992 * architecture and the guest's CPUID. Do not touch the
8993 * dynamic bits.
8994 */
8995 u32 mask =
8996 SECONDARY_EXEC_SHADOW_VMCS |
8997 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
8998 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8999
9000 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9001
9002 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9003 (new_ctl & ~mask) | (cur_ctl & mask));
9004}
9005
Sheng Yang0e851882009-12-18 16:48:46 +08009006static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9007{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009008 struct kvm_cpuid_entry2 *best;
9009 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009010 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009011
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009012 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009013 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9014 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009015 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009016
Paolo Bonzini8b972652015-09-15 17:34:42 +02009017 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009018 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009019 vmx->nested.nested_vmx_secondary_ctls_high |=
9020 SECONDARY_EXEC_RDTSCP;
9021 else
9022 vmx->nested.nested_vmx_secondary_ctls_high &=
9023 ~SECONDARY_EXEC_RDTSCP;
9024 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009025 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009026
Mao, Junjiead756a12012-07-02 01:18:48 +00009027 /* Exposing INVPCID only when PCID is exposed */
9028 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9029 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009030 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9031 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009032 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009033
Mao, Junjiead756a12012-07-02 01:18:48 +00009034 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009035 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009036 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009037
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009038 if (cpu_has_secondary_exec_ctrls())
9039 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009040
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009041 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
9042 if (guest_cpuid_has_pcommit(vcpu))
9043 vmx->nested.nested_vmx_secondary_ctls_high |=
9044 SECONDARY_EXEC_PCOMMIT;
9045 else
9046 vmx->nested.nested_vmx_secondary_ctls_high &=
9047 ~SECONDARY_EXEC_PCOMMIT;
9048 }
Sheng Yang0e851882009-12-18 16:48:46 +08009049}
9050
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009051static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9052{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009053 if (func == 1 && nested)
9054 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009055}
9056
Yang Zhang25d92082013-08-06 12:00:32 +03009057static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9058 struct x86_exception *fault)
9059{
Jan Kiszka533558b2014-01-04 18:47:20 +01009060 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9061 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009062
9063 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009064 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009065 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009066 exit_reason = EXIT_REASON_EPT_VIOLATION;
9067 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009068 vmcs12->guest_physical_address = fault->address;
9069}
9070
Nadav Har'El155a97a2013-08-05 11:07:16 +03009071/* Callbacks for nested_ept_init_mmu_context: */
9072
9073static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9074{
9075 /* return the page table to be shadowed - in our case, EPT12 */
9076 return get_vmcs12(vcpu)->ept_pointer;
9077}
9078
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009079static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009080{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009081 WARN_ON(mmu_is_nested(vcpu));
9082 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009083 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9084 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009085 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9086 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9087 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9088
9089 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009090}
9091
9092static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9093{
9094 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9095}
9096
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009097static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9098 u16 error_code)
9099{
9100 bool inequality, bit;
9101
9102 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9103 inequality =
9104 (error_code & vmcs12->page_fault_error_code_mask) !=
9105 vmcs12->page_fault_error_code_match;
9106 return inequality ^ bit;
9107}
9108
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009109static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9110 struct x86_exception *fault)
9111{
9112 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9113
9114 WARN_ON(!is_guest_mode(vcpu));
9115
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009116 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009117 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9118 vmcs_read32(VM_EXIT_INTR_INFO),
9119 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009120 else
9121 kvm_inject_page_fault(vcpu, fault);
9122}
9123
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009124static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9125 struct vmcs12 *vmcs12)
9126{
9127 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009128 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009129
9130 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009131 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9132 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009133 return false;
9134
9135 /*
9136 * Translate L1 physical address to host physical
9137 * address for vmcs02. Keep the page pinned, so this
9138 * physical address remains valid. We keep a reference
9139 * to it so we can release it later.
9140 */
9141 if (vmx->nested.apic_access_page) /* shouldn't happen */
9142 nested_release_page(vmx->nested.apic_access_page);
9143 vmx->nested.apic_access_page =
9144 nested_get_page(vcpu, vmcs12->apic_access_addr);
9145 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009146
9147 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009148 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9149 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009150 return false;
9151
9152 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9153 nested_release_page(vmx->nested.virtual_apic_page);
9154 vmx->nested.virtual_apic_page =
9155 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9156
9157 /*
9158 * Failing the vm entry is _not_ what the processor does
9159 * but it's basically the only possibility we have.
9160 * We could still enter the guest if CR8 load exits are
9161 * enabled, CR8 store exits are enabled, and virtualize APIC
9162 * access is disabled; in this case the processor would never
9163 * use the TPR shadow and we could simply clear the bit from
9164 * the execution control. But such a configuration is useless,
9165 * so let's keep the code simple.
9166 */
9167 if (!vmx->nested.virtual_apic_page)
9168 return false;
9169 }
9170
Wincy Van705699a2015-02-03 23:58:17 +08009171 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009172 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9173 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009174 return false;
9175
9176 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9177 kunmap(vmx->nested.pi_desc_page);
9178 nested_release_page(vmx->nested.pi_desc_page);
9179 }
9180 vmx->nested.pi_desc_page =
9181 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9182 if (!vmx->nested.pi_desc_page)
9183 return false;
9184
9185 vmx->nested.pi_desc =
9186 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9187 if (!vmx->nested.pi_desc) {
9188 nested_release_page_clean(vmx->nested.pi_desc_page);
9189 return false;
9190 }
9191 vmx->nested.pi_desc =
9192 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9193 (unsigned long)(vmcs12->posted_intr_desc_addr &
9194 (PAGE_SIZE - 1)));
9195 }
9196
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009197 return true;
9198}
9199
Jan Kiszkaf4124502014-03-07 20:03:13 +01009200static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9201{
9202 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9203 struct vcpu_vmx *vmx = to_vmx(vcpu);
9204
9205 if (vcpu->arch.virtual_tsc_khz == 0)
9206 return;
9207
9208 /* Make sure short timeouts reliably trigger an immediate vmexit.
9209 * hrtimer_start does not guarantee this. */
9210 if (preemption_timeout <= 1) {
9211 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9212 return;
9213 }
9214
9215 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9216 preemption_timeout *= 1000000;
9217 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9218 hrtimer_start(&vmx->nested.preemption_timer,
9219 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9220}
9221
Wincy Van3af18d92015-02-03 23:49:31 +08009222static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9223 struct vmcs12 *vmcs12)
9224{
9225 int maxphyaddr;
9226 u64 addr;
9227
9228 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9229 return 0;
9230
9231 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9232 WARN_ON(1);
9233 return -EINVAL;
9234 }
9235 maxphyaddr = cpuid_maxphyaddr(vcpu);
9236
9237 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9238 ((addr + PAGE_SIZE) >> maxphyaddr))
9239 return -EINVAL;
9240
9241 return 0;
9242}
9243
9244/*
9245 * Merge L0's and L1's MSR bitmap, return false to indicate that
9246 * we do not use the hardware.
9247 */
9248static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9249 struct vmcs12 *vmcs12)
9250{
Wincy Van82f0dd42015-02-03 23:57:18 +08009251 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009252 struct page *page;
9253 unsigned long *msr_bitmap;
9254
9255 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9256 return false;
9257
9258 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9259 if (!page) {
9260 WARN_ON(1);
9261 return false;
9262 }
9263 msr_bitmap = (unsigned long *)kmap(page);
9264 if (!msr_bitmap) {
9265 nested_release_page_clean(page);
9266 WARN_ON(1);
9267 return false;
9268 }
9269
9270 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009271 if (nested_cpu_has_apic_reg_virt(vmcs12))
9272 for (msr = 0x800; msr <= 0x8ff; msr++)
9273 nested_vmx_disable_intercept_for_msr(
9274 msr_bitmap,
9275 vmx_msr_bitmap_nested,
9276 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009277 /* TPR is allowed */
9278 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9279 vmx_msr_bitmap_nested,
9280 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9281 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009282 if (nested_cpu_has_vid(vmcs12)) {
9283 /* EOI and self-IPI are allowed */
9284 nested_vmx_disable_intercept_for_msr(
9285 msr_bitmap,
9286 vmx_msr_bitmap_nested,
9287 APIC_BASE_MSR + (APIC_EOI >> 4),
9288 MSR_TYPE_W);
9289 nested_vmx_disable_intercept_for_msr(
9290 msr_bitmap,
9291 vmx_msr_bitmap_nested,
9292 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9293 MSR_TYPE_W);
9294 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009295 } else {
9296 /*
9297 * Enable reading intercept of all the x2apic
9298 * MSRs. We should not rely on vmcs12 to do any
9299 * optimizations here, it may have been modified
9300 * by L1.
9301 */
9302 for (msr = 0x800; msr <= 0x8ff; msr++)
9303 __vmx_enable_intercept_for_msr(
9304 vmx_msr_bitmap_nested,
9305 msr,
9306 MSR_TYPE_R);
9307
Wincy Vanf2b93282015-02-03 23:56:03 +08009308 __vmx_enable_intercept_for_msr(
9309 vmx_msr_bitmap_nested,
9310 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009311 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009312 __vmx_enable_intercept_for_msr(
9313 vmx_msr_bitmap_nested,
9314 APIC_BASE_MSR + (APIC_EOI >> 4),
9315 MSR_TYPE_W);
9316 __vmx_enable_intercept_for_msr(
9317 vmx_msr_bitmap_nested,
9318 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9319 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009320 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009321 kunmap(page);
9322 nested_release_page_clean(page);
9323
9324 return true;
9325}
9326
9327static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9328 struct vmcs12 *vmcs12)
9329{
Wincy Van82f0dd42015-02-03 23:57:18 +08009330 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009331 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009332 !nested_cpu_has_vid(vmcs12) &&
9333 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009334 return 0;
9335
9336 /*
9337 * If virtualize x2apic mode is enabled,
9338 * virtualize apic access must be disabled.
9339 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009340 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9341 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009342 return -EINVAL;
9343
Wincy Van608406e2015-02-03 23:57:51 +08009344 /*
9345 * If virtual interrupt delivery is enabled,
9346 * we must exit on external interrupts.
9347 */
9348 if (nested_cpu_has_vid(vmcs12) &&
9349 !nested_exit_on_intr(vcpu))
9350 return -EINVAL;
9351
Wincy Van705699a2015-02-03 23:58:17 +08009352 /*
9353 * bits 15:8 should be zero in posted_intr_nv,
9354 * the descriptor address has been already checked
9355 * in nested_get_vmcs12_pages.
9356 */
9357 if (nested_cpu_has_posted_intr(vmcs12) &&
9358 (!nested_cpu_has_vid(vmcs12) ||
9359 !nested_exit_intr_ack_set(vcpu) ||
9360 vmcs12->posted_intr_nv & 0xff00))
9361 return -EINVAL;
9362
Wincy Vanf2b93282015-02-03 23:56:03 +08009363 /* tpr shadow is needed by all apicv features. */
9364 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9365 return -EINVAL;
9366
9367 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009368}
9369
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009370static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9371 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009372 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009373{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009374 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009375 u64 count, addr;
9376
9377 if (vmcs12_read_any(vcpu, count_field, &count) ||
9378 vmcs12_read_any(vcpu, addr_field, &addr)) {
9379 WARN_ON(1);
9380 return -EINVAL;
9381 }
9382 if (count == 0)
9383 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009384 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009385 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9386 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9387 pr_warn_ratelimited(
9388 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9389 addr_field, maxphyaddr, count, addr);
9390 return -EINVAL;
9391 }
9392 return 0;
9393}
9394
9395static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9396 struct vmcs12 *vmcs12)
9397{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009398 if (vmcs12->vm_exit_msr_load_count == 0 &&
9399 vmcs12->vm_exit_msr_store_count == 0 &&
9400 vmcs12->vm_entry_msr_load_count == 0)
9401 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009402 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009403 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009404 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009405 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009406 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009407 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009408 return -EINVAL;
9409 return 0;
9410}
9411
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009412static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9413 struct vmx_msr_entry *e)
9414{
9415 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009416 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009417 return -EINVAL;
9418 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9419 e->index == MSR_IA32_UCODE_REV)
9420 return -EINVAL;
9421 if (e->reserved != 0)
9422 return -EINVAL;
9423 return 0;
9424}
9425
9426static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9427 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009428{
9429 if (e->index == MSR_FS_BASE ||
9430 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009431 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9432 nested_vmx_msr_check_common(vcpu, e))
9433 return -EINVAL;
9434 return 0;
9435}
9436
9437static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9438 struct vmx_msr_entry *e)
9439{
9440 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9441 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009442 return -EINVAL;
9443 return 0;
9444}
9445
9446/*
9447 * Load guest's/host's msr at nested entry/exit.
9448 * return 0 for success, entry index for failure.
9449 */
9450static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9451{
9452 u32 i;
9453 struct vmx_msr_entry e;
9454 struct msr_data msr;
9455
9456 msr.host_initiated = false;
9457 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009458 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9459 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009460 pr_warn_ratelimited(
9461 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9462 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009463 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009464 }
9465 if (nested_vmx_load_msr_check(vcpu, &e)) {
9466 pr_warn_ratelimited(
9467 "%s check failed (%u, 0x%x, 0x%x)\n",
9468 __func__, i, e.index, e.reserved);
9469 goto fail;
9470 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009471 msr.index = e.index;
9472 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009473 if (kvm_set_msr(vcpu, &msr)) {
9474 pr_warn_ratelimited(
9475 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9476 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009477 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009478 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009479 }
9480 return 0;
9481fail:
9482 return i + 1;
9483}
9484
9485static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9486{
9487 u32 i;
9488 struct vmx_msr_entry e;
9489
9490 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009491 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009492 if (kvm_vcpu_read_guest(vcpu,
9493 gpa + i * sizeof(e),
9494 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009495 pr_warn_ratelimited(
9496 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9497 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009498 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009499 }
9500 if (nested_vmx_store_msr_check(vcpu, &e)) {
9501 pr_warn_ratelimited(
9502 "%s check failed (%u, 0x%x, 0x%x)\n",
9503 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009504 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009505 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009506 msr_info.host_initiated = false;
9507 msr_info.index = e.index;
9508 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009509 pr_warn_ratelimited(
9510 "%s cannot read MSR (%u, 0x%x)\n",
9511 __func__, i, e.index);
9512 return -EINVAL;
9513 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009514 if (kvm_vcpu_write_guest(vcpu,
9515 gpa + i * sizeof(e) +
9516 offsetof(struct vmx_msr_entry, value),
9517 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009518 pr_warn_ratelimited(
9519 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009520 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009521 return -EINVAL;
9522 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009523 }
9524 return 0;
9525}
9526
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009527/*
9528 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9529 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009530 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009531 * guest in a way that will both be appropriate to L1's requests, and our
9532 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9533 * function also has additional necessary side-effects, like setting various
9534 * vcpu->arch fields.
9535 */
9536static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9537{
9538 struct vcpu_vmx *vmx = to_vmx(vcpu);
9539 u32 exec_control;
9540
9541 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9542 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9543 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9544 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9545 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9546 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9547 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9548 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9549 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9550 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9551 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9552 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9553 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9554 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9555 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9556 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9557 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9558 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9559 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9560 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9561 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9562 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9563 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9564 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9565 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9566 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9567 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9568 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9569 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9570 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9571 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9572 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9573 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9574 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9575 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9576 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9577
Jan Kiszka2996fca2014-06-16 13:59:43 +02009578 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9579 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9580 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9581 } else {
9582 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9583 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9584 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009585 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9586 vmcs12->vm_entry_intr_info_field);
9587 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9588 vmcs12->vm_entry_exception_error_code);
9589 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9590 vmcs12->vm_entry_instruction_len);
9591 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9592 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009593 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009594 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009595 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9596 vmcs12->guest_pending_dbg_exceptions);
9597 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9598 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9599
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009600 if (nested_cpu_has_xsaves(vmcs12))
9601 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009602 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9603
Jan Kiszkaf4124502014-03-07 20:03:13 +01009604 exec_control = vmcs12->pin_based_vm_exec_control;
9605 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009606 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9607
9608 if (nested_cpu_has_posted_intr(vmcs12)) {
9609 /*
9610 * Note that we use L0's vector here and in
9611 * vmx_deliver_nested_posted_interrupt.
9612 */
9613 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9614 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009615 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009616 vmcs_write64(POSTED_INTR_DESC_ADDR,
9617 page_to_phys(vmx->nested.pi_desc_page) +
9618 (unsigned long)(vmcs12->posted_intr_desc_addr &
9619 (PAGE_SIZE - 1)));
9620 } else
9621 exec_control &= ~PIN_BASED_POSTED_INTR;
9622
Jan Kiszkaf4124502014-03-07 20:03:13 +01009623 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009624
Jan Kiszkaf4124502014-03-07 20:03:13 +01009625 vmx->nested.preemption_timer_expired = false;
9626 if (nested_cpu_has_preemption_timer(vmcs12))
9627 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009628
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009629 /*
9630 * Whether page-faults are trapped is determined by a combination of
9631 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9632 * If enable_ept, L0 doesn't care about page faults and we should
9633 * set all of these to L1's desires. However, if !enable_ept, L0 does
9634 * care about (at least some) page faults, and because it is not easy
9635 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9636 * to exit on each and every L2 page fault. This is done by setting
9637 * MASK=MATCH=0 and (see below) EB.PF=1.
9638 * Note that below we don't need special code to set EB.PF beyond the
9639 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9640 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9641 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9642 *
9643 * A problem with this approach (when !enable_ept) is that L1 may be
9644 * injected with more page faults than it asked for. This could have
9645 * caused problems, but in practice existing hypervisors don't care.
9646 * To fix this, we will need to emulate the PFEC checking (on the L1
9647 * page tables), using walk_addr(), when injecting PFs to L1.
9648 */
9649 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9650 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9651 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9652 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9653
9654 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009655 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009656
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009657 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009658 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009659 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009660 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009661 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9662 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009663 if (nested_cpu_has(vmcs12,
9664 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9665 exec_control |= vmcs12->secondary_vm_exec_control;
9666
9667 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9668 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009669 * If translation failed, no matter: This feature asks
9670 * to exit when accessing the given address, and if it
9671 * can never be accessed, this feature won't do
9672 * anything anyway.
9673 */
9674 if (!vmx->nested.apic_access_page)
9675 exec_control &=
9676 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9677 else
9678 vmcs_write64(APIC_ACCESS_ADDR,
9679 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009680 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009681 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009682 exec_control |=
9683 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009684 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009685 }
9686
Wincy Van608406e2015-02-03 23:57:51 +08009687 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9688 vmcs_write64(EOI_EXIT_BITMAP0,
9689 vmcs12->eoi_exit_bitmap0);
9690 vmcs_write64(EOI_EXIT_BITMAP1,
9691 vmcs12->eoi_exit_bitmap1);
9692 vmcs_write64(EOI_EXIT_BITMAP2,
9693 vmcs12->eoi_exit_bitmap2);
9694 vmcs_write64(EOI_EXIT_BITMAP3,
9695 vmcs12->eoi_exit_bitmap3);
9696 vmcs_write16(GUEST_INTR_STATUS,
9697 vmcs12->guest_intr_status);
9698 }
9699
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009700 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9701 }
9702
9703
9704 /*
9705 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9706 * Some constant fields are set here by vmx_set_constant_host_state().
9707 * Other fields are different per CPU, and will be set later when
9708 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9709 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009710 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009711
9712 /*
9713 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9714 * entry, but only if the current (host) sp changed from the value
9715 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9716 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9717 * here we just force the write to happen on entry.
9718 */
9719 vmx->host_rsp = 0;
9720
9721 exec_control = vmx_exec_control(vmx); /* L0's desires */
9722 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9723 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9724 exec_control &= ~CPU_BASED_TPR_SHADOW;
9725 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009726
9727 if (exec_control & CPU_BASED_TPR_SHADOW) {
9728 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9729 page_to_phys(vmx->nested.virtual_apic_page));
9730 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9731 }
9732
Wincy Van3af18d92015-02-03 23:49:31 +08009733 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009734 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9735 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9736 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009737 } else
9738 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9739
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009740 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009741 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009742 * Rather, exit every time.
9743 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009744 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9745 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9746
9747 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9748
9749 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9750 * bitwise-or of what L1 wants to trap for L2, and what we want to
9751 * trap. Note that CR0.TS also needs updating - we do this later.
9752 */
9753 update_exception_bitmap(vcpu);
9754 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9755 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9756
Nadav Har'El8049d652013-08-05 11:07:06 +03009757 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9758 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9759 * bits are further modified by vmx_set_efer() below.
9760 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009761 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009762
9763 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9764 * emulated by vmx_set_efer(), below.
9765 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009766 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009767 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9768 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009769 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9770
Jan Kiszka44811c02013-08-04 17:17:27 +02009771 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009772 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009773 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9774 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009775 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9776
9777
9778 set_cr4_guest_host_mask(vmx);
9779
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009780 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9781 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9782
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009783 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9784 vmcs_write64(TSC_OFFSET,
9785 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9786 else
9787 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009788
9789 if (enable_vpid) {
9790 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009791 * There is no direct mapping between vpid02 and vpid12, the
9792 * vpid02 is per-vCPU for L0 and reused while the value of
9793 * vpid12 is changed w/ one invvpid during nested vmentry.
9794 * The vpid12 is allocated by L1 for L2, so it will not
9795 * influence global bitmap(for vpid01 and vpid02 allocation)
9796 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009797 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009798 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9799 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9800 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9801 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9802 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9803 }
9804 } else {
9805 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9806 vmx_flush_tlb(vcpu);
9807 }
9808
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009809 }
9810
Nadav Har'El155a97a2013-08-05 11:07:16 +03009811 if (nested_cpu_has_ept(vmcs12)) {
9812 kvm_mmu_unload(vcpu);
9813 nested_ept_init_mmu_context(vcpu);
9814 }
9815
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009816 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9817 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009818 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009819 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9820 else
9821 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9822 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9823 vmx_set_efer(vcpu, vcpu->arch.efer);
9824
9825 /*
9826 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9827 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9828 * The CR0_READ_SHADOW is what L2 should have expected to read given
9829 * the specifications by L1; It's not enough to take
9830 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9831 * have more bits than L1 expected.
9832 */
9833 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9834 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9835
9836 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9837 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9838
9839 /* shadow page tables on either EPT or shadow page tables */
9840 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9841 kvm_mmu_reset_context(vcpu);
9842
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009843 if (!enable_ept)
9844 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9845
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009846 /*
9847 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9848 */
9849 if (enable_ept) {
9850 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9851 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9852 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9853 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9854 }
9855
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009856 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9857 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9858}
9859
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009860/*
9861 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9862 * for running an L2 nested guest.
9863 */
9864static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9865{
9866 struct vmcs12 *vmcs12;
9867 struct vcpu_vmx *vmx = to_vmx(vcpu);
9868 int cpu;
9869 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009870 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009871 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009872
9873 if (!nested_vmx_check_permission(vcpu) ||
9874 !nested_vmx_check_vmcs12(vcpu))
9875 return 1;
9876
9877 skip_emulated_instruction(vcpu);
9878 vmcs12 = get_vmcs12(vcpu);
9879
Abel Gordon012f83c2013-04-18 14:39:25 +03009880 if (enable_shadow_vmcs)
9881 copy_shadow_to_vmcs12(vmx);
9882
Nadav Har'El7c177932011-05-25 23:12:04 +03009883 /*
9884 * The nested entry process starts with enforcing various prerequisites
9885 * on vmcs12 as required by the Intel SDM, and act appropriately when
9886 * they fail: As the SDM explains, some conditions should cause the
9887 * instruction to fail, while others will cause the instruction to seem
9888 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9889 * To speed up the normal (success) code path, we should avoid checking
9890 * for misconfigurations which will anyway be caught by the processor
9891 * when using the merged vmcs02.
9892 */
9893 if (vmcs12->launch_state == launch) {
9894 nested_vmx_failValid(vcpu,
9895 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9896 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9897 return 1;
9898 }
9899
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009900 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9901 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009902 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9903 return 1;
9904 }
9905
Wincy Van3af18d92015-02-03 23:49:31 +08009906 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009907 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9908 return 1;
9909 }
9910
Wincy Van3af18d92015-02-03 23:49:31 +08009911 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009912 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9913 return 1;
9914 }
9915
Wincy Vanf2b93282015-02-03 23:56:03 +08009916 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9917 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9918 return 1;
9919 }
9920
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009921 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9922 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9923 return 1;
9924 }
9925
Nadav Har'El7c177932011-05-25 23:12:04 +03009926 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009927 vmx->nested.nested_vmx_true_procbased_ctls_low,
9928 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009929 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009930 vmx->nested.nested_vmx_secondary_ctls_low,
9931 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009932 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009933 vmx->nested.nested_vmx_pinbased_ctls_low,
9934 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009935 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009936 vmx->nested.nested_vmx_true_exit_ctls_low,
9937 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009938 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009939 vmx->nested.nested_vmx_true_entry_ctls_low,
9940 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009941 {
9942 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9943 return 1;
9944 }
9945
9946 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9947 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9948 nested_vmx_failValid(vcpu,
9949 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9950 return 1;
9951 }
9952
Wincy Vanb9c237b2015-02-03 23:56:30 +08009953 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009954 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9955 nested_vmx_entry_failure(vcpu, vmcs12,
9956 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9957 return 1;
9958 }
9959 if (vmcs12->vmcs_link_pointer != -1ull) {
9960 nested_vmx_entry_failure(vcpu, vmcs12,
9961 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9962 return 1;
9963 }
9964
9965 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009966 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009967 * are performed on the field for the IA32_EFER MSR:
9968 * - Bits reserved in the IA32_EFER MSR must be 0.
9969 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9970 * the IA-32e mode guest VM-exit control. It must also be identical
9971 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9972 * CR0.PG) is 1.
9973 */
9974 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9975 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9976 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9977 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9978 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9979 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9980 nested_vmx_entry_failure(vcpu, vmcs12,
9981 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9982 return 1;
9983 }
9984 }
9985
9986 /*
9987 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9988 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9989 * the values of the LMA and LME bits in the field must each be that of
9990 * the host address-space size VM-exit control.
9991 */
9992 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9993 ia32e = (vmcs12->vm_exit_controls &
9994 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9995 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9996 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9997 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9998 nested_vmx_entry_failure(vcpu, vmcs12,
9999 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10000 return 1;
10001 }
10002 }
10003
10004 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010005 * We're finally done with prerequisite checking, and can start with
10006 * the nested entry.
10007 */
10008
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010009 vmcs02 = nested_get_current_vmcs02(vmx);
10010 if (!vmcs02)
10011 return -ENOMEM;
10012
10013 enter_guest_mode(vcpu);
10014
10015 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10016
Jan Kiszka2996fca2014-06-16 13:59:43 +020010017 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10018 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10019
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010020 cpu = get_cpu();
10021 vmx->loaded_vmcs = vmcs02;
10022 vmx_vcpu_put(vcpu);
10023 vmx_vcpu_load(vcpu, cpu);
10024 vcpu->cpu = cpu;
10025 put_cpu();
10026
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010027 vmx_segment_cache_clear(vmx);
10028
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010029 prepare_vmcs02(vcpu, vmcs12);
10030
Wincy Vanff651cb2014-12-11 08:52:58 +030010031 msr_entry_idx = nested_vmx_load_msr(vcpu,
10032 vmcs12->vm_entry_msr_load_addr,
10033 vmcs12->vm_entry_msr_load_count);
10034 if (msr_entry_idx) {
10035 leave_guest_mode(vcpu);
10036 vmx_load_vmcs01(vcpu);
10037 nested_vmx_entry_failure(vcpu, vmcs12,
10038 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10039 return 1;
10040 }
10041
10042 vmcs12->launch_state = 1;
10043
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010044 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010045 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010046
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010047 vmx->nested.nested_run_pending = 1;
10048
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010049 /*
10050 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10051 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10052 * returned as far as L1 is concerned. It will only return (and set
10053 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10054 */
10055 return 1;
10056}
10057
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010058/*
10059 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10060 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10061 * This function returns the new value we should put in vmcs12.guest_cr0.
10062 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10063 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10064 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10065 * didn't trap the bit, because if L1 did, so would L0).
10066 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10067 * been modified by L2, and L1 knows it. So just leave the old value of
10068 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10069 * isn't relevant, because if L0 traps this bit it can set it to anything.
10070 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10071 * changed these bits, and therefore they need to be updated, but L0
10072 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10073 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10074 */
10075static inline unsigned long
10076vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10077{
10078 return
10079 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10080 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10081 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10082 vcpu->arch.cr0_guest_owned_bits));
10083}
10084
10085static inline unsigned long
10086vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10087{
10088 return
10089 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10090 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10091 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10092 vcpu->arch.cr4_guest_owned_bits));
10093}
10094
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010095static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10096 struct vmcs12 *vmcs12)
10097{
10098 u32 idt_vectoring;
10099 unsigned int nr;
10100
Gleb Natapov851eb6672013-09-25 12:51:34 +030010101 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010102 nr = vcpu->arch.exception.nr;
10103 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10104
10105 if (kvm_exception_is_soft(nr)) {
10106 vmcs12->vm_exit_instruction_len =
10107 vcpu->arch.event_exit_inst_len;
10108 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10109 } else
10110 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10111
10112 if (vcpu->arch.exception.has_error_code) {
10113 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10114 vmcs12->idt_vectoring_error_code =
10115 vcpu->arch.exception.error_code;
10116 }
10117
10118 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010119 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010120 vmcs12->idt_vectoring_info_field =
10121 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10122 } else if (vcpu->arch.interrupt.pending) {
10123 nr = vcpu->arch.interrupt.nr;
10124 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10125
10126 if (vcpu->arch.interrupt.soft) {
10127 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10128 vmcs12->vm_entry_instruction_len =
10129 vcpu->arch.event_exit_inst_len;
10130 } else
10131 idt_vectoring |= INTR_TYPE_EXT_INTR;
10132
10133 vmcs12->idt_vectoring_info_field = idt_vectoring;
10134 }
10135}
10136
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010137static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10138{
10139 struct vcpu_vmx *vmx = to_vmx(vcpu);
10140
Jan Kiszkaf4124502014-03-07 20:03:13 +010010141 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10142 vmx->nested.preemption_timer_expired) {
10143 if (vmx->nested.nested_run_pending)
10144 return -EBUSY;
10145 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10146 return 0;
10147 }
10148
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010149 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010150 if (vmx->nested.nested_run_pending ||
10151 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010152 return -EBUSY;
10153 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10154 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10155 INTR_INFO_VALID_MASK, 0);
10156 /*
10157 * The NMI-triggered VM exit counts as injection:
10158 * clear this one and block further NMIs.
10159 */
10160 vcpu->arch.nmi_pending = 0;
10161 vmx_set_nmi_mask(vcpu, true);
10162 return 0;
10163 }
10164
10165 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10166 nested_exit_on_intr(vcpu)) {
10167 if (vmx->nested.nested_run_pending)
10168 return -EBUSY;
10169 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010170 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010171 }
10172
Wincy Van705699a2015-02-03 23:58:17 +080010173 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010174}
10175
Jan Kiszkaf4124502014-03-07 20:03:13 +010010176static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10177{
10178 ktime_t remaining =
10179 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10180 u64 value;
10181
10182 if (ktime_to_ns(remaining) <= 0)
10183 return 0;
10184
10185 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10186 do_div(value, 1000000);
10187 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10188}
10189
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010190/*
10191 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10192 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10193 * and this function updates it to reflect the changes to the guest state while
10194 * L2 was running (and perhaps made some exits which were handled directly by L0
10195 * without going back to L1), and to reflect the exit reason.
10196 * Note that we do not have to copy here all VMCS fields, just those that
10197 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10198 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10199 * which already writes to vmcs12 directly.
10200 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010201static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10202 u32 exit_reason, u32 exit_intr_info,
10203 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010204{
10205 /* update guest state fields: */
10206 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10207 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10208
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010209 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10210 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10211 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10212
10213 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10214 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10215 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10216 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10217 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10218 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10219 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10220 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10221 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10222 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10223 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10224 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10225 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10226 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10227 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10228 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10229 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10230 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10231 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10232 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10233 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10234 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10235 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10236 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10237 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10238 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10239 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10240 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10241 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10242 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10243 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10244 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10245 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10246 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10247 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10248 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10249
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010250 vmcs12->guest_interruptibility_info =
10251 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10252 vmcs12->guest_pending_dbg_exceptions =
10253 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010254 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10255 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10256 else
10257 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010258
Jan Kiszkaf4124502014-03-07 20:03:13 +010010259 if (nested_cpu_has_preemption_timer(vmcs12)) {
10260 if (vmcs12->vm_exit_controls &
10261 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10262 vmcs12->vmx_preemption_timer_value =
10263 vmx_get_preemption_timer_value(vcpu);
10264 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10265 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010266
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010267 /*
10268 * In some cases (usually, nested EPT), L2 is allowed to change its
10269 * own CR3 without exiting. If it has changed it, we must keep it.
10270 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10271 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10272 *
10273 * Additionally, restore L2's PDPTR to vmcs12.
10274 */
10275 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010276 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010277 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10278 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10279 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10280 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10281 }
10282
Wincy Van608406e2015-02-03 23:57:51 +080010283 if (nested_cpu_has_vid(vmcs12))
10284 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10285
Jan Kiszkac18911a2013-03-13 16:06:41 +010010286 vmcs12->vm_entry_controls =
10287 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010288 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010289
Jan Kiszka2996fca2014-06-16 13:59:43 +020010290 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10291 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10292 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10293 }
10294
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010295 /* TODO: These cannot have changed unless we have MSR bitmaps and
10296 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010297 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010298 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010299 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10300 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010301 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10302 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10303 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010304 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010305 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010306 if (nested_cpu_has_xsaves(vmcs12))
10307 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010308
10309 /* update exit information fields: */
10310
Jan Kiszka533558b2014-01-04 18:47:20 +010010311 vmcs12->vm_exit_reason = exit_reason;
10312 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010313
Jan Kiszka533558b2014-01-04 18:47:20 +010010314 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010315 if ((vmcs12->vm_exit_intr_info &
10316 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10317 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10318 vmcs12->vm_exit_intr_error_code =
10319 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010320 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010321 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10322 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10323
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010324 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10325 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10326 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010327 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010328
10329 /*
10330 * Transfer the event that L0 or L1 may wanted to inject into
10331 * L2 to IDT_VECTORING_INFO_FIELD.
10332 */
10333 vmcs12_save_pending_event(vcpu, vmcs12);
10334 }
10335
10336 /*
10337 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10338 * preserved above and would only end up incorrectly in L1.
10339 */
10340 vcpu->arch.nmi_injected = false;
10341 kvm_clear_exception_queue(vcpu);
10342 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010343}
10344
10345/*
10346 * A part of what we need to when the nested L2 guest exits and we want to
10347 * run its L1 parent, is to reset L1's guest state to the host state specified
10348 * in vmcs12.
10349 * This function is to be called not only on normal nested exit, but also on
10350 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10351 * Failures During or After Loading Guest State").
10352 * This function should be called when the active VMCS is L1's (vmcs01).
10353 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010354static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10355 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010356{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010357 struct kvm_segment seg;
10358
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010359 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10360 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010361 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010362 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10363 else
10364 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10365 vmx_set_efer(vcpu, vcpu->arch.efer);
10366
10367 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10368 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010369 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010370 /*
10371 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10372 * actually changed, because it depends on the current state of
10373 * fpu_active (which may have changed).
10374 * Note that vmx_set_cr0 refers to efer set above.
10375 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010376 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010377 /*
10378 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10379 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10380 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10381 */
10382 update_exception_bitmap(vcpu);
10383 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10384 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10385
10386 /*
10387 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10388 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10389 */
10390 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10391 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10392
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010393 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010394
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010395 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10396 kvm_mmu_reset_context(vcpu);
10397
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010398 if (!enable_ept)
10399 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10400
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010401 if (enable_vpid) {
10402 /*
10403 * Trivially support vpid by letting L2s share their parent
10404 * L1's vpid. TODO: move to a more elaborate solution, giving
10405 * each L2 its own vpid and exposing the vpid feature to L1.
10406 */
10407 vmx_flush_tlb(vcpu);
10408 }
10409
10410
10411 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10412 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10413 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10414 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10415 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010416
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010417 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10418 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10419 vmcs_write64(GUEST_BNDCFGS, 0);
10420
Jan Kiszka44811c02013-08-04 17:17:27 +020010421 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010422 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010423 vcpu->arch.pat = vmcs12->host_ia32_pat;
10424 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010425 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10426 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10427 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010428
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010429 /* Set L1 segment info according to Intel SDM
10430 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10431 seg = (struct kvm_segment) {
10432 .base = 0,
10433 .limit = 0xFFFFFFFF,
10434 .selector = vmcs12->host_cs_selector,
10435 .type = 11,
10436 .present = 1,
10437 .s = 1,
10438 .g = 1
10439 };
10440 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10441 seg.l = 1;
10442 else
10443 seg.db = 1;
10444 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10445 seg = (struct kvm_segment) {
10446 .base = 0,
10447 .limit = 0xFFFFFFFF,
10448 .type = 3,
10449 .present = 1,
10450 .s = 1,
10451 .db = 1,
10452 .g = 1
10453 };
10454 seg.selector = vmcs12->host_ds_selector;
10455 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10456 seg.selector = vmcs12->host_es_selector;
10457 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10458 seg.selector = vmcs12->host_ss_selector;
10459 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10460 seg.selector = vmcs12->host_fs_selector;
10461 seg.base = vmcs12->host_fs_base;
10462 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10463 seg.selector = vmcs12->host_gs_selector;
10464 seg.base = vmcs12->host_gs_base;
10465 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10466 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010467 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010468 .limit = 0x67,
10469 .selector = vmcs12->host_tr_selector,
10470 .type = 11,
10471 .present = 1
10472 };
10473 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10474
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010475 kvm_set_dr(vcpu, 7, 0x400);
10476 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010477
Wincy Van3af18d92015-02-03 23:49:31 +080010478 if (cpu_has_vmx_msr_bitmap())
10479 vmx_set_msr_bitmap(vcpu);
10480
Wincy Vanff651cb2014-12-11 08:52:58 +030010481 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10482 vmcs12->vm_exit_msr_load_count))
10483 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010484}
10485
10486/*
10487 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10488 * and modify vmcs12 to make it see what it would expect to see there if
10489 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10490 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010491static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10492 u32 exit_intr_info,
10493 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010494{
10495 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010496 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10497
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010498 /* trying to cancel vmlaunch/vmresume is a bug */
10499 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10500
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010501 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010502 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10503 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010504
Wincy Vanff651cb2014-12-11 08:52:58 +030010505 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10506 vmcs12->vm_exit_msr_store_count))
10507 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10508
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010509 vmx_load_vmcs01(vcpu);
10510
Bandan Das77b0f5d2014-04-19 18:17:45 -040010511 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10512 && nested_exit_intr_ack_set(vcpu)) {
10513 int irq = kvm_cpu_get_interrupt(vcpu);
10514 WARN_ON(irq < 0);
10515 vmcs12->vm_exit_intr_info = irq |
10516 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10517 }
10518
Jan Kiszka542060e2014-01-04 18:47:21 +010010519 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10520 vmcs12->exit_qualification,
10521 vmcs12->idt_vectoring_info_field,
10522 vmcs12->vm_exit_intr_info,
10523 vmcs12->vm_exit_intr_error_code,
10524 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010525
Gleb Natapov2961e8762013-11-25 15:37:13 +020010526 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10527 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010528 vmx_segment_cache_clear(vmx);
10529
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010530 /* if no vmcs02 cache requested, remove the one we used */
10531 if (VMCS02_POOL_SIZE == 0)
10532 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10533
10534 load_vmcs12_host_state(vcpu, vmcs12);
10535
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010536 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010537 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10538
10539 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10540 vmx->host_rsp = 0;
10541
10542 /* Unpin physical memory we referred to in vmcs02 */
10543 if (vmx->nested.apic_access_page) {
10544 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010545 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010546 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010547 if (vmx->nested.virtual_apic_page) {
10548 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010549 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010550 }
Wincy Van705699a2015-02-03 23:58:17 +080010551 if (vmx->nested.pi_desc_page) {
10552 kunmap(vmx->nested.pi_desc_page);
10553 nested_release_page(vmx->nested.pi_desc_page);
10554 vmx->nested.pi_desc_page = NULL;
10555 vmx->nested.pi_desc = NULL;
10556 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010557
10558 /*
Tang Chen38b99172014-09-24 15:57:54 +080010559 * We are now running in L2, mmu_notifier will force to reload the
10560 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10561 */
10562 kvm_vcpu_reload_apic_access_page(vcpu);
10563
10564 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010565 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10566 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10567 * success or failure flag accordingly.
10568 */
10569 if (unlikely(vmx->fail)) {
10570 vmx->fail = 0;
10571 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10572 } else
10573 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010574 if (enable_shadow_vmcs)
10575 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010576
10577 /* in case we halted in L2 */
10578 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010579}
10580
Nadav Har'El7c177932011-05-25 23:12:04 +030010581/*
Jan Kiszka42124922014-01-04 18:47:19 +010010582 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10583 */
10584static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10585{
10586 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010587 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010588 free_nested(to_vmx(vcpu));
10589}
10590
10591/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010592 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10593 * 23.7 "VM-entry failures during or after loading guest state" (this also
10594 * lists the acceptable exit-reason and exit-qualification parameters).
10595 * It should only be called before L2 actually succeeded to run, and when
10596 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10597 */
10598static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10599 struct vmcs12 *vmcs12,
10600 u32 reason, unsigned long qualification)
10601{
10602 load_vmcs12_host_state(vcpu, vmcs12);
10603 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10604 vmcs12->exit_qualification = qualification;
10605 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010606 if (enable_shadow_vmcs)
10607 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010608}
10609
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010610static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10611 struct x86_instruction_info *info,
10612 enum x86_intercept_stage stage)
10613{
10614 return X86EMUL_CONTINUE;
10615}
10616
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010617static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010618{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010619 if (ple_gap)
10620 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010621}
10622
Kai Huang843e4332015-01-28 10:54:28 +080010623static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10624 struct kvm_memory_slot *slot)
10625{
10626 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10627 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10628}
10629
10630static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10631 struct kvm_memory_slot *slot)
10632{
10633 kvm_mmu_slot_set_dirty(kvm, slot);
10634}
10635
10636static void vmx_flush_log_dirty(struct kvm *kvm)
10637{
10638 kvm_flush_pml_buffers(kvm);
10639}
10640
10641static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10642 struct kvm_memory_slot *memslot,
10643 gfn_t offset, unsigned long mask)
10644{
10645 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10646}
10647
Feng Wuefc64402015-09-18 22:29:51 +080010648/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010649 * This routine does the following things for vCPU which is going
10650 * to be blocked if VT-d PI is enabled.
10651 * - Store the vCPU to the wakeup list, so when interrupts happen
10652 * we can find the right vCPU to wake up.
10653 * - Change the Posted-interrupt descriptor as below:
10654 * 'NDST' <-- vcpu->pre_pcpu
10655 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10656 * - If 'ON' is set during this process, which means at least one
10657 * interrupt is posted for this vCPU, we cannot block it, in
10658 * this case, return 1, otherwise, return 0.
10659 *
10660 */
10661static int vmx_pre_block(struct kvm_vcpu *vcpu)
10662{
10663 unsigned long flags;
10664 unsigned int dest;
10665 struct pi_desc old, new;
10666 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10667
10668 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10669 !irq_remapping_cap(IRQ_POSTING_CAP))
10670 return 0;
10671
10672 vcpu->pre_pcpu = vcpu->cpu;
10673 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10674 vcpu->pre_pcpu), flags);
10675 list_add_tail(&vcpu->blocked_vcpu_list,
10676 &per_cpu(blocked_vcpu_on_cpu,
10677 vcpu->pre_pcpu));
10678 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10679 vcpu->pre_pcpu), flags);
10680
10681 do {
10682 old.control = new.control = pi_desc->control;
10683
10684 /*
10685 * We should not block the vCPU if
10686 * an interrupt is posted for it.
10687 */
10688 if (pi_test_on(pi_desc) == 1) {
10689 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10690 vcpu->pre_pcpu), flags);
10691 list_del(&vcpu->blocked_vcpu_list);
10692 spin_unlock_irqrestore(
10693 &per_cpu(blocked_vcpu_on_cpu_lock,
10694 vcpu->pre_pcpu), flags);
10695 vcpu->pre_pcpu = -1;
10696
10697 return 1;
10698 }
10699
10700 WARN((pi_desc->sn == 1),
10701 "Warning: SN field of posted-interrupts "
10702 "is set before blocking\n");
10703
10704 /*
10705 * Since vCPU can be preempted during this process,
10706 * vcpu->cpu could be different with pre_pcpu, we
10707 * need to set pre_pcpu as the destination of wakeup
10708 * notification event, then we can find the right vCPU
10709 * to wakeup in wakeup handler if interrupts happen
10710 * when the vCPU is in blocked state.
10711 */
10712 dest = cpu_physical_id(vcpu->pre_pcpu);
10713
10714 if (x2apic_enabled())
10715 new.ndst = dest;
10716 else
10717 new.ndst = (dest << 8) & 0xFF00;
10718
10719 /* set 'NV' to 'wakeup vector' */
10720 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10721 } while (cmpxchg(&pi_desc->control, old.control,
10722 new.control) != old.control);
10723
10724 return 0;
10725}
10726
10727static void vmx_post_block(struct kvm_vcpu *vcpu)
10728{
10729 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10730 struct pi_desc old, new;
10731 unsigned int dest;
10732 unsigned long flags;
10733
10734 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10735 !irq_remapping_cap(IRQ_POSTING_CAP))
10736 return;
10737
10738 do {
10739 old.control = new.control = pi_desc->control;
10740
10741 dest = cpu_physical_id(vcpu->cpu);
10742
10743 if (x2apic_enabled())
10744 new.ndst = dest;
10745 else
10746 new.ndst = (dest << 8) & 0xFF00;
10747
10748 /* Allow posting non-urgent interrupts */
10749 new.sn = 0;
10750
10751 /* set 'NV' to 'notification vector' */
10752 new.nv = POSTED_INTR_VECTOR;
10753 } while (cmpxchg(&pi_desc->control, old.control,
10754 new.control) != old.control);
10755
10756 if(vcpu->pre_pcpu != -1) {
10757 spin_lock_irqsave(
10758 &per_cpu(blocked_vcpu_on_cpu_lock,
10759 vcpu->pre_pcpu), flags);
10760 list_del(&vcpu->blocked_vcpu_list);
10761 spin_unlock_irqrestore(
10762 &per_cpu(blocked_vcpu_on_cpu_lock,
10763 vcpu->pre_pcpu), flags);
10764 vcpu->pre_pcpu = -1;
10765 }
10766}
10767
10768/*
Feng Wuefc64402015-09-18 22:29:51 +080010769 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
10770 *
10771 * @kvm: kvm
10772 * @host_irq: host irq of the interrupt
10773 * @guest_irq: gsi of the interrupt
10774 * @set: set or unset PI
10775 * returns 0 on success, < 0 on failure
10776 */
10777static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
10778 uint32_t guest_irq, bool set)
10779{
10780 struct kvm_kernel_irq_routing_entry *e;
10781 struct kvm_irq_routing_table *irq_rt;
10782 struct kvm_lapic_irq irq;
10783 struct kvm_vcpu *vcpu;
10784 struct vcpu_data vcpu_info;
10785 int idx, ret = -EINVAL;
10786
10787 if (!kvm_arch_has_assigned_device(kvm) ||
10788 !irq_remapping_cap(IRQ_POSTING_CAP))
10789 return 0;
10790
10791 idx = srcu_read_lock(&kvm->irq_srcu);
10792 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
10793 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
10794
10795 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
10796 if (e->type != KVM_IRQ_ROUTING_MSI)
10797 continue;
10798 /*
10799 * VT-d PI cannot support posting multicast/broadcast
10800 * interrupts to a vCPU, we still use interrupt remapping
10801 * for these kind of interrupts.
10802 *
10803 * For lowest-priority interrupts, we only support
10804 * those with single CPU as the destination, e.g. user
10805 * configures the interrupts via /proc/irq or uses
10806 * irqbalance to make the interrupts single-CPU.
10807 *
10808 * We will support full lowest-priority interrupt later.
10809 */
10810
10811 kvm_set_msi_irq(e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080010812 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
10813 /*
10814 * Make sure the IRTE is in remapped mode if
10815 * we don't handle it in posted mode.
10816 */
10817 ret = irq_set_vcpu_affinity(host_irq, NULL);
10818 if (ret < 0) {
10819 printk(KERN_INFO
10820 "failed to back to remapped mode, irq: %u\n",
10821 host_irq);
10822 goto out;
10823 }
10824
Feng Wuefc64402015-09-18 22:29:51 +080010825 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080010826 }
Feng Wuefc64402015-09-18 22:29:51 +080010827
10828 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
10829 vcpu_info.vector = irq.vector;
10830
Feng Wub6ce9782016-01-25 16:53:35 +080010831 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080010832 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
10833
10834 if (set)
10835 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
10836 else {
10837 /* suppress notification event before unposting */
10838 pi_set_sn(vcpu_to_pi_desc(vcpu));
10839 ret = irq_set_vcpu_affinity(host_irq, NULL);
10840 pi_clear_sn(vcpu_to_pi_desc(vcpu));
10841 }
10842
10843 if (ret < 0) {
10844 printk(KERN_INFO "%s: failed to update PI IRTE\n",
10845 __func__);
10846 goto out;
10847 }
10848 }
10849
10850 ret = 0;
10851out:
10852 srcu_read_unlock(&kvm->irq_srcu, idx);
10853 return ret;
10854}
10855
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010856static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010857 .cpu_has_kvm_support = cpu_has_kvm_support,
10858 .disabled_by_bios = vmx_disabled_by_bios,
10859 .hardware_setup = hardware_setup,
10860 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010861 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010862 .hardware_enable = hardware_enable,
10863 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010864 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010865 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010866
10867 .vcpu_create = vmx_create_vcpu,
10868 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010869 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010870
Avi Kivity04d2cc72007-09-10 18:10:54 +030010871 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010872 .vcpu_load = vmx_vcpu_load,
10873 .vcpu_put = vmx_vcpu_put,
10874
Paolo Bonzinia96036b2015-11-10 11:55:36 +010010875 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010876 .get_msr = vmx_get_msr,
10877 .set_msr = vmx_set_msr,
10878 .get_segment_base = vmx_get_segment_base,
10879 .get_segment = vmx_get_segment,
10880 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010881 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010882 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010883 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010884 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010885 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010886 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010887 .set_cr3 = vmx_set_cr3,
10888 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010889 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010890 .get_idt = vmx_get_idt,
10891 .set_idt = vmx_set_idt,
10892 .get_gdt = vmx_get_gdt,
10893 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010894 .get_dr6 = vmx_get_dr6,
10895 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010896 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010897 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010898 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010899 .get_rflags = vmx_get_rflags,
10900 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010901 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010902 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010903
10904 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010905
Avi Kivity6aa8b732006-12-10 02:21:36 -080010906 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010907 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010908 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010909 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10910 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010911 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010912 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010913 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010914 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010915 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010916 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010917 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010918 .get_nmi_mask = vmx_get_nmi_mask,
10919 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010920 .enable_nmi_window = enable_nmi_window,
10921 .enable_irq_window = enable_irq_window,
10922 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010923 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010924 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030010925 .get_enable_apicv = vmx_get_enable_apicv,
10926 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010927 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10928 .hwapic_irr_update = vmx_hwapic_irr_update,
10929 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010930 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10931 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010932
Izik Eiduscbc94022007-10-25 00:29:55 +020010933 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010934 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010935 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010936
Avi Kivity586f9602010-11-18 13:09:54 +020010937 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010938
Sheng Yang17cc3932010-01-05 19:02:27 +080010939 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010940
10941 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010942
10943 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010944 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010945
10946 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010947
10948 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010949
Will Auldba904632012-11-29 12:42:50 -080010950 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010951 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080010952 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010953 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010954
10955 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010956
10957 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010958 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010959 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010960 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010961
10962 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010963
10964 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010965
10966 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10967 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10968 .flush_log_dirty = vmx_flush_log_dirty,
10969 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010970
Feng Wubf9f6ac2015-09-18 22:29:55 +080010971 .pre_block = vmx_pre_block,
10972 .post_block = vmx_post_block,
10973
Wei Huang25462f72015-06-19 15:45:05 +020010974 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080010975
10976 .update_pi_irte = vmx_update_pi_irte,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010977};
10978
10979static int __init vmx_init(void)
10980{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010981 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10982 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010983 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010984 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010985
Dave Young2965faa2015-09-09 15:38:55 -070010986#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010987 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10988 crash_vmclear_local_loaded_vmcss);
10989#endif
10990
He, Qingfdef3ad2007-04-30 09:45:24 +030010991 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010992}
10993
10994static void __exit vmx_exit(void)
10995{
Dave Young2965faa2015-09-09 15:38:55 -070010996#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010997 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010998 synchronize_rcu();
10999#endif
11000
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011001 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011002}
11003
11004module_init(vmx_init)
11005module_exit(vmx_exit)