Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include "drmP.h" |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 29 | #include "drm_crtc_helper.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 30 | #include "radeon_drm.h" |
| 31 | #include "radeon_reg.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 32 | #include "radeon.h" |
| 33 | #include "atom.h" |
| 34 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 35 | irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS) |
| 36 | { |
| 37 | struct drm_device *dev = (struct drm_device *) arg; |
| 38 | struct radeon_device *rdev = dev->dev_private; |
| 39 | |
| 40 | return radeon_irq_process(rdev); |
| 41 | } |
| 42 | |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 43 | /* |
| 44 | * Handle hotplug events outside the interrupt handler proper. |
| 45 | */ |
| 46 | static void radeon_hotplug_work_func(struct work_struct *work) |
| 47 | { |
| 48 | struct radeon_device *rdev = container_of(work, struct radeon_device, |
| 49 | hotplug_work); |
| 50 | struct drm_device *dev = rdev->ddev; |
| 51 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 52 | struct drm_connector *connector; |
| 53 | |
| 54 | if (mode_config->num_connector) { |
| 55 | list_for_each_entry(connector, &mode_config->connector_list, head) |
| 56 | radeon_connector_hotplug(connector); |
| 57 | } |
| 58 | /* Just fire off a uevent and let userspace tell us what to do */ |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 59 | drm_helper_hpd_irq_event(dev); |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 60 | } |
| 61 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 62 | void radeon_driver_irq_preinstall_kms(struct drm_device *dev) |
| 63 | { |
| 64 | struct radeon_device *rdev = dev->dev_private; |
| 65 | unsigned i; |
| 66 | |
| 67 | /* Disable *all* interrupts */ |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 68 | for (i = 0; i < RADEON_NUM_RINGS; i++) |
| 69 | rdev->irq.sw_int[i] = false; |
Alex Deucher | 2031f77 | 2010-04-22 12:52:11 -0400 | [diff] [blame] | 70 | rdev->irq.gui_idle = false; |
Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 71 | for (i = 0; i < RADEON_MAX_HPD_PINS; i++) |
Alex Deucher | 9e7b414 | 2010-03-16 17:08:06 -0400 | [diff] [blame] | 72 | rdev->irq.hpd[i] = false; |
Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 73 | for (i = 0; i < RADEON_MAX_CRTCS; i++) { |
| 74 | rdev->irq.crtc_vblank_int[i] = false; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 75 | rdev->irq.pflip[i] = false; |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame^] | 76 | rdev->irq.afmt[i] = false; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 77 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 78 | radeon_irq_set(rdev); |
| 79 | /* Clear bits */ |
| 80 | radeon_irq_process(rdev); |
| 81 | } |
| 82 | |
| 83 | int radeon_driver_irq_postinstall_kms(struct drm_device *dev) |
| 84 | { |
| 85 | struct radeon_device *rdev = dev->dev_private; |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 86 | unsigned i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 87 | |
| 88 | dev->max_vblank_count = 0x001fffff; |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 89 | for (i = 0; i < RADEON_NUM_RINGS; i++) |
| 90 | rdev->irq.sw_int[i] = true; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 91 | radeon_irq_set(rdev); |
| 92 | return 0; |
| 93 | } |
| 94 | |
| 95 | void radeon_driver_irq_uninstall_kms(struct drm_device *dev) |
| 96 | { |
| 97 | struct radeon_device *rdev = dev->dev_private; |
| 98 | unsigned i; |
| 99 | |
| 100 | if (rdev == NULL) { |
| 101 | return; |
| 102 | } |
| 103 | /* Disable *all* interrupts */ |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 104 | for (i = 0; i < RADEON_NUM_RINGS; i++) |
| 105 | rdev->irq.sw_int[i] = false; |
Alex Deucher | 2031f77 | 2010-04-22 12:52:11 -0400 | [diff] [blame] | 106 | rdev->irq.gui_idle = false; |
Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 107 | for (i = 0; i < RADEON_MAX_HPD_PINS; i++) |
Jerome Glisse | 003e69f | 2010-01-07 15:39:14 +0100 | [diff] [blame] | 108 | rdev->irq.hpd[i] = false; |
Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 109 | for (i = 0; i < RADEON_MAX_CRTCS; i++) { |
| 110 | rdev->irq.crtc_vblank_int[i] = false; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 111 | rdev->irq.pflip[i] = false; |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame^] | 112 | rdev->irq.afmt[i] = false; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 113 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 114 | radeon_irq_set(rdev); |
| 115 | } |
| 116 | |
Alex Deucher | 8f6c25c | 2011-10-25 14:58:49 -0400 | [diff] [blame] | 117 | static bool radeon_msi_ok(struct radeon_device *rdev) |
| 118 | { |
| 119 | /* RV370/RV380 was first asic with MSI support */ |
| 120 | if (rdev->family < CHIP_RV380) |
| 121 | return false; |
| 122 | |
| 123 | /* MSIs don't work on AGP */ |
| 124 | if (rdev->flags & RADEON_IS_AGP) |
| 125 | return false; |
| 126 | |
Alex Deucher | a18cee1 | 2011-11-01 14:20:30 -0400 | [diff] [blame] | 127 | /* force MSI on */ |
| 128 | if (radeon_msi == 1) |
| 129 | return true; |
| 130 | else if (radeon_msi == 0) |
| 131 | return false; |
| 132 | |
Alex Deucher | b362105 | 2011-10-25 15:11:08 -0400 | [diff] [blame] | 133 | /* Quirks */ |
| 134 | /* HP RS690 only seems to work with MSIs. */ |
| 135 | if ((rdev->pdev->device == 0x791f) && |
| 136 | (rdev->pdev->subsystem_vendor == 0x103c) && |
| 137 | (rdev->pdev->subsystem_device == 0x30c2)) |
| 138 | return true; |
| 139 | |
Alex Deucher | 01e718e | 2011-11-01 14:14:18 -0400 | [diff] [blame] | 140 | /* Dell RS690 only seems to work with MSIs. */ |
| 141 | if ((rdev->pdev->device == 0x791f) && |
| 142 | (rdev->pdev->subsystem_vendor == 0x1028) && |
Alex Deucher | 44517c4 | 2012-01-15 08:51:12 -0500 | [diff] [blame] | 143 | (rdev->pdev->subsystem_device == 0x01fc)) |
| 144 | return true; |
| 145 | |
| 146 | /* Dell RS690 only seems to work with MSIs. */ |
| 147 | if ((rdev->pdev->device == 0x791f) && |
| 148 | (rdev->pdev->subsystem_vendor == 0x1028) && |
Alex Deucher | 01e718e | 2011-11-01 14:14:18 -0400 | [diff] [blame] | 149 | (rdev->pdev->subsystem_device == 0x01fd)) |
| 150 | return true; |
| 151 | |
Alex Deucher | 8f6c25c | 2011-10-25 14:58:49 -0400 | [diff] [blame] | 152 | if (rdev->flags & RADEON_IS_IGP) { |
| 153 | /* APUs work fine with MSIs */ |
| 154 | if (rdev->family >= CHIP_PALM) |
| 155 | return true; |
| 156 | /* lots of IGPs have problems with MSIs */ |
| 157 | return false; |
| 158 | } |
| 159 | |
| 160 | return true; |
| 161 | } |
| 162 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 163 | int radeon_irq_kms_init(struct radeon_device *rdev) |
| 164 | { |
Michel Dänzer | 29d9ebc | 2011-01-11 10:44:54 +0100 | [diff] [blame] | 165 | int i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 166 | int r = 0; |
| 167 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 168 | INIT_WORK(&rdev->hotplug_work, radeon_hotplug_work_func); |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame^] | 169 | INIT_WORK(&rdev->audio_work, r600_audio_update_hdmi); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 170 | |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 171 | spin_lock_init(&rdev->irq.sw_lock); |
Michel Dänzer | 29d9ebc | 2011-01-11 10:44:54 +0100 | [diff] [blame] | 172 | for (i = 0; i < rdev->num_crtc; i++) |
| 173 | spin_lock_init(&rdev->irq.pflip_lock[i]); |
Alex Deucher | 9e7b414 | 2010-03-16 17:08:06 -0400 | [diff] [blame] | 174 | r = drm_vblank_init(rdev->ddev, rdev->num_crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 175 | if (r) { |
| 176 | return r; |
| 177 | } |
Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 178 | /* enable msi */ |
| 179 | rdev->msi_enabled = 0; |
Alex Deucher | 8f6c25c | 2011-10-25 14:58:49 -0400 | [diff] [blame] | 180 | |
| 181 | if (radeon_msi_ok(rdev)) { |
Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 182 | int ret = pci_enable_msi(rdev->pdev); |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 183 | if (!ret) { |
Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 184 | rdev->msi_enabled = 1; |
Alex Deucher | da7be68 | 2010-08-12 18:05:34 -0400 | [diff] [blame] | 185 | dev_info(rdev->dev, "radeon: using MSI.\n"); |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 186 | } |
Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 187 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 188 | rdev->irq.installed = true; |
Jerome Glisse | 003e69f | 2010-01-07 15:39:14 +0100 | [diff] [blame] | 189 | r = drm_irq_install(rdev->ddev); |
| 190 | if (r) { |
| 191 | rdev->irq.installed = false; |
| 192 | return r; |
| 193 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 194 | DRM_INFO("radeon: irq initialized.\n"); |
| 195 | return 0; |
| 196 | } |
| 197 | |
| 198 | void radeon_irq_kms_fini(struct radeon_device *rdev) |
| 199 | { |
Jerome Glisse | 003e69f | 2010-01-07 15:39:14 +0100 | [diff] [blame] | 200 | drm_vblank_cleanup(rdev->ddev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 201 | if (rdev->irq.installed) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 202 | drm_irq_uninstall(rdev->ddev); |
Jerome Glisse | 003e69f | 2010-01-07 15:39:14 +0100 | [diff] [blame] | 203 | rdev->irq.installed = false; |
Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 204 | if (rdev->msi_enabled) |
| 205 | pci_disable_msi(rdev->pdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 206 | } |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 207 | flush_work_sync(&rdev->hotplug_work); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 208 | } |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 209 | |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 210 | void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring) |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 211 | { |
| 212 | unsigned long irqflags; |
| 213 | |
| 214 | spin_lock_irqsave(&rdev->irq.sw_lock, irqflags); |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 215 | if (rdev->ddev->irq_enabled && (++rdev->irq.sw_refcount[ring] == 1)) { |
| 216 | rdev->irq.sw_int[ring] = true; |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 217 | radeon_irq_set(rdev); |
| 218 | } |
| 219 | spin_unlock_irqrestore(&rdev->irq.sw_lock, irqflags); |
| 220 | } |
| 221 | |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 222 | void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring) |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 223 | { |
| 224 | unsigned long irqflags; |
| 225 | |
| 226 | spin_lock_irqsave(&rdev->irq.sw_lock, irqflags); |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 227 | BUG_ON(rdev->ddev->irq_enabled && rdev->irq.sw_refcount[ring] <= 0); |
| 228 | if (rdev->ddev->irq_enabled && (--rdev->irq.sw_refcount[ring] == 0)) { |
| 229 | rdev->irq.sw_int[ring] = false; |
Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 230 | radeon_irq_set(rdev); |
| 231 | } |
| 232 | spin_unlock_irqrestore(&rdev->irq.sw_lock, irqflags); |
| 233 | } |
| 234 | |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 235 | void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc) |
| 236 | { |
| 237 | unsigned long irqflags; |
| 238 | |
| 239 | if (crtc < 0 || crtc >= rdev->num_crtc) |
| 240 | return; |
| 241 | |
| 242 | spin_lock_irqsave(&rdev->irq.pflip_lock[crtc], irqflags); |
| 243 | if (rdev->ddev->irq_enabled && (++rdev->irq.pflip_refcount[crtc] == 1)) { |
| 244 | rdev->irq.pflip[crtc] = true; |
| 245 | radeon_irq_set(rdev); |
| 246 | } |
| 247 | spin_unlock_irqrestore(&rdev->irq.pflip_lock[crtc], irqflags); |
| 248 | } |
| 249 | |
| 250 | void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc) |
| 251 | { |
| 252 | unsigned long irqflags; |
| 253 | |
| 254 | if (crtc < 0 || crtc >= rdev->num_crtc) |
| 255 | return; |
| 256 | |
| 257 | spin_lock_irqsave(&rdev->irq.pflip_lock[crtc], irqflags); |
| 258 | BUG_ON(rdev->ddev->irq_enabled && rdev->irq.pflip_refcount[crtc] <= 0); |
| 259 | if (rdev->ddev->irq_enabled && (--rdev->irq.pflip_refcount[crtc] == 0)) { |
| 260 | rdev->irq.pflip[crtc] = false; |
| 261 | radeon_irq_set(rdev); |
| 262 | } |
| 263 | spin_unlock_irqrestore(&rdev->irq.pflip_lock[crtc], irqflags); |
| 264 | } |
| 265 | |