blob: a43877764994cf492bd392d58690f23a983a8153 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000087struct be_async_event_trailer {
88 u32 code;
89};
90
91enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000092 LINK_DOWN = 0x0,
93 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000094};
Sathya Perlaea172a02011-08-02 19:57:42 +000095#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +000096#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097
98/* When the event code of an async trailer is link-state, the mcc_compl
99 * must be interpreted as follows
100 */
101struct be_async_event_link_state {
102 u8 physical_port;
103 u8 port_link_status;
104 u8 port_duplex;
105 u8 port_speed;
106 u8 port_fault;
107 u8 rsvd0[7];
108 struct be_async_event_trailer trailer;
109} __packed;
110
Somnath Koturcc4ce022010-10-21 07:11:14 -0700111/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
112 * the mcc_compl must be interpreted as follows
113 */
114struct be_async_event_grp5_qos_link_speed {
115 u8 physical_port;
116 u8 rsvd[5];
117 u16 qos_link_speed;
118 u32 event_tag;
119 struct be_async_event_trailer trailer;
120} __packed;
121
122/* When the event code of an async trailer is GRP5 and event type is
123 * CoS-Priority, the mcc_compl must be interpreted as follows
124 */
125struct be_async_event_grp5_cos_priority {
126 u8 physical_port;
127 u8 available_priority_bmap;
128 u8 reco_default_priority;
129 u8 valid;
130 u8 rsvd0;
131 u8 event_tag;
132 struct be_async_event_trailer trailer;
133} __packed;
134
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000135/* When the event code of an async trailer is GRP5 and event type is
136 * PVID state, the mcc_compl must be interpreted as follows
137 */
138struct be_async_event_grp5_pvid_state {
139 u8 enabled;
140 u8 rsvd0;
141 u16 tag;
142 u32 event_tag;
143 u32 rsvd1;
144 struct be_async_event_trailer trailer;
145} __packed;
146
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700147struct be_mcc_mailbox {
148 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000149 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700150};
151
152#define CMD_SUBSYSTEM_COMMON 0x1
153#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800154#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700155
156#define OPCODE_COMMON_NTWK_MAC_QUERY 1
157#define OPCODE_COMMON_NTWK_MAC_SET 2
158#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
159#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
160#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800161#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000162#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163#define OPCODE_COMMON_CQ_CREATE 12
164#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700165#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000166#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700167#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800168#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000169#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700170#define OPCODE_COMMON_NTWK_RX_FILTER 34
171#define OPCODE_COMMON_GET_FW_VERSION 35
172#define OPCODE_COMMON_SET_FLOW_CONTROL 36
173#define OPCODE_COMMON_GET_FLOW_CONTROL 37
174#define OPCODE_COMMON_SET_FRAME_SIZE 39
175#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
176#define OPCODE_COMMON_FIRMWARE_CONFIG 42
177#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
178#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000179#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700180#define OPCODE_COMMON_CQ_DESTROY 54
181#define OPCODE_COMMON_EQ_DESTROY 55
182#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
183#define OPCODE_COMMON_NTWK_PMAC_ADD 59
184#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700185#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000186#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700187#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
188#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700189#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000190#define OPCODE_COMMON_GET_PORT_NAME 77
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000191#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000192#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000193#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000194#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
195#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000196#define OPCODE_COMMON_GET_MAC_LIST 147
197#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000198#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000199#define OPCODE_COMMON_GET_FUNC_CONFIG 160
200#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000201#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000202#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000203#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000204#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000205#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700206
Sathya Perla3abcded2010-10-03 22:12:27 -0700207#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700208#define OPCODE_ETH_ACPI_CONFIG 2
209#define OPCODE_ETH_PROMISCUOUS 3
210#define OPCODE_ETH_GET_STATISTICS 4
211#define OPCODE_ETH_TX_CREATE 7
212#define OPCODE_ETH_RX_CREATE 8
213#define OPCODE_ETH_TX_DESTROY 9
214#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000215#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000216#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700217
Suresh Rff33a6e2009-12-03 16:15:52 -0800218#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
219#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000220#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800221
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700222struct be_cmd_req_hdr {
223 u8 opcode; /* dword 0 */
224 u8 subsystem; /* dword 0 */
225 u8 port_number; /* dword 0 */
226 u8 domain; /* dword 0 */
227 u32 timeout; /* dword 1 */
228 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000229 u8 version; /* dword 3 */
230 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700231};
232
233#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
234#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
235struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000236 u8 opcode; /* dword 0 */
237 u8 subsystem; /* dword 0 */
238 u8 rsvd[2]; /* dword 0 */
239 u8 status; /* dword 1 */
240 u8 add_status; /* dword 1 */
241 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700242 u32 response_length; /* dword 2 */
243 u32 actual_resp_len; /* dword 3 */
244};
245
246struct phys_addr {
247 u32 lo;
248 u32 hi;
249};
250
251/**************************
252 * BE Command definitions *
253 **************************/
254
255/* Pseudo amap definition in which each bit of the actual structure is defined
256 * as a byte: used to calculate offset/shift/mask of each field */
257struct amap_eq_context {
258 u8 cidx[13]; /* dword 0*/
259 u8 rsvd0[3]; /* dword 0*/
260 u8 epidx[13]; /* dword 0*/
261 u8 valid; /* dword 0*/
262 u8 rsvd1; /* dword 0*/
263 u8 size; /* dword 0*/
264 u8 pidx[13]; /* dword 1*/
265 u8 rsvd2[3]; /* dword 1*/
266 u8 pd[10]; /* dword 1*/
267 u8 count[3]; /* dword 1*/
268 u8 solevent; /* dword 1*/
269 u8 stalled; /* dword 1*/
270 u8 armed; /* dword 1*/
271 u8 rsvd3[4]; /* dword 2*/
272 u8 func[8]; /* dword 2*/
273 u8 rsvd4; /* dword 2*/
274 u8 delaymult[10]; /* dword 2*/
275 u8 rsvd5[2]; /* dword 2*/
276 u8 phase[2]; /* dword 2*/
277 u8 nodelay; /* dword 2*/
278 u8 rsvd6[4]; /* dword 2*/
279 u8 rsvd7[32]; /* dword 3*/
280} __packed;
281
282struct be_cmd_req_eq_create {
283 struct be_cmd_req_hdr hdr;
284 u16 num_pages; /* sword */
285 u16 rsvd0; /* sword */
286 u8 context[sizeof(struct amap_eq_context) / 8];
287 struct phys_addr pages[8];
288} __packed;
289
290struct be_cmd_resp_eq_create {
291 struct be_cmd_resp_hdr resp_hdr;
292 u16 eq_id; /* sword */
293 u16 rsvd0; /* sword */
294} __packed;
295
296/******************** Mac query ***************************/
297enum {
298 MAC_ADDRESS_TYPE_STORAGE = 0x0,
299 MAC_ADDRESS_TYPE_NETWORK = 0x1,
300 MAC_ADDRESS_TYPE_PD = 0x2,
301 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
302};
303
304struct mac_addr {
305 u16 size_of_struct;
306 u8 addr[ETH_ALEN];
307} __packed;
308
309struct be_cmd_req_mac_query {
310 struct be_cmd_req_hdr hdr;
311 u8 type;
312 u8 permanent;
313 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000314 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700315} __packed;
316
317struct be_cmd_resp_mac_query {
318 struct be_cmd_resp_hdr hdr;
319 struct mac_addr mac;
320};
321
322/******************** PMac Add ***************************/
323struct be_cmd_req_pmac_add {
324 struct be_cmd_req_hdr hdr;
325 u32 if_id;
326 u8 mac_address[ETH_ALEN];
327 u8 rsvd0[2];
328} __packed;
329
330struct be_cmd_resp_pmac_add {
331 struct be_cmd_resp_hdr hdr;
332 u32 pmac_id;
333};
334
335/******************** PMac Del ***************************/
336struct be_cmd_req_pmac_del {
337 struct be_cmd_req_hdr hdr;
338 u32 if_id;
339 u32 pmac_id;
340};
341
342/******************** Create CQ ***************************/
343/* Pseudo amap definition in which each bit of the actual structure is defined
344 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000345struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700346 u8 cidx[11]; /* dword 0*/
347 u8 rsvd0; /* dword 0*/
348 u8 coalescwm[2]; /* dword 0*/
349 u8 nodelay; /* dword 0*/
350 u8 epidx[11]; /* dword 0*/
351 u8 rsvd1; /* dword 0*/
352 u8 count[2]; /* dword 0*/
353 u8 valid; /* dword 0*/
354 u8 solevent; /* dword 0*/
355 u8 eventable; /* dword 0*/
356 u8 pidx[11]; /* dword 1*/
357 u8 rsvd2; /* dword 1*/
358 u8 pd[10]; /* dword 1*/
359 u8 eqid[8]; /* dword 1*/
360 u8 stalled; /* dword 1*/
361 u8 armed; /* dword 1*/
362 u8 rsvd3[4]; /* dword 2*/
363 u8 func[8]; /* dword 2*/
364 u8 rsvd4[20]; /* dword 2*/
365 u8 rsvd5[32]; /* dword 3*/
366} __packed;
367
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000368struct amap_cq_context_lancer {
369 u8 rsvd0[12]; /* dword 0*/
370 u8 coalescwm[2]; /* dword 0*/
371 u8 nodelay; /* dword 0*/
372 u8 rsvd1[12]; /* dword 0*/
373 u8 count[2]; /* dword 0*/
374 u8 valid; /* dword 0*/
375 u8 rsvd2; /* dword 0*/
376 u8 eventable; /* dword 0*/
377 u8 eqid[16]; /* dword 1*/
378 u8 rsvd3[15]; /* dword 1*/
379 u8 armed; /* dword 1*/
380 u8 rsvd4[32]; /* dword 2*/
381 u8 rsvd5[32]; /* dword 3*/
382} __packed;
383
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700384struct be_cmd_req_cq_create {
385 struct be_cmd_req_hdr hdr;
386 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000387 u8 page_size;
388 u8 rsvd0;
389 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700390 struct phys_addr pages[8];
391} __packed;
392
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000393
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700394struct be_cmd_resp_cq_create {
395 struct be_cmd_resp_hdr hdr;
396 u16 cq_id;
397 u16 rsvd0;
398} __packed;
399
Somnath Kotur311fddc2011-03-16 21:22:43 +0000400struct be_cmd_req_get_fat {
401 struct be_cmd_req_hdr hdr;
402 u32 fat_operation;
403 u32 read_log_offset;
404 u32 read_log_length;
405 u32 data_buffer_size;
406 u32 data_buffer[1];
407} __packed;
408
409struct be_cmd_resp_get_fat {
410 struct be_cmd_resp_hdr hdr;
411 u32 log_size;
412 u32 read_log_length;
413 u32 rsvd[2];
414 u32 data_buffer[1];
415} __packed;
416
417
Sathya Perla5fb379e2009-06-18 00:02:59 +0000418/******************** Create MCCQ ***************************/
419/* Pseudo amap definition in which each bit of the actual structure is defined
420 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000421struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000422 u8 con_index[14];
423 u8 rsvd0[2];
424 u8 ring_size[4];
425 u8 fetch_wrb;
426 u8 fetch_r2t;
427 u8 cq_id[10];
428 u8 prod_index[14];
429 u8 fid[8];
430 u8 pdid[9];
431 u8 valid;
432 u8 rsvd1[32];
433 u8 rsvd2[32];
434} __packed;
435
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000436struct amap_mcc_context_lancer {
437 u8 async_cq_id[16];
438 u8 ring_size[4];
439 u8 rsvd0[12];
440 u8 rsvd1[31];
441 u8 valid;
442 u8 async_cq_valid[1];
443 u8 rsvd2[31];
444 u8 rsvd3[32];
445} __packed;
446
Sathya Perla5fb379e2009-06-18 00:02:59 +0000447struct be_cmd_req_mcc_create {
448 struct be_cmd_req_hdr hdr;
449 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000450 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000451 u8 context[sizeof(struct amap_mcc_context_be) / 8];
452 struct phys_addr pages[8];
453} __packed;
454
455struct be_cmd_req_mcc_ext_create {
456 struct be_cmd_req_hdr hdr;
457 u16 num_pages;
458 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700459 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000460 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000461 struct phys_addr pages[8];
462} __packed;
463
464struct be_cmd_resp_mcc_create {
465 struct be_cmd_resp_hdr hdr;
466 u16 id;
467 u16 rsvd0;
468} __packed;
469
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700470/******************** Create TxQ ***************************/
471#define BE_ETH_TX_RING_TYPE_STANDARD 2
472#define BE_ULP1_NUM 1
473
474/* Pseudo amap definition in which each bit of the actual structure is defined
475 * as a byte: used to calculate offset/shift/mask of each field */
476struct amap_tx_context {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000477 u8 if_id[16]; /* dword 0 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700478 u8 tx_ring_size[4]; /* dword 0 */
479 u8 rsvd1[26]; /* dword 0 */
480 u8 pci_func_id[8]; /* dword 1 */
481 u8 rsvd2[9]; /* dword 1 */
482 u8 ctx_valid; /* dword 1 */
483 u8 cq_id_send[16]; /* dword 2 */
484 u8 rsvd3[16]; /* dword 2 */
485 u8 rsvd4[32]; /* dword 3 */
486 u8 rsvd5[32]; /* dword 4 */
487 u8 rsvd6[32]; /* dword 5 */
488 u8 rsvd7[32]; /* dword 6 */
489 u8 rsvd8[32]; /* dword 7 */
490 u8 rsvd9[32]; /* dword 8 */
491 u8 rsvd10[32]; /* dword 9 */
492 u8 rsvd11[32]; /* dword 10 */
493 u8 rsvd12[32]; /* dword 11 */
494 u8 rsvd13[32]; /* dword 12 */
495 u8 rsvd14[32]; /* dword 13 */
496 u8 rsvd15[32]; /* dword 14 */
497 u8 rsvd16[32]; /* dword 15 */
498} __packed;
499
500struct be_cmd_req_eth_tx_create {
501 struct be_cmd_req_hdr hdr;
502 u8 num_pages;
503 u8 ulp_num;
504 u8 type;
505 u8 bound_port;
506 u8 context[sizeof(struct amap_tx_context) / 8];
507 struct phys_addr pages[8];
508} __packed;
509
510struct be_cmd_resp_eth_tx_create {
511 struct be_cmd_resp_hdr hdr;
512 u16 cid;
513 u16 rsvd0;
514} __packed;
515
516/******************** Create RxQ ***************************/
517struct be_cmd_req_eth_rx_create {
518 struct be_cmd_req_hdr hdr;
519 u16 cq_id;
520 u8 frag_size;
521 u8 num_pages;
522 struct phys_addr pages[2];
523 u32 interface_id;
524 u16 max_frame_size;
525 u16 rsvd0;
526 u32 rss_queue;
527} __packed;
528
529struct be_cmd_resp_eth_rx_create {
530 struct be_cmd_resp_hdr hdr;
531 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700532 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700533 u8 rsvd0;
534} __packed;
535
536/******************** Q Destroy ***************************/
537/* Type of Queue to be destroyed */
538enum {
539 QTYPE_EQ = 1,
540 QTYPE_CQ,
541 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000542 QTYPE_RXQ,
543 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700544};
545
546struct be_cmd_req_q_destroy {
547 struct be_cmd_req_hdr hdr;
548 u16 id;
549 u16 bypass_flush; /* valid only for rx q destroy */
550} __packed;
551
552/************ I/f Create (it's actually I/f Config Create)**********/
553
554/* Capability flags for the i/f */
555enum be_if_flags {
556 BE_IF_FLAGS_RSS = 0x4,
557 BE_IF_FLAGS_PROMISCUOUS = 0x8,
558 BE_IF_FLAGS_BROADCAST = 0x10,
559 BE_IF_FLAGS_UNTAGGED = 0x20,
560 BE_IF_FLAGS_ULP = 0x40,
561 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
562 BE_IF_FLAGS_VLAN = 0x100,
563 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
564 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000565 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
566 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700567};
568
569/* An RX interface is an object with one or more MAC addresses and
570 * filtering capabilities. */
571struct be_cmd_req_if_create {
572 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200573 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700574 u32 capability_flags;
575 u32 enable_flags;
576 u8 mac_addr[ETH_ALEN];
577 u8 rsvd0;
578 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
579 u32 vlan_tag; /* not used currently */
580} __packed;
581
582struct be_cmd_resp_if_create {
583 struct be_cmd_resp_hdr hdr;
584 u32 interface_id;
585 u32 pmac_id;
586};
587
588/****** I/f Destroy(it's actually I/f Config Destroy )**********/
589struct be_cmd_req_if_destroy {
590 struct be_cmd_req_hdr hdr;
591 u32 interface_id;
592};
593
594/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000595struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700596 u32 rx_bytes_lsd; /* dword 0*/
597 u32 rx_bytes_msd; /* dword 1*/
598 u32 rx_total_frames; /* dword 2*/
599 u32 rx_unicast_frames; /* dword 3*/
600 u32 rx_multicast_frames; /* dword 4*/
601 u32 rx_broadcast_frames; /* dword 5*/
602 u32 rx_crc_errors; /* dword 6*/
603 u32 rx_alignment_symbol_errors; /* dword 7*/
604 u32 rx_pause_frames; /* dword 8*/
605 u32 rx_control_frames; /* dword 9*/
606 u32 rx_in_range_errors; /* dword 10*/
607 u32 rx_out_range_errors; /* dword 11*/
608 u32 rx_frame_too_long; /* dword 12*/
Sathya Perlad45b9d32012-01-29 20:17:39 +0000609 u32 rx_address_mismatch_drops; /* dword 13*/
610 u32 rx_vlan_mismatch_drops; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 u32 rx_dropped_too_small; /* dword 15*/
612 u32 rx_dropped_too_short; /* dword 16*/
613 u32 rx_dropped_header_too_small; /* dword 17*/
614 u32 rx_dropped_tcp_length; /* dword 18*/
615 u32 rx_dropped_runt; /* dword 19*/
616 u32 rx_64_byte_packets; /* dword 20*/
617 u32 rx_65_127_byte_packets; /* dword 21*/
618 u32 rx_128_256_byte_packets; /* dword 22*/
619 u32 rx_256_511_byte_packets; /* dword 23*/
620 u32 rx_512_1023_byte_packets; /* dword 24*/
621 u32 rx_1024_1518_byte_packets; /* dword 25*/
622 u32 rx_1519_2047_byte_packets; /* dword 26*/
623 u32 rx_2048_4095_byte_packets; /* dword 27*/
624 u32 rx_4096_8191_byte_packets; /* dword 28*/
625 u32 rx_8192_9216_byte_packets; /* dword 29*/
626 u32 rx_ip_checksum_errs; /* dword 30*/
627 u32 rx_tcp_checksum_errs; /* dword 31*/
628 u32 rx_udp_checksum_errs; /* dword 32*/
629 u32 rx_non_rss_packets; /* dword 33*/
630 u32 rx_ipv4_packets; /* dword 34*/
631 u32 rx_ipv6_packets; /* dword 35*/
632 u32 rx_ipv4_bytes_lsd; /* dword 36*/
633 u32 rx_ipv4_bytes_msd; /* dword 37*/
634 u32 rx_ipv6_bytes_lsd; /* dword 38*/
635 u32 rx_ipv6_bytes_msd; /* dword 39*/
636 u32 rx_chute1_packets; /* dword 40*/
637 u32 rx_chute2_packets; /* dword 41*/
638 u32 rx_chute3_packets; /* dword 42*/
639 u32 rx_management_packets; /* dword 43*/
640 u32 rx_switched_unicast_packets; /* dword 44*/
641 u32 rx_switched_multicast_packets; /* dword 45*/
642 u32 rx_switched_broadcast_packets; /* dword 46*/
643 u32 tx_bytes_lsd; /* dword 47*/
644 u32 tx_bytes_msd; /* dword 48*/
645 u32 tx_unicastframes; /* dword 49*/
646 u32 tx_multicastframes; /* dword 50*/
647 u32 tx_broadcastframes; /* dword 51*/
648 u32 tx_pauseframes; /* dword 52*/
649 u32 tx_controlframes; /* dword 53*/
650 u32 tx_64_byte_packets; /* dword 54*/
651 u32 tx_65_127_byte_packets; /* dword 55*/
652 u32 tx_128_256_byte_packets; /* dword 56*/
653 u32 tx_256_511_byte_packets; /* dword 57*/
654 u32 tx_512_1023_byte_packets; /* dword 58*/
655 u32 tx_1024_1518_byte_packets; /* dword 59*/
656 u32 tx_1519_2047_byte_packets; /* dword 60*/
657 u32 tx_2048_4095_byte_packets; /* dword 61*/
658 u32 tx_4096_8191_byte_packets; /* dword 62*/
659 u32 tx_8192_9216_byte_packets; /* dword 63*/
660 u32 rx_fifo_overflow; /* dword 64*/
661 u32 rx_input_fifo_overflow; /* dword 65*/
662};
663
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000664struct be_rxf_stats_v0 {
665 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700666 u32 rx_drops_no_pbuf; /* dword 132*/
667 u32 rx_drops_no_txpb; /* dword 133*/
668 u32 rx_drops_no_erx_descr; /* dword 134*/
669 u32 rx_drops_no_tpre_descr; /* dword 135*/
670 u32 management_rx_port_packets; /* dword 136*/
671 u32 management_rx_port_bytes; /* dword 137*/
672 u32 management_rx_port_pause_frames; /* dword 138*/
673 u32 management_rx_port_errors; /* dword 139*/
674 u32 management_tx_port_packets; /* dword 140*/
675 u32 management_tx_port_bytes; /* dword 141*/
676 u32 management_tx_port_pause; /* dword 142*/
677 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
678 u32 rx_drops_too_many_frags; /* dword 144*/
679 u32 rx_drops_invalid_ring; /* dword 145*/
680 u32 forwarded_packets; /* dword 146*/
681 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000682 u32 rsvd0[7];
683 u32 port0_jabber_events;
684 u32 port1_jabber_events;
685 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686};
687
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000688struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000690 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700691};
692
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000693struct be_pmem_stats {
694 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000695 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000696};
697
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000698struct be_hw_stats_v0 {
699 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000701 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000702 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703};
704
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000705struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000707 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708};
709
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000710struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000712 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713};
714
Sathya Perlaac124ff2011-07-25 19:10:14 +0000715struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000716 u32 tx_packets_lo;
717 u32 tx_packets_hi;
718 u32 tx_unicast_packets_lo;
719 u32 tx_unicast_packets_hi;
720 u32 tx_multicast_packets_lo;
721 u32 tx_multicast_packets_hi;
722 u32 tx_broadcast_packets_lo;
723 u32 tx_broadcast_packets_hi;
724 u32 tx_bytes_lo;
725 u32 tx_bytes_hi;
726 u32 tx_unicast_bytes_lo;
727 u32 tx_unicast_bytes_hi;
728 u32 tx_multicast_bytes_lo;
729 u32 tx_multicast_bytes_hi;
730 u32 tx_broadcast_bytes_lo;
731 u32 tx_broadcast_bytes_hi;
732 u32 tx_discards_lo;
733 u32 tx_discards_hi;
734 u32 tx_errors_lo;
735 u32 tx_errors_hi;
736 u32 tx_pause_frames_lo;
737 u32 tx_pause_frames_hi;
738 u32 tx_pause_on_frames_lo;
739 u32 tx_pause_on_frames_hi;
740 u32 tx_pause_off_frames_lo;
741 u32 tx_pause_off_frames_hi;
742 u32 tx_internal_mac_errors_lo;
743 u32 tx_internal_mac_errors_hi;
744 u32 tx_control_frames_lo;
745 u32 tx_control_frames_hi;
746 u32 tx_packets_64_bytes_lo;
747 u32 tx_packets_64_bytes_hi;
748 u32 tx_packets_65_to_127_bytes_lo;
749 u32 tx_packets_65_to_127_bytes_hi;
750 u32 tx_packets_128_to_255_bytes_lo;
751 u32 tx_packets_128_to_255_bytes_hi;
752 u32 tx_packets_256_to_511_bytes_lo;
753 u32 tx_packets_256_to_511_bytes_hi;
754 u32 tx_packets_512_to_1023_bytes_lo;
755 u32 tx_packets_512_to_1023_bytes_hi;
756 u32 tx_packets_1024_to_1518_bytes_lo;
757 u32 tx_packets_1024_to_1518_bytes_hi;
758 u32 tx_packets_1519_to_2047_bytes_lo;
759 u32 tx_packets_1519_to_2047_bytes_hi;
760 u32 tx_packets_2048_to_4095_bytes_lo;
761 u32 tx_packets_2048_to_4095_bytes_hi;
762 u32 tx_packets_4096_to_8191_bytes_lo;
763 u32 tx_packets_4096_to_8191_bytes_hi;
764 u32 tx_packets_8192_to_9216_bytes_lo;
765 u32 tx_packets_8192_to_9216_bytes_hi;
766 u32 tx_lso_packets_lo;
767 u32 tx_lso_packets_hi;
768 u32 rx_packets_lo;
769 u32 rx_packets_hi;
770 u32 rx_unicast_packets_lo;
771 u32 rx_unicast_packets_hi;
772 u32 rx_multicast_packets_lo;
773 u32 rx_multicast_packets_hi;
774 u32 rx_broadcast_packets_lo;
775 u32 rx_broadcast_packets_hi;
776 u32 rx_bytes_lo;
777 u32 rx_bytes_hi;
778 u32 rx_unicast_bytes_lo;
779 u32 rx_unicast_bytes_hi;
780 u32 rx_multicast_bytes_lo;
781 u32 rx_multicast_bytes_hi;
782 u32 rx_broadcast_bytes_lo;
783 u32 rx_broadcast_bytes_hi;
784 u32 rx_unknown_protos;
785 u32 rsvd_69; /* Word 69 is reserved */
786 u32 rx_discards_lo;
787 u32 rx_discards_hi;
788 u32 rx_errors_lo;
789 u32 rx_errors_hi;
790 u32 rx_crc_errors_lo;
791 u32 rx_crc_errors_hi;
792 u32 rx_alignment_errors_lo;
793 u32 rx_alignment_errors_hi;
794 u32 rx_symbol_errors_lo;
795 u32 rx_symbol_errors_hi;
796 u32 rx_pause_frames_lo;
797 u32 rx_pause_frames_hi;
798 u32 rx_pause_on_frames_lo;
799 u32 rx_pause_on_frames_hi;
800 u32 rx_pause_off_frames_lo;
801 u32 rx_pause_off_frames_hi;
802 u32 rx_frames_too_long_lo;
803 u32 rx_frames_too_long_hi;
804 u32 rx_internal_mac_errors_lo;
805 u32 rx_internal_mac_errors_hi;
806 u32 rx_undersize_packets;
807 u32 rx_oversize_packets;
808 u32 rx_fragment_packets;
809 u32 rx_jabbers;
810 u32 rx_control_frames_lo;
811 u32 rx_control_frames_hi;
812 u32 rx_control_frames_unknown_opcode_lo;
813 u32 rx_control_frames_unknown_opcode_hi;
814 u32 rx_in_range_errors;
815 u32 rx_out_of_range_errors;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000816 u32 rx_address_mismatch_drops;
817 u32 rx_vlan_mismatch_drops;
Selvin Xavier005d5692011-05-16 07:36:35 +0000818 u32 rx_dropped_too_small;
819 u32 rx_dropped_too_short;
820 u32 rx_dropped_header_too_small;
821 u32 rx_dropped_invalid_tcp_length;
822 u32 rx_dropped_runt;
823 u32 rx_ip_checksum_errors;
824 u32 rx_tcp_checksum_errors;
825 u32 rx_udp_checksum_errors;
826 u32 rx_non_rss_packets;
827 u32 rsvd_111;
828 u32 rx_ipv4_packets_lo;
829 u32 rx_ipv4_packets_hi;
830 u32 rx_ipv6_packets_lo;
831 u32 rx_ipv6_packets_hi;
832 u32 rx_ipv4_bytes_lo;
833 u32 rx_ipv4_bytes_hi;
834 u32 rx_ipv6_bytes_lo;
835 u32 rx_ipv6_bytes_hi;
836 u32 rx_nic_packets_lo;
837 u32 rx_nic_packets_hi;
838 u32 rx_tcp_packets_lo;
839 u32 rx_tcp_packets_hi;
840 u32 rx_iscsi_packets_lo;
841 u32 rx_iscsi_packets_hi;
842 u32 rx_management_packets_lo;
843 u32 rx_management_packets_hi;
844 u32 rx_switched_unicast_packets_lo;
845 u32 rx_switched_unicast_packets_hi;
846 u32 rx_switched_multicast_packets_lo;
847 u32 rx_switched_multicast_packets_hi;
848 u32 rx_switched_broadcast_packets_lo;
849 u32 rx_switched_broadcast_packets_hi;
850 u32 num_forwards_lo;
851 u32 num_forwards_hi;
852 u32 rx_fifo_overflow;
853 u32 rx_input_fifo_overflow;
854 u32 rx_drops_too_many_frags_lo;
855 u32 rx_drops_too_many_frags_hi;
856 u32 rx_drops_invalid_queue;
857 u32 rsvd_141;
858 u32 rx_drops_mtu_lo;
859 u32 rx_drops_mtu_hi;
860 u32 rx_packets_64_bytes_lo;
861 u32 rx_packets_64_bytes_hi;
862 u32 rx_packets_65_to_127_bytes_lo;
863 u32 rx_packets_65_to_127_bytes_hi;
864 u32 rx_packets_128_to_255_bytes_lo;
865 u32 rx_packets_128_to_255_bytes_hi;
866 u32 rx_packets_256_to_511_bytes_lo;
867 u32 rx_packets_256_to_511_bytes_hi;
868 u32 rx_packets_512_to_1023_bytes_lo;
869 u32 rx_packets_512_to_1023_bytes_hi;
870 u32 rx_packets_1024_to_1518_bytes_lo;
871 u32 rx_packets_1024_to_1518_bytes_hi;
872 u32 rx_packets_1519_to_2047_bytes_lo;
873 u32 rx_packets_1519_to_2047_bytes_hi;
874 u32 rx_packets_2048_to_4095_bytes_lo;
875 u32 rx_packets_2048_to_4095_bytes_hi;
876 u32 rx_packets_4096_to_8191_bytes_lo;
877 u32 rx_packets_4096_to_8191_bytes_hi;
878 u32 rx_packets_8192_to_9216_bytes_lo;
879 u32 rx_packets_8192_to_9216_bytes_hi;
880};
881
882struct pport_stats_params {
883 u16 pport_num;
884 u8 rsvd;
885 u8 reset_stats;
886};
887
888struct lancer_cmd_req_pport_stats {
889 struct be_cmd_req_hdr hdr;
890 union {
891 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000892 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000893 } cmd_params;
894};
895
896struct lancer_cmd_resp_pport_stats {
897 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000898 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000899};
900
Sathya Perlaac124ff2011-07-25 19:10:14 +0000901static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000902 pport_stats_from_cmd(struct be_adapter *adapter)
903{
904 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
905 return &cmd->pport_stats;
906}
907
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000908struct be_cmd_req_get_cntl_addnl_attribs {
909 struct be_cmd_req_hdr hdr;
910 u8 rsvd[8];
911};
912
913struct be_cmd_resp_get_cntl_addnl_attribs {
914 struct be_cmd_resp_hdr hdr;
915 u16 ipl_file_number;
916 u8 ipl_file_version;
917 u8 rsvd0;
918 u8 on_die_temperature; /* in degrees centigrade*/
919 u8 rsvd1[3];
920};
921
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922struct be_cmd_req_vlan_config {
923 struct be_cmd_req_hdr hdr;
924 u8 interface_id;
925 u8 promiscuous;
926 u8 untagged;
927 u8 num_vlan;
928 u16 normal_vlan[64];
929} __packed;
930
Sathya Perla5b8821b2011-08-02 19:57:44 +0000931/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000932#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933struct macaddr {
934 u8 byte[ETH_ALEN];
935};
936
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000937struct be_cmd_req_rx_filter {
938 struct be_cmd_req_hdr hdr;
939 u32 global_flags_mask;
940 u32 global_flags;
941 u32 if_flags_mask;
942 u32 if_flags;
943 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000944 u32 mcast_num;
945 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000946};
947
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700948/******************** Link Status Query *******************/
949struct be_cmd_req_link_status {
950 struct be_cmd_req_hdr hdr;
951 u32 rsvd;
952};
953
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954enum {
955 PHY_LINK_DUPLEX_NONE = 0x0,
956 PHY_LINK_DUPLEX_HALF = 0x1,
957 PHY_LINK_DUPLEX_FULL = 0x2
958};
959
960enum {
961 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
962 PHY_LINK_SPEED_10MBPS = 0x1,
963 PHY_LINK_SPEED_100MBPS = 0x2,
964 PHY_LINK_SPEED_1GBPS = 0x3,
965 PHY_LINK_SPEED_10GBPS = 0x4
966};
967
968struct be_cmd_resp_link_status {
969 struct be_cmd_resp_hdr hdr;
970 u8 physical_port;
971 u8 mac_duplex;
972 u8 mac_speed;
973 u8 mac_fault;
974 u8 mgmt_mac_duplex;
975 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700976 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000977 u8 logical_link_status;
978 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979} __packed;
980
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700981/******************** Port Identification ***************************/
982/* Identifies the type of port attached to NIC */
983struct be_cmd_req_port_type {
984 struct be_cmd_req_hdr hdr;
985 u32 page_num;
986 u32 port;
987};
988
989enum {
990 TR_PAGE_A0 = 0xa0,
991 TR_PAGE_A2 = 0xa2
992};
993
994struct be_cmd_resp_port_type {
995 struct be_cmd_resp_hdr hdr;
996 u32 page_num;
997 u32 port;
998 struct data {
999 u8 identifier;
1000 u8 identifier_ext;
1001 u8 connector;
1002 u8 transceiver[8];
1003 u8 rsvd0[3];
1004 u8 length_km;
1005 u8 length_hm;
1006 u8 length_om1;
1007 u8 length_om2;
1008 u8 length_cu;
1009 u8 length_cu_m;
1010 u8 vendor_name[16];
1011 u8 rsvd;
1012 u8 vendor_oui[3];
1013 u8 vendor_pn[16];
1014 u8 vendor_rev[4];
1015 } data;
1016};
1017
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001018/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019struct be_cmd_req_get_fw_version {
1020 struct be_cmd_req_hdr hdr;
1021 u8 rsvd0[FW_VER_LEN];
1022 u8 rsvd1[FW_VER_LEN];
1023} __packed;
1024
1025struct be_cmd_resp_get_fw_version {
1026 struct be_cmd_resp_hdr hdr;
1027 u8 firmware_version_string[FW_VER_LEN];
1028 u8 fw_on_flash_version_string[FW_VER_LEN];
1029} __packed;
1030
1031/******************** Set Flow Contrl *******************/
1032struct be_cmd_req_set_flow_control {
1033 struct be_cmd_req_hdr hdr;
1034 u16 tx_flow_control;
1035 u16 rx_flow_control;
1036} __packed;
1037
1038/******************** Get Flow Contrl *******************/
1039struct be_cmd_req_get_flow_control {
1040 struct be_cmd_req_hdr hdr;
1041 u32 rsvd;
1042};
1043
1044struct be_cmd_resp_get_flow_control {
1045 struct be_cmd_resp_hdr hdr;
1046 u16 tx_flow_control;
1047 u16 rx_flow_control;
1048} __packed;
1049
1050/******************** Modify EQ Delay *******************/
1051struct be_cmd_req_modify_eq_delay {
1052 struct be_cmd_req_hdr hdr;
1053 u32 num_eq;
1054 struct {
1055 u32 eq_id;
1056 u32 phase;
1057 u32 delay_multiplier;
1058 } delay[8];
1059} __packed;
1060
1061struct be_cmd_resp_modify_eq_delay {
1062 struct be_cmd_resp_hdr hdr;
1063 u32 rsvd0;
1064} __packed;
1065
1066/******************** Get FW Config *******************/
Sathya Perla3abcded2010-10-03 22:12:27 -07001067#define BE_FUNCTION_CAPS_RSS 0x2
Sathya Perla752961a2011-10-24 02:45:03 +00001068/* The HW can come up in either of the following multi-channel modes
1069 * based on the skew/IPL.
1070 */
Parav Pandit045508a2012-03-26 14:27:13 +00001071#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001072#define FLEX10_MODE 0x400
1073#define VNIC_MODE 0x20000
1074#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001075struct be_cmd_req_query_fw_cfg {
1076 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001077 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001078};
1079
1080struct be_cmd_resp_query_fw_cfg {
1081 struct be_cmd_resp_hdr hdr;
1082 u32 be_config_number;
1083 u32 asic_revision;
1084 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001085 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001087 u32 function_caps;
1088};
1089
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001090/******************** RSS Config ****************************************/
1091/* RSS type Input parameters used to compute RX hash
1092 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1093 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1094 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1095 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1096 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1097 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1098 *
1099 * When multiple RSS types are enabled, HW picks the best hash policy
1100 * based on the type of the received packet.
1101 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001102#define RSS_ENABLE_NONE 0x0
1103#define RSS_ENABLE_IPV4 0x1
1104#define RSS_ENABLE_TCP_IPV4 0x2
1105#define RSS_ENABLE_IPV6 0x4
1106#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001107#define RSS_ENABLE_UDP_IPV4 0x10
1108#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001109
1110struct be_cmd_req_rss_config {
1111 struct be_cmd_req_hdr hdr;
1112 u32 if_id;
1113 u16 enable_rss;
1114 u16 cpu_table_size_log2;
1115 u32 hash[10];
1116 u8 cpu_table[128];
1117 u8 flush;
1118 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001119};
1120
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001121/******************** Port Beacon ***************************/
1122
1123#define BEACON_STATE_ENABLED 0x1
1124#define BEACON_STATE_DISABLED 0x0
1125
1126struct be_cmd_req_enable_disable_beacon {
1127 struct be_cmd_req_hdr hdr;
1128 u8 port_num;
1129 u8 beacon_state;
1130 u8 beacon_duration;
1131 u8 status_duration;
1132} __packed;
1133
1134struct be_cmd_resp_enable_disable_beacon {
1135 struct be_cmd_resp_hdr resp_hdr;
1136 u32 rsvd0;
1137} __packed;
1138
1139struct be_cmd_req_get_beacon_state {
1140 struct be_cmd_req_hdr hdr;
1141 u8 port_num;
1142 u8 rsvd0;
1143 u16 rsvd1;
1144} __packed;
1145
1146struct be_cmd_resp_get_beacon_state {
1147 struct be_cmd_resp_hdr resp_hdr;
1148 u8 beacon_state;
1149 u8 rsvd0[3];
1150} __packed;
1151
Ajit Khaparde84517482009-09-04 03:12:16 +00001152/****************** Firmware Flash ******************/
1153struct flashrom_params {
1154 u32 op_code;
1155 u32 op_type;
1156 u32 data_buf_size;
1157 u32 offset;
1158 u8 data_buf[4];
1159};
1160
1161struct be_cmd_write_flashrom {
1162 struct be_cmd_req_hdr hdr;
1163 struct flashrom_params params;
1164};
1165
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001166/**************** Lancer Firmware Flash ************/
1167struct amap_lancer_write_obj_context {
1168 u8 write_length[24];
1169 u8 reserved1[7];
1170 u8 eof;
1171} __packed;
1172
1173struct lancer_cmd_req_write_object {
1174 struct be_cmd_req_hdr hdr;
1175 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1176 u32 write_offset;
1177 u8 object_name[104];
1178 u32 descriptor_count;
1179 u32 buf_len;
1180 u32 addr_low;
1181 u32 addr_high;
1182};
1183
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001184#define LANCER_NO_RESET_NEEDED 0x00
1185#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001186struct lancer_cmd_resp_write_object {
1187 u8 opcode;
1188 u8 subsystem;
1189 u8 rsvd1[2];
1190 u8 status;
1191 u8 additional_status;
1192 u8 rsvd2[2];
1193 u32 resp_len;
1194 u32 actual_resp_len;
1195 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001196 u8 change_status;
1197 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001198};
1199
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001200/************************ Lancer Read FW info **************/
1201#define LANCER_READ_FILE_CHUNK (32*1024)
1202#define LANCER_READ_FILE_EOF_MASK 0x80000000
1203
1204#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001205#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1206#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001207
1208struct lancer_cmd_req_read_object {
1209 struct be_cmd_req_hdr hdr;
1210 u32 desired_read_len;
1211 u32 read_offset;
1212 u8 object_name[104];
1213 u32 descriptor_count;
1214 u32 buf_len;
1215 u32 addr_low;
1216 u32 addr_high;
1217};
1218
1219struct lancer_cmd_resp_read_object {
1220 u8 opcode;
1221 u8 subsystem;
1222 u8 rsvd1[2];
1223 u8 status;
1224 u8 additional_status;
1225 u8 rsvd2[2];
1226 u32 resp_len;
1227 u32 actual_resp_len;
1228 u32 actual_read_len;
1229 u32 eof;
1230};
1231
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001232/************************ WOL *******************************/
1233struct be_cmd_req_acpi_wol_magic_config{
1234 struct be_cmd_req_hdr hdr;
1235 u32 rsvd0[145];
1236 u8 magic_mac[6];
1237 u8 rsvd2[2];
1238} __packed;
1239
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001240struct be_cmd_req_acpi_wol_magic_config_v1 {
1241 struct be_cmd_req_hdr hdr;
1242 u8 rsvd0[2];
1243 u8 query_options;
1244 u8 rsvd1[5];
1245 u32 rsvd2[288];
1246 u8 magic_mac[6];
1247 u8 rsvd3[22];
1248} __packed;
1249
1250struct be_cmd_resp_acpi_wol_magic_config_v1 {
1251 struct be_cmd_resp_hdr hdr;
1252 u8 rsvd0[2];
1253 u8 wol_settings;
1254 u8 rsvd1[5];
1255 u32 rsvd2[295];
1256} __packed;
1257
1258#define BE_GET_WOL_CAP 2
1259
1260#define BE_WOL_CAP 0x1
1261#define BE_PME_D0_CAP 0x8
1262#define BE_PME_D1_CAP 0x10
1263#define BE_PME_D2_CAP 0x20
1264#define BE_PME_D3HOT_CAP 0x40
1265#define BE_PME_D3COLD_CAP 0x80
1266
Suresh Rff33a6e2009-12-03 16:15:52 -08001267/********************** LoopBack test *********************/
1268struct be_cmd_req_loopback_test {
1269 struct be_cmd_req_hdr hdr;
1270 u32 loopback_type;
1271 u32 num_pkts;
1272 u64 pattern;
1273 u32 src_port;
1274 u32 dest_port;
1275 u32 pkt_size;
1276};
1277
1278struct be_cmd_resp_loopback_test {
1279 struct be_cmd_resp_hdr resp_hdr;
1280 u32 status;
1281 u32 num_txfer;
1282 u32 num_rx;
1283 u32 miscomp_off;
1284 u32 ticks_compl;
1285};
1286
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001287struct be_cmd_req_set_lmode {
1288 struct be_cmd_req_hdr hdr;
1289 u8 src_port;
1290 u8 dest_port;
1291 u8 loopback_type;
1292 u8 loopback_state;
1293};
1294
1295struct be_cmd_resp_set_lmode {
1296 struct be_cmd_resp_hdr resp_hdr;
1297 u8 rsvd0[4];
1298};
1299
Suresh Rff33a6e2009-12-03 16:15:52 -08001300/********************** DDR DMA test *********************/
1301struct be_cmd_req_ddrdma_test {
1302 struct be_cmd_req_hdr hdr;
1303 u64 pattern;
1304 u32 byte_count;
1305 u32 rsvd0;
1306 u8 snd_buff[4096];
1307 u8 rsvd1[4096];
1308};
1309
1310struct be_cmd_resp_ddrdma_test {
1311 struct be_cmd_resp_hdr hdr;
1312 u64 pattern;
1313 u32 byte_cnt;
1314 u32 snd_err;
1315 u8 rsvd0[4096];
1316 u8 rcv_buff[4096];
1317};
1318
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001319/*********************** SEEPROM Read ***********************/
1320
1321#define BE_READ_SEEPROM_LEN 1024
1322struct be_cmd_req_seeprom_read {
1323 struct be_cmd_req_hdr hdr;
1324 u8 rsvd0[BE_READ_SEEPROM_LEN];
1325};
1326
1327struct be_cmd_resp_seeprom_read {
1328 struct be_cmd_req_hdr hdr;
1329 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1330};
1331
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001332enum {
1333 PHY_TYPE_CX4_10GB = 0,
1334 PHY_TYPE_XFP_10GB,
1335 PHY_TYPE_SFP_1GB,
1336 PHY_TYPE_SFP_PLUS_10GB,
1337 PHY_TYPE_KR_10GB,
1338 PHY_TYPE_KX4_10GB,
1339 PHY_TYPE_BASET_10GB,
1340 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001341 PHY_TYPE_BASEX_1GB,
1342 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001343 PHY_TYPE_DISABLED = 255
1344};
1345
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001346#define BE_SUPPORTED_SPEED_NONE 0
1347#define BE_SUPPORTED_SPEED_10MBPS 1
1348#define BE_SUPPORTED_SPEED_100MBPS 2
1349#define BE_SUPPORTED_SPEED_1GBPS 4
1350#define BE_SUPPORTED_SPEED_10GBPS 8
1351
1352#define BE_AN_EN 0x2
1353#define BE_PAUSE_SYM_EN 0x80
1354
1355/* MAC speed valid values */
1356#define SPEED_DEFAULT 0x0
1357#define SPEED_FORCED_10GB 0x1
1358#define SPEED_FORCED_1GB 0x2
1359#define SPEED_AUTONEG_10GB 0x3
1360#define SPEED_AUTONEG_1GB 0x4
1361#define SPEED_AUTONEG_100MB 0x5
1362#define SPEED_AUTONEG_10GB_1GB 0x6
1363#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1364#define SPEED_AUTONEG_1GB_100MB 0x8
1365#define SPEED_AUTONEG_10MB 0x9
1366#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1367#define SPEED_AUTONEG_100MB_10MB 0xb
1368#define SPEED_FORCED_100MB 0xc
1369#define SPEED_FORCED_10MB 0xd
1370
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001371struct be_cmd_req_get_phy_info {
1372 struct be_cmd_req_hdr hdr;
1373 u8 rsvd0[24];
1374};
Sathya Perla306f1342011-08-02 19:57:45 +00001375
1376struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001377 u16 phy_type;
1378 u16 interface_type;
1379 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001380 u16 ext_phy_details;
1381 u16 rsvd;
1382 u16 auto_speeds_supported;
1383 u16 fixed_speeds_supported;
1384 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001385};
1386
Sathya Perla306f1342011-08-02 19:57:45 +00001387struct be_cmd_resp_get_phy_info {
1388 struct be_cmd_req_hdr hdr;
1389 struct be_phy_info phy_info;
1390};
1391
Ajit Khapardee1d18732010-07-23 01:52:13 +00001392/*********************** Set QOS ***********************/
1393
1394#define BE_QOS_BITS_NIC 1
1395
1396struct be_cmd_req_set_qos {
1397 struct be_cmd_req_hdr hdr;
1398 u32 valid_bits;
1399 u32 max_bps_nic;
1400 u32 rsvd[7];
1401};
1402
1403struct be_cmd_resp_set_qos {
1404 struct be_cmd_resp_hdr hdr;
1405 u32 rsvd;
1406};
1407
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001408/*********************** Controller Attributes ***********************/
1409struct be_cmd_req_cntl_attribs {
1410 struct be_cmd_req_hdr hdr;
1411};
1412
1413struct be_cmd_resp_cntl_attribs {
1414 struct be_cmd_resp_hdr hdr;
1415 struct mgmt_controller_attrib attribs;
1416};
1417
Sathya Perla2e588f82011-03-11 02:49:26 +00001418/*********************** Set driver function ***********************/
1419#define CAPABILITY_SW_TIMESTAMPS 2
1420#define CAPABILITY_BE3_NATIVE_ERX_API 4
1421
1422struct be_cmd_req_set_func_cap {
1423 struct be_cmd_req_hdr hdr;
1424 u32 valid_cap_flags;
1425 u32 cap_flags;
1426 u8 rsvd[212];
1427};
1428
1429struct be_cmd_resp_set_func_cap {
1430 struct be_cmd_resp_hdr hdr;
1431 u32 valid_cap_flags;
1432 u32 cap_flags;
1433 u8 rsvd[212];
1434};
1435
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001436/*********************** Function Privileges ***********************/
1437enum {
1438 BE_PRIV_DEFAULT = 0x1,
1439 BE_PRIV_LNKQUERY = 0x2,
1440 BE_PRIV_LNKSTATS = 0x4,
1441 BE_PRIV_LNKMGMT = 0x8,
1442 BE_PRIV_LNKDIAG = 0x10,
1443 BE_PRIV_UTILQUERY = 0x20,
1444 BE_PRIV_FILTMGMT = 0x40,
1445 BE_PRIV_IFACEMGMT = 0x80,
1446 BE_PRIV_VHADM = 0x100,
1447 BE_PRIV_DEVCFG = 0x200,
1448 BE_PRIV_DEVSEC = 0x400
1449};
1450#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1451 BE_PRIV_DEVSEC)
1452#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1453
1454struct be_cmd_priv_map {
1455 u8 opcode;
1456 u8 subsystem;
1457 u32 priv_mask;
1458};
1459
1460struct be_cmd_req_get_fn_privileges {
1461 struct be_cmd_req_hdr hdr;
1462 u32 rsvd;
1463};
1464
1465struct be_cmd_resp_get_fn_privileges {
1466 struct be_cmd_resp_hdr hdr;
1467 u32 privilege_mask;
1468};
1469
1470
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001471/******************** GET/SET_MACLIST **************************/
1472#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001473struct be_cmd_req_get_mac_list {
1474 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001475 u8 mac_type;
1476 u8 perm_override;
1477 u16 iface_id;
1478 u32 mac_id;
1479 u32 rsvd[3];
1480} __packed;
1481
1482struct get_list_macaddr {
1483 u16 mac_addr_size;
1484 union {
1485 u8 macaddr[6];
1486 struct {
1487 u8 rsvd[2];
1488 u32 mac_id;
1489 } __packed s_mac_id;
1490 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001491} __packed;
1492
1493struct be_cmd_resp_get_mac_list {
1494 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001495 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1496 struct get_list_macaddr macid_macaddr; /* soft mac */
1497 u8 true_mac_count;
1498 u8 pseudo_mac_count;
1499 u8 mac_list_size;
1500 u8 rsvd;
1501 /* perm override mac */
1502 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001503} __packed;
1504
1505struct be_cmd_req_set_mac_list {
1506 struct be_cmd_req_hdr hdr;
1507 u8 mac_count;
1508 u8 rsvd1;
1509 u16 rsvd2;
1510 struct macaddr mac[BE_MAX_MAC];
1511} __packed;
1512
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001513/*********************** HSW Config ***********************/
1514struct amap_set_hsw_context {
1515 u8 interface_id[16];
1516 u8 rsvd0[14];
1517 u8 pvid_valid;
1518 u8 rsvd1;
1519 u8 rsvd2[16];
1520 u8 pvid[16];
1521 u8 rsvd3[32];
1522 u8 rsvd4[32];
1523 u8 rsvd5[32];
1524} __packed;
1525
1526struct be_cmd_req_set_hsw_config {
1527 struct be_cmd_req_hdr hdr;
1528 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1529} __packed;
1530
1531struct be_cmd_resp_set_hsw_config {
1532 struct be_cmd_resp_hdr hdr;
1533 u32 rsvd;
1534};
1535
1536struct amap_get_hsw_req_context {
1537 u8 interface_id[16];
1538 u8 rsvd0[14];
1539 u8 pvid_valid;
1540 u8 pport;
1541} __packed;
1542
1543struct amap_get_hsw_resp_context {
1544 u8 rsvd1[16];
1545 u8 pvid[16];
1546 u8 rsvd2[32];
1547 u8 rsvd3[32];
1548 u8 rsvd4[32];
1549} __packed;
1550
1551struct be_cmd_req_get_hsw_config {
1552 struct be_cmd_req_hdr hdr;
1553 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1554} __packed;
1555
1556struct be_cmd_resp_get_hsw_config {
1557 struct be_cmd_resp_hdr hdr;
1558 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1559 u32 rsvd;
1560};
1561
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001562/******************* get port names ***************/
1563struct be_cmd_req_get_port_name {
1564 struct be_cmd_req_hdr hdr;
1565 u32 rsvd0;
1566};
1567
1568struct be_cmd_resp_get_port_name {
1569 struct be_cmd_req_hdr hdr;
1570 u8 port_name[4];
1571};
1572
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001573/*************** HW Stats Get v1 **********************************/
1574#define BE_TXP_SW_SZ 48
1575struct be_port_rxf_stats_v1 {
1576 u32 rsvd0[12];
1577 u32 rx_crc_errors;
1578 u32 rx_alignment_symbol_errors;
1579 u32 rx_pause_frames;
1580 u32 rx_priority_pause_frames;
1581 u32 rx_control_frames;
1582 u32 rx_in_range_errors;
1583 u32 rx_out_range_errors;
1584 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +00001585 u32 rx_address_mismatch_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001586 u32 rx_dropped_too_small;
1587 u32 rx_dropped_too_short;
1588 u32 rx_dropped_header_too_small;
1589 u32 rx_dropped_tcp_length;
1590 u32 rx_dropped_runt;
1591 u32 rsvd1[10];
1592 u32 rx_ip_checksum_errs;
1593 u32 rx_tcp_checksum_errs;
1594 u32 rx_udp_checksum_errs;
1595 u32 rsvd2[7];
1596 u32 rx_switched_unicast_packets;
1597 u32 rx_switched_multicast_packets;
1598 u32 rx_switched_broadcast_packets;
1599 u32 rsvd3[3];
1600 u32 tx_pauseframes;
1601 u32 tx_priority_pauseframes;
1602 u32 tx_controlframes;
1603 u32 rsvd4[10];
1604 u32 rxpp_fifo_overflow_drop;
1605 u32 rx_input_fifo_overflow_drop;
1606 u32 pmem_fifo_overflow_drop;
1607 u32 jabber_events;
1608 u32 rsvd5[3];
1609};
1610
1611
1612struct be_rxf_stats_v1 {
1613 struct be_port_rxf_stats_v1 port[4];
1614 u32 rsvd0[2];
1615 u32 rx_drops_no_pbuf;
1616 u32 rx_drops_no_txpb;
1617 u32 rx_drops_no_erx_descr;
1618 u32 rx_drops_no_tpre_descr;
1619 u32 rsvd1[6];
1620 u32 rx_drops_too_many_frags;
1621 u32 rx_drops_invalid_ring;
1622 u32 forwarded_packets;
1623 u32 rx_drops_mtu;
1624 u32 rsvd2[14];
1625};
1626
1627struct be_erx_stats_v1 {
1628 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1629 u32 rsvd[4];
1630};
1631
1632struct be_hw_stats_v1 {
1633 struct be_rxf_stats_v1 rxf;
1634 u32 rsvd0[BE_TXP_SW_SZ];
1635 struct be_erx_stats_v1 erx;
1636 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001637 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001638};
1639
1640struct be_cmd_req_get_stats_v1 {
1641 struct be_cmd_req_hdr hdr;
1642 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1643};
1644
1645struct be_cmd_resp_get_stats_v1 {
1646 struct be_cmd_resp_hdr hdr;
1647 struct be_hw_stats_v1 hw_stats;
1648};
1649
Sathya Perlaac124ff2011-07-25 19:10:14 +00001650static inline void *hw_stats_from_cmd(struct be_adapter *adapter)
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001651{
1652 if (adapter->generation == BE_GEN3) {
1653 struct be_cmd_resp_get_stats_v1 *cmd = adapter->stats_cmd.va;
1654
1655 return &cmd->hw_stats;
1656 } else {
1657 struct be_cmd_resp_get_stats_v0 *cmd = adapter->stats_cmd.va;
1658
1659 return &cmd->hw_stats;
1660 }
1661}
1662
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001663static inline void *be_erx_stats_from_cmd(struct be_adapter *adapter)
1664{
1665 if (adapter->generation == BE_GEN3) {
1666 struct be_hw_stats_v1 *hw_stats = hw_stats_from_cmd(adapter);
1667
1668 return &hw_stats->erx;
1669 } else {
1670 struct be_hw_stats_v0 *hw_stats = hw_stats_from_cmd(adapter);
1671
1672 return &hw_stats->erx;
1673 }
1674}
1675
Somnath Kotur941a77d2012-05-17 22:59:03 +00001676
1677/************** get fat capabilites *******************/
1678#define MAX_MODULES 27
1679#define MAX_MODES 4
1680#define MODE_UART 0
1681#define FW_LOG_LEVEL_DEFAULT 48
1682#define FW_LOG_LEVEL_FATAL 64
1683
1684struct ext_fat_mode {
1685 u8 mode;
1686 u8 rsvd0;
1687 u16 port_mask;
1688 u32 dbg_lvl;
1689 u64 fun_mask;
1690} __packed;
1691
1692struct ext_fat_modules {
1693 u8 modules_str[32];
1694 u32 modules_id;
1695 u32 num_modes;
1696 struct ext_fat_mode trace_lvl[MAX_MODES];
1697} __packed;
1698
1699struct be_fat_conf_params {
1700 u32 max_log_entries;
1701 u32 log_entry_size;
1702 u8 log_type;
1703 u8 max_log_funs;
1704 u8 max_log_ports;
1705 u8 rsvd0;
1706 u32 supp_modes;
1707 u32 num_modules;
1708 struct ext_fat_modules module[MAX_MODULES];
1709} __packed;
1710
1711struct be_cmd_req_get_ext_fat_caps {
1712 struct be_cmd_req_hdr hdr;
1713 u32 parameter_type;
1714};
1715
1716struct be_cmd_resp_get_ext_fat_caps {
1717 struct be_cmd_resp_hdr hdr;
1718 struct be_fat_conf_params get_params;
1719};
1720
1721struct be_cmd_req_set_ext_fat_caps {
1722 struct be_cmd_req_hdr hdr;
1723 struct be_fat_conf_params set_params;
1724};
1725
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001726#define RESOURCE_DESC_SIZE 72
1727#define NIC_RESOURCE_DESC_TYPE_ID 0x41
1728#define MAX_RESOURCE_DESC 4
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001729
1730/* QOS unit number */
1731#define QUN 4
1732/* Immediate */
1733#define IMM 6
1734/* No save */
1735#define NOSV 7
1736
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001737struct be_nic_resource_desc {
1738 u8 desc_type;
1739 u8 desc_len;
1740 u8 rsvd1;
1741 u8 flags;
1742 u8 vf_num;
1743 u8 rsvd2;
1744 u8 pf_num;
1745 u8 rsvd3;
1746 u16 unicast_mac_count;
1747 u8 rsvd4[6];
1748 u16 mcc_count;
1749 u16 vlan_count;
1750 u16 mcast_mac_count;
1751 u16 txq_count;
1752 u16 rq_count;
1753 u16 rssq_count;
1754 u16 lro_count;
1755 u16 cq_count;
1756 u16 toe_conn_count;
1757 u16 eq_count;
1758 u32 rsvd5;
1759 u32 cap_flags;
1760 u8 link_param;
1761 u8 rsvd6[3];
1762 u32 bw_min;
1763 u32 bw_max;
1764 u8 acpi_params;
1765 u8 wol_param;
1766 u16 rsvd7;
1767 u32 rsvd8[3];
1768};
1769
1770struct be_cmd_req_get_func_config {
1771 struct be_cmd_req_hdr hdr;
1772};
1773
1774struct be_cmd_resp_get_func_config {
1775 struct be_cmd_req_hdr hdr;
1776 u32 desc_count;
1777 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1778};
1779
1780#define ACTIVE_PROFILE_TYPE 0x2
1781struct be_cmd_req_get_profile_config {
1782 struct be_cmd_req_hdr hdr;
1783 u8 rsvd;
1784 u8 type;
1785 u16 rsvd1;
1786};
1787
1788struct be_cmd_resp_get_profile_config {
1789 struct be_cmd_req_hdr hdr;
1790 u32 desc_count;
1791 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1792};
1793
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001794struct be_cmd_req_set_profile_config {
1795 struct be_cmd_req_hdr hdr;
1796 u32 rsvd;
1797 u32 desc_count;
1798 struct be_nic_resource_desc nic_desc;
1799};
1800
1801struct be_cmd_resp_set_profile_config {
1802 struct be_cmd_req_hdr hdr;
1803};
1804
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001805static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1806{
1807 return flags & adapter->cmd_privileges ? true : false;
1808}
1809
Sathya Perla8788fdc2009-07-27 22:52:03 +00001810extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001811extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001812extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001813 bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001814extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001815 u32 if_id, u32 *pmac_id, u32 domain);
1816extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001817 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001818extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001819 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001820extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001821 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001822extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001823 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001824extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001825 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001826 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001827extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001828 struct be_queue_info *mccq,
1829 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001830extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001831 struct be_queue_info *txq,
1832 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001833extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001834 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001835 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001836extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001837 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001838extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1839 struct be_queue_info *q);
Sathya Perla323ff712012-09-28 04:39:43 +00001840extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1841 u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001842extern int be_cmd_reset(struct be_adapter *adapter);
1843extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001844 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001845extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1846 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001847extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1848 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001849
Sathya Perla8788fdc2009-07-27 22:52:03 +00001850extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1851extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001852 u16 *vtag_array, u32 num, bool untagged,
1853 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001854extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001855extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001856 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001857extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001858 u32 *tx_fc, u32 *rx_fc);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001859extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
Sathya Perla3abcded2010-10-03 22:12:27 -07001860 u32 *port_num, u32 *function_mode, u32 *function_caps);
sarveshwarb14074ea2009-08-05 13:05:24 -07001861extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001862extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1863 u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001864extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001865extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1866 u8 port_num, u8 beacon, u8 status, u8 state);
1867extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1868 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001869extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1870 struct be_dma_mem *cmd, u32 flash_oper,
1871 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001872extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001873 struct be_dma_mem *cmd,
1874 u32 data_size, u32 data_offset,
1875 const char *obj_name,
1876 u32 *data_written, u8 *change_status,
1877 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001878int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1879 u32 data_size, u32 data_offset, const char *obj_name,
1880 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001881int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1882 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001883extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1884 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001885extern int be_cmd_fw_init(struct be_adapter *adapter);
1886extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001887extern void be_async_mcc_enable(struct be_adapter *adapter);
1888extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001889extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1890 u32 loopback_type, u32 pkt_size,
1891 u32 num_pkts, u64 pattern);
1892extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1893 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001894extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1895 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001896extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1897 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001898extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001899extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001900extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001901extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001902extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001903extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001904extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1905extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001906extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
1907 u32 *privilege, u32 domain);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001908extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1909 bool *pmac_id_active, u32 *pmac_id,
1910 u8 domain);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001911extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1912 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001913extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1914 u32 domain, u16 intf_id);
1915extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1916 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001917extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001918extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1919 struct be_dma_mem *cmd);
1920extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1921 struct be_dma_mem *cmd,
1922 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001923extern int lancer_wait_ready(struct be_adapter *adapter);
1924extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001925extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001926extern int be_cmd_get_func_config(struct be_adapter *adapter);
1927extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
1928 u8 domain);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001929
1930extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
1931 u8 domain);