blob: 6a7dfe33a317f44f459436ed55640383986f3cce [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070016
17#ifdef CONFIG_COMMON_CLK
18
Mike Turquetteb24764902012-03-15 23:11:19 -070019/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
28#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053029#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020030#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010031#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010032#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020033#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Mike Turquetteb24764902012-03-15 23:11:19 -070034
Stephen Boyd61ae7652015-06-22 17:13:49 -070035struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070036struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010037struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050038struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070039
Mike Turquetteb24764902012-03-15 23:11:19 -070040/**
Boris Brezillon0817b622015-07-07 20:48:08 +020041 * struct clk_rate_request - Structure encoding the clk constraints that
42 * a clock user might require.
43 *
44 * @rate: Requested clock rate. This field will be adjusted by
45 * clock drivers according to hardware capabilities.
46 * @min_rate: Minimum rate imposed by clk users.
47 * @max_rate: Maximum rate a imposed by clk users.
48 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
49 * requested constraints.
50 * @best_parent_hw: The most appropriate parent clock that fulfills the
51 * requested constraints.
52 *
53 */
54struct clk_rate_request {
55 unsigned long rate;
56 unsigned long min_rate;
57 unsigned long max_rate;
58 unsigned long best_parent_rate;
59 struct clk_hw *best_parent_hw;
60};
61
62/**
Mike Turquetteb24764902012-03-15 23:11:19 -070063 * struct clk_ops - Callback operations for hardware clocks; these are to
64 * be provided by the clock implementation, and will be called by drivers
65 * through the clk_* api.
66 *
67 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020068 * the clock is fully prepared, and it's safe to call clk_enable.
69 * This callback is intended to allow clock implementations to
70 * do any initialisation that may sleep. Called with
71 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070072 *
73 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020074 * undo any work done in the @prepare callback. Called with
75 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070076 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010077 * @is_prepared: Queries the hardware to determine if the clock is prepared.
78 * This function is allowed to sleep. Optional, if this op is not
79 * set then the prepare count will be used.
80 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010081 * @unprepare_unused: Unprepare the clock atomically. Only called from
82 * clk_disable_unused for prepare clocks with special needs.
83 * Called with prepare mutex held. This function may sleep.
84 *
Mike Turquetteb24764902012-03-15 23:11:19 -070085 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020086 * clock is generating a valid clock signal, usable by consumer
87 * devices. Called with enable_lock held. This function must not
88 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070089 *
90 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020091 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070092 *
Stephen Boyd119c7122012-10-03 23:38:53 -070093 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020094 * This function must not sleep. Optional, if this op is not
95 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -070096 *
Mike Turquette7c045a52012-12-04 11:00:35 -080097 * @disable_unused: Disable the clock atomically. Only called from
98 * clk_disable_unused for gate clocks with special needs.
99 * Called with enable_lock held. This function must not
100 * sleep.
101 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700102 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200103 * parent rate is an input parameter. It is up to the caller to
104 * ensure that the prepare_mutex is held across this call.
105 * Returns the calculated rate. Optional, but recommended - if
106 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700107 *
108 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200109 * supported by the clock. The parent rate is an input/output
110 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700111 *
James Hogan71472c02013-07-29 12:25:00 +0100112 * @determine_rate: Given a target rate as input, returns the closest rate
113 * actually supported by the clock, and optionally the parent clock
114 * that should be used to provide the clock rate.
115 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700116 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200117 * possible parents specify a new parent by passing in the index
118 * as a u8 corresponding to the parent in either the .parent_names
119 * or .parents arrays. This function in affect translates an
120 * array index into the value programmed into the hardware.
121 * Returns 0 on success, -EERROR otherwise.
122 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700123 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200124 * return value is a u8 which specifies the index corresponding to
125 * the parent clock. This index can be applied to either the
126 * .parent_names or .parents arrays. In short, this function
127 * translates the parent value read from hardware into an array
128 * index. Currently only called when the clock is initialized by
129 * __clk_init. This callback is mandatory for clocks with
130 * multiple parents. It is optional (and unnecessary) for clocks
131 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700132 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800133 * @set_rate: Change the rate of this clock. The requested rate is specified
134 * by the second argument, which should typically be the return
135 * of .round_rate call. The third argument gives the parent rate
136 * which is likely helpful for most .set_rate implementation.
137 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700138 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800139 * @set_rate_and_parent: Change the rate and the parent of this clock. The
140 * requested rate is specified by the second argument, which
141 * should typically be the return of .round_rate call. The
142 * third argument gives the parent rate which is likely helpful
143 * for most .set_rate_and_parent implementation. The fourth
144 * argument gives the parent index. This callback is optional (and
145 * unnecessary) for clocks with 0 or 1 parents as well as
146 * for clocks that can tolerate switching the rate and the parent
147 * separately via calls to .set_parent and .set_rate.
148 * Returns 0 on success, -EERROR otherwise.
149 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200150 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
151 * is expressed in ppb (parts per billion). The parent accuracy is
152 * an input parameter.
153 * Returns the calculated accuracy. Optional - if this op is not
154 * set then clock accuracy will be initialized to parent accuracy
155 * or 0 (perfect clock) if clock has no parent.
156 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200157 * @get_phase: Queries the hardware to get the current phase of a clock.
158 * Returned values are 0-359 degrees on success, negative
159 * error codes on failure.
160 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800161 * @set_phase: Shift the phase this clock signal in degrees specified
162 * by the second argument. Valid values for degrees are
163 * 0-359. Return 0 on success, otherwise -EERROR.
164 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200165 * @init: Perform platform-specific initialization magic.
166 * This is not not used by any of the basic clock types.
167 * Please consider other ways of solving initialization problems
168 * before using this callback, as its use is discouraged.
169 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500170 * @debug_init: Set up type-specific debugfs entries for this clock. This
171 * is called once, after the debugfs directory entry for this
172 * clock has been created. The dentry pointer representing that
173 * directory is provided as an argument. Called with
174 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
175 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800176 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700177 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
178 * implementations to split any work between atomic (enable) and sleepable
179 * (prepare) contexts. If enabling a clock requires code that might sleep,
180 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700181 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700182 *
183 * Typically, drivers will call clk_prepare when a clock may be needed later
184 * (eg. when a device is opened), and clk_enable when the clock is actually
185 * required (eg. from an interrupt). Note that clk_prepare MUST have been
186 * called before clk_enable.
187 */
188struct clk_ops {
189 int (*prepare)(struct clk_hw *hw);
190 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100191 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100192 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700193 int (*enable)(struct clk_hw *hw);
194 void (*disable)(struct clk_hw *hw);
195 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800196 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700197 unsigned long (*recalc_rate)(struct clk_hw *hw,
198 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200199 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
200 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200201 int (*determine_rate)(struct clk_hw *hw,
202 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700203 int (*set_parent)(struct clk_hw *hw, u8 index);
204 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200205 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
206 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800207 int (*set_rate_and_parent)(struct clk_hw *hw,
208 unsigned long rate,
209 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100210 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
211 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200212 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800213 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700214 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500215 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700216};
217
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700218/**
219 * struct clk_init_data - holds init data that's common to all clocks and is
220 * shared between the clock provider and the common clock framework.
221 *
222 * @name: clock name
223 * @ops: operations this clock supports
224 * @parent_names: array of string names for all possible parents
225 * @num_parents: number of possible parents
226 * @flags: framework-level hints and quirks
227 */
228struct clk_init_data {
229 const char *name;
230 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200231 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700232 u8 num_parents;
233 unsigned long flags;
234};
235
236/**
237 * struct clk_hw - handle for traversing from a struct clk to its corresponding
238 * hardware-specific structure. struct clk_hw should be declared within struct
239 * clk_foo and then referenced by the struct clk instance that uses struct
240 * clk_foo's clk_ops
241 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100242 * @core: pointer to the struct clk_core instance that points back to this
243 * struct clk_hw instance
244 *
245 * @clk: pointer to the per-user struct clk instance that can be used to call
246 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700247 *
248 * @init: pointer to struct clk_init_data that contains the init data shared
249 * with the common clock framework.
250 */
251struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100252 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700253 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100254 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700255};
256
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700257/*
258 * DOC: Basic clock implementations common to many platforms
259 *
260 * Each basic clock hardware type is comprised of a structure describing the
261 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
262 * unique flags for that hardware type, a registration function and an
263 * alternative macro for static initialization
264 */
265
266/**
267 * struct clk_fixed_rate - fixed-rate clock
268 * @hw: handle between common and hardware-specific interfaces
269 * @fixed_rate: constant frequency of clock
270 */
271struct clk_fixed_rate {
272 struct clk_hw hw;
273 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100274 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700275 u8 flags;
276};
277
Shawn Guobffad662012-03-27 15:23:23 +0800278extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700279struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
280 const char *parent_name, unsigned long flags,
281 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100282struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
283 const char *name, const char *parent_name, unsigned long flags,
284 unsigned long fixed_rate, unsigned long fixed_accuracy);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700285
Grant Likely015ba402012-04-07 21:39:39 -0500286void of_fixed_clk_setup(struct device_node *np);
287
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700288/**
289 * struct clk_gate - gating clock
290 *
291 * @hw: handle between common and hardware-specific interfaces
292 * @reg: register controlling gate
293 * @bit_idx: single bit controlling gate
294 * @flags: hardware-specific flags
295 * @lock: register lock
296 *
297 * Clock which can gate its output. Implements .enable & .disable
298 *
299 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530300 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200301 * enable the clock. Setting this flag does the opposite: setting the bit
302 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800303 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200304 * of this register, and mask of gate bits are in higher 16-bit of this
305 * register. While setting the gate bits, higher 16-bit should also be
306 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700307 */
308struct clk_gate {
309 struct clk_hw hw;
310 void __iomem *reg;
311 u8 bit_idx;
312 u8 flags;
313 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700314};
315
316#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800317#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700318
Shawn Guobffad662012-03-27 15:23:23 +0800319extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700320struct clk *clk_register_gate(struct device *dev, const char *name,
321 const char *parent_name, unsigned long flags,
322 void __iomem *reg, u8 bit_idx,
323 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100324void clk_unregister_gate(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700325
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530326struct clk_div_table {
327 unsigned int val;
328 unsigned int div;
329};
330
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700331/**
332 * struct clk_divider - adjustable divider clock
333 *
334 * @hw: handle between common and hardware-specific interfaces
335 * @reg: register containing the divider
336 * @shift: shift to the divider bit field
337 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530338 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700339 * @lock: register lock
340 *
341 * Clock with an adjustable divider affecting its output frequency. Implements
342 * .recalc_rate, .set_rate and .round_rate
343 *
344 * Flags:
345 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200346 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
347 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700348 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700349 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200350 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700351 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
352 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
353 * Some hardware implementations gracefully handle this case and allow a
354 * zero divisor by not modifying their input clock
355 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800356 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200357 * of this register, and mask of divider bits are in higher 16-bit of this
358 * register. While setting the divider bits, higher 16-bit should also be
359 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100360 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
361 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530362 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
363 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400364 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
365 * except when the value read from the register is zero, the divisor is
366 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700367 */
368struct clk_divider {
369 struct clk_hw hw;
370 void __iomem *reg;
371 u8 shift;
372 u8 width;
373 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530374 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700375 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700376};
377
378#define CLK_DIVIDER_ONE_BASED BIT(0)
379#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700380#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800381#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100382#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530383#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400384#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700385
Shawn Guobffad662012-03-27 15:23:23 +0800386extern const struct clk_ops clk_divider_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800387
388unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
389 unsigned int val, const struct clk_div_table *table,
390 unsigned long flags);
391long divider_round_rate(struct clk_hw *hw, unsigned long rate,
392 unsigned long *prate, const struct clk_div_table *table,
393 u8 width, unsigned long flags);
394int divider_get_val(unsigned long rate, unsigned long parent_rate,
395 const struct clk_div_table *table, u8 width,
396 unsigned long flags);
397
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700398struct clk *clk_register_divider(struct device *dev, const char *name,
399 const char *parent_name, unsigned long flags,
400 void __iomem *reg, u8 shift, u8 width,
401 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530402struct clk *clk_register_divider_table(struct device *dev, const char *name,
403 const char *parent_name, unsigned long flags,
404 void __iomem *reg, u8 shift, u8 width,
405 u8 clk_divider_flags, const struct clk_div_table *table,
406 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100407void clk_unregister_divider(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700408
409/**
410 * struct clk_mux - multiplexer clock
411 *
412 * @hw: handle between common and hardware-specific interfaces
413 * @reg: register controlling multiplexer
414 * @shift: shift to multiplexer bit field
415 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000416 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700417 * @lock: register lock
418 *
419 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
420 * and .recalc_rate
421 *
422 * Flags:
423 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530424 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800425 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200426 * register, and mask of mux bits are in higher 16-bit of this register.
427 * While setting the mux bits, higher 16-bit should also be updated to
428 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800429 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
430 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700431 */
432struct clk_mux {
433 struct clk_hw hw;
434 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200435 u32 *table;
436 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700437 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700438 u8 flags;
439 spinlock_t *lock;
440};
441
442#define CLK_MUX_INDEX_ONE BIT(0)
443#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800444#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800445#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
446#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700447
Shawn Guobffad662012-03-27 15:23:23 +0800448extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200449extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200450
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700451struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200452 const char * const *parent_names, u8 num_parents,
453 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700454 void __iomem *reg, u8 shift, u8 width,
455 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700456
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200457struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200458 const char * const *parent_names, u8 num_parents,
459 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200460 void __iomem *reg, u8 shift, u32 mask,
461 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
462
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100463void clk_unregister_mux(struct clk *clk);
464
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200465void of_fixed_factor_clk_setup(struct device_node *node);
466
Mike Turquetteb24764902012-03-15 23:11:19 -0700467/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530468 * struct clk_fixed_factor - fixed multiplier and divider clock
469 *
470 * @hw: handle between common and hardware-specific interfaces
471 * @mult: multiplier
472 * @div: divider
473 *
474 * Clock with a fixed multiplier and divider. The output frequency is the
475 * parent clock rate divided by div and multiplied by mult.
476 * Implements .recalc_rate, .set_rate and .round_rate
477 */
478
479struct clk_fixed_factor {
480 struct clk_hw hw;
481 unsigned int mult;
482 unsigned int div;
483};
484
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100485extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530486struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
487 const char *parent_name, unsigned long flags,
488 unsigned int mult, unsigned int div);
489
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300490/**
491 * struct clk_fractional_divider - adjustable fractional divider clock
492 *
493 * @hw: handle between common and hardware-specific interfaces
494 * @reg: register containing the divider
495 * @mshift: shift to the numerator bit field
496 * @mwidth: width of the numerator bit field
497 * @nshift: shift to the denominator bit field
498 * @nwidth: width of the denominator bit field
499 * @lock: register lock
500 *
501 * Clock with adjustable fractional divider affecting its output frequency.
502 */
503
504struct clk_fractional_divider {
505 struct clk_hw hw;
506 void __iomem *reg;
507 u8 mshift;
508 u32 mmask;
509 u8 nshift;
510 u32 nmask;
511 u8 flags;
512 spinlock_t *lock;
513};
514
515extern const struct clk_ops clk_fractional_divider_ops;
516struct clk *clk_register_fractional_divider(struct device *dev,
517 const char *name, const char *parent_name, unsigned long flags,
518 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
519 u8 clk_divider_flags, spinlock_t *lock);
520
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200521/**
522 * struct clk_multiplier - adjustable multiplier clock
523 *
524 * @hw: handle between common and hardware-specific interfaces
525 * @reg: register containing the multiplier
526 * @shift: shift to the multiplier bit field
527 * @width: width of the multiplier bit field
528 * @lock: register lock
529 *
530 * Clock with an adjustable multiplier affecting its output frequency.
531 * Implements .recalc_rate, .set_rate and .round_rate
532 *
533 * Flags:
534 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
535 * from the register, with 0 being a valid value effectively
536 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
537 * set, then a null multiplier will be considered as a bypass,
538 * leaving the parent rate unmodified.
539 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
540 * rounded to the closest integer instead of the down one.
541 */
542struct clk_multiplier {
543 struct clk_hw hw;
544 void __iomem *reg;
545 u8 shift;
546 u8 width;
547 u8 flags;
548 spinlock_t *lock;
549};
550
551#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
552#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
553
554extern const struct clk_ops clk_multiplier_ops;
555
556struct clk *clk_register_multiplier(struct device *dev, const char *name,
557 const char *parent_name,
558 unsigned long flags,
559 void __iomem *reg, u8 shift, u8 width,
560 u8 clk_mult_flags, spinlock_t *lock);
561void clk_unregister_multiplier(struct clk *clk);
562
Prashant Gaikwadece70092013-03-20 17:30:34 +0530563/***
564 * struct clk_composite - aggregate clock of mux, divider and gate clocks
565 *
566 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700567 * @mux_hw: handle between composite and hardware-specific mux clock
568 * @rate_hw: handle between composite and hardware-specific rate clock
569 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530570 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700571 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530572 * @gate_ops: clock ops for gate
573 */
574struct clk_composite {
575 struct clk_hw hw;
576 struct clk_ops ops;
577
578 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700579 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530580 struct clk_hw *gate_hw;
581
582 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700583 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530584 const struct clk_ops *gate_ops;
585};
586
587struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200588 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530589 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700590 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530591 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
592 unsigned long flags);
593
Jyri Sarhac873d142014-09-05 15:21:34 +0300594/***
595 * struct clk_gpio_gate - gpio gated clock
596 *
597 * @hw: handle between common and hardware-specific interfaces
598 * @gpiod: gpio descriptor
599 *
600 * Clock with a gpio control for enabling and disabling the parent clock.
601 * Implements .enable, .disable and .is_enabled
602 */
603
604struct clk_gpio {
605 struct clk_hw hw;
606 struct gpio_desc *gpiod;
607};
608
609extern const struct clk_ops clk_gpio_gate_ops;
610struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Martin Fuzzey820ad972015-03-18 14:53:17 +0100611 const char *parent_name, unsigned gpio, bool active_low,
Jyri Sarhac873d142014-09-05 15:21:34 +0300612 unsigned long flags);
613
614void of_gpio_clk_gate_setup(struct device_node *node);
615
Sascha Hauerf0948f52012-05-03 15:36:14 +0530616/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200617 * struct clk_gpio_mux - gpio controlled clock multiplexer
618 *
619 * @hw: see struct clk_gpio
620 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
621 *
622 * Clock with a gpio control for selecting the parent clock.
623 * Implements .get_parent, .set_parent and .determine_rate
624 */
625
626extern const struct clk_ops clk_gpio_mux_ops;
627struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Stephen Boyd37bff2c2015-07-24 09:31:29 -0700628 const char * const *parent_names, u8 num_parents, unsigned gpio,
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200629 bool active_low, unsigned long flags);
630
631void of_gpio_mux_clk_setup(struct device_node *node);
632
633/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700634 * clk_register - allocate a new clock, register it and return an opaque cookie
635 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700636 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700637 *
638 * clk_register is the primary interface for populating the clock tree with new
639 * clock nodes. It returns a pointer to the newly allocated struct clk which
640 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700641 * rest of the clock API. In the event of an error clk_register will return an
642 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700643 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700644struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700645struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700646
Mark Brown1df5c932012-04-18 09:07:12 +0100647void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700648void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100649
Mike Turquetteb24764902012-03-15 23:11:19 -0700650/* helper functions */
651const char *__clk_get_name(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700652const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700653struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700654unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
655struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
656struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700657 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800658unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700659unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700660unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700661unsigned long clk_hw_get_flags(const struct clk_hw *hw);
662bool clk_hw_is_prepared(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700663bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700664struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200665int __clk_mux_determine_rate(struct clk_hw *hw,
666 struct clk_rate_request *req);
667int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
668int __clk_mux_determine_rate_closest(struct clk_hw *hw,
669 struct clk_rate_request *req);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100670void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700671void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
672 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700673
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100674static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
675{
676 dst->clk = src->clk;
677 dst->core = src->core;
678}
679
Mike Turquetteb24764902012-03-15 23:11:19 -0700680/*
681 * FIXME clock api without lock protection
682 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700683unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700684
Grant Likely766e6a42012-04-09 14:50:06 -0500685struct of_device_id;
686
687typedef void (*of_clk_init_cb_t)(struct device_node *);
688
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200689struct clk_onecell_data {
690 struct clk **clks;
691 unsigned int clk_num;
692};
693
Tero Kristo819b4862013-10-22 11:39:36 +0300694extern struct of_device_id __clk_of_table;
695
Rob Herring54196cc2014-05-08 16:09:24 -0500696#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200697
698#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500699int of_clk_add_provider(struct device_node *np,
700 struct clk *(*clk_src_get)(struct of_phandle_args *args,
701 void *data),
702 void *data);
703void of_clk_del_provider(struct device_node *np);
704struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
705 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800706struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Mike Turquettef6102742013-10-07 23:12:13 -0700707int of_clk_get_parent_count(struct device_node *np);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500708int of_clk_parent_fill(struct device_node *np, const char **parents,
709 unsigned int size);
Grant Likely766e6a42012-04-09 14:50:06 -0500710const char *of_clk_get_parent_name(struct device_node *np, int index);
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530711
Grant Likely766e6a42012-04-09 14:50:06 -0500712void of_clk_init(const struct of_device_id *matches);
713
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200714#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530715
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200716static inline int of_clk_add_provider(struct device_node *np,
717 struct clk *(*clk_src_get)(struct of_phandle_args *args,
718 void *data),
719 void *data)
720{
721 return 0;
722}
723#define of_clk_del_provider(np) \
724 { while (0); }
725static inline struct clk *of_clk_src_simple_get(
726 struct of_phandle_args *clkspec, void *data)
727{
728 return ERR_PTR(-ENOENT);
729}
730static inline struct clk *of_clk_src_onecell_get(
731 struct of_phandle_args *clkspec, void *data)
732{
733 return ERR_PTR(-ENOENT);
734}
735static inline const char *of_clk_get_parent_name(struct device_node *np,
736 int index)
737{
738 return NULL;
739}
740#define of_clk_init(matches) \
741 { while (0); }
742#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200743
744/*
745 * wrap access to peripherals in accessor routines
746 * for improved portability across platforms
747 */
748
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100749#if IS_ENABLED(CONFIG_PPC)
750
751static inline u32 clk_readl(u32 __iomem *reg)
752{
753 return ioread32be(reg);
754}
755
756static inline void clk_writel(u32 val, u32 __iomem *reg)
757{
758 iowrite32be(val, reg);
759}
760
761#else /* platform dependent I/O accessors */
762
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200763static inline u32 clk_readl(u32 __iomem *reg)
764{
765 return readl(reg);
766}
767
768static inline void clk_writel(u32 val, u32 __iomem *reg)
769{
770 writel(val, reg);
771}
772
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100773#endif /* platform dependent I/O accessors */
774
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300775#ifdef CONFIG_DEBUG_FS
Tomeu Vizoso61c7cdd2014-12-02 08:54:21 +0100776struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300777 void *data, const struct file_operations *fops);
778#endif
779
Mike Turquetteb24764902012-03-15 23:11:19 -0700780#endif /* CONFIG_COMMON_CLK */
781#endif /* CLK_PROVIDER_H */