blob: 8cbaeec090c94371ad1bd776b8e84a583fa1e4ba [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
Alex Deucher0aea5e42014-07-30 11:49:56 -040067#include <linux/interval_tree.h>
Christian König341cb9e2014-08-07 09:36:03 +020068#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010069#include <linux/dma-fence.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Masahiro Yamada64a9dfc2017-04-24 13:50:31 +090071#include <drm/ttm/ttm_bo_api.h>
72#include <drm/ttm/ttm_bo_driver.h>
73#include <drm/ttm/ttm_placement.h>
74#include <drm/ttm/ttm_module.h>
75#include <drm/ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010076
Daniel Vetterd9fc9412014-09-23 15:46:53 +020077#include <drm/drm_gem.h>
78
Dave Airliec2142712009-09-22 08:50:10 +100079#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080#include "radeon_mode.h"
81#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082
83/*
84 * Modules parameters.
85 */
86extern int radeon_no_wb;
87extern int radeon_modeset;
88extern int radeon_dynclks;
89extern int radeon_r4xx_atom;
90extern int radeon_agpmode;
91extern int radeon_vram_limit;
92extern int radeon_gart_size;
93extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020094extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100096extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020097extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040098extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040099extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -0500100extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -0400101extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +0200102extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400103extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -0400104extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400105extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000106extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500107extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400108extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400109extern int radeon_vm_block_size;
Alex Deuchera624f422014-07-01 11:23:03 -0400110extern int radeon_deep_color;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200111extern int radeon_use_pflipirq;
Alex Deucher6e909f72014-08-07 09:28:31 -0400112extern int radeon_bapm;
Alex Deucherbc130182014-09-16 20:57:26 -0400113extern int radeon_backlight;
Dave Airlie875711f2015-02-20 09:21:36 +1000114extern int radeon_auxch;
Dave Airlie9843ead2015-02-24 09:24:04 +1000115extern int radeon_mst;
Jérome Glissef1a0a672016-03-18 16:58:36 +0100116extern int radeon_uvd;
Jérome Glissefabb5932016-03-18 16:58:37 +0100117extern int radeon_vce;
Felix Kuehling36ffce02017-06-05 18:52:51 +0900118extern int radeon_si_support;
Felix Kuehlinge7f78b62017-04-20 14:41:34 -0400119extern int radeon_cik_support;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120
121/*
122 * Copy from radeon_drv.h so we don't have to include both and have conflicting
123 * symbol;
124 */
Jerome Glissebb635562012-05-09 15:34:46 +0200125#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
126#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Matthew Dawson04db4ca2016-02-07 16:51:12 -0500127#define RADEON_USEC_IB_TEST_TIMEOUT 1000000 /* 1s */
Jerome Glissee8217672010-02-15 21:36:13 +0100128/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200129#define RADEON_IB_POOL_SIZE 16
130#define RADEON_DEBUGFS_MAX_COMPONENTS 32
131#define RADEONFB_CONN_LIMIT 4
132#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133
Alex Deucher1b370782011-11-17 20:13:28 -0500134/* internal ring indices */
135/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200136#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500137
138/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200139#define CAYMAN_RING_TYPE_CP1_INDEX 1
140#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500141
Alex Deucher4d756582012-09-27 15:08:35 -0400142/* R600+ has an async dma ring */
143#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500144/* cayman add a second async dma ring */
145#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400146
Christian Königf2ba57b2013-04-08 12:41:29 +0200147/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200148#define R600_RING_TYPE_UVD_INDEX 5
149
150/* TN+ */
151#define TN_RING_TYPE_VCE1_INDEX 6
152#define TN_RING_TYPE_VCE2_INDEX 7
153
154/* max number of rings */
155#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200156
Christian König1c61eae2014-02-18 01:50:22 -0700157/* number of hw syncs before falling back on blocking */
158#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159
Jerome Glisse721604a2012-01-05 22:11:05 -0500160/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200161#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200162#define RADEON_VA_RESERVED_SIZE (8 << 20)
163#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500164
Alex Deucher1a0041b2013-10-02 13:01:36 -0400165/* hard reset data */
166#define RADEON_ASIC_RESET_DATA 0x39d5e86b
167
Alex Deucherec46c762013-01-03 12:07:30 -0500168/* reset flags */
169#define RADEON_RESET_GFX (1 << 0)
170#define RADEON_RESET_COMPUTE (1 << 1)
171#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500172#define RADEON_RESET_CP (1 << 3)
173#define RADEON_RESET_GRBM (1 << 4)
174#define RADEON_RESET_DMA1 (1 << 5)
175#define RADEON_RESET_RLC (1 << 6)
176#define RADEON_RESET_SEM (1 << 7)
177#define RADEON_RESET_IH (1 << 8)
178#define RADEON_RESET_VMC (1 << 9)
179#define RADEON_RESET_MC (1 << 10)
180#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500181
Alex Deucher22c775c2013-07-23 09:41:05 -0400182/* CG block flags */
183#define RADEON_CG_BLOCK_GFX (1 << 0)
184#define RADEON_CG_BLOCK_MC (1 << 1)
185#define RADEON_CG_BLOCK_SDMA (1 << 2)
186#define RADEON_CG_BLOCK_UVD (1 << 3)
187#define RADEON_CG_BLOCK_VCE (1 << 4)
188#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400189#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400190
Alex Deucher64d8a722013-08-08 16:31:25 -0400191/* CG flags */
192#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
193#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
194#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
195#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
196#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
197#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
198#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
199#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
200#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
201#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
202#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
203#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
204#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
205#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
206#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
207#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
208#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
209
210/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400211#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400212#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
213#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
214#define RADEON_PG_SUPPORT_UVD (1 << 3)
215#define RADEON_PG_SUPPORT_VCE (1 << 4)
216#define RADEON_PG_SUPPORT_CP (1 << 5)
217#define RADEON_PG_SUPPORT_GDS (1 << 6)
218#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
219#define RADEON_PG_SUPPORT_SDMA (1 << 8)
220#define RADEON_PG_SUPPORT_ACP (1 << 9)
221#define RADEON_PG_SUPPORT_SAMU (1 << 10)
222
Alex Deucher9e05fa12013-01-24 10:06:33 -0500223/* max cursor sizes (in pixels) */
224#define CURSOR_WIDTH 64
225#define CURSOR_HEIGHT 64
226
227#define CIK_CURSOR_WIDTH 128
228#define CIK_CURSOR_HEIGHT 128
229
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230/*
231 * Errata workarounds.
232 */
233enum radeon_pll_errata {
234 CHIP_ERRATA_R300_CG = 0x00000001,
235 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
236 CHIP_ERRATA_PLL_DELAY = 0x00000004
237};
238
239
240struct radeon_device;
241
242
243/*
244 * BIOS.
245 */
246bool radeon_get_bios(struct radeon_device *rdev);
247
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500248/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000249 * Dummy page
250 */
251struct radeon_dummy_page {
Michel Dänzercb658902015-01-21 17:36:35 +0900252 uint64_t entry;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000253 struct page *page;
254 dma_addr_t addr;
255};
256int radeon_dummy_page_init(struct radeon_device *rdev);
257void radeon_dummy_page_fini(struct radeon_device *rdev);
258
259
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260/*
261 * Clocks
262 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263struct radeon_clock {
264 struct radeon_pll p1pll;
265 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500266 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 struct radeon_pll spll;
268 struct radeon_pll mpll;
269 /* 10 Khz units */
270 uint32_t default_mclk;
271 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500272 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400273 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500274 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400275 uint32_t max_pixel_clock;
Slava Grigorevc9a392e2016-01-26 16:45:10 -0500276 uint32_t vco_freq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277};
278
Rafał Miłecki74338742009-11-03 00:53:02 +0100279/*
280 * Power management
281 */
282int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500283int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500284void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100285void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400286void radeon_pm_suspend(struct radeon_device *rdev);
287void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500288void radeon_combios_get_power_modes(struct radeon_device *rdev);
289void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200290int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
291 u8 clock_type,
292 u32 clock,
293 bool strobe_mode,
294 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500295int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
296 u32 clock,
297 bool strobe_mode,
298 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400299void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400300int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
301 u16 voltage_level, u8 voltage_type,
302 u32 *gpio_value, u32 *gpio_mask);
303void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
304 u32 eng_clock, u32 mem_clock);
305int radeon_atom_get_voltage_step(struct radeon_device *rdev,
306 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400307int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
308 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500309int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
310 u16 *voltage,
311 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400312int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
313 u16 *leakage_id);
314int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
315 u16 *vddc, u16 *vddci,
316 u16 virtual_voltage_id,
317 u16 vbios_voltage_id);
Alex Deuchere9f274b2014-07-31 17:57:42 -0400318int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
319 u16 virtual_voltage_id,
320 u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400321int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
322 u8 voltage_type,
323 u16 nominal_voltage,
324 u16 *true_voltage);
325int radeon_atom_get_min_voltage(struct radeon_device *rdev,
326 u8 voltage_type, u16 *min_voltage);
327int radeon_atom_get_max_voltage(struct radeon_device *rdev,
328 u8 voltage_type, u16 *max_voltage);
329int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500330 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400331 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500332bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
333 u8 voltage_type, u8 voltage_mode);
Alex Deucher636e2582014-06-06 18:43:45 -0400334int radeon_atom_get_svi2_info(struct radeon_device *rdev,
335 u8 voltage_type,
336 u8 *svd_gpio_id, u8 *svc_gpio_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400337void radeon_atom_update_memory_dll(struct radeon_device *rdev,
338 u32 mem_clock);
339void radeon_atom_set_ac_timing(struct radeon_device *rdev,
340 u32 mem_clock);
341int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
342 u8 module_index,
343 struct atom_mc_reg_table *reg_table);
344int radeon_atom_get_memory_info(struct radeon_device *rdev,
345 u8 module_index, struct atom_memory_info *mem_info);
346int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
347 bool gddr5, u8 module_index,
348 struct atom_memory_clock_range_table *mclk_range_table);
349int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
350 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400351void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500352extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
353 unsigned *bankh, unsigned *mtaspect,
354 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000355
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356/*
357 * Fences.
358 */
359struct radeon_fence_driver {
Christian König0bfa4b42014-08-27 15:21:58 +0200360 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000362 uint64_t gpu_addr;
363 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200364 /* sync_seq is protected by ring emission lock */
365 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200366 atomic64_t last_seq;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100367 bool initialized, delayed_irq;
Christian König0bfa4b42014-08-27 15:21:58 +0200368 struct delayed_work lockup_work;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369};
370
371struct radeon_fence {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100372 struct dma_fence base;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100373
Christian Königad1a58a2014-11-19 14:01:24 +0100374 struct radeon_device *rdev;
375 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400376 /* RB, DMA, etc. */
Christian Königad1a58a2014-11-19 14:01:24 +0100377 unsigned ring;
378 bool is_vm_update;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100379
Ingo Molnarac6424b2017-06-20 12:06:13 +0200380 wait_queue_entry_t fence_wake;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381};
382
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000383int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
384int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian Königeb98c702014-08-27 15:21:56 +0200386void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
Christian König876dc9f2012-05-08 14:24:01 +0200387int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400388void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389bool radeon_fence_signaled(struct radeon_fence *fence);
Matthew Dawson04db4ca2016-02-07 16:51:12 -0500390long radeon_fence_wait_timeout(struct radeon_fence *fence, bool interruptible, long timeout);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100392int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
393int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200394int radeon_fence_wait_any(struct radeon_device *rdev,
395 struct radeon_fence **fences,
396 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200397struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
398void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200399unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200400bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
401void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
402static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
403 struct radeon_fence *b)
404{
405 if (!a) {
406 return b;
407 }
408
409 if (!b) {
410 return a;
411 }
412
413 BUG_ON(a->ring != b->ring);
414
415 if (a->seq > b->seq) {
416 return a;
417 } else {
418 return b;
419 }
420}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421
Christian Königee60e292012-08-09 16:21:08 +0200422static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
423 struct radeon_fence *b)
424{
425 if (!a) {
426 return false;
427 }
428
429 if (!b) {
430 return true;
431 }
432
433 BUG_ON(a->ring != b->ring);
434
435 return a->seq < b->seq;
436}
437
Dave Airliee024e112009-06-24 09:48:08 +1000438/*
439 * Tiling registers
440 */
441struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100442 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000443};
444
445#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446
447/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100448 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100450struct radeon_mman {
451 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000452 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100453 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100454 bool mem_global_referenced;
455 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100456
457#if defined(CONFIG_DEBUG_FS)
458 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100459 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100460#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100461};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462
Christian König1d0c0942014-11-27 14:48:42 +0100463struct radeon_bo_list {
464 struct radeon_bo *robj;
465 struct ttm_validate_buffer tv;
466 uint64_t gpu_offset;
Kent Russell5dcd3342017-08-08 07:50:46 -0400467 unsigned preferred_domains;
Christian König1d0c0942014-11-27 14:48:42 +0100468 unsigned allowed_domains;
469 uint32_t tiling_flags;
470};
471
Jerome Glisse721604a2012-01-05 22:11:05 -0500472/* bo virtual address in a specific vm */
473struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200474 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500475 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500476 uint32_t flags;
Christian König94214632014-11-19 14:01:26 +0100477 struct radeon_fence *last_pt_update;
Christian Könige971bd52012-09-11 16:10:04 +0200478 unsigned ref_count;
479
480 /* protected by vm mutex */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400481 struct interval_tree_node it;
Christian König036bf462014-07-18 08:56:40 +0200482 struct list_head vm_status;
Christian Könige971bd52012-09-11 16:10:04 +0200483
484 /* constant after initialization */
485 struct radeon_vm *vm;
486 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500487};
488
Jerome Glisse4c788672009-11-20 14:29:23 +0100489struct radeon_bo {
490 /* Protected by gem.mutex */
491 struct list_head list;
492 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100493 u32 initial_domain;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900494 struct ttm_place placements[4];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100495 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100496 struct ttm_buffer_object tbo;
497 struct ttm_bo_kmap_obj kmap;
Michel Dänzer02376d82014-07-17 19:01:08 +0900498 u32 flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100499 unsigned pin_count;
500 void *kptr;
501 u32 tiling_flags;
502 u32 pitch;
503 int surface_reg;
Christopher James Halse Rogers0d16d292017-04-03 13:35:22 +1000504 unsigned prime_shared_count;
Jerome Glisse721604a2012-01-05 22:11:05 -0500505 /* list of all virtual address to which this bo
506 * is associated to
507 */
508 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100509 /* Constant after initialization */
510 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100511 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100512
Jerome Glisse409851f2013-04-25 22:29:27 -0400513 struct ttm_bo_kmap_obj dma_buf_vmap;
514 pid_t pid;
Christian König341cb9e2014-08-07 09:36:03 +0200515
516 struct radeon_mn *mn;
Christian König49ecb102015-03-31 17:37:00 +0200517 struct list_head mn_list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100518};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100519#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100520
Jerome Glisse409851f2013-04-25 22:29:27 -0400521int radeon_gem_debugfs_init(struct radeon_device *rdev);
522
Jerome Glisseb15ba512011-11-15 11:48:34 -0500523/* sub-allocation manager, it has to be protected by another lock.
524 * By conception this is an helper for other part of the driver
525 * like the indirect buffer or semaphore, which both have their
526 * locking.
527 *
528 * Principe is simple, we keep a list of sub allocation in offset
529 * order (first entry has offset == 0, last entry has the highest
530 * offset).
531 *
532 * When allocating new object we first check if there is room at
533 * the end total_size - (last_object_offset + last_object_size) >=
534 * alloc_size. If so we allocate new object there.
535 *
536 * When there is not enough room at the end, we start waiting for
537 * each sub object until we reach object_offset+object_size >=
538 * alloc_size, this object then become the sub object we return.
539 *
540 * Alignment can't be bigger than page size.
541 *
542 * Hole are not considered for allocation to keep things simple.
543 * Assumption is that there won't be hole (all object on same
544 * alignment).
545 */
546struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200547 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500548 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200549 struct list_head *hole;
550 struct list_head flist[RADEON_NUM_RINGS];
551 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500552 unsigned size;
553 uint64_t gpu_addr;
554 void *cpu_ptr;
555 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400556 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500557};
558
559struct radeon_sa_bo;
560
561/* sub-allocation buffer */
562struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200563 struct list_head olist;
564 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500565 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200566 unsigned soffset;
567 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200568 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500569};
570
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571/*
572 * GEM objects.
573 */
574struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100575 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 struct list_head objects;
577};
578
579int radeon_gem_init(struct radeon_device *rdev);
580void radeon_gem_fini(struct radeon_device *rdev);
Alex Deucher391bfec2014-07-17 12:26:29 -0400581int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100582 int alignment, int initial_domain,
Christian Königed5cb432014-07-21 13:27:27 +0200583 u32 flags, bool kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100584 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585
Dave Airlieff72145b2011-02-07 12:16:14 +1000586int radeon_mode_dumb_create(struct drm_file *file_priv,
587 struct drm_device *dev,
588 struct drm_mode_create_dumb *args);
589int radeon_mode_dumb_mmap(struct drm_file *filp,
590 struct drm_device *dev,
591 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592
593/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500594 * Semaphores.
595 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500596struct radeon_semaphore {
Christian König975700d22014-11-19 14:01:22 +0100597 struct radeon_sa_bo *sa_bo;
598 signed waiters;
599 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500600};
601
Jerome Glissec1341e52011-12-21 12:13:47 -0500602int radeon_semaphore_create(struct radeon_device *rdev,
603 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100604bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500605 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100606bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500607 struct radeon_semaphore *semaphore);
608void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200609 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200610 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500611
612/*
Christian König975700d22014-11-19 14:01:22 +0100613 * Synchronization
614 */
615struct radeon_sync {
616 struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
617 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Christian Königad1a58a2014-11-19 14:01:24 +0100618 struct radeon_fence *last_vm_update;
Christian König975700d22014-11-19 14:01:22 +0100619};
620
621void radeon_sync_create(struct radeon_sync *sync);
622void radeon_sync_fence(struct radeon_sync *sync,
623 struct radeon_fence *fence);
624int radeon_sync_resv(struct radeon_device *rdev,
625 struct radeon_sync *sync,
626 struct reservation_object *resv,
627 bool shared);
628int radeon_sync_rings(struct radeon_device *rdev,
629 struct radeon_sync *sync,
630 int waiting_ring);
631void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
632 struct radeon_fence *fence);
633
634/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 * GART structures, functions & helpers
636 */
637struct radeon_mc;
638
Matt Turnera77f1712009-10-14 00:34:41 -0400639#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000640#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400641#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500642#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400643
Michel Dänzer77497f22014-07-17 19:01:07 +0900644#define RADEON_GART_PAGE_DUMMY 0
645#define RADEON_GART_PAGE_VALID (1 << 0)
646#define RADEON_GART_PAGE_READ (1 << 1)
647#define RADEON_GART_PAGE_WRITE (1 << 2)
648#define RADEON_GART_PAGE_SNOOP (1 << 3)
649
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650struct radeon_gart {
651 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400652 struct radeon_bo *robj;
653 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654 unsigned num_gpu_pages;
655 unsigned num_cpu_pages;
656 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 struct page **pages;
Michel Dänzercb658902015-01-21 17:36:35 +0900658 uint64_t *pages_entry;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659 bool ready;
660};
661
662int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
663void radeon_gart_table_ram_free(struct radeon_device *rdev);
664int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
665void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400666int radeon_gart_table_vram_pin(struct radeon_device *rdev);
667void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668int radeon_gart_init(struct radeon_device *rdev);
669void radeon_gart_fini(struct radeon_device *rdev);
670void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
671 int pages);
672int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500673 int pages, struct page **pagelist,
Michel Dänzer77497f22014-07-17 19:01:07 +0900674 dma_addr_t *dma_addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200675
676
677/*
678 * GPU MC structures, functions & helpers
679 */
680struct radeon_mc {
681 resource_size_t aper_size;
682 resource_size_t aper_base;
683 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000684 /* for some chips with <= 32MB we need to lie
685 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000686 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000687 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000688 u64 gtt_size;
689 u64 gtt_start;
690 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000691 u64 vram_start;
692 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200693 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000694 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695 int vram_mtrr;
696 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000697 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400698 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400699 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700};
701
Alex Deucher06b64762010-01-05 11:27:29 -0500702bool radeon_combios_sideport_present(struct radeon_device *rdev);
703bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200704
705/*
706 * GPU scratch registers structures, functions & helpers
707 */
708struct radeon_scratch {
709 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400710 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200711 bool free[32];
712 uint32_t reg[32];
713};
714
715int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
716void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
717
Alex Deucher75efdee2013-03-04 12:47:46 -0500718/*
719 * GPU doorbell structures, functions & helpers
720 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500721#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
722
Alex Deucher75efdee2013-03-04 12:47:46 -0500723struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500724 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500725 resource_size_t base;
726 resource_size_t size;
727 u32 __iomem *ptr;
728 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
Joe Perchesa10e04f2015-05-19 18:37:52 -0700729 DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
Alex Deucher75efdee2013-03-04 12:47:46 -0500730};
731
732int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
733void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Oded Gabbayebff8452014-01-28 14:43:19 +0200734void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
735 phys_addr_t *aperture_base,
736 size_t *aperture_size,
737 size_t *start_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738
739/*
740 * IRQS.
741 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500742
Christian Königfa7f5172014-06-03 18:13:21 -0400743struct radeon_flip_work {
744 struct work_struct flip_work;
745 struct work_struct unpin_work;
746 struct radeon_device *rdev;
747 int crtc_id;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900748 u32 target_vblank;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900749 uint64_t base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500750 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400751 struct radeon_bo *old_rbo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100752 struct dma_fence *fence;
Michel Dänzerc63dd752016-04-01 18:51:34 +0900753 bool async;
Alex Deucher6f34be52010-11-21 10:59:01 -0500754};
755
756struct r500_irq_stat_regs {
757 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400758 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500759};
760
761struct r600_irq_stat_regs {
762 u32 disp_int;
763 u32 disp_int_cont;
764 u32 disp_int_cont2;
765 u32 d1grph_int;
766 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400767 u32 hdmi0_status;
768 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500769};
770
771struct evergreen_irq_stat_regs {
Lyude4cd096d2017-05-19 19:48:37 -0400772 u32 disp_int[6];
Lyude98990fa2017-05-19 19:48:39 -0400773 u32 grph_int[6];
Lyude5cc4e5f2017-05-19 19:48:38 -0400774 u32 afmt_status[6];
Alex Deucher6f34be52010-11-21 10:59:01 -0500775};
776
Alex Deuchera59781b2012-11-09 10:45:57 -0500777struct cik_irq_stat_regs {
778 u32 disp_int;
779 u32 disp_int_cont;
780 u32 disp_int_cont2;
781 u32 disp_int_cont3;
782 u32 disp_int_cont4;
783 u32 disp_int_cont5;
784 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200785 u32 d1grph_int;
786 u32 d2grph_int;
787 u32 d3grph_int;
788 u32 d4grph_int;
789 u32 d5grph_int;
790 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500791};
792
Alex Deucher6f34be52010-11-21 10:59:01 -0500793union radeon_irq_stat_regs {
794 struct r500_irq_stat_regs r500;
795 struct r600_irq_stat_regs r600;
796 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500797 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500798};
799
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200801 bool installed;
802 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200803 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200804 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200805 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200806 wait_queue_head_t vblank_queue;
807 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200808 bool afmt[RADEON_MAX_AFMT_BLOCKS];
809 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400810 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811};
812
813int radeon_irq_kms_init(struct radeon_device *rdev);
814void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500815void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100816bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
Alex Deucher1b370782011-11-17 20:13:28 -0500817void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500818void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
819void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200820void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
821void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
822void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
823void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824
825/*
Christian Könige32eb502011-10-23 12:56:27 +0200826 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827 */
Alex Deucher74652802011-08-25 13:39:48 -0400828
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200830 struct radeon_sa_bo *sa_bo;
831 uint32_t length_dw;
832 uint64_t gpu_addr;
833 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200834 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200835 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200836 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200837 bool is_const_ib;
Christian König975700d22014-11-19 14:01:22 +0100838 struct radeon_sync sync;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839};
840
Christian Könige32eb502011-10-23 12:56:27 +0200841struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100842 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200844 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200845 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400846 u64 next_rptr_gpu_addr;
847 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848 unsigned wptr;
849 unsigned wptr_old;
850 unsigned ring_size;
851 unsigned ring_free_dw;
852 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100853 atomic_t last_rptr;
854 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855 uint64_t gpu_addr;
856 uint32_t align_mask;
857 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500859 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400860 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500861 u64 last_semaphore_signal_addr;
862 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400863 /* for CIK queues */
864 u32 me;
865 u32 pipe;
866 u32 queue;
867 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500868 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400869 unsigned wptr_offs;
870};
871
872struct radeon_mec {
873 struct radeon_bo *hpd_eop_obj;
874 u64 hpd_eop_gpu_addr;
875 u32 num_pipe;
876 u32 num_mec;
877 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878};
879
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500880/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500881 * VM
882 */
Christian Königee60e292012-08-09 16:21:08 +0200883
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200884/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200885#define RADEON_NUM_VM 16
886
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200887/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400888#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200889
Alex Deucher1c011032013-07-12 15:56:02 -0400890/* PTBs (Page Table Blocks) need to be aligned to 32K */
891#define RADEON_VM_PTB_ALIGN_SIZE 32768
892#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
893#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
894
Christian König24c16432013-10-30 11:51:09 -0400895#define R600_PTE_VALID (1 << 0)
896#define R600_PTE_SYSTEM (1 << 1)
897#define R600_PTE_SNOOPED (1 << 2)
898#define R600_PTE_READABLE (1 << 5)
899#define R600_PTE_WRITEABLE (1 << 6)
900
Christian Königec3dbbc2014-05-10 12:17:55 +0200901/* PTE (Page Table Entry) fragment field for different page sizes */
902#define R600_PTE_FRAG_4KB (0 << 7)
903#define R600_PTE_FRAG_64KB (4 << 7)
904#define R600_PTE_FRAG_256KB (6 << 7)
905
Christian König33fa9fe2014-07-22 17:42:20 +0200906/* flags needed to be set so we can copy directly from the GART table */
907#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
908 R600_PTE_SYSTEM | R600_PTE_VALID )
Christian König0e977032014-05-27 16:47:37 +0200909
Christian König6d2f2942014-02-20 13:42:17 +0100910struct radeon_vm_pt {
911 struct radeon_bo *bo;
912 uint64_t addr;
913};
914
Christian König7c42bc12014-11-19 14:01:25 +0100915struct radeon_vm_id {
916 unsigned id;
917 uint64_t pd_gpu_addr;
918 /* last flushed PD/PT update */
919 struct radeon_fence *flushed_updates;
920 /* last use of vmid */
921 struct radeon_fence *last_id_use;
922};
923
Jerome Glisse721604a2012-01-05 22:11:05 -0500924struct radeon_vm {
Christian König94214632014-11-19 14:01:26 +0100925 struct mutex mutex;
926
Davidlohr Buesof808c132017-09-08 16:15:08 -0700927 struct rb_root_cached va;
Christian König90a51a32012-10-09 13:31:17 +0200928
Christian Königf7a3db72014-11-27 14:48:44 +0100929 /* protecting invalidated and freed */
930 spinlock_t status_lock;
931
Christian Könige31ad962014-07-18 09:24:53 +0200932 /* BOs moved, but not yet updated in the PT */
Christian König7c42bc12014-11-19 14:01:25 +0100933 struct list_head invalidated;
Christian Könige31ad962014-07-18 09:24:53 +0200934
Christian König036bf462014-07-18 08:56:40 +0200935 /* BOs freed, but not yet updated in the PT */
Christian König7c42bc12014-11-19 14:01:25 +0100936 struct list_head freed;
Christian König036bf462014-07-18 08:56:40 +0200937
Christian König161ab652015-05-26 12:24:15 +0200938 /* BOs cleared in the PT */
939 struct list_head cleared;
940
Christian König90a51a32012-10-09 13:31:17 +0200941 /* contains the page directory */
Christian König7c42bc12014-11-19 14:01:25 +0100942 struct radeon_bo *page_directory;
943 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200944
945 /* array of page tables, one for each page directory entry */
Christian König7c42bc12014-11-19 14:01:25 +0100946 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200947
Christian König7c42bc12014-11-19 14:01:25 +0100948 struct radeon_bo_va *ib_bo_va;
Christian Königcc9e67e2014-07-18 13:48:10 +0200949
Christian König7c42bc12014-11-19 14:01:25 +0100950 /* for id and flush management per ring */
951 struct radeon_vm_id ids[RADEON_NUM_RINGS];
Jerome Glisse721604a2012-01-05 22:11:05 -0500952};
953
Jerome Glisse721604a2012-01-05 22:11:05 -0500954struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200955 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500956 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500957 /* number of VMIDs */
958 unsigned nvm;
959 /* vram base address for page table entry */
960 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500961 /* is vm enabled? */
962 bool enabled;
Christian König054e01d2014-08-26 14:45:54 +0200963 /* for hw to save the PD addr on suspend/resume */
964 uint32_t saved_table_addr[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500965};
966
967/*
968 * file private structure
969 */
970struct radeon_fpriv {
971 struct radeon_vm vm;
972};
973
974/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500975 * R6xx+ IH ring
976 */
977struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100978 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500979 volatile uint32_t *ring;
980 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500981 unsigned ring_size;
982 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500983 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200984 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500985 bool enabled;
986};
987
Alex Deucher347e7592012-03-20 17:18:21 -0400988/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400989 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400990 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400991#include "clearstate_defs.h"
992
993struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400994 /* for power gating */
995 struct radeon_bo *save_restore_obj;
996 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400997 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400998 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400999 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -04001000 /* for clear state */
1001 struct radeon_bo *clear_state_obj;
1002 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001003 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04001004 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -04001005 u32 clear_state_size;
1006 /* for cp tables */
1007 struct radeon_bo *cp_table_obj;
1008 uint64_t cp_table_gpu_addr;
1009 volatile uint32_t *cp_table_ptr;
1010 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -04001011};
1012
Jerome Glisse69e130a2011-12-21 12:13:46 -05001013int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +02001014 struct radeon_ib *ib, struct radeon_vm *vm,
1015 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +02001016void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +02001017int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001018 struct radeon_ib *const_ib, bool hdp_flush);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001019int radeon_ib_pool_init(struct radeon_device *rdev);
1020void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +02001021int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -04001023bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
1024 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001025void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
1026int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1027int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001028void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1029 bool hdp_flush);
1030void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1031 bool hdp_flush);
Christian Königd6999bc2012-05-09 15:34:45 +02001032void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001033void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
1034int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +01001035void radeon_ring_lockup_update(struct radeon_device *rdev,
1036 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +02001037bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +02001038unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
1039 uint32_t **data);
1040int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1041 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +02001042int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -05001043 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +02001044void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001045
1046
Alex Deucher4d756582012-09-27 15:08:35 -04001047/* r600 async dma */
1048void r600_dma_stop(struct radeon_device *rdev);
1049int r600_dma_resume(struct radeon_device *rdev);
1050void r600_dma_fini(struct radeon_device *rdev);
1051
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001052void cayman_dma_stop(struct radeon_device *rdev);
1053int cayman_dma_resume(struct radeon_device *rdev);
1054void cayman_dma_fini(struct radeon_device *rdev);
1055
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056/*
1057 * CS.
1058 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059struct radeon_cs_chunk {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001060 uint32_t length_dw;
1061 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001062 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001063};
1064
1065struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001066 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067 struct radeon_device *rdev;
1068 struct drm_file *filp;
1069 /* chunks */
1070 unsigned nchunks;
1071 struct radeon_cs_chunk *chunks;
1072 uint64_t *chunks_array;
1073 /* IB */
1074 unsigned idx;
1075 /* relocations */
1076 unsigned nrelocs;
Christian König1d0c0942014-11-27 14:48:42 +01001077 struct radeon_bo_list *relocs;
Christian König1d0c0942014-11-27 14:48:42 +01001078 struct radeon_bo_list *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001079 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001080 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081 /* indices of various chunks */
Christian König6d2d13d2014-12-03 15:53:24 +01001082 struct radeon_cs_chunk *chunk_ib;
1083 struct radeon_cs_chunk *chunk_relocs;
1084 struct radeon_cs_chunk *chunk_flags;
1085 struct radeon_cs_chunk *chunk_const_ib;
Jerome Glissef2e39222012-05-09 15:35:02 +02001086 struct radeon_ib ib;
1087 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001088 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001090 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001091 u32 cs_flags;
1092 u32 ring;
1093 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001094 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095};
1096
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001097static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1098{
Christian König6d2d13d2014-12-03 15:53:24 +01001099 struct radeon_cs_chunk *ibc = p->chunk_ib;
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001100
1101 if (ibc->kdata)
1102 return ibc->kdata[idx];
1103 return p->ib.ptr[idx];
1104}
1105
Dave Airlie513bcb42009-09-23 16:56:27 +10001106
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107struct radeon_cs_packet {
1108 unsigned idx;
1109 unsigned type;
1110 unsigned reg;
1111 unsigned opcode;
1112 int count;
1113 unsigned one_reg_wr;
1114};
1115
1116typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1117 struct radeon_cs_packet *pkt,
1118 unsigned idx, unsigned reg);
1119typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1120 struct radeon_cs_packet *pkt);
1121
1122
1123/*
1124 * AGP
1125 */
1126int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001127void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001128void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129void radeon_agp_fini(struct radeon_device *rdev);
1130
1131
1132/*
1133 * Writeback
1134 */
1135struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001136 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001137 volatile uint32_t *wb;
1138 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001139 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001140 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141};
1142
Alex Deucher724c80e2010-08-27 18:25:25 -04001143#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001144#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001145#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001146#define RADEON_WB_CP1_RPTR_OFFSET 1280
1147#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001148#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001149#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001150#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001151#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001152#define CIK_WB_CP1_WPTR_OFFSET 3328
1153#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucheradfed2b02014-10-13 13:20:02 -04001154#define R600_WB_DMA_RING_TEST_OFFSET 3588
1155#define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
Alex Deucher724c80e2010-08-27 18:25:25 -04001156
Jerome Glissec93bb852009-07-13 21:04:08 +02001157/**
1158 * struct radeon_pm - power management datas
1159 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1160 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1161 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1162 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1163 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1164 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1165 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1166 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1167 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001168 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001169 * @needed_bandwidth: current bandwidth needs
1170 *
1171 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001172 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001173 * Equation between gpu/memory clock and available bandwidth is hw dependent
1174 * (type of memory, bus size, efficiency, ...)
1175 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001176
1177enum radeon_pm_method {
1178 PM_METHOD_PROFILE,
1179 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001180 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001181};
Alex Deucherce8f5372010-05-07 15:10:16 -04001182
1183enum radeon_dynpm_state {
1184 DYNPM_STATE_DISABLED,
1185 DYNPM_STATE_MINIMUM,
1186 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001187 DYNPM_STATE_ACTIVE,
1188 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001189};
1190enum radeon_dynpm_action {
1191 DYNPM_ACTION_NONE,
1192 DYNPM_ACTION_MINIMUM,
1193 DYNPM_ACTION_DOWNCLOCK,
1194 DYNPM_ACTION_UPCLOCK,
1195 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001196};
Alex Deucher56278a82009-12-28 13:58:44 -05001197
1198enum radeon_voltage_type {
1199 VOLTAGE_NONE = 0,
1200 VOLTAGE_GPIO,
1201 VOLTAGE_VDDC,
1202 VOLTAGE_SW
1203};
1204
Alex Deucher0ec0e742009-12-23 13:21:58 -05001205enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001206 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001207 POWER_STATE_TYPE_DEFAULT,
1208 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001209 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001210 POWER_STATE_TYPE_BATTERY,
1211 POWER_STATE_TYPE_BALANCED,
1212 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001213 /* internal states */
1214 POWER_STATE_TYPE_INTERNAL_UVD,
1215 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1216 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1217 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1218 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1219 POWER_STATE_TYPE_INTERNAL_BOOT,
1220 POWER_STATE_TYPE_INTERNAL_THERMAL,
1221 POWER_STATE_TYPE_INTERNAL_ACPI,
1222 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001223 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001224};
1225
Alex Deucherce8f5372010-05-07 15:10:16 -04001226enum radeon_pm_profile_type {
1227 PM_PROFILE_DEFAULT,
1228 PM_PROFILE_AUTO,
1229 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001230 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001231 PM_PROFILE_HIGH,
1232};
1233
1234#define PM_PROFILE_DEFAULT_IDX 0
1235#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001236#define PM_PROFILE_MID_SH_IDX 2
1237#define PM_PROFILE_HIGH_SH_IDX 3
1238#define PM_PROFILE_LOW_MH_IDX 4
1239#define PM_PROFILE_MID_MH_IDX 5
1240#define PM_PROFILE_HIGH_MH_IDX 6
1241#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001242
1243struct radeon_pm_profile {
1244 int dpms_off_ps_idx;
1245 int dpms_on_ps_idx;
1246 int dpms_off_cm_idx;
1247 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001248};
1249
Alex Deucher21a81222010-07-02 12:58:16 -04001250enum radeon_int_thermal_type {
1251 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001252 THERMAL_TYPE_EXTERNAL,
1253 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001254 THERMAL_TYPE_RV6XX,
1255 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001256 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001257 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001258 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001259 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001260 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001261 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001262 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001263 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001264};
1265
Alex Deucher56278a82009-12-28 13:58:44 -05001266struct radeon_voltage {
1267 enum radeon_voltage_type type;
1268 /* gpio voltage */
1269 struct radeon_gpio_rec gpio;
1270 u32 delay; /* delay in usec from voltage drop to sclk change */
1271 bool active_high; /* voltage drop is active when bit is high */
1272 /* VDDC voltage */
1273 u8 vddc_id; /* index into vddc voltage table */
1274 u8 vddci_id; /* index into vddci voltage table */
1275 bool vddci_enabled;
1276 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001277 u16 voltage;
1278 /* evergreen+ vddci */
1279 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001280};
1281
Alex Deucherd7311172010-05-03 01:13:14 -04001282/* clock mode flags */
1283#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1284
Alex Deucher56278a82009-12-28 13:58:44 -05001285struct radeon_pm_clock_info {
1286 /* memory clock */
1287 u32 mclk;
1288 /* engine clock */
1289 u32 sclk;
1290 /* voltage info */
1291 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001292 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001293 u32 flags;
1294};
1295
Alex Deuchera48b9b42010-04-22 14:03:55 -04001296/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001297#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001298
Alex Deucher56278a82009-12-28 13:58:44 -05001299struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001300 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001301 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001302 /* number of valid clock modes in this power state */
1303 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001304 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001305 /* standardized state flags */
1306 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001307 u32 misc; /* vbios specific flags */
1308 u32 misc2; /* vbios specific flags */
1309 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001310};
1311
Rafał Miłecki27459322010-02-11 22:16:36 +00001312/*
1313 * Some modes are overclocked by very low value, accept them
1314 */
1315#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1316
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001317enum radeon_dpm_auto_throttle_src {
1318 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1319 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1320};
1321
1322enum radeon_dpm_event_src {
1323 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1324 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1325 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1326 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1327 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1328};
1329
Alex Deucher58bd2a82013-09-04 16:13:56 -04001330#define RADEON_MAX_VCE_LEVELS 6
1331
Alex Deucherb62d6282013-08-20 20:29:05 -04001332enum radeon_vce_level {
1333 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1334 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1335 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1336 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1337 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1338 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1339};
1340
Alex Deucherda321c82013-04-12 13:55:22 -04001341struct radeon_ps {
1342 u32 caps; /* vbios flags */
1343 u32 class; /* vbios flags */
1344 u32 class2; /* vbios flags */
1345 /* UVD clocks */
1346 u32 vclk;
1347 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001348 /* VCE clocks */
1349 u32 evclk;
1350 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001351 bool vce_active;
1352 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001353 /* asic priv */
1354 void *ps_priv;
1355};
1356
1357struct radeon_dpm_thermal {
1358 /* thermal interrupt work */
1359 struct work_struct work;
1360 /* low temperature threshold */
1361 int min_temp;
1362 /* high temperature threshold */
1363 int max_temp;
1364 /* was interrupt low to high or high to low */
1365 bool high_to_low;
1366};
1367
Alex Deucherd22b7e42012-11-29 19:27:56 -05001368enum radeon_clk_action
1369{
1370 RADEON_SCLK_UP = 1,
1371 RADEON_SCLK_DOWN
1372};
1373
1374struct radeon_blacklist_clocks
1375{
1376 u32 sclk;
1377 u32 mclk;
1378 enum radeon_clk_action action;
1379};
1380
Alex Deucher61b7d602012-11-14 19:57:42 -05001381struct radeon_clock_and_voltage_limits {
1382 u32 sclk;
1383 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001384 u16 vddc;
1385 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001386};
1387
1388struct radeon_clock_array {
1389 u32 count;
1390 u32 *values;
1391};
1392
1393struct radeon_clock_voltage_dependency_entry {
1394 u32 clk;
1395 u16 v;
1396};
1397
1398struct radeon_clock_voltage_dependency_table {
1399 u32 count;
1400 struct radeon_clock_voltage_dependency_entry *entries;
1401};
1402
Alex Deucheref976ec2013-05-06 11:31:04 -04001403union radeon_cac_leakage_entry {
1404 struct {
1405 u16 vddc;
1406 u32 leakage;
1407 };
1408 struct {
1409 u16 vddc1;
1410 u16 vddc2;
1411 u16 vddc3;
1412 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001413};
1414
1415struct radeon_cac_leakage_table {
1416 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001417 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001418};
1419
Alex Deucher929ee7a2013-03-20 12:30:25 -04001420struct radeon_phase_shedding_limits_entry {
1421 u16 voltage;
1422 u32 sclk;
1423 u32 mclk;
1424};
1425
1426struct radeon_phase_shedding_limits_table {
1427 u32 count;
1428 struct radeon_phase_shedding_limits_entry *entries;
1429};
1430
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001431struct radeon_uvd_clock_voltage_dependency_entry {
1432 u32 vclk;
1433 u32 dclk;
1434 u16 v;
1435};
1436
1437struct radeon_uvd_clock_voltage_dependency_table {
1438 u8 count;
1439 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1440};
1441
Alex Deucherd29f0132013-05-09 16:37:28 -04001442struct radeon_vce_clock_voltage_dependency_entry {
1443 u32 ecclk;
1444 u32 evclk;
1445 u16 v;
1446};
1447
1448struct radeon_vce_clock_voltage_dependency_table {
1449 u8 count;
1450 struct radeon_vce_clock_voltage_dependency_entry *entries;
1451};
1452
Alex Deuchera5cb3182013-03-20 13:00:18 -04001453struct radeon_ppm_table {
1454 u8 ppm_design;
1455 u16 cpu_core_number;
1456 u32 platform_tdp;
1457 u32 small_ac_platform_tdp;
1458 u32 platform_tdc;
1459 u32 small_ac_platform_tdc;
1460 u32 apu_tdp;
1461 u32 dgpu_tdp;
1462 u32 dgpu_ulv_power;
1463 u32 tj_max;
1464};
1465
Alex Deucher58cb7632013-05-06 12:15:33 -04001466struct radeon_cac_tdp_table {
1467 u16 tdp;
1468 u16 configurable_tdp;
1469 u16 tdc;
1470 u16 battery_power_limit;
1471 u16 small_power_limit;
1472 u16 low_cac_leakage;
1473 u16 high_cac_leakage;
1474 u16 maximum_power_delivery_limit;
1475};
1476
Alex Deucher61b7d602012-11-14 19:57:42 -05001477struct radeon_dpm_dynamic_state {
1478 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1479 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1480 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001481 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001482 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001483 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001484 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001485 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1486 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001487 struct radeon_clock_array valid_sclk_values;
1488 struct radeon_clock_array valid_mclk_values;
1489 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1490 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1491 u32 mclk_sclk_ratio;
1492 u32 sclk_mclk_delta;
1493 u16 vddc_vddci_delta;
1494 u16 min_vddc_for_pcie_gen2;
1495 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001496 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001497 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001498 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001499};
1500
1501struct radeon_dpm_fan {
1502 u16 t_min;
1503 u16 t_med;
1504 u16 t_high;
1505 u16 pwm_min;
1506 u16 pwm_med;
1507 u16 pwm_high;
1508 u8 t_hyst;
1509 u32 cycle_delay;
1510 u16 t_max;
Alex Deuchere03cea32014-09-15 00:15:22 -04001511 u8 control_mode;
1512 u16 default_max_fan_pwm;
1513 u16 default_fan_output_sensitivity;
1514 u16 fan_output_sensitivity;
Alex Deucher61b7d602012-11-14 19:57:42 -05001515 bool ucode_fan_control;
1516};
1517
Alex Deucher32ce4652013-03-18 17:03:01 -04001518enum radeon_pcie_gen {
1519 RADEON_PCIE_GEN1 = 0,
1520 RADEON_PCIE_GEN2 = 1,
1521 RADEON_PCIE_GEN3 = 2,
1522 RADEON_PCIE_GEN_INVALID = 0xffff
1523};
1524
Alex Deucher70d01a52013-07-02 18:38:02 -04001525enum radeon_dpm_forced_level {
1526 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1527 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1528 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1529};
1530
Alex Deucher58bd2a82013-09-04 16:13:56 -04001531struct radeon_vce_state {
1532 /* vce clocks */
1533 u32 evclk;
1534 u32 ecclk;
1535 /* gpu clocks */
1536 u32 sclk;
1537 u32 mclk;
1538 u8 clk_idx;
1539 u8 pstate;
1540};
1541
Alex Deucherda321c82013-04-12 13:55:22 -04001542struct radeon_dpm {
1543 struct radeon_ps *ps;
1544 /* number of valid power states */
1545 int num_ps;
1546 /* current power state that is active */
1547 struct radeon_ps *current_ps;
1548 /* requested power state */
1549 struct radeon_ps *requested_ps;
1550 /* boot up power state */
1551 struct radeon_ps *boot_ps;
1552 /* default uvd power state */
1553 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001554 /* vce requirements */
1555 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1556 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001557 enum radeon_pm_state_type state;
1558 enum radeon_pm_state_type user_state;
1559 u32 platform_caps;
1560 u32 voltage_response_time;
1561 u32 backbias_response_time;
1562 void *priv;
1563 u32 new_active_crtcs;
1564 int new_active_crtc_count;
1565 u32 current_active_crtcs;
1566 int current_active_crtc_count;
Alex Deucher3899ca82015-03-18 17:05:10 -04001567 bool single_display;
Alex Deucher61b7d602012-11-14 19:57:42 -05001568 struct radeon_dpm_dynamic_state dyn_state;
1569 struct radeon_dpm_fan fan;
1570 u32 tdp_limit;
1571 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001572 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001573 u32 sq_ramping_threshold;
1574 u32 cac_leakage;
1575 u16 tdp_od_limit;
1576 u32 tdp_adjustment;
1577 u16 load_line_slope;
1578 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001579 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001580 /* special states active */
1581 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001582 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001583 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001584 /* thermal handling */
1585 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001586 /* forced levels */
1587 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001588 /* track UVD streams */
1589 unsigned sd;
1590 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001591};
1592
Alex Deucherce3537d2013-07-24 12:12:49 -04001593void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001594void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001595
Jerome Glissec93bb852009-07-13 21:04:08 +02001596struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001597 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001598 /* write locked while reprogramming mclk */
1599 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001600 u32 active_crtcs;
1601 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001602 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001603 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001604 fixed20_12 max_bandwidth;
1605 fixed20_12 igp_sideport_mclk;
1606 fixed20_12 igp_system_mclk;
1607 fixed20_12 igp_ht_link_clk;
1608 fixed20_12 igp_ht_link_width;
1609 fixed20_12 k8_bandwidth;
1610 fixed20_12 sideport_bandwidth;
1611 fixed20_12 ht_bandwidth;
1612 fixed20_12 core_bandwidth;
1613 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001614 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001615 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001616 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001617 /* number of valid power states */
1618 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001619 int current_power_state_index;
1620 int current_clock_mode_index;
1621 int requested_power_state_index;
1622 int requested_clock_mode_index;
1623 int default_power_state_index;
1624 u32 current_sclk;
1625 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001626 u16 current_vddc;
1627 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001628 u32 default_sclk;
1629 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001630 u16 default_vddc;
1631 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001632 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001633 /* selected pm method */
1634 enum radeon_pm_method pm_method;
1635 /* dynpm power management */
1636 struct delayed_work dynpm_idle_work;
1637 enum radeon_dynpm_state dynpm_state;
1638 enum radeon_dynpm_action dynpm_planned_action;
1639 unsigned long dynpm_action_timeout;
1640 bool dynpm_can_upclock;
1641 bool dynpm_can_downclock;
1642 /* profile-based power management */
1643 enum radeon_pm_profile_type profile;
1644 int profile_index;
1645 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001646 /* internal thermal controller on rv6xx+ */
1647 enum radeon_int_thermal_type int_thermal_type;
1648 struct device *int_hwmon_dev;
Alex Deucher9b92d1e2014-09-08 02:51:49 -04001649 /* fan control parameters */
1650 bool no_fan;
1651 u8 fan_pulses_per_revolution;
1652 u8 fan_min_rpm;
1653 u8 fan_max_rpm;
Alex Deucherda321c82013-04-12 13:55:22 -04001654 /* dpm */
1655 bool dpm_enabled;
Alex Deucher49abb262015-10-23 10:38:52 -04001656 bool sysfs_initialized;
Alex Deucherda321c82013-04-12 13:55:22 -04001657 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001658};
1659
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001660int radeon_pm_get_type_index(struct radeon_device *rdev,
1661 enum radeon_pm_state_type ps_type,
1662 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001663/*
1664 * UVD
1665 */
Arindam Nath8b2cf4f2016-04-06 15:33:52 -04001666#define RADEON_DEFAULT_UVD_HANDLES 10
1667#define RADEON_MAX_UVD_HANDLES 30
1668#define RADEON_UVD_STACK_SIZE (200*1024)
1669#define RADEON_UVD_HEAP_SIZE (256*1024)
1670#define RADEON_UVD_SESSION_SIZE (50*1024)
Christian Königf2ba57b2013-04-08 12:41:29 +02001671
1672struct radeon_uvd {
Arindam Nath7050c6e2016-04-06 15:33:51 -04001673 bool fw_header_present;
Christian Königf2ba57b2013-04-08 12:41:29 +02001674 struct radeon_bo *vcpu_bo;
1675 void *cpu_addr;
1676 uint64_t gpu_addr;
Arindam Nath8b2cf4f2016-04-06 15:33:52 -04001677 unsigned max_handles;
Christian Königf2ba57b2013-04-08 12:41:29 +02001678 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1679 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001680 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001681 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001682};
1683
1684int radeon_uvd_init(struct radeon_device *rdev);
1685void radeon_uvd_fini(struct radeon_device *rdev);
1686int radeon_uvd_suspend(struct radeon_device *rdev);
1687int radeon_uvd_resume(struct radeon_device *rdev);
1688int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1689 uint32_t handle, struct radeon_fence **fence);
1690int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1691 uint32_t handle, struct radeon_fence **fence);
Christian König38527522014-08-21 12:18:12 +02001692void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1693 uint32_t allowed_domains);
Christian Königf2ba57b2013-04-08 12:41:29 +02001694void radeon_uvd_free_handles(struct radeon_device *rdev,
1695 struct drm_file *filp);
1696int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001697void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001698int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1699 unsigned vclk, unsigned dclk,
1700 unsigned vco_min, unsigned vco_max,
1701 unsigned fb_factor, unsigned fb_mask,
1702 unsigned pd_min, unsigned pd_max,
1703 unsigned pd_even,
1704 unsigned *optimal_fb_div,
1705 unsigned *optimal_vclk_div,
1706 unsigned *optimal_dclk_div);
1707int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1708 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001709
Christian Königd93f7932013-05-23 12:10:04 +02001710/*
1711 * VCE
1712 */
1713#define RADEON_MAX_VCE_HANDLES 16
Christian Königd93f7932013-05-23 12:10:04 +02001714
1715struct radeon_vce {
1716 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001717 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001718 unsigned fw_version;
1719 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001720 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1721 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001722 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001723 struct delayed_work idle_work;
Christian Königa918efa2015-05-11 22:01:53 +02001724 uint32_t keyselect;
Christian Königd93f7932013-05-23 12:10:04 +02001725};
1726
1727int radeon_vce_init(struct radeon_device *rdev);
1728void radeon_vce_fini(struct radeon_device *rdev);
1729int radeon_vce_suspend(struct radeon_device *rdev);
1730int radeon_vce_resume(struct radeon_device *rdev);
1731int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1732 uint32_t handle, struct radeon_fence **fence);
1733int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1734 uint32_t handle, struct radeon_fence **fence);
1735void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001736void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001737int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001738int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1739bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1740 struct radeon_ring *ring,
1741 struct radeon_semaphore *semaphore,
1742 bool emit_wait);
1743void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1744void radeon_vce_fence_emit(struct radeon_device *rdev,
1745 struct radeon_fence *fence);
1746int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1747int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1748
Alex Deucherb5306022013-07-31 16:51:33 -04001749struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001750 int channels;
1751 int rate;
1752 int bits_per_sample;
1753 u8 status_bits;
1754 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001755 u32 offset;
1756 bool connected;
1757 u32 id;
1758};
1759
1760struct r600_audio {
1761 bool enabled;
1762 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1763 int num_pins;
Slava Grigorev1a626b62014-12-01 13:49:39 -05001764 struct radeon_audio_funcs *hdmi_funcs;
1765 struct radeon_audio_funcs *dp_funcs;
1766 struct radeon_audio_basic_funcs *funcs;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001767};
1768
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001769/*
1770 * Benchmarking
1771 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001772void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001773
1774
1775/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001776 * Testing
1777 */
1778void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001779void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001780 struct radeon_ring *cpA,
1781 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001782void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001783
Christian König341cb9e2014-08-07 09:36:03 +02001784/*
1785 * MMU Notifier
1786 */
Rob Clark5a1aa4b2015-01-21 17:49:59 -05001787#if defined(CONFIG_MMU_NOTIFIER)
Christian König341cb9e2014-08-07 09:36:03 +02001788int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1789void radeon_mn_unregister(struct radeon_bo *bo);
Rob Clark5a1aa4b2015-01-21 17:49:59 -05001790#else
1791static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
1792{
1793 return -ENODEV;
1794}
1795static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
1796#endif
Michel Dänzerecc0b322009-07-21 11:23:57 +02001797
1798/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001799 * Debugfs
1800 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001801struct radeon_debugfs {
1802 struct drm_info_list *files;
1803 unsigned num_files;
1804};
1805
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001806int radeon_debugfs_add_files(struct radeon_device *rdev,
1807 struct drm_info_list *files,
1808 unsigned nfiles);
1809int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001810
Christian König76a0df82013-08-13 11:56:50 +02001811/*
1812 * ASIC ring specific functions.
1813 */
1814struct radeon_asic_ring {
1815 /* ring read/write ptr handling */
1816 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1817 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1818 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1819
1820 /* validating and patching of IBs */
1821 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1822 int (*cs_parse)(struct radeon_cs_parser *p);
1823
1824 /* command emmit functions */
1825 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1826 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Michel Dänzer72a99872014-07-31 18:43:49 +09001827 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +01001828 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001829 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königfaffaf62014-11-19 14:01:19 +01001830 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
1831 unsigned vm_id, uint64_t pd_addr);
Christian König76a0df82013-08-13 11:56:50 +02001832
1833 /* testing functions */
1834 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1835 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1836 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1837
1838 /* deprecated */
1839 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1840};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001841
1842/*
1843 * ASIC specific functions.
1844 */
1845struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001846 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001847 void (*fini)(struct radeon_device *rdev);
1848 int (*resume)(struct radeon_device *rdev);
1849 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001850 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jérome Glisse71fe2892016-03-18 16:58:38 +01001851 int (*asic_reset)(struct radeon_device *rdev, bool hard);
Michel Dänzer124764f2014-07-31 18:43:48 +09001852 /* Flush the HDP cache via MMIO */
1853 void (*mmio_hdp_flush)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001854 /* check if 3D engine is idle */
1855 bool (*gui_idle)(struct radeon_device *rdev);
1856 /* wait for mc_idle */
1857 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001858 /* get the reference clock */
1859 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001860 /* get the gpu clock counter */
1861 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher4ce47282014-10-01 09:17:12 -04001862 /* get register for info ioctl */
1863 int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
Alex Deucher54e88e02012-02-23 18:10:29 -05001864 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001865 struct {
1866 void (*tlb_flush)(struct radeon_device *rdev);
Michel Dänzercb658902015-01-21 17:36:35 +09001867 uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
Christian König7f90fc92014-06-04 15:29:57 +02001868 void (*set_page)(struct radeon_device *rdev, unsigned i,
Michel Dänzercb658902015-01-21 17:36:35 +09001869 uint64_t entry);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001870 } gart;
Christian König05b07142012-08-06 20:21:10 +02001871 struct {
1872 int (*init)(struct radeon_device *rdev);
1873 void (*fini)(struct radeon_device *rdev);
Christian König03f62ab2014-07-30 21:05:17 +02001874 void (*copy_pages)(struct radeon_device *rdev,
1875 struct radeon_ib *ib,
1876 uint64_t pe, uint64_t src,
1877 unsigned count);
1878 void (*write_pages)(struct radeon_device *rdev,
1879 struct radeon_ib *ib,
1880 uint64_t pe,
1881 uint64_t addr, unsigned count,
1882 uint32_t incr, uint32_t flags);
1883 void (*set_pages)(struct radeon_device *rdev,
1884 struct radeon_ib *ib,
1885 uint64_t pe,
1886 uint64_t addr, unsigned count,
1887 uint32_t incr, uint32_t flags);
1888 void (*pad_ib)(struct radeon_ib *ib);
Christian König05b07142012-08-06 20:21:10 +02001889 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001890 /* ring specific callbacks */
Julia Lawalld26678d2015-11-29 17:12:41 +01001891 const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001892 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001893 struct {
1894 int (*set)(struct radeon_device *rdev);
1895 int (*process)(struct radeon_device *rdev);
1896 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001897 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001898 struct {
1899 /* display watermarks */
1900 void (*bandwidth_update)(struct radeon_device *rdev);
1901 /* get frame count */
1902 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1903 /* wait for vblank */
1904 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001905 /* set backlight level */
1906 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001907 /* get backlight level */
1908 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001909 /* audio callbacks */
1910 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1911 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001912 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001913 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001914 struct {
Christian König57d20a42014-09-04 20:01:53 +02001915 struct radeon_fence *(*blit)(struct radeon_device *rdev,
1916 uint64_t src_offset,
1917 uint64_t dst_offset,
1918 unsigned num_gpu_pages,
1919 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001920 u32 blit_ring_index;
Christian König57d20a42014-09-04 20:01:53 +02001921 struct radeon_fence *(*dma)(struct radeon_device *rdev,
1922 uint64_t src_offset,
1923 uint64_t dst_offset,
1924 unsigned num_gpu_pages,
1925 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001926 u32 dma_ring_index;
1927 /* method used for bo copy */
Christian König57d20a42014-09-04 20:01:53 +02001928 struct radeon_fence *(*copy)(struct radeon_device *rdev,
1929 uint64_t src_offset,
1930 uint64_t dst_offset,
1931 unsigned num_gpu_pages,
1932 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001933 /* ring used for bo copies */
1934 u32 copy_ring_index;
1935 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001936 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001937 struct {
1938 int (*set_reg)(struct radeon_device *rdev, int reg,
1939 uint32_t tiling_flags, uint32_t pitch,
1940 uint32_t offset, uint32_t obj_size);
1941 void (*clear_reg)(struct radeon_device *rdev, int reg);
1942 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001943 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001944 struct {
1945 void (*init)(struct radeon_device *rdev);
1946 void (*fini)(struct radeon_device *rdev);
1947 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1948 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1949 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001950 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001951 struct {
1952 void (*misc)(struct radeon_device *rdev);
1953 void (*prepare)(struct radeon_device *rdev);
1954 void (*finish)(struct radeon_device *rdev);
1955 void (*init_profile)(struct radeon_device *rdev);
1956 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001957 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1958 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1959 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1960 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1961 int (*get_pcie_lanes)(struct radeon_device *rdev);
1962 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1963 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001964 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001965 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001966 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001967 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001968 /* dynamic power management */
1969 struct {
1970 int (*init)(struct radeon_device *rdev);
1971 void (*setup_asic)(struct radeon_device *rdev);
1972 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001973 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001974 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001975 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001976 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001977 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001978 void (*display_configuration_changed)(struct radeon_device *rdev);
1979 void (*fini)(struct radeon_device *rdev);
1980 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1981 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1982 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001983 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001984 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001985 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001986 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001987 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Oleg Chernovskiya35a4b22014-12-08 00:10:44 +03001988 void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
1989 u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
1990 int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
1991 int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
Alex Deucherd7dbce02014-09-30 10:12:17 -04001992 u32 (*get_current_sclk)(struct radeon_device *rdev);
1993 u32 (*get_current_mclk)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001994 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001995 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001996 struct {
Michel Dänzerc63dd752016-04-01 18:51:34 +09001997 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base, bool async);
Christian König157fa142014-05-27 16:49:20 +02001998 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05001999 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002000};
2001
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002002/*
2003 * Asic structures
2004 */
Dave Airlie551ebd82009-09-01 15:25:57 +10002005struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002006 const unsigned *reg_safe_bm;
2007 unsigned reg_safe_bm_size;
2008 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10002009};
2010
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002011struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002012 const unsigned *reg_safe_bm;
2013 unsigned reg_safe_bm_size;
2014 u32 resync_scratch;
2015 u32 hdp_cntl;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002016};
2017
2018struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002019 unsigned max_pipes;
2020 unsigned max_tile_pipes;
2021 unsigned max_simds;
2022 unsigned max_backends;
2023 unsigned max_gprs;
2024 unsigned max_threads;
2025 unsigned max_stack_entries;
2026 unsigned max_hw_contexts;
2027 unsigned max_gs_threads;
2028 unsigned sx_max_export_size;
2029 unsigned sx_max_export_pos_size;
2030 unsigned sx_max_export_smx_size;
2031 unsigned sq_num_cf_insts;
2032 unsigned tiling_nbanks;
2033 unsigned tiling_npipes;
2034 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002035 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002036 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002037 unsigned active_simds;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002038};
2039
2040struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002041 unsigned max_pipes;
2042 unsigned max_tile_pipes;
2043 unsigned max_simds;
2044 unsigned max_backends;
2045 unsigned max_gprs;
2046 unsigned max_threads;
2047 unsigned max_stack_entries;
2048 unsigned max_hw_contexts;
2049 unsigned max_gs_threads;
2050 unsigned sx_max_export_size;
2051 unsigned sx_max_export_pos_size;
2052 unsigned sx_max_export_smx_size;
2053 unsigned sq_num_cf_insts;
2054 unsigned sx_num_of_sets;
2055 unsigned sc_prim_fifo_size;
2056 unsigned sc_hiz_tile_fifo_size;
2057 unsigned sc_earlyz_tile_fifo_fize;
2058 unsigned tiling_nbanks;
2059 unsigned tiling_npipes;
2060 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002061 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002062 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002063 unsigned active_simds;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002064};
2065
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002066struct evergreen_asic {
2067 unsigned num_ses;
2068 unsigned max_pipes;
2069 unsigned max_tile_pipes;
2070 unsigned max_simds;
2071 unsigned max_backends;
2072 unsigned max_gprs;
2073 unsigned max_threads;
2074 unsigned max_stack_entries;
2075 unsigned max_hw_contexts;
2076 unsigned max_gs_threads;
2077 unsigned sx_max_export_size;
2078 unsigned sx_max_export_pos_size;
2079 unsigned sx_max_export_smx_size;
2080 unsigned sq_num_cf_insts;
2081 unsigned sx_num_of_sets;
2082 unsigned sc_prim_fifo_size;
2083 unsigned sc_hiz_tile_fifo_size;
2084 unsigned sc_earlyz_tile_fifo_size;
2085 unsigned tiling_nbanks;
2086 unsigned tiling_npipes;
2087 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002088 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002089 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002090 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002091};
2092
Alex Deucherfecf1d02011-03-02 20:07:29 -05002093struct cayman_asic {
2094 unsigned max_shader_engines;
2095 unsigned max_pipes_per_simd;
2096 unsigned max_tile_pipes;
2097 unsigned max_simds_per_se;
2098 unsigned max_backends_per_se;
2099 unsigned max_texture_channel_caches;
2100 unsigned max_gprs;
2101 unsigned max_threads;
2102 unsigned max_gs_threads;
2103 unsigned max_stack_entries;
2104 unsigned sx_num_of_sets;
2105 unsigned sx_max_export_size;
2106 unsigned sx_max_export_pos_size;
2107 unsigned sx_max_export_smx_size;
2108 unsigned max_hw_contexts;
2109 unsigned sq_num_cf_insts;
2110 unsigned sc_prim_fifo_size;
2111 unsigned sc_hiz_tile_fifo_size;
2112 unsigned sc_earlyz_tile_fifo_size;
2113
2114 unsigned num_shader_engines;
2115 unsigned num_shader_pipes_per_simd;
2116 unsigned num_tile_pipes;
2117 unsigned num_simds_per_se;
2118 unsigned num_backends_per_se;
2119 unsigned backend_disable_mask_per_asic;
2120 unsigned backend_map;
2121 unsigned num_texture_channel_caches;
2122 unsigned mem_max_burst_length_bytes;
2123 unsigned mem_row_size_in_kb;
2124 unsigned shader_engine_tile_size;
2125 unsigned num_gpus;
2126 unsigned multi_gpu_tile_size;
2127
2128 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002129 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002130};
2131
Alex Deucher0a96d722012-03-20 17:18:11 -04002132struct si_asic {
2133 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002134 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002135 unsigned max_cu_per_sh;
2136 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002137 unsigned max_backends_per_se;
2138 unsigned max_texture_channel_caches;
2139 unsigned max_gprs;
2140 unsigned max_gs_threads;
2141 unsigned max_hw_contexts;
2142 unsigned sc_prim_fifo_size_frontend;
2143 unsigned sc_prim_fifo_size_backend;
2144 unsigned sc_hiz_tile_fifo_size;
2145 unsigned sc_earlyz_tile_fifo_size;
2146
Alex Deucher0a96d722012-03-20 17:18:11 -04002147 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002148 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002149 unsigned backend_disable_mask_per_asic;
2150 unsigned backend_map;
2151 unsigned num_texture_channel_caches;
2152 unsigned mem_max_burst_length_bytes;
2153 unsigned mem_row_size_in_kb;
2154 unsigned shader_engine_tile_size;
2155 unsigned num_gpus;
2156 unsigned multi_gpu_tile_size;
2157
2158 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002159 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002160 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002161};
2162
Alex Deucher8cc1a532013-04-09 12:41:24 -04002163struct cik_asic {
2164 unsigned max_shader_engines;
2165 unsigned max_tile_pipes;
2166 unsigned max_cu_per_sh;
2167 unsigned max_sh_per_se;
2168 unsigned max_backends_per_se;
2169 unsigned max_texture_channel_caches;
2170 unsigned max_gprs;
2171 unsigned max_gs_threads;
2172 unsigned max_hw_contexts;
2173 unsigned sc_prim_fifo_size_frontend;
2174 unsigned sc_prim_fifo_size_backend;
2175 unsigned sc_hiz_tile_fifo_size;
2176 unsigned sc_earlyz_tile_fifo_size;
2177
2178 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002179 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002180 unsigned backend_disable_mask_per_asic;
2181 unsigned backend_map;
2182 unsigned num_texture_channel_caches;
2183 unsigned mem_max_burst_length_bytes;
2184 unsigned mem_row_size_in_kb;
2185 unsigned shader_engine_tile_size;
2186 unsigned num_gpus;
2187 unsigned multi_gpu_tile_size;
2188
2189 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002190 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002191 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002192 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002193};
2194
Jerome Glisse068a1172009-06-17 13:28:30 +02002195union radeon_asic_config {
2196 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002197 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002198 struct r600_asic r600;
2199 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002200 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002201 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002202 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002203 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002204};
2205
Daniel Vetter0a10c852010-03-11 21:19:14 +00002206/*
2207 * asic initizalization from radeon_asic.c
2208 */
2209void radeon_agp_disable(struct radeon_device *rdev);
2210int radeon_asic_init(struct radeon_device *rdev);
2211
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002212
2213/*
2214 * IOCTL.
2215 */
2216int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2217 struct drm_file *filp);
2218int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *filp);
Christian Königf72a113a2014-08-07 09:36:00 +02002220int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002222int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
2224int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
2228int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
2230int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *filp);
2232int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *filp);
2234int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *filp);
2236int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2237 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002238int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002240int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2241 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002242int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002243int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *filp);
2245int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002247
Alex Deucher16cdf042011-10-28 10:30:02 -04002248/* VRAM scratch page for HDP bug, default vram page */
2249struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002250 struct radeon_bo *robj;
2251 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002252 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002253};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002254
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002255/*
2256 * ACPI
2257 */
2258struct radeon_atif_notification_cfg {
2259 bool enabled;
2260 int command_code;
2261};
2262
2263struct radeon_atif_notifications {
2264 bool display_switch;
2265 bool expansion_mode_change;
2266 bool thermal_state;
2267 bool forced_power_state;
2268 bool system_power_state;
2269 bool display_conf_change;
2270 bool px_gfx_switch;
2271 bool brightness_change;
2272 bool dgpu_display_event;
2273};
2274
2275struct radeon_atif_functions {
2276 bool system_params;
2277 bool sbios_requests;
2278 bool select_active_disp;
2279 bool lid_state;
2280 bool get_tv_standard;
2281 bool set_tv_standard;
2282 bool get_panel_expansion_mode;
2283 bool set_panel_expansion_mode;
2284 bool temperature_change;
2285 bool graphics_device_types;
2286};
2287
2288struct radeon_atif {
2289 struct radeon_atif_notifications notifications;
2290 struct radeon_atif_functions functions;
2291 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002292 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002293};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002294
Alex Deuchere3a15922012-08-16 11:13:43 -04002295struct radeon_atcs_functions {
2296 bool get_ext_state;
2297 bool pcie_perf_req;
2298 bool pcie_dev_rdy;
2299 bool pcie_bus_width;
2300};
2301
2302struct radeon_atcs {
2303 struct radeon_atcs_functions functions;
2304};
2305
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002306/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002307 * Core structure, functions and helpers.
2308 */
2309typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2310typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2311
2312struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002313 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002314 struct drm_device *ddev;
2315 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002316 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002317 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002318 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002319 enum radeon_family family;
2320 unsigned long flags;
2321 int usec_timeout;
2322 enum radeon_pll_errata pll_errata;
2323 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002324 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002325 int disp_priority;
2326 /* BIOS */
2327 uint8_t *bios;
2328 bool is_atom_bios;
2329 uint16_t bios_header_start;
Kent Russell4aa5b922017-08-08 07:48:52 -04002330 struct radeon_bo *stolen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002331 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002332 resource_size_t rmmio_base;
2333 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002334 /* protects concurrent MM_INDEX/DATA based register access */
2335 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002336 /* protects concurrent SMC based register access */
2337 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002338 /* protects concurrent PLL register access */
2339 spinlock_t pll_idx_lock;
2340 /* protects concurrent MC register access */
2341 spinlock_t mc_idx_lock;
2342 /* protects concurrent PCIE register access */
2343 spinlock_t pcie_idx_lock;
2344 /* protects concurrent PCIE_PORT register access */
2345 spinlock_t pciep_idx_lock;
2346 /* protects concurrent PIF register access */
2347 spinlock_t pif_idx_lock;
2348 /* protects concurrent CG register access */
2349 spinlock_t cg_idx_lock;
2350 /* protects concurrent UVD register access */
2351 spinlock_t uvd_idx_lock;
2352 /* protects concurrent RCU register access */
2353 spinlock_t rcu_idx_lock;
2354 /* protects concurrent DIDT register access */
2355 spinlock_t didt_idx_lock;
2356 /* protects concurrent ENDPOINT (audio) register access */
2357 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002358 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002359 radeon_rreg_t mc_rreg;
2360 radeon_wreg_t mc_wreg;
2361 radeon_rreg_t pll_rreg;
2362 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002363 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002364 radeon_rreg_t pciep_rreg;
2365 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002366 /* io port */
2367 void __iomem *rio_mem;
2368 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002369 struct radeon_clock clock;
2370 struct radeon_mc mc;
2371 struct radeon_gart gart;
2372 struct radeon_mode_info mode_info;
2373 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002374 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002375 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002376 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002377 wait_queue_head_t fence_queue;
Christian König76bf0db2016-06-01 15:10:02 +02002378 u64 fence_context;
Christian Königd6999bc2012-05-09 15:34:45 +02002379 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002380 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002381 bool ib_pool_ready;
2382 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002383 struct radeon_irq irq;
2384 struct radeon_asic *asic;
2385 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002386 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002387 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002388 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002389 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002390 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002391 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002392 bool shutdown;
Dave Airliead49f502009-07-10 22:36:26 +10002393 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002394 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002395 bool fastfb_working; /* IGP feature*/
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04002396 bool needs_reset, in_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002397 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002398 const struct firmware *me_fw; /* all family ME firmware */
2399 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002400 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002401 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002402 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002403 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucherf2c6b0f2014-06-25 19:32:36 -04002404 const struct firmware *mec2_fw; /* KV MEC2 firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002405 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002406 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002407 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002408 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher629bd332014-06-25 18:41:34 -04002409 bool new_fw;
Alex Deucher16cdf042011-10-28 10:30:02 -04002410 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002411 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002412 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002413 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002414 struct radeon_mec mec;
Lyudecb5d4162015-12-03 18:26:07 -05002415 struct delayed_work hotplug_work;
Dave Airliede6284a2015-02-24 09:23:56 +10002416 struct work_struct dp_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002417 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002418 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002419 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002420 bool has_uvd;
Jérome Glissee3ebfcf2016-03-18 16:58:32 +01002421 bool has_vce;
Alex Deucherb5306022013-07-31 16:51:33 -04002422 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002423 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002424 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002425 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002426 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002427 /* i2c buses */
2428 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002429 /* debugfs */
2430 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2431 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002432 /* virtual memory */
2433 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002434 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002435 /* memory stats */
2436 atomic64_t vram_usage;
2437 atomic64_t gtt_usage;
2438 atomic64_t num_bytes_moved;
Marek Olšák72b90762015-04-29 19:40:33 +02002439 atomic_t gpu_reset_counter;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002440 /* ACPI interface */
2441 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002442 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002443 /* srbm instance registers */
2444 struct mutex srbm_mutex;
Oded Gabbay1c0a4622014-07-14 15:36:08 +03002445 /* GRBM index mutex. Protects concurrents access to GRBM index */
2446 struct mutex grbm_idx_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002447 /* clock, powergating flags */
2448 u32 cg_flags;
2449 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002450
2451 struct dev_pm_domain vga_pm_domain;
2452 bool have_disp_power_ref;
Alex Deucher4807c5a2014-07-18 11:54:20 -04002453 u32 px_quirk_flags;
Alex Deucher71ecc972014-07-17 12:09:25 -04002454
2455 /* tracking pinned memory */
2456 u64 vram_pin_size;
2457 u64 gart_pin_size;
Christian König341cb9e2014-08-07 09:36:03 +02002458
Oded Gabbaye28740e2014-07-15 13:53:32 +03002459 /* amdkfd interface */
2460 struct kfd_dev *kfd;
Oded Gabbaye28740e2014-07-15 13:53:32 +03002461
Christian König341cb9e2014-08-07 09:36:03 +02002462 struct mutex mn_lock;
2463 DECLARE_HASHTABLE(mn_hash, 7);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002464};
2465
Alex Deucher90c4cde2014-04-10 22:29:01 -04002466bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002467int radeon_device_init(struct radeon_device *rdev,
2468 struct drm_device *ddev,
2469 struct pci_dev *pdev,
2470 uint32_t flags);
2471void radeon_device_fini(struct radeon_device *rdev);
2472int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2473
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002474#define RADEON_MIN_MMIO_SIZE 0x10000
2475
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002476uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
2477void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002478static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2479 bool always_indirect)
2480{
2481 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2482 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2483 return readl(((void __iomem *)rdev->rmmio) + reg);
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002484 else
2485 return r100_mm_rreg_slow(rdev, reg);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002486}
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002487static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2488 bool always_indirect)
2489{
2490 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2491 writel(v, ((void __iomem *)rdev->rmmio) + reg);
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002492 else
2493 r100_mm_wreg_slow(rdev, reg, v);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002494}
2495
Andi Kleen6fcbef72011-10-13 16:08:42 -07002496u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2497void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002498
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002499u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2500void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002501
Jerome Glisse4c788672009-11-20 14:29:23 +01002502/*
2503 * Cast helper
2504 */
Chris Wilsonf54d1862016-10-25 13:00:45 +01002505extern const struct dma_fence_ops radeon_fence_ops;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002506
Chris Wilsonf54d1862016-10-25 13:00:45 +01002507static inline struct radeon_fence *to_radeon_fence(struct dma_fence *f)
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002508{
2509 struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2510
2511 if (__f->base.ops == &radeon_fence_ops)
2512 return __f;
2513
2514 return NULL;
2515}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002516
2517/*
2518 * Registers read & write functions.
2519 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002520#define RREG8(reg) readb((rdev->rmmio) + (reg))
2521#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2522#define RREG16(reg) readw((rdev->rmmio) + (reg))
2523#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002524#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2525#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
Joe Perches7ca85292017-02-28 04:55:52 -08002526#define DREG32(reg) pr_info("REGISTER: " #reg " : 0x%08X\n", \
2527 r100_mm_rreg(rdev, (reg), false))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002528#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2529#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002530#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2531#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2532#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2533#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2534#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2535#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002536#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2537#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002538#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2539#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002540#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2541#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002542#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2543#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002544#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2545#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002546#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2547#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2548#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2549#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002550#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2551#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002552#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2553#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002554#define WREG32_P(reg, val, mask) \
2555 do { \
2556 uint32_t tmp_ = RREG32(reg); \
2557 tmp_ &= (mask); \
2558 tmp_ |= ((val) & ~(mask)); \
2559 WREG32(reg, tmp_); \
2560 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002561#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002562#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002563#define WREG32_PLL_P(reg, val, mask) \
2564 do { \
2565 uint32_t tmp_ = RREG32_PLL(reg); \
2566 tmp_ &= (mask); \
2567 tmp_ |= ((val) & ~(mask)); \
2568 WREG32_PLL(reg, tmp_); \
2569 } while (0)
Christian Königb7af6302015-05-11 22:01:49 +02002570#define WREG32_SMC_P(reg, val, mask) \
2571 do { \
2572 uint32_t tmp_ = RREG32_SMC(reg); \
2573 tmp_ &= (mask); \
2574 tmp_ |= ((val) & ~(mask)); \
2575 WREG32_SMC(reg, tmp_); \
2576 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002577#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002578#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2579#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002580
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002581#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2582#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002583
Dave Airliede1b2892009-08-12 18:43:14 +10002584/*
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002585 * Indirect registers accessors.
2586 * They used to be inlined, but this increases code size by ~65 kbytes.
2587 * Since each performs a pair of MMIO ops
2588 * within a spin_lock_irqsave/spin_unlock_irqrestore region,
2589 * the cost of call+ret is almost negligible. MMIO and locking
2590 * costs several dozens of cycles each at best, call+ret is ~5 cycles.
Dave Airliede1b2892009-08-12 18:43:14 +10002591 */
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002592uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
2593void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
2594u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
2595void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2596u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
2597void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2598u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
2599void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2600u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
2601void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2602u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
2603void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2604u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
2605void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2606u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
2607void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher1d582342013-04-19 13:03:37 -04002608
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002609void r100_pll_errata_after_index(struct radeon_device *rdev);
2610
2611
2612/*
2613 * ASICs helpers.
2614 */
Dave Airlieb995e432009-07-14 02:02:32 +10002615#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2616 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002617#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2618 (rdev->family == CHIP_RV200) || \
2619 (rdev->family == CHIP_RS100) || \
2620 (rdev->family == CHIP_RS200) || \
2621 (rdev->family == CHIP_RV250) || \
2622 (rdev->family == CHIP_RV280) || \
2623 (rdev->family == CHIP_RS300))
2624#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2625 (rdev->family == CHIP_RV350) || \
2626 (rdev->family == CHIP_R350) || \
2627 (rdev->family == CHIP_RV380) || \
2628 (rdev->family == CHIP_R420) || \
2629 (rdev->family == CHIP_R423) || \
2630 (rdev->family == CHIP_RV410) || \
2631 (rdev->family == CHIP_RS400) || \
2632 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002633#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2634 (rdev->ddev->pdev->device == 0x9443) || \
2635 (rdev->ddev->pdev->device == 0x944B) || \
2636 (rdev->ddev->pdev->device == 0x9506) || \
2637 (rdev->ddev->pdev->device == 0x9509) || \
2638 (rdev->ddev->pdev->device == 0x950F) || \
2639 (rdev->ddev->pdev->device == 0x689C) || \
2640 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002641#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002642#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2643 (rdev->family == CHIP_RS690) || \
2644 (rdev->family == CHIP_RS740) || \
2645 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002646#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2647#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002648#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002649#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2650 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002651#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002652#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2653#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2654 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002655#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002656#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002657#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002658#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2659#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002660#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2661 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002662
Alex Deucherdc50ba72013-06-26 00:33:35 -04002663#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2664 (rdev->ddev->pdev->device == 0x6850) || \
2665 (rdev->ddev->pdev->device == 0x6858) || \
2666 (rdev->ddev->pdev->device == 0x6859) || \
2667 (rdev->ddev->pdev->device == 0x6840) || \
2668 (rdev->ddev->pdev->device == 0x6841) || \
2669 (rdev->ddev->pdev->device == 0x6842) || \
2670 (rdev->ddev->pdev->device == 0x6843))
2671
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002672/*
2673 * BIOS helpers.
2674 */
2675#define RBIOS8(i) (rdev->bios[i])
2676#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2677#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2678
2679int radeon_combios_init(struct radeon_device *rdev);
2680void radeon_combios_fini(struct radeon_device *rdev);
2681int radeon_atombios_init(struct radeon_device *rdev);
2682void radeon_atombios_fini(struct radeon_device *rdev);
2683
2684
2685/*
2686 * RING helpers.
2687 */
David Herrmannedf0ac72014-08-29 12:12:38 +02002688
2689/**
2690 * radeon_ring_write - write a value to the ring
2691 *
2692 * @ring: radeon_ring structure holding ring information
2693 * @v: dword (dw) value to write
2694 *
2695 * Write a value to the requested ring buffer (all asics).
2696 */
Christian Könige32eb502011-10-23 12:56:27 +02002697static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002698{
David Herrmannedf0ac72014-08-29 12:12:38 +02002699 if (ring->count_dw <= 0)
2700 DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
2701
Christian Könige32eb502011-10-23 12:56:27 +02002702 ring->ring[ring->wptr++] = v;
2703 ring->wptr &= ring->ptr_mask;
2704 ring->count_dw--;
2705 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002706}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002707
2708/*
2709 * ASICs macro.
2710 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002711#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002712#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2713#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2714#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002715#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002716#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jérome Glisse71fe2892016-03-18 16:58:38 +01002717#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev), false)
Alex Deucherc5b3b852012-02-23 17:53:46 -05002718#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
Michel Dänzercb658902015-01-21 17:36:35 +09002719#define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
2720#define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
Christian König05b07142012-08-06 20:21:10 +02002721#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2722#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König03f62ab2014-07-30 21:05:17 +02002723#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2724#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2725#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2726#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
Christian König76a0df82013-08-13 11:56:50 +02002727#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2728#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2729#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2730#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2731#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2732#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
Christian Königfaffaf62014-11-19 14:01:19 +01002733#define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
Christian König76a0df82013-08-13 11:56:50 +02002734#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2735#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2736#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002737#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2738#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002739#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002740#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002741#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002742#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2743#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002744#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2745#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Christian König57d20a42014-09-04 20:01:53 +02002746#define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
2747#define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
2748#define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
Alex Deucher27cd7762012-02-23 17:53:42 -05002749#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2750#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2751#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002752#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2753#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2754#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2755#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2756#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2757#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2758#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002759#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002760#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002761#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002762#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2763#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002764#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002765#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2766#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2767#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2768#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002769#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002770#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2771#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2772#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2773#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2774#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Michel Dänzerc63dd752016-04-01 18:51:34 +09002775#define radeon_page_flip(rdev, crtc, base, async) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base), (async))
Christian König157fa142014-05-27 16:49:20 +02002776#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002777#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2778#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002779#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002780#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucher4ce47282014-10-01 09:17:12 -04002781#define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
Alex Deucherda321c82013-04-12 13:55:22 -04002782#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2783#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2784#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002785#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002786#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002787#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002788#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002789#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002790#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2791#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2792#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2793#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2794#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002795#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002796#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002797#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002798#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002799#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Alex Deucherd7dbce02014-09-30 10:12:17 -04002800#define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
2801#define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002802
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002803/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002804/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002805extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002806extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002807extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002808extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002809extern int radeon_modeset_init(struct radeon_device *rdev);
2810extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002811extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002812extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002813extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002814extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002815extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002816extern void radeon_wb_fini(struct radeon_device *rdev);
2817extern int radeon_wb_init(struct radeon_device *rdev);
2818extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002819extern void radeon_surface_init(struct radeon_device *rdev);
2820extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002821extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002822extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002823extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002824extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Christian Königf72a113a2014-08-07 09:36:00 +02002825extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2826 uint32_t flags);
2827extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2828extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
Jerome Glissed594e462010-02-17 21:54:29 +00002829extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2830extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002831extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Jérome Glisse274ad652016-03-18 16:58:39 +01002832extern int radeon_suspend_kms(struct drm_device *dev, bool suspend,
2833 bool fbcon, bool freeze);
Dave Airlie53595332011-03-14 09:47:24 +10002834extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002835extern void radeon_program_register_sequence(struct radeon_device *rdev,
2836 const u32 *registers,
2837 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002838
Daniel Vetter3574dda2011-02-18 17:59:19 +01002839/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002840 * vm
2841 */
2842int radeon_vm_manager_init(struct radeon_device *rdev);
2843void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002844int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002845void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König1d0c0942014-11-27 14:48:42 +01002846struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
Christian Königdf0af442014-03-03 12:38:08 +01002847 struct radeon_vm *vm,
2848 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002849struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2850 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002851void radeon_vm_flush(struct radeon_device *rdev,
2852 struct radeon_vm *vm,
Christian Königad1a58a2014-11-19 14:01:24 +01002853 int ring, struct radeon_fence *fence);
Christian Königee60e292012-08-09 16:21:08 +02002854void radeon_vm_fence(struct radeon_device *rdev,
2855 struct radeon_vm *vm,
2856 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002857uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002858int radeon_vm_update_page_directory(struct radeon_device *rdev,
2859 struct radeon_vm *vm);
Christian König036bf462014-07-18 08:56:40 +02002860int radeon_vm_clear_freed(struct radeon_device *rdev,
2861 struct radeon_vm *vm);
Christian Könige31ad962014-07-18 09:24:53 +02002862int radeon_vm_clear_invalids(struct radeon_device *rdev,
2863 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002864int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +02002865 struct radeon_bo_va *bo_va,
Christian König9c57a6b2013-11-25 15:42:11 +01002866 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002867void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2868 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002869struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2870 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002871struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2872 struct radeon_vm *vm,
2873 struct radeon_bo *bo);
2874int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2875 struct radeon_bo_va *bo_va,
2876 uint64_t offset,
2877 uint32_t flags);
Christian König036bf462014-07-18 08:56:40 +02002878void radeon_vm_bo_rmv(struct radeon_device *rdev,
2879 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002880
Alex Deucherf122c612012-03-30 08:59:57 -04002881/* audio */
2882void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002883struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2884struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05002885void r600_audio_enable(struct radeon_device *rdev,
2886 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04002887 u8 enable_mask);
Alex Deucher832eafa2014-02-18 11:07:55 -05002888void dce6_audio_enable(struct radeon_device *rdev,
2889 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04002890 u8 enable_mask);
Jerome Glisse721604a2012-01-05 22:11:05 -05002891
2892/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002893 * R600 vram scratch functions
2894 */
2895int r600_vram_scratch_init(struct radeon_device *rdev);
2896void r600_vram_scratch_fini(struct radeon_device *rdev);
2897
2898/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002899 * r600 cs checking helper
2900 */
2901unsigned r600_mip_minify(unsigned size, unsigned level);
2902bool r600_fmt_is_valid_color(u32 format);
2903bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2904int r600_fmt_get_blocksize(u32 format);
2905int r600_fmt_get_nblocksx(u32 format, u32 w);
2906int r600_fmt_get_nblocksy(u32 format, u32 h);
2907
2908/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002909 * r600 functions used by radeon_encoder.c
2910 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02002911struct radeon_hdmi_acr {
2912 u32 clock;
2913
2914 int n_32khz;
2915 int cts_32khz;
2916
2917 int n_44_1khz;
2918 int cts_44_1khz;
2919
2920 int n_48khz;
2921 int cts_48khz;
2922
2923};
2924
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002925extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2926
Alex Deucher416a2bd2012-05-31 19:00:25 -04002927extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2928 u32 tiling_pipe_num,
2929 u32 max_rb_num,
2930 u32 total_max_rb_num,
2931 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002932
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002933/*
2934 * evergreen functions used by radeon_encoder.c
2935 */
2936
Alex Deucher0af62b02011-01-06 21:19:31 -05002937extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002938extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002939
Alex Deucherc4917072012-07-31 17:14:35 -04002940/* radeon_acpi.c */
2941#if defined(CONFIG_ACPI)
2942extern int radeon_acpi_init(struct radeon_device *rdev);
2943extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002944extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2945extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002946 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002947extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002948#else
2949static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2950static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2951#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002952
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002953int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2954 struct radeon_cs_packet *pkt,
2955 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002956bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002957void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2958 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002959int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
Christian König1d0c0942014-11-27 14:48:42 +01002960 struct radeon_bo_list **cs_reloc,
Ilija Hadzice9716992013-01-02 18:27:46 -05002961 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002962int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2963 uint32_t *vline_start_end,
2964 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002965
Lyude4cd096d2017-05-19 19:48:37 -04002966/* interrupt control register helpers */
2967void radeon_irq_kms_set_irq_n_enabled(struct radeon_device *rdev,
2968 u32 reg, u32 mask,
2969 bool enable, const char *name,
2970 unsigned n);
2971
Jerome Glisse4c788672009-11-20 14:29:23 +01002972#include "radeon_object.h"
2973
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002974#endif