blob: 23210006785b776ccd7586c02ceba2a865271f8f [file] [log] [blame]
Thomas Abrahame062b572013-03-09 17:02:52 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Copyright (c) 2013 Linaro Ltd.
4 * Author: Thomas Abraham <thomas.ab@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for all Exynos4 SoCs.
11*/
12
13#include <linux/clk.h>
14#include <linux/clkdev.h>
15#include <linux/clk-provider.h>
16#include <linux/of.h>
17#include <linux/of_address.h>
18
19#include <plat/cpu.h>
20#include "clk.h"
21#include "clk-pll.h"
22
23/* Exynos4 clock controller register offsets */
24#define SRC_LEFTBUS 0x4200
Tomasz Figafb948f72013-04-04 13:35:32 +090025#define DIV_LEFTBUS 0x4500
26#define GATE_IP_LEFTBUS 0x4800
Thomas Abrahame062b572013-03-09 17:02:52 +090027#define E4X12_GATE_IP_IMAGE 0x4930
Tomasz Figafb948f72013-04-04 13:35:32 +090028#define SRC_RIGHTBUS 0x8200
29#define DIV_RIGHTBUS 0x8500
Thomas Abrahame062b572013-03-09 17:02:52 +090030#define GATE_IP_RIGHTBUS 0x8800
31#define E4X12_GATE_IP_PERIR 0x8960
Tomasz Figa6d7190f2013-04-04 13:33:30 +090032#define EPLL_LOCK 0xc010
33#define VPLL_LOCK 0xc020
34#define EPLL_CON0 0xc110
35#define EPLL_CON1 0xc114
36#define EPLL_CON2 0xc118
37#define VPLL_CON0 0xc120
38#define VPLL_CON1 0xc124
39#define VPLL_CON2 0xc128
Thomas Abrahame062b572013-03-09 17:02:52 +090040#define SRC_TOP0 0xc210
41#define SRC_TOP1 0xc214
42#define SRC_CAM 0xc220
43#define SRC_TV 0xc224
44#define SRC_MFC 0xcc28
45#define SRC_G3D 0xc22c
46#define E4210_SRC_IMAGE 0xc230
47#define SRC_LCD0 0xc234
Tomasz Figa7406ee72013-04-04 13:35:18 +090048#define E4210_SRC_LCD1 0xc238
Andrzej Hajda15547012013-04-04 13:33:22 +090049#define E4X12_SRC_ISP 0xc238
Thomas Abrahame062b572013-03-09 17:02:52 +090050#define SRC_MAUDIO 0xc23c
51#define SRC_FSYS 0xc240
52#define SRC_PERIL0 0xc250
53#define SRC_PERIL1 0xc254
54#define E4X12_SRC_CAM1 0xc258
Tomasz Figafb948f72013-04-04 13:35:32 +090055#define SRC_MASK_TOP 0xc310
Thomas Abrahame062b572013-03-09 17:02:52 +090056#define SRC_MASK_CAM 0xc320
57#define SRC_MASK_TV 0xc324
58#define SRC_MASK_LCD0 0xc334
Tomasz Figa7406ee72013-04-04 13:35:18 +090059#define E4210_SRC_MASK_LCD1 0xc338
Andrzej Hajda15547012013-04-04 13:33:22 +090060#define E4X12_SRC_MASK_ISP 0xc338
Thomas Abrahame062b572013-03-09 17:02:52 +090061#define SRC_MASK_MAUDIO 0xc33c
62#define SRC_MASK_FSYS 0xc340
63#define SRC_MASK_PERIL0 0xc350
64#define SRC_MASK_PERIL1 0xc354
65#define DIV_TOP 0xc510
66#define DIV_CAM 0xc520
67#define DIV_TV 0xc524
68#define DIV_MFC 0xc528
69#define DIV_G3D 0xc52c
70#define DIV_IMAGE 0xc530
71#define DIV_LCD0 0xc534
72#define E4210_DIV_LCD1 0xc538
73#define E4X12_DIV_ISP 0xc538
74#define DIV_MAUDIO 0xc53c
75#define DIV_FSYS0 0xc540
76#define DIV_FSYS1 0xc544
77#define DIV_FSYS2 0xc548
78#define DIV_FSYS3 0xc54c
79#define DIV_PERIL0 0xc550
80#define DIV_PERIL1 0xc554
81#define DIV_PERIL2 0xc558
82#define DIV_PERIL3 0xc55c
83#define DIV_PERIL4 0xc560
84#define DIV_PERIL5 0xc564
85#define E4X12_DIV_CAM1 0xc568
86#define GATE_SCLK_CAM 0xc820
87#define GATE_IP_CAM 0xc920
88#define GATE_IP_TV 0xc924
89#define GATE_IP_MFC 0xc928
90#define GATE_IP_G3D 0xc92c
91#define E4210_GATE_IP_IMAGE 0xc930
92#define GATE_IP_LCD0 0xc934
Tomasz Figa7406ee72013-04-04 13:35:18 +090093#define E4210_GATE_IP_LCD1 0xc938
Andrzej Hajda15547012013-04-04 13:33:22 +090094#define E4X12_GATE_IP_ISP 0xc938
Thomas Abrahame062b572013-03-09 17:02:52 +090095#define E4X12_GATE_IP_MAUDIO 0xc93c
96#define GATE_IP_FSYS 0xc940
97#define GATE_IP_GPS 0xc94c
98#define GATE_IP_PERIL 0xc950
Tomasz Figa1f1f3262013-04-04 13:35:22 +090099#define E4210_GATE_IP_PERIR 0xc960
Tomasz Figafb948f72013-04-04 13:35:32 +0900100#define GATE_BLOCK 0xc970
Thomas Abrahame062b572013-03-09 17:02:52 +0900101#define E4X12_MPLL_CON0 0x10108
Tomasz Figab9506222013-04-04 13:35:27 +0900102#define SRC_DMC 0x10200
Tomasz Figafb948f72013-04-04 13:35:32 +0900103#define SRC_MASK_DMC 0x10300
104#define DIV_DMC0 0x10500
105#define DIV_DMC1 0x10504
106#define GATE_IP_DMC 0x10900
Thomas Abrahame062b572013-03-09 17:02:52 +0900107#define APLL_CON0 0x14100
108#define E4210_MPLL_CON0 0x14108
109#define SRC_CPU 0x14200
110#define DIV_CPU0 0x14500
Tomasz Figafb948f72013-04-04 13:35:32 +0900111#define DIV_CPU1 0x14504
112#define GATE_SCLK_CPU 0x14800
113#define GATE_IP_CPU 0x14900
Andrzej Hajda15547012013-04-04 13:33:22 +0900114#define E4X12_DIV_ISP0 0x18300
115#define E4X12_DIV_ISP1 0x18304
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900116#define E4X12_GATE_ISP0 0x18800
Andrzej Hajda15547012013-04-04 13:33:22 +0900117#define E4X12_GATE_ISP1 0x18804
Thomas Abrahame062b572013-03-09 17:02:52 +0900118
119/* the exynos4 soc type */
120enum exynos4_soc {
121 EXYNOS4210,
122 EXYNOS4X12,
123};
124
125/*
126 * Let each supported clock get a unique id. This id is used to lookup the clock
127 * for device tree based platforms. The clocks are categorized into three
128 * sections: core, sclk gate and bus interface gate clocks.
129 *
130 * When adding a new clock to this list, it is advised to choose a clock
131 * category and add it to the end of that category. That is because the the
132 * device tree source file is referring to these ids and any change in the
133 * sequence number of existing clocks will require corresponding change in the
134 * device tree files. This limitation would go away when pre-processor support
135 * for dtc would be available.
136 */
137enum exynos4_clks {
138 none,
139
140 /* core clocks */
141 xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
142 sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900143 aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core,
144 mout_apll, /* 20 */
Thomas Abrahame062b572013-03-09 17:02:52 +0900145
146 /* gate for special clocks (sclk) */
147 sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
148 sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
149 sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
150 sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
151 sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
152 sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
153 sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
Andrzej Hajda15547012013-04-04 13:33:22 +0900154 sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d, sclk_pwm_isp,
155 sclk_spi0_isp, sclk_spi1_isp, sclk_uart_isp,
Thomas Abrahame062b572013-03-09 17:02:52 +0900156
157 /* gate clocks */
158 fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
159 smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
160 smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
161 smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
162 mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
163 sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
164 onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
165 uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
166 spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
167 spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900168 audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0,
Andrzej Hajda15547012013-04-04 13:33:22 +0900169 fimc_lite1, ppmuispx, ppmuispmx, fimc_isp, fimc_drc, fimc_fd, mcuisp,
170 gicisp, smmu_isp, smmu_drc, smmu_fd, smmu_lite0, smmu_lite1, mcuctl_isp,
171 mpwm_isp, i2c0_isp, i2c1_isp, mtcadc_isp, pwm_isp, wdt_isp, uart_isp,
172 asyncaxim, smmu_ispcx, spi0_isp, spi1_isp, pwm_isp_sclk, spi0_isp_sclk,
173 spi1_isp_sclk, uart_isp_sclk,
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900174
175 /* mux clocks */
176 mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900177 mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d,
Thomas Abrahame062b572013-03-09 17:02:52 +0900178
179 nr_clks,
180};
181
182/*
183 * list of controller registers to be saved and restored during a
184 * suspend/resume cycle.
185 */
186static __initdata unsigned long exynos4_clk_regs[] = {
187 SRC_LEFTBUS,
Tomasz Figafb948f72013-04-04 13:35:32 +0900188 DIV_LEFTBUS,
189 GATE_IP_LEFTBUS,
190 SRC_RIGHTBUS,
191 DIV_RIGHTBUS,
Thomas Abrahame062b572013-03-09 17:02:52 +0900192 GATE_IP_RIGHTBUS,
Tomasz Figafb948f72013-04-04 13:35:32 +0900193 EPLL_CON0,
194 EPLL_CON1,
195 EPLL_CON2,
196 VPLL_CON0,
197 VPLL_CON1,
198 VPLL_CON2,
Thomas Abrahame062b572013-03-09 17:02:52 +0900199 SRC_TOP0,
200 SRC_TOP1,
201 SRC_CAM,
202 SRC_TV,
203 SRC_MFC,
204 SRC_G3D,
Thomas Abrahame062b572013-03-09 17:02:52 +0900205 SRC_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900206 SRC_MAUDIO,
207 SRC_FSYS,
208 SRC_PERIL0,
209 SRC_PERIL1,
Tomasz Figafb948f72013-04-04 13:35:32 +0900210 SRC_MASK_TOP,
Thomas Abrahame062b572013-03-09 17:02:52 +0900211 SRC_MASK_CAM,
212 SRC_MASK_TV,
213 SRC_MASK_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900214 SRC_MASK_MAUDIO,
215 SRC_MASK_FSYS,
216 SRC_MASK_PERIL0,
217 SRC_MASK_PERIL1,
218 DIV_TOP,
219 DIV_CAM,
220 DIV_TV,
221 DIV_MFC,
222 DIV_G3D,
223 DIV_IMAGE,
224 DIV_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900225 DIV_MAUDIO,
226 DIV_FSYS0,
227 DIV_FSYS1,
228 DIV_FSYS2,
229 DIV_FSYS3,
230 DIV_PERIL0,
231 DIV_PERIL1,
232 DIV_PERIL2,
233 DIV_PERIL3,
234 DIV_PERIL4,
235 DIV_PERIL5,
Thomas Abrahame062b572013-03-09 17:02:52 +0900236 GATE_SCLK_CAM,
237 GATE_IP_CAM,
238 GATE_IP_TV,
239 GATE_IP_MFC,
240 GATE_IP_G3D,
Thomas Abrahame062b572013-03-09 17:02:52 +0900241 GATE_IP_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900242 GATE_IP_FSYS,
243 GATE_IP_GPS,
244 GATE_IP_PERIL,
Tomasz Figafb948f72013-04-04 13:35:32 +0900245 GATE_BLOCK,
246 SRC_MASK_DMC,
247 SRC_DMC,
248 DIV_DMC0,
249 DIV_DMC1,
250 GATE_IP_DMC,
Thomas Abrahame062b572013-03-09 17:02:52 +0900251 APLL_CON0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900252 SRC_CPU,
253 DIV_CPU0,
Tomasz Figafb948f72013-04-04 13:35:32 +0900254 DIV_CPU1,
255 GATE_SCLK_CPU,
256 GATE_IP_CPU,
Thomas Abrahame062b572013-03-09 17:02:52 +0900257};
258
259/* list of all parent clock list */
260PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
261PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
262PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
263PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900264PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900265PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
266PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
267PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
268PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900269PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
270PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900271PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
272 "spdif_extclk", };
Andrzej Hajda15547012013-04-04 13:33:22 +0900273PNAME(mout_onenand_p) = {"aclk133", "aclk160", };
274PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900275
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900276/* Exynos 4210-specific parent groups */
277PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
278PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
279PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
280PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
281 "sclk_usbphy0", "none", "sclk_hdmiphy",
282 "sclk_mpll", "sclk_epll", "sclk_vpll", };
283PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
284 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
285 "sclk_epll", "sclk_vpll" };
286PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
287 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
288 "sclk_epll", "sclk_vpll", };
289PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
290 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
291 "sclk_epll", "sclk_vpll", };
292PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
293PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
294
295/* Exynos 4x12-specific parent groups */
296PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
297PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
298PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
299PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
300 "none", "sclk_hdmiphy", "mout_mpll_user_t",
301 "sclk_epll", "sclk_vpll", };
302PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
303 "sclk_usbphy0", "xxti", "xusbxti",
304 "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
305PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
306 "sclk_usbphy0", "xxti", "xusbxti",
307 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
308PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
309 "sclk_usbphy0", "xxti", "xusbxti",
310 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
311PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
Andrzej Hajda15547012013-04-04 13:33:22 +0900312PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
313PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
314PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900315
Thomas Abrahame062b572013-03-09 17:02:52 +0900316/* fixed rate clocks generated outside the soc */
317struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
318 FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
319 FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
320};
321
322/* fixed rate clocks generated inside the soc */
323struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
324 FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
325 FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
326 FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
327};
328
329struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
330 FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
331};
332
333/* list of mux clocks supported in all exynos4 soc's */
334struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900335 MUX_F(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
336 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900337 MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900338 MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
339 MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900340 MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
341 CLK_SET_RATE_PARENT, 0),
342 MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
343 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900344 MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
Andrzej Hajda15547012013-04-04 13:33:22 +0900345 MUX(none, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900346 MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"),
Andrzej Hajda15547012013-04-04 13:33:22 +0900347 MUX(none, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900348};
349
350/* list of mux clocks supported in exynos4210 soc */
351struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900352 MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
353 MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
354 MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
355 MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900356 MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
357 MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
358 MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900359 MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900360 MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
361 MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
Tomasz Figa7406ee72013-04-04 13:35:18 +0900362 MUX(none, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
363 MUX(none, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900364 MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1, "sclk_mpll"),
Tomasz Figafba79e32013-04-04 13:33:08 +0900365 MUX_A(mout_core, "mout_core", mout_core_p4210,
366 SRC_CPU, 16, 1, "mout_core"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900367 MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210,
368 SRC_TOP0, 8, 1, "sclk_vpll"),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900369 MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
370 MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
371 MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
372 MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
373 MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
374 MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
375 MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
376 MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900377 MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900378 MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
379 CLK_SET_RATE_PARENT, 0),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900380 MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
381 MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
382 MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
383 MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
384 MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
385 MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
386 MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
387 MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
Tomasz Figa8e795612013-04-04 13:33:27 +0900388 MUX(none, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900389 MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
390 MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
391 MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
392 MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
393 MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
394 MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
395 MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
396 MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
397 MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
398 MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900399};
400
401/* list of mux clocks supported in exynos4x12 soc */
402struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900403 MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
404 SRC_CPU, 24, 1),
Andrzej Hajda15547012013-04-04 13:33:22 +0900405 MUX(none, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
406 MUX(none, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900407 MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
408 SRC_TOP1, 12, 1),
Andrzej Hajda15547012013-04-04 13:33:22 +0900409 MUX(none, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
410 SRC_TOP1, 16, 1),
411 MUX(aclk200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
412 MUX(none, "aclk400_mcuisp", mout_user_aclk400_mcuisp_p4x12,
413 SRC_TOP1, 24, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900414 MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
415 MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
416 MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
417 MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900418 MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
419 MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
420 MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
421 MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900422 MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
423 MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
424 MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p,
Tomasz Figab9506222013-04-04 13:35:27 +0900425 SRC_DMC, 12, 1, "sclk_mpll"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900426 MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p,
427 SRC_TOP0, 8, 1, "sclk_vpll"),
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900428 MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900429 MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
430 MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
431 MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
432 MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
433 MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
434 MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
435 MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
436 MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900437 MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900438 MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
439 CLK_SET_RATE_PARENT, 0),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900440 MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
441 MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
442 MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
443 MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
444 MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
445 MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
446 MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
447 MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
Tomasz Figa4c3cc722013-04-04 13:32:43 +0900448 MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900449 MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
450 MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
451 MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
452 MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
453 MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
454 MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
455 MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
456 MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
457 MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
458 MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
Andrzej Hajda15547012013-04-04 13:33:22 +0900459 MUX(none, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
460 MUX(none, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
461 MUX(none, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
462 MUX(none, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900463};
464
465/* list of divider clocks supported in all exynos4 soc's */
466struct samsung_div_clock exynos4_div_clks[] __initdata = {
467 DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
468 DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
469 DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
470 DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
471 DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
472 DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
473 DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
474 DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
475 DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
476 DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
Sylwester Nawrocki36fc0972013-04-04 13:32:33 +0900477 DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900478 DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4,
479 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900480 DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
481 DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
482 DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
Tomasz Figa6976d272013-04-04 13:32:51 +0900483 DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
Thomas Abrahame062b572013-03-09 17:02:52 +0900484 DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
485 DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
486 DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
487 DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
488 DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900489 DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
490 DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
491 DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
Andrzej Hajda15547012013-04-04 13:33:22 +0900492 DIV(none, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
Thomas Abrahame062b572013-03-09 17:02:52 +0900493 DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
494 DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
495 DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
496 DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
497 DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
498 DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
499 DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
500 DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
501 DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
502 DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
503 DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
504 DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
505 DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
506 DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
507 DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
508 DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
509 DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
510 DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
511 DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
512 DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
513 DIV_A(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3, "arm_clk"),
514 DIV_A(sclk_apll, "sclk_apll", "mout_apll",
515 DIV_CPU0, 24, 3, "sclk_apll"),
516 DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
517 CLK_SET_RATE_PARENT, 0),
518 DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
519 CLK_SET_RATE_PARENT, 0),
520 DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
521 CLK_SET_RATE_PARENT, 0),
522 DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
523 CLK_SET_RATE_PARENT, 0),
524 DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
525 CLK_SET_RATE_PARENT, 0),
526};
527
528/* list of divider clocks supported in exynos4210 soc */
529struct samsung_div_clock exynos4210_div_clks[] __initdata = {
Andrzej Hajda15547012013-04-04 13:33:22 +0900530 DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
Thomas Abrahame062b572013-03-09 17:02:52 +0900531 DIV(none, "div_g2d", "mout_g2d", DIV_IMAGE, 0, 4),
532 DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
533 DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
534 DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
535 DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
536 CLK_SET_RATE_PARENT, 0),
537};
538
539/* list of divider clocks supported in exynos4x12 soc */
540struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
541 DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
542 DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
543 DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
544 DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
545 DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
Andrzej Hajda15547012013-04-04 13:33:22 +0900546 DIV(none, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
547 DIV(none, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
548 DIV(none, "div_aclk400_mcuisp", "mout_aclk400_mcuisp", DIV_TOP, 24, 3),
549 DIV(none, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
550 DIV(none, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
551 DIV(none, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
552 DIV(none, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
553 DIV(none, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
554 DIV(none, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
555 DIV(none, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
556 DIV(none, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
557 DIV(none, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
558 DIV(none, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1, 4, 3),
559 DIV(none, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1, 8, 3),
Thomas Abrahame062b572013-03-09 17:02:52 +0900560};
561
562/* list of gate clocks supported in all exynos4 soc's */
563struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
564 /*
565 * After all Exynos4 based platforms are migrated to use device tree,
566 * the device name and clock alias names specified below for some
567 * of the clocks can be removed.
568 */
569 GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
Tomasz Figa017ab642013-04-04 13:33:34 +0900570 GATE(sclk_spdif, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900571 GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
572 GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
573 GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
Tomasz Figa7406ee72013-04-04 13:35:18 +0900574 GATE(fimd1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
575 GATE(mie1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
576 GATE(dsim1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
577 GATE(smmu_fimd1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900578 GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
579 GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900580 GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0,
581 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900582 GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
583 GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
584 GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
585 GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
586 GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
587 GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
588 GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
589 CLK_SET_RATE_PARENT, 0),
590 GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
591 CLK_SET_RATE_PARENT, 0),
592 GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
593 SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
Tomasz Figa69aff2f2013-04-04 13:32:47 +0900594 GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
595 CLK_SET_RATE_PARENT, 0),
Tomasz Figa017ab642013-04-04 13:33:34 +0900596 GATE(sclk_audio1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900597 CLK_SET_RATE_PARENT, 0),
598 GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
599 GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
600 GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
601 GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"),
602 GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"),
603 GATE_A(usb_host, "usb_host", "aclk133",
604 GATE_IP_FSYS, 12, 0, 0, "usbhost"),
605 GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0",
606 SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
607 GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1",
608 SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
609 GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2",
610 SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
611 GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3",
612 SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
613 GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0",
614 SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
615 GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1",
616 SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
617 GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0",
618 SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
619 GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0",
620 SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0,
621 "mmc_busclk.2"),
622 GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1",
623 SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0,
624 "mmc_busclk.2"),
625 GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2",
626 SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0,
627 "mmc_busclk.2"),
628 GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3",
629 SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0,
630 "mmc_busclk.2"),
631 GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4",
632 SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"),
633 GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0",
Tomasz Figa017ab642013-04-04 13:33:34 +0900634 SRC_MASK_PERIL0, 0, CLK_SET_RATE_PARENT,
635 0, "clk_uart_baud0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900636 GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1",
Tomasz Figa017ab642013-04-04 13:33:34 +0900637 SRC_MASK_PERIL0, 4, CLK_SET_RATE_PARENT,
638 0, "clk_uart_baud0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900639 GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2",
Tomasz Figa017ab642013-04-04 13:33:34 +0900640 SRC_MASK_PERIL0, 8, CLK_SET_RATE_PARENT,
641 0, "clk_uart_baud0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900642 GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3",
Tomasz Figa017ab642013-04-04 13:33:34 +0900643 SRC_MASK_PERIL0, 12, CLK_SET_RATE_PARENT,
644 0, "clk_uart_baud0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900645 GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4",
Tomasz Figa017ab642013-04-04 13:33:34 +0900646 SRC_MASK_PERIL0, 16, CLK_SET_RATE_PARENT,
647 0, "clk_uart_baud0"),
648 GATE(sclk_audio2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
Thomas Abrahame062b572013-03-09 17:02:52 +0900649 CLK_SET_RATE_PARENT, 0),
650 GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0",
Tomasz Figa017ab642013-04-04 13:33:34 +0900651 SRC_MASK_PERIL1, 16, CLK_SET_RATE_PARENT,
652 0, "spi_busclk0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900653 GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1",
Tomasz Figa017ab642013-04-04 13:33:34 +0900654 SRC_MASK_PERIL1, 20, CLK_SET_RATE_PARENT,
655 0, "spi_busclk0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900656 GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2",
Tomasz Figa017ab642013-04-04 13:33:34 +0900657 SRC_MASK_PERIL1, 24, CLK_SET_RATE_PARENT,
658 0, "spi_busclk0"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900659 GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160",
660 GATE_IP_CAM, 0, 0, 0, "fimc"),
661 GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160",
662 GATE_IP_CAM, 1, 0, 0, "fimc"),
663 GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160",
664 GATE_IP_CAM, 2, 0, 0, "fimc"),
665 GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160",
666 GATE_IP_CAM, 3, 0, 0, "fimc"),
667 GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160",
668 GATE_IP_CAM, 4, 0, 0, "fimc"),
669 GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160",
670 GATE_IP_CAM, 5, 0, 0, "fimc"),
671 GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160",
672 GATE_IP_CAM, 7, 0, 0, "sysmmu"),
673 GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160",
674 GATE_IP_CAM, 8, 0, 0, "sysmmu"),
675 GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160",
676 GATE_IP_CAM, 9, 0, 0, "sysmmu"),
677 GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160",
678 GATE_IP_CAM, 10, 0, 0, "sysmmu"),
679 GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160",
680 GATE_IP_CAM, 11, 0, 0, "sysmmu"),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900681 GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
682 GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900683 GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160",
684 GATE_IP_TV, 4, 0, 0, "sysmmu"),
685 GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"),
686 GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100",
687 GATE_IP_MFC, 1, 0, 0, "sysmmu"),
688 GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100",
689 GATE_IP_MFC, 2, 0, 0, "sysmmu"),
690 GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160",
691 GATE_IP_LCD0, 0, 0, 0, "fimd"),
692 GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160",
693 GATE_IP_LCD0, 4, 0, 0, "sysmmu"),
694 GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133",
695 GATE_IP_FSYS, 0, 0, 0, "dma"),
696 GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133",
697 GATE_IP_FSYS, 1, 0, 0, "dma"),
698 GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133",
699 GATE_IP_FSYS, 5, 0, 0, "hsmmc"),
700 GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133",
701 GATE_IP_FSYS, 6, 0, 0, "hsmmc"),
702 GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133",
703 GATE_IP_FSYS, 7, 0, 0, "hsmmc"),
704 GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133",
705 GATE_IP_FSYS, 8, 0, 0, "hsmmc"),
706 GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100",
707 GATE_IP_PERIL, 0, 0, 0, "uart"),
708 GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100",
709 GATE_IP_PERIL, 1, 0, 0, "uart"),
710 GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100",
711 GATE_IP_PERIL, 2, 0, 0, "uart"),
712 GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100",
713 GATE_IP_PERIL, 3, 0, 0, "uart"),
714 GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100",
715 GATE_IP_PERIL, 4, 0, 0, "uart"),
716 GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100",
717 GATE_IP_PERIL, 6, 0, 0, "i2c"),
718 GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100",
719 GATE_IP_PERIL, 7, 0, 0, "i2c"),
720 GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100",
721 GATE_IP_PERIL, 8, 0, 0, "i2c"),
722 GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100",
723 GATE_IP_PERIL, 9, 0, 0, "i2c"),
724 GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100",
725 GATE_IP_PERIL, 10, 0, 0, "i2c"),
726 GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100",
727 GATE_IP_PERIL, 11, 0, 0, "i2c"),
728 GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100",
729 GATE_IP_PERIL, 12, 0, 0, "i2c"),
730 GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100",
731 GATE_IP_PERIL, 13, 0, 0, "i2c"),
732 GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100",
733 GATE_IP_PERIL, 14, 0, 0, "i2c"),
734 GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100",
735 GATE_IP_PERIL, 16, 0, 0, "spi"),
736 GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100",
737 GATE_IP_PERIL, 17, 0, 0, "spi"),
738 GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100",
739 GATE_IP_PERIL, 18, 0, 0, "spi"),
740 GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100",
741 GATE_IP_PERIL, 20, 0, 0, "iis"),
742 GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100",
743 GATE_IP_PERIL, 21, 0, 0, "iis"),
744 GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100",
745 GATE_IP_PERIL, 22, 0, 0, "pcm"),
746 GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100",
747 GATE_IP_PERIL, 23, 0, 0, "pcm"),
748 GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100",
749 GATE_IP_PERIL, 26, 0, 0, "spdif"),
750 GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100",
751 GATE_IP_PERIL, 27, 0, 0, "ac97"),
752};
753
754/* list of gate clocks supported in exynos4210 soc */
755struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
756 GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
757 GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
758 GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
759 GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
760 GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
761 GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
762 GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
763 GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
764 GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
765 GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
766 GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
767 GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
Tomasz Figa1f1f3262013-04-04 13:35:22 +0900768 GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
769 GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
770 GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900771 GATE(smmu_rotator, "smmu_rotator", "aclk200",
772 E4210_GATE_IP_IMAGE, 4, 0, 0),
773 GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
Tomasz Figa7406ee72013-04-04 13:35:18 +0900774 E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900775 GATE(sclk_sata, "sclk_sata", "div_sata",
776 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Tomasz Figa7bc1d2d2013-04-04 13:32:55 +0900777 GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
778 GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900779 GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"),
Tomasz Figa1f1f3262013-04-04 13:35:22 +0900780 GATE_A(mct, "mct", "aclk100", E4210_GATE_IP_PERIR, 13, 0, 0, "mct"),
781 GATE_A(wdt, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
782 GATE_A(rtc, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15, 0, 0, "rtc"),
783 GATE_A(keyif, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16, 0, 0, "keypad"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900784 GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1",
Tomasz Figa7406ee72013-04-04 13:35:18 +0900785 E4210_SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900786};
787
788/* list of gate clocks supported in exynos4x12 soc */
789struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
790 GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
791 GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
792 GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
793 GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
794 GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
795 GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
796 GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
797 GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0),
798 GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
799 GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
800 SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
801 GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
802 SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
803 GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
804 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
805 GATE(smmu_rotator, "smmu_rotator", "aclk200",
806 E4X12_GATE_IP_IMAGE, 4, 0, 0),
807 GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"),
808 GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"),
809 GATE_A(keyif, "keyif", "aclk100",
810 E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"),
Andrzej Hajda15547012013-04-04 13:33:22 +0900811 GATE(sclk_pwm_isp, "sclk_pwm_isp", "div_pwm_isp",
812 E4X12_SRC_MASK_ISP, 0, CLK_SET_RATE_PARENT, 0),
813 GATE(sclk_spi0_isp, "sclk_spi0_isp", "div_spi0_isp_pre",
814 E4X12_SRC_MASK_ISP, 4, CLK_SET_RATE_PARENT, 0),
815 GATE(sclk_spi1_isp, "sclk_spi1_isp", "div_spi1_isp_pre",
816 E4X12_SRC_MASK_ISP, 8, CLK_SET_RATE_PARENT, 0),
817 GATE(sclk_uart_isp, "sclk_uart_isp", "div_uart_isp",
818 E4X12_SRC_MASK_ISP, 12, CLK_SET_RATE_PARENT, 0),
819 GATE(pwm_isp_sclk, "pwm_isp_sclk", "sclk_pwm_isp",
820 E4X12_GATE_IP_ISP, 0, 0, 0),
821 GATE(spi0_isp_sclk, "spi0_isp_sclk", "sclk_spi0_isp",
822 E4X12_GATE_IP_ISP, 1, 0, 0),
823 GATE(spi1_isp_sclk, "spi1_isp_sclk", "sclk_spi1_isp",
824 E4X12_GATE_IP_ISP, 2, 0, 0),
825 GATE(uart_isp_sclk, "uart_isp_sclk", "sclk_uart_isp",
826 E4X12_GATE_IP_ISP, 3, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900827 GATE_A(wdt, "watchdog", "aclk100",
828 E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
829 GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100",
830 E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"),
831 GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100",
832 E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"),
Andrzej Hajda15547012013-04-04 13:33:22 +0900833 GATE(fimc_isp, "isp", "aclk200", E4X12_GATE_ISP0, 0,
834 CLK_IGNORE_UNUSED, 0),
835 GATE(fimc_drc, "drc", "aclk200", E4X12_GATE_ISP0, 1,
836 CLK_IGNORE_UNUSED, 0),
837 GATE(fimc_fd, "fd", "aclk200", E4X12_GATE_ISP0, 2,
838 CLK_IGNORE_UNUSED, 0),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900839 GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
840 CLK_IGNORE_UNUSED, 0),
841 GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
842 CLK_IGNORE_UNUSED, 0),
Andrzej Hajda15547012013-04-04 13:33:22 +0900843 GATE(mcuisp, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5,
844 CLK_IGNORE_UNUSED, 0),
845 GATE(gicisp, "gicisp", "aclk200", E4X12_GATE_ISP0, 7,
846 CLK_IGNORE_UNUSED, 0),
847 GATE(smmu_isp, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8,
848 CLK_IGNORE_UNUSED, 0),
849 GATE(smmu_drc, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9,
850 CLK_IGNORE_UNUSED, 0),
851 GATE(smmu_fd, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10,
852 CLK_IGNORE_UNUSED, 0),
853 GATE(smmu_lite0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
854 CLK_IGNORE_UNUSED, 0),
855 GATE(smmu_lite1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
856 CLK_IGNORE_UNUSED, 0),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900857 GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
858 CLK_IGNORE_UNUSED, 0),
859 GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
860 CLK_IGNORE_UNUSED, 0),
Andrzej Hajda15547012013-04-04 13:33:22 +0900861 GATE(mcuctl_isp, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
862 CLK_IGNORE_UNUSED, 0),
863 GATE(mpwm_isp, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
864 CLK_IGNORE_UNUSED, 0),
865 GATE(i2c0_isp, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
866 CLK_IGNORE_UNUSED, 0),
867 GATE(i2c1_isp, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
868 CLK_IGNORE_UNUSED, 0),
869 GATE(mtcadc_isp, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
870 CLK_IGNORE_UNUSED, 0),
871 GATE(pwm_isp, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28,
872 CLK_IGNORE_UNUSED, 0),
873 GATE(wdt_isp, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30,
874 CLK_IGNORE_UNUSED, 0),
875 GATE(uart_isp, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
876 CLK_IGNORE_UNUSED, 0),
877 GATE(asyncaxim, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
878 CLK_IGNORE_UNUSED, 0),
879 GATE(smmu_ispcx, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
880 CLK_IGNORE_UNUSED, 0),
881 GATE(spi0_isp, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
882 CLK_IGNORE_UNUSED, 0),
883 GATE(spi1_isp, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
884 CLK_IGNORE_UNUSED, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900885};
886
887#ifdef CONFIG_OF
888static struct of_device_id exynos4_clk_ids[] __initdata = {
889 { .compatible = "samsung,exynos4210-clock",
890 .data = (void *)EXYNOS4210, },
891 { .compatible = "samsung,exynos4412-clock",
892 .data = (void *)EXYNOS4X12, },
893 { },
894};
895#endif
896
897/*
898 * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
899 * resides in chipid register space, outside of the clock controller memory
900 * mapped space. So to determine the parent of fin_pll clock, the chipid
901 * controller is first remapped and the value of XOM[0] bit is read to
902 * determine the parent clock.
903 */
904static void __init exynos4_clk_register_finpll(void)
905{
906 struct samsung_fixed_rate_clock fclk;
907 struct device_node *np;
908 struct clk *clk;
909 void __iomem *chipid_base = S5P_VA_CHIPID;
910 unsigned long xom, finpll_f = 24000000;
911 char *parent_name;
912
913 np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
914 if (np)
915 chipid_base = of_iomap(np, 0);
916
917 if (chipid_base) {
918 xom = readl(chipid_base + 8);
919 parent_name = xom & 1 ? "xusbxti" : "xxti";
920 clk = clk_get(NULL, parent_name);
921 if (IS_ERR(clk)) {
922 pr_err("%s: failed to lookup parent clock %s, assuming "
923 "fin_pll clock frequency is 24MHz\n", __func__,
924 parent_name);
925 } else {
926 finpll_f = clk_get_rate(clk);
927 }
928 } else {
929 pr_err("%s: failed to map chipid registers, assuming "
930 "fin_pll clock frequency is 24MHz\n", __func__);
931 }
932
933 fclk.id = fin_pll;
934 fclk.name = "fin_pll";
935 fclk.parent_name = NULL;
936 fclk.flags = CLK_IS_ROOT;
937 fclk.fixed_rate = finpll_f;
938 samsung_clk_register_fixed_rate(&fclk, 1);
939
940 if (np)
941 iounmap(chipid_base);
942}
943
944/*
945 * This function allows non-dt platforms to specify the clock speed of the
946 * xxti and xusbxti clocks. These clocks are then registered with the specified
947 * clock speed.
948 */
949void __init exynos4_clk_register_fixed_ext(unsigned long xxti_f,
950 unsigned long xusbxti_f)
951{
952 exynos4_fixed_rate_ext_clks[0].fixed_rate = xxti_f;
953 exynos4_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
954 samsung_clk_register_fixed_rate(exynos4_fixed_rate_ext_clks,
955 ARRAY_SIZE(exynos4_fixed_rate_ext_clks));
956}
957
958static __initdata struct of_device_id ext_clk_match[] = {
959 { .compatible = "samsung,clock-xxti", .data = (void *)0, },
960 { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
961 {},
962};
963
964/* register exynos4 clocks */
965void __init exynos4_clk_init(struct device_node *np)
966{
967 void __iomem *reg_base;
968 struct clk *apll, *mpll, *epll, *vpll;
969 u32 exynos4_soc;
970
971 if (np) {
972 const struct of_device_id *match;
973 match = of_match_node(exynos4_clk_ids, np);
974 exynos4_soc = (u32)match->data;
975
976 reg_base = of_iomap(np, 0);
977 if (!reg_base)
978 panic("%s: failed to map registers\n", __func__);
979 } else {
980 reg_base = S5P_VA_CMU;
981 if (soc_is_exynos4210())
982 exynos4_soc = EXYNOS4210;
983 else if (soc_is_exynos4212() || soc_is_exynos4412())
984 exynos4_soc = EXYNOS4X12;
985 else
986 panic("%s: unable to determine soc\n", __func__);
987 }
988
989 samsung_clk_init(np, reg_base, nr_clks,
990 exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs));
991
992 if (np)
993 samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
994 ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
995 ext_clk_match);
996
997 exynos4_clk_register_finpll();
998
999 if (exynos4_soc == EXYNOS4210) {
1000 apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
1001 reg_base + APLL_CON0, pll_4508);
1002 mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
1003 reg_base + E4210_MPLL_CON0, pll_4508);
1004 epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
Tomasz Figa6d7190f2013-04-04 13:33:30 +09001005 reg_base + EPLL_CON0, pll_4600);
Thomas Abrahame062b572013-03-09 17:02:52 +09001006 vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
Tomasz Figa6d7190f2013-04-04 13:33:30 +09001007 reg_base + VPLL_CON0, pll_4650c);
Thomas Abrahame062b572013-03-09 17:02:52 +09001008 } else {
1009 apll = samsung_clk_register_pll35xx("fout_apll", "fin_pll",
1010 reg_base + APLL_CON0);
1011 mpll = samsung_clk_register_pll35xx("fout_mpll", "fin_pll",
1012 reg_base + E4X12_MPLL_CON0);
1013 epll = samsung_clk_register_pll36xx("fout_epll", "fin_pll",
Tomasz Figa6d7190f2013-04-04 13:33:30 +09001014 reg_base + EPLL_CON0);
Thomas Abrahame062b572013-03-09 17:02:52 +09001015 vpll = samsung_clk_register_pll36xx("fout_vpll", "fin_pll",
Tomasz Figa6d7190f2013-04-04 13:33:30 +09001016 reg_base + VPLL_CON0);
Thomas Abrahame062b572013-03-09 17:02:52 +09001017 }
1018
1019 samsung_clk_add_lookup(apll, fout_apll);
1020 samsung_clk_add_lookup(mpll, fout_mpll);
1021 samsung_clk_add_lookup(epll, fout_epll);
1022 samsung_clk_add_lookup(vpll, fout_vpll);
1023
1024 samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
1025 ARRAY_SIZE(exynos4_fixed_rate_clks));
1026 samsung_clk_register_mux(exynos4_mux_clks,
1027 ARRAY_SIZE(exynos4_mux_clks));
1028 samsung_clk_register_div(exynos4_div_clks,
1029 ARRAY_SIZE(exynos4_div_clks));
1030 samsung_clk_register_gate(exynos4_gate_clks,
1031 ARRAY_SIZE(exynos4_gate_clks));
1032
1033 if (exynos4_soc == EXYNOS4210) {
1034 samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
1035 ARRAY_SIZE(exynos4210_fixed_rate_clks));
1036 samsung_clk_register_mux(exynos4210_mux_clks,
1037 ARRAY_SIZE(exynos4210_mux_clks));
1038 samsung_clk_register_div(exynos4210_div_clks,
1039 ARRAY_SIZE(exynos4210_div_clks));
1040 samsung_clk_register_gate(exynos4210_gate_clks,
1041 ARRAY_SIZE(exynos4210_gate_clks));
1042 } else {
1043 samsung_clk_register_mux(exynos4x12_mux_clks,
1044 ARRAY_SIZE(exynos4x12_mux_clks));
1045 samsung_clk_register_div(exynos4x12_div_clks,
1046 ARRAY_SIZE(exynos4x12_div_clks));
1047 samsung_clk_register_gate(exynos4x12_gate_clks,
1048 ARRAY_SIZE(exynos4x12_gate_clks));
1049 }
1050
1051 pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
1052 "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
1053 exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
1054 _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
1055 _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
1056 _get_rate("arm_clk"));
1057}
1058CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4_clk_init);
1059CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4_clk_init);