Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2003, 2004 Ralf Baechle |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 7 | * Copyright (C) 2004 Maciej W. Rozycki |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | */ |
| 9 | #ifndef __ASM_CPU_FEATURES_H |
| 10 | #define __ASM_CPU_FEATURES_H |
| 11 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include <asm/cpu.h> |
| 13 | #include <asm/cpu-info.h> |
| 14 | #include <cpu-feature-overrides.h> |
| 15 | |
Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 16 | #ifndef current_cpu_type |
| 17 | #define current_cpu_type() current_cpu_data.cputype |
| 18 | #endif |
| 19 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | /* |
| 21 | * SMP assumption: Options of CPU 0 are a superset of all processors. |
| 22 | * This is true for all known MIPS systems. |
| 23 | */ |
| 24 | #ifndef cpu_has_tlb |
| 25 | #define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB) |
| 26 | #endif |
| 27 | #ifndef cpu_has_4kex |
| 28 | #define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX) |
| 29 | #endif |
Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 30 | #ifndef cpu_has_3k_cache |
| 31 | #define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE) |
| 32 | #endif |
| 33 | #define cpu_has_6k_cache 0 |
| 34 | #define cpu_has_8k_cache 0 |
| 35 | #ifndef cpu_has_4k_cache |
| 36 | #define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE) |
| 37 | #endif |
| 38 | #ifndef cpu_has_tx39_cache |
| 39 | #define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE) |
| 40 | #endif |
David Daney | 47d979e | 2008-12-11 15:33:27 -0800 | [diff] [blame] | 41 | #ifndef cpu_has_octeon_cache |
| 42 | #define cpu_has_octeon_cache 0 |
| 43 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | #ifndef cpu_has_fpu |
Ralf Baechle | f088fc8 | 2006-04-05 09:45:47 +0100 | [diff] [blame] | 45 | #define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU) |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 46 | #define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU) |
| 47 | #else |
| 48 | #define raw_cpu_has_fpu cpu_has_fpu |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #endif |
| 50 | #ifndef cpu_has_32fpr |
| 51 | #define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR) |
| 52 | #endif |
| 53 | #ifndef cpu_has_counter |
| 54 | #define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER) |
| 55 | #endif |
| 56 | #ifndef cpu_has_watch |
| 57 | #define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH) |
| 58 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | #ifndef cpu_has_divec |
| 60 | #define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC) |
| 61 | #endif |
| 62 | #ifndef cpu_has_vce |
| 63 | #define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE) |
| 64 | #endif |
| 65 | #ifndef cpu_has_cache_cdex_p |
| 66 | #define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P) |
| 67 | #endif |
| 68 | #ifndef cpu_has_cache_cdex_s |
| 69 | #define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S) |
| 70 | #endif |
| 71 | #ifndef cpu_has_prefetch |
| 72 | #define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH) |
| 73 | #endif |
| 74 | #ifndef cpu_has_mcheck |
| 75 | #define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK) |
| 76 | #endif |
| 77 | #ifndef cpu_has_ejtag |
| 78 | #define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG) |
| 79 | #endif |
| 80 | #ifndef cpu_has_llsc |
| 81 | #define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC) |
| 82 | #endif |
David Daney | b791d11 | 2009-07-13 11:15:19 -0700 | [diff] [blame] | 83 | #ifndef kernel_uses_llsc |
| 84 | #define kernel_uses_llsc cpu_has_llsc |
| 85 | #endif |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 86 | #ifndef cpu_has_mips16 |
| 87 | #define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16) |
| 88 | #endif |
| 89 | #ifndef cpu_has_mdmx |
| 90 | #define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX) |
| 91 | #endif |
| 92 | #ifndef cpu_has_mips3d |
| 93 | #define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D) |
| 94 | #endif |
| 95 | #ifndef cpu_has_smartmips |
| 96 | #define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS) |
| 97 | #endif |
Steven J. Hill | b2ab4f0 | 2012-09-13 16:47:58 -0500 | [diff] [blame] | 98 | #ifndef cpu_has_rixi |
| 99 | #define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI) |
| 100 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | #ifndef cpu_has_vtag_icache |
| 102 | #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG) |
| 103 | #endif |
| 104 | #ifndef cpu_has_dc_aliases |
| 105 | #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES) |
| 106 | #endif |
| 107 | #ifndef cpu_has_ic_fills_f_dc |
| 108 | #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC) |
| 109 | #endif |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 110 | #ifndef cpu_has_pindexed_dcache |
| 111 | #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX) |
| 112 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors |
| 116 | * such as the R10000 have I-Caches that snoop local stores; the embedded ones |
| 117 | * don't. For maintaining I-cache coherency this means we need to flush the |
| 118 | * D-cache all the way back to whever the I-cache does refills from, so the |
| 119 | * I-cache has a chance to see the new data at all. Then we have to flush the |
| 120 | * I-cache also. |
| 121 | * Note we may have been rescheduled and may no longer be running on the CPU |
| 122 | * that did the store so we can't optimize this into only doing the flush on |
| 123 | * the local CPU. |
| 124 | */ |
| 125 | #ifndef cpu_icache_snoops_remote_store |
| 126 | #ifdef CONFIG_SMP |
| 127 | #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE) |
| 128 | #else |
| 129 | #define cpu_icache_snoops_remote_store 1 |
| 130 | #endif |
| 131 | #endif |
| 132 | |
Ralf Baechle | 0401572 | 2005-12-09 12:20:49 +0000 | [diff] [blame] | 133 | # ifndef cpu_has_mips32r1 |
| 134 | # define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1) |
| 135 | # endif |
| 136 | # ifndef cpu_has_mips32r2 |
| 137 | # define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2) |
| 138 | # endif |
| 139 | # ifndef cpu_has_mips64r1 |
| 140 | # define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1) |
| 141 | # endif |
| 142 | # ifndef cpu_has_mips64r2 |
| 143 | # define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2) |
| 144 | # endif |
| 145 | |
| 146 | /* |
| 147 | * Shortcuts ... |
| 148 | */ |
| 149 | #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2) |
| 150 | #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2) |
| 151 | #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1) |
| 152 | #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2) |
Ralf Baechle | c46b302 | 2008-10-28 09:37:47 +0000 | [diff] [blame] | 153 | #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \ |
| 154 | cpu_has_mips64r1 | cpu_has_mips64r2) |
Ralf Baechle | 0401572 | 2005-12-09 12:20:49 +0000 | [diff] [blame] | 155 | |
David Daney | 41f0e4d | 2009-05-12 12:41:53 -0700 | [diff] [blame] | 156 | #ifndef cpu_has_mips_r2_exec_hazard |
| 157 | #define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2 |
| 158 | #endif |
| 159 | |
Ralf Baechle | 47740eb | 2009-04-19 03:21:22 +0200 | [diff] [blame] | 160 | /* |
| 161 | * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other |
Ralf Baechle | 417a5eb | 2010-08-05 13:26:01 +0100 | [diff] [blame] | 162 | * pre-MIPS32/MIPS53 processors have CLO, CLZ. The IDT RC64574 is 64-bit and |
| 163 | * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels |
Ralf Baechle | 47740eb | 2009-04-19 03:21:22 +0200 | [diff] [blame] | 164 | * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ. |
| 165 | */ |
| 166 | # ifndef cpu_has_clo_clz |
| 167 | # define cpu_has_clo_clz cpu_has_mips_r |
| 168 | # endif |
| 169 | |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 170 | #ifndef cpu_has_dsp |
| 171 | #define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP) |
| 172 | #endif |
| 173 | |
Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 174 | #ifndef cpu_has_dsp2 |
| 175 | #define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P) |
| 176 | #endif |
| 177 | |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 178 | #ifndef cpu_has_mipsmt |
Chris Dearman | 2e128de | 2006-06-30 12:32:37 +0100 | [diff] [blame] | 179 | #define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT) |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 180 | #endif |
| 181 | |
Ralf Baechle | a369202 | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 182 | #ifndef cpu_has_userlocal |
| 183 | #define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI) |
| 184 | #endif |
| 185 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 186 | #ifdef CONFIG_32BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | # ifndef cpu_has_nofpuex |
| 188 | # define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX) |
| 189 | # endif |
| 190 | # ifndef cpu_has_64bits |
| 191 | # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT) |
| 192 | # endif |
| 193 | # ifndef cpu_has_64bit_zero_reg |
| 194 | # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT) |
| 195 | # endif |
| 196 | # ifndef cpu_has_64bit_gp_regs |
| 197 | # define cpu_has_64bit_gp_regs 0 |
| 198 | # endif |
| 199 | # ifndef cpu_has_64bit_addresses |
| 200 | # define cpu_has_64bit_addresses 0 |
| 201 | # endif |
Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 202 | # ifndef cpu_vmbits |
| 203 | # define cpu_vmbits 31 |
| 204 | # endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | #endif |
| 206 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 207 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | # ifndef cpu_has_nofpuex |
| 209 | # define cpu_has_nofpuex 0 |
| 210 | # endif |
| 211 | # ifndef cpu_has_64bits |
| 212 | # define cpu_has_64bits 1 |
| 213 | # endif |
| 214 | # ifndef cpu_has_64bit_zero_reg |
| 215 | # define cpu_has_64bit_zero_reg 1 |
| 216 | # endif |
| 217 | # ifndef cpu_has_64bit_gp_regs |
| 218 | # define cpu_has_64bit_gp_regs 1 |
| 219 | # endif |
| 220 | # ifndef cpu_has_64bit_addresses |
| 221 | # define cpu_has_64bit_addresses 1 |
| 222 | # endif |
Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 223 | # ifndef cpu_vmbits |
| 224 | # define cpu_vmbits cpu_data[0].vmbits |
| 225 | # define __NEED_VMBITS_PROBE |
| 226 | # endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | #endif |
| 228 | |
Ralf Baechle | f41ae0b | 2006-06-05 17:24:46 +0100 | [diff] [blame] | 229 | #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint) |
| 230 | # define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT) |
| 231 | #elif !defined(cpu_has_vint) |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 232 | # define cpu_has_vint 0 |
Ralf Baechle | f41ae0b | 2006-06-05 17:24:46 +0100 | [diff] [blame] | 233 | #endif |
| 234 | |
| 235 | #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic) |
| 236 | # define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC) |
| 237 | #elif !defined(cpu_has_veic) |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 238 | # define cpu_has_veic 0 |
| 239 | #endif |
| 240 | |
Ralf Baechle | fc5d2d2 | 2006-07-06 13:04:01 +0100 | [diff] [blame] | 241 | #ifndef cpu_has_inclusive_pcaches |
| 242 | #define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | #endif |
| 244 | |
| 245 | #ifndef cpu_dcache_line_size |
Pavel Kiryukhin | 54fd644 | 2007-11-27 19:20:47 +0300 | [diff] [blame] | 246 | #define cpu_dcache_line_size() cpu_data[0].dcache.linesz |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | #endif |
| 248 | #ifndef cpu_icache_line_size |
Pavel Kiryukhin | 54fd644 | 2007-11-27 19:20:47 +0300 | [diff] [blame] | 249 | #define cpu_icache_line_size() cpu_data[0].icache.linesz |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | #endif |
| 251 | #ifndef cpu_scache_line_size |
Pavel Kiryukhin | 54fd644 | 2007-11-27 19:20:47 +0300 | [diff] [blame] | 252 | #define cpu_scache_line_size() cpu_data[0].scache.linesz |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | #endif |
| 254 | |
David Daney | fbeda19 | 2009-05-13 15:59:55 -0700 | [diff] [blame] | 255 | #ifndef cpu_hwrena_impl_bits |
| 256 | #define cpu_hwrena_impl_bits 0 |
| 257 | #endif |
| 258 | |
Al Cooper | da4b62c | 2012-07-13 16:44:51 -0400 | [diff] [blame] | 259 | #ifndef cpu_has_perf_cntr_intr_bit |
| 260 | #define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI) |
| 261 | #endif |
| 262 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 263 | #endif /* __ASM_CPU_FEATURES_H */ |