blob: 9ef89d00970e1abf2c0cf27cfe0aa9e23bd0bdf6 [file] [log] [blame]
Ben Dooks0d1bb412009-06-14 13:52:37 +01001/* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Paul Osmialowski017210d2015-02-04 10:16:59 +010015#include <linux/spinlock.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010016#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/platform_device.h>
Arnd Bergmanncc014f32013-03-04 18:28:21 +010019#include <linux/platform_data/mmc-sdhci-s3c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010021#include <linux/clk.h>
22#include <linux/io.h>
Marek Szyprowski17866e12010-08-10 18:01:58 -070023#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010024#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000025#include <linux/of.h>
26#include <linux/of_gpio.h>
27#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040028#include <linux/pm_runtime.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010029
30#include <linux/mmc/host.h>
31
Ben Dooks0d1bb412009-06-14 13:52:37 +010032#include "sdhci.h"
33
34#define MAX_BUS_CLK (4)
35
Jaehoon Chung57f83242017-01-24 18:27:27 +090036#define S3C_SDHCI_CONTROL2 (0x80)
37#define S3C_SDHCI_CONTROL3 (0x84)
38#define S3C64XX_SDHCI_CONTROL4 (0x8C)
39
Jaehoon Chunge64aae82017-01-24 18:27:28 +090040#define S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR BIT(31)
41#define S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK BIT(30)
42#define S3C_SDHCI_CTRL2_CDINVRXD3 BIT(29)
43#define S3C_SDHCI_CTRL2_SLCARDOUT BIT(28)
Jaehoon Chung57f83242017-01-24 18:27:27 +090044
45#define S3C_SDHCI_CTRL2_FLTCLKSEL_MASK (0xf << 24)
46#define S3C_SDHCI_CTRL2_FLTCLKSEL_SHIFT (24)
47#define S3C_SDHCI_CTRL2_FLTCLKSEL(_x) ((_x) << 24)
48
49#define S3C_SDHCI_CTRL2_LVLDAT_MASK (0xff << 16)
50#define S3C_SDHCI_CTRL2_LVLDAT_SHIFT (16)
51#define S3C_SDHCI_CTRL2_LVLDAT(_x) ((_x) << 16)
52
Jaehoon Chunge64aae82017-01-24 18:27:28 +090053#define S3C_SDHCI_CTRL2_ENFBCLKTX BIT(15)
54#define S3C_SDHCI_CTRL2_ENFBCLKRX BIT(14)
55#define S3C_SDHCI_CTRL2_SDCDSEL BIT(13)
56#define S3C_SDHCI_CTRL2_SDSIGPC BIT(12)
57#define S3C_SDHCI_CTRL2_ENBUSYCHKTXSTART BIT(11)
Jaehoon Chung57f83242017-01-24 18:27:27 +090058
59#define S3C_SDHCI_CTRL2_DFCNT_MASK (0x3 << 9)
60#define S3C_SDHCI_CTRL2_DFCNT_SHIFT (9)
61#define S3C_SDHCI_CTRL2_DFCNT_NONE (0x0 << 9)
62#define S3C_SDHCI_CTRL2_DFCNT_4SDCLK (0x1 << 9)
63#define S3C_SDHCI_CTRL2_DFCNT_16SDCLK (0x2 << 9)
64#define S3C_SDHCI_CTRL2_DFCNT_64SDCLK (0x3 << 9)
65
Jaehoon Chunge64aae82017-01-24 18:27:28 +090066#define S3C_SDHCI_CTRL2_ENCLKOUTHOLD BIT(8)
67#define S3C_SDHCI_CTRL2_RWAITMODE BIT(7)
68#define S3C_SDHCI_CTRL2_DISBUFRD BIT(6)
69
Jaehoon Chung57f83242017-01-24 18:27:27 +090070#define S3C_SDHCI_CTRL2_SELBASECLK_MASK (0x3 << 4)
71#define S3C_SDHCI_CTRL2_SELBASECLK_SHIFT (4)
Jaehoon Chunge64aae82017-01-24 18:27:28 +090072#define S3C_SDHCI_CTRL2_PWRSYNC BIT(3)
73#define S3C_SDHCI_CTRL2_ENCLKOUTMSKCON BIT(1)
74#define S3C_SDHCI_CTRL2_HWINITFIN BIT(0)
Jaehoon Chung57f83242017-01-24 18:27:27 +090075
Jaehoon Chunge64aae82017-01-24 18:27:28 +090076#define S3C_SDHCI_CTRL3_FCSEL3 BIT(31)
77#define S3C_SDHCI_CTRL3_FCSEL2 BIT(23)
78#define S3C_SDHCI_CTRL3_FCSEL1 BIT(15)
79#define S3C_SDHCI_CTRL3_FCSEL0 BIT(7)
Jaehoon Chung57f83242017-01-24 18:27:27 +090080
81#define S3C_SDHCI_CTRL3_FIA3_MASK (0x7f << 24)
82#define S3C_SDHCI_CTRL3_FIA3_SHIFT (24)
83#define S3C_SDHCI_CTRL3_FIA3(_x) ((_x) << 24)
84
85#define S3C_SDHCI_CTRL3_FIA2_MASK (0x7f << 16)
86#define S3C_SDHCI_CTRL3_FIA2_SHIFT (16)
87#define S3C_SDHCI_CTRL3_FIA2(_x) ((_x) << 16)
88
89#define S3C_SDHCI_CTRL3_FIA1_MASK (0x7f << 8)
90#define S3C_SDHCI_CTRL3_FIA1_SHIFT (8)
91#define S3C_SDHCI_CTRL3_FIA1(_x) ((_x) << 8)
92
93#define S3C_SDHCI_CTRL3_FIA0_MASK (0x7f << 0)
94#define S3C_SDHCI_CTRL3_FIA0_SHIFT (0)
95#define S3C_SDHCI_CTRL3_FIA0(_x) ((_x) << 0)
96
97#define S3C64XX_SDHCI_CONTROL4_DRIVE_MASK (0x3 << 16)
98#define S3C64XX_SDHCI_CONTROL4_DRIVE_SHIFT (16)
99#define S3C64XX_SDHCI_CONTROL4_DRIVE_2mA (0x0 << 16)
100#define S3C64XX_SDHCI_CONTROL4_DRIVE_4mA (0x1 << 16)
101#define S3C64XX_SDHCI_CONTROL4_DRIVE_7mA (0x2 << 16)
102#define S3C64XX_SDHCI_CONTROL4_DRIVE_9mA (0x3 << 16)
103
104#define S3C64XX_SDHCI_CONTROL4_BUSY (1)
105
Ben Dooks0d1bb412009-06-14 13:52:37 +0100106/**
107 * struct sdhci_s3c - S3C SDHCI instance
108 * @host: The SDHCI host created
109 * @pdev: The platform device we where created from.
110 * @ioarea: The resource created when we claimed the IO area.
111 * @pdata: The platform data for this controller.
112 * @cur_clk: The index of the current bus clock.
113 * @clk_io: The clock for the internal bus interface.
114 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
115 */
116struct sdhci_s3c {
117 struct sdhci_host *host;
118 struct platform_device *pdev;
119 struct resource *ioarea;
120 struct s3c_sdhci_platdata *pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100121 int cur_clk;
Marek Szyprowski17866e12010-08-10 18:01:58 -0700122 int ext_cd_irq;
123 int ext_cd_gpio;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100124
125 struct clk *clk_io;
126 struct clk *clk_bus[MAX_BUS_CLK];
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100127 unsigned long clk_rates[MAX_BUS_CLK];
Russell King17710592014-04-25 12:58:55 +0100128
129 bool no_divider;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100130};
131
Thomas Abraham3119936a2012-02-16 22:23:58 +0900132/**
133 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
134 * @sdhci_quirks: sdhci host specific quirks.
135 *
136 * Specifies platform specific configuration of sdhci controller.
137 * Note: A structure for driver specific platform data is used for future
138 * expansion of its usage.
139 */
140struct sdhci_s3c_drv_data {
141 unsigned int sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100142 bool no_divider;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900143};
144
Ben Dooks0d1bb412009-06-14 13:52:37 +0100145static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
146{
147 return sdhci_priv(host);
148}
149
150/**
Ben Dooks0d1bb412009-06-14 13:52:37 +0100151 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
152 * @host: The SDHCI host instance.
153 *
154 * Callback to return the maximum clock rate acheivable by the controller.
155*/
156static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
157{
158 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100159 unsigned long rate, max = 0;
160 int src;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100161
Tomasz Figa222a13c2014-01-11 22:39:04 +0100162 for (src = 0; src < MAX_BUS_CLK; src++) {
163 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100164 if (rate > max)
165 max = rate;
166 }
167
168 return max;
169}
170
Ben Dooks0d1bb412009-06-14 13:52:37 +0100171/**
172 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
173 * @ourhost: Our SDHCI instance.
174 * @src: The source clock index.
175 * @wanted: The clock frequency wanted.
176 */
177static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
178 unsigned int src,
179 unsigned int wanted)
180{
181 unsigned long rate;
182 struct clk *clksrc = ourhost->clk_bus[src];
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100183 int shift;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100184
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100185 if (IS_ERR(clksrc))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100186 return UINT_MAX;
187
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900188 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900189 * If controller uses a non-standard clock division, find the best clock
190 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900191 */
Russell King17710592014-04-25 12:58:55 +0100192 if (ourhost->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900193 rate = clk_round_rate(clksrc, wanted);
194 return wanted - rate;
195 }
196
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100197 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100198
Tomasz Figa22003002014-01-11 22:39:06 +0100199 for (shift = 0; shift <= 8; ++shift) {
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100200 if ((rate >> shift) <= wanted)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100201 break;
202 }
203
Tomasz Figa22003002014-01-11 22:39:06 +0100204 if (shift > 8) {
205 dev_dbg(&ourhost->pdev->dev,
206 "clk %d: rate %ld, min rate %lu > wanted %u\n",
207 src, rate, rate / 256, wanted);
208 return UINT_MAX;
209 }
210
Ben Dooks0d1bb412009-06-14 13:52:37 +0100211 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100212 src, rate, wanted, rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100213
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100214 return wanted - (rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100215}
216
217/**
218 * sdhci_s3c_set_clock - callback on clock change
219 * @host: The SDHCI host being changed
220 * @clock: The clock rate being requested.
221 *
222 * When the card's clock is going to be changed, look at the new frequency
223 * and find the best clock source to go with it.
224*/
225static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
226{
227 struct sdhci_s3c *ourhost = to_s3c(host);
228 unsigned int best = UINT_MAX;
229 unsigned int delta;
230 int best_src = 0;
231 int src;
232 u32 ctrl;
233
Russell King1650d0c2014-04-25 12:58:50 +0100234 host->mmc->actual_clock = 0;
235
Ben Dooks0d1bb412009-06-14 13:52:37 +0100236 /* don't bother if the clock is going off. */
Russell King17710592014-04-25 12:58:55 +0100237 if (clock == 0) {
238 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100239 return;
Russell King17710592014-04-25 12:58:55 +0100240 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100241
242 for (src = 0; src < MAX_BUS_CLK; src++) {
243 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
244 if (delta < best) {
245 best = delta;
246 best_src = src;
247 }
248 }
249
250 dev_dbg(&ourhost->pdev->dev,
251 "selected source %d, clock %d, delta %d\n",
252 best_src, clock, best);
253
254 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100255 if (ourhost->cur_clk != best_src) {
256 struct clk *clk = ourhost->clk_bus[best_src];
257
Thomas Abraham0f310a052012-10-03 08:35:43 +0900258 clk_prepare_enable(clk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100259 if (ourhost->cur_clk >= 0)
260 clk_disable_unprepare(
261 ourhost->clk_bus[ourhost->cur_clk]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100262
263 ourhost->cur_clk = best_src;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100264 host->max_clk = ourhost->clk_rates[best_src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100265 }
266
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100267 /* turn clock off to card before changing clock source */
268 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
269
270 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
271 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
272 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
273 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
274
Thomas Abraham6fe47172011-09-14 12:39:17 +0530275 /* reprogram default hardware configuration */
276 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
277 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100278
Thomas Abraham6fe47172011-09-14 12:39:17 +0530279 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
280 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
281 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
282 S3C_SDHCI_CTRL2_ENFBCLKRX |
283 S3C_SDHCI_CTRL2_DFCNT_NONE |
284 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
285 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100286
Thomas Abraham6fe47172011-09-14 12:39:17 +0530287 /* reconfigure the controller for new clock rate */
288 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
289 if (clock < 25 * 1000000)
290 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
291 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Russell King17710592014-04-25 12:58:55 +0100292
293 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100294}
295
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700296/**
297 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
298 * @host: The SDHCI host being queried
299 *
300 * To init mmc host properly a minimal clock value is needed. For high system
301 * bus clock's values the standard formula gives values out of allowed range.
302 * The clock still can be set to lower values, if clock source other then
303 * system bus is selected.
304*/
305static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
306{
307 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100308 unsigned long rate, min = ULONG_MAX;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700309 int src;
310
311 for (src = 0; src < MAX_BUS_CLK; src++) {
Tomasz Figa222a13c2014-01-11 22:39:04 +0100312 rate = ourhost->clk_rates[src] / 256;
313 if (!rate)
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700314 continue;
Tomasz Figa222a13c2014-01-11 22:39:04 +0100315 if (rate < min)
316 min = rate;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700317 }
Tomasz Figa222a13c2014-01-11 22:39:04 +0100318
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700319 return min;
320}
321
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900322/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
323static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
324{
325 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100326 unsigned long rate, max = 0;
327 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900328
Tomasz Figa222a13c2014-01-11 22:39:04 +0100329 for (src = 0; src < MAX_BUS_CLK; src++) {
330 struct clk *clk;
331
332 clk = ourhost->clk_bus[src];
333 if (IS_ERR(clk))
334 continue;
335
336 rate = clk_round_rate(clk, ULONG_MAX);
337 if (rate > max)
338 max = rate;
339 }
340
341 return max;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900342}
343
344/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
345static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
346{
347 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100348 unsigned long rate, min = ULONG_MAX;
349 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900350
Tomasz Figa222a13c2014-01-11 22:39:04 +0100351 for (src = 0; src < MAX_BUS_CLK; src++) {
352 struct clk *clk;
353
354 clk = ourhost->clk_bus[src];
355 if (IS_ERR(clk))
356 continue;
357
358 rate = clk_round_rate(clk, 0);
359 if (rate < min)
360 min = rate;
361 }
362
363 return min;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900364}
365
366/* sdhci_cmu_set_clock - callback on clock change.*/
367static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
368{
369 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900370 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900371 unsigned long timeout;
372 u16 clk = 0;
Mark Browncd0cfdd2014-11-04 12:26:42 +0000373 int ret;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900374
Russell King1650d0c2014-04-25 12:58:50 +0100375 host->mmc->actual_clock = 0;
376
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900377 /* If the clock is going off, set to 0 at clock control register */
378 if (clock == 0) {
379 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900380 return;
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900381 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900382
383 sdhci_s3c_set_clock(host, clock);
384
Paul Osmialowski017210d2015-02-04 10:16:59 +0100385 /* Reset SD Clock Enable */
386 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
387 clk &= ~SDHCI_CLOCK_CARD_EN;
388 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
389
Mark Browncd0cfdd2014-11-04 12:26:42 +0000390 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
391 if (ret != 0) {
392 dev_err(dev, "%s: failed to set clock rate %uHz\n",
393 mmc_hostname(host->mmc), clock);
394 return;
395 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900396
Thomas Abraham3119936a2012-02-16 22:23:58 +0900397 clk = SDHCI_CLOCK_INT_EN;
398 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
399
400 /* Wait max 20 ms */
401 timeout = 20;
402 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
403 & SDHCI_CLOCK_INT_STABLE)) {
404 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900405 dev_err(dev, "%s: Internal clock never stabilised.\n",
406 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900407 return;
408 }
409 timeout--;
410 mdelay(1);
411 }
412
413 clk |= SDHCI_CLOCK_CARD_EN;
414 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900415}
416
Ben Dooks0d1bb412009-06-14 13:52:37 +0100417static struct sdhci_ops sdhci_s3c_ops = {
418 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100419 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700420 .get_min_clock = sdhci_s3c_get_min_clock,
Michał Mirosław5b7f5ea2017-08-14 22:00:26 +0200421 .set_bus_width = sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100422 .reset = sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100423 .set_uhs_signaling = sdhci_set_uhs_signaling,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100424};
425
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000426#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500427static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000428 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
429{
430 struct device_node *node = dev->of_node;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000431 u32 max_width;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000432
433 /* if the bus-width property is not specified, assume width as 1 */
434 if (of_property_read_u32(node, "bus-width", &max_width))
435 max_width = 1;
436 pdata->max_width = max_width;
437
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000438 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530439 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000440 pdata->cd_type = S3C_SDHCI_CD_NONE;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530441 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000442 }
443
Tushar Beheraab5023e2012-11-20 09:41:53 +0530444 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000445 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530446 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000447 }
448
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900449 if (of_get_named_gpio(node, "cd-gpios", 0))
Thomas Abrahame19499a2013-03-06 17:06:16 +0530450 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000451
Tomasz Figab96efcc2012-11-16 15:28:17 +0100452 /* assuming internal card detect that will be configured by pinctrl */
453 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000454 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000455}
456#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500457static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000458 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
459{
460 return -EINVAL;
461}
462#endif
463
464static const struct of_device_id sdhci_s3c_dt_match[];
465
Thomas Abraham3119936a2012-02-16 22:23:58 +0900466static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
467 struct platform_device *pdev)
468{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000469#ifdef CONFIG_OF
470 if (pdev->dev.of_node) {
471 const struct of_device_id *match;
472 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
473 return (struct sdhci_s3c_drv_data *)match->data;
474 }
475#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900476 return (struct sdhci_s3c_drv_data *)
477 platform_get_device_id(pdev)->driver_data;
478}
479
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500480static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100481{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900482 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900483 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100484 struct device *dev = &pdev->dev;
485 struct sdhci_host *host;
486 struct sdhci_s3c *sc;
487 struct resource *res;
488 int ret, irq, ptr, clks;
489
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000490 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100491 dev_err(dev, "no device data specified\n");
492 return -ENOENT;
493 }
494
495 irq = platform_get_irq(pdev, 0);
496 if (irq < 0) {
497 dev_err(dev, "no irq specified\n");
498 return irq;
499 }
500
Ben Dooks0d1bb412009-06-14 13:52:37 +0100501 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
502 if (IS_ERR(host)) {
503 dev_err(dev, "sdhci_alloc_host() failed\n");
504 return PTR_ERR(host);
505 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000506 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100507
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900508 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
509 if (!pdata) {
510 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500511 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900512 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000513
514 if (pdev->dev.of_node) {
515 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
516 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500517 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000518 } else {
519 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
520 sc->ext_cd_gpio = -1; /* invalid gpio number */
521 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900522
Thomas Abraham3119936a2012-02-16 22:23:58 +0900523 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100524
525 sc->host = host;
526 sc->pdev = pdev;
527 sc->pdata = pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100528 sc->cur_clk = -1;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100529
530 platform_set_drvdata(pdev, host);
531
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900532 sc->clk_io = devm_clk_get(dev, "hsmmc");
Ben Dooks0d1bb412009-06-14 13:52:37 +0100533 if (IS_ERR(sc->clk_io)) {
534 dev_err(dev, "failed to get io clock\n");
535 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500536 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100537 }
538
539 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a052012-10-03 08:35:43 +0900540 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100541
542 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900543 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100544
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900545 snprintf(name, 14, "mmc_busclk.%d", ptr);
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100546 sc->clk_bus[ptr] = devm_clk_get(dev, name);
547 if (IS_ERR(sc->clk_bus[ptr]))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100548 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100549
550 clks++;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100551 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
552
Ben Dooks0d1bb412009-06-14 13:52:37 +0100553 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100554 ptr, name, sc->clk_rates[ptr]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100555 }
556
557 if (clks == 0) {
558 dev_err(dev, "failed to find any bus clocks\n");
559 ret = -ENOENT;
560 goto err_no_busclks;
561 }
562
Julia Lawall9bda6da2012-03-08 23:24:53 -0500563 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100564 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
565 if (IS_ERR(host->ioaddr)) {
566 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100567 goto err_req_regs;
568 }
569
570 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
571 if (pdata->cfg_gpio)
572 pdata->cfg_gpio(pdev, pdata->max_width);
573
574 host->hw_name = "samsung-hsmmc";
575 host->ops = &sdhci_s3c_ops;
576 host->quirks = 0;
Jaehoon Chung285e2442013-08-02 23:09:00 +0900577 host->quirks2 = 0;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100578 host->irq = irq;
579
580 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700581 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700582 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Russell King17710592014-04-25 12:58:55 +0100583 if (drv_data) {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900584 host->quirks |= drv_data->sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100585 sc->no_divider = drv_data->no_divider;
586 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100587
588#ifndef CONFIG_MMC_SDHCI_S3C_DMA
589
590 /* we currently see overruns on errors, so disable the SDMA
591 * support as well. */
592 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
593
Ben Dooks0d1bb412009-06-14 13:52:37 +0100594#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
595
596 /* It seems we do not get an DATA transfer complete on non-busy
597 * transfers, not sure if this is a problem with this specific
598 * SDHCI block, or a missing configuration that needs to be set. */
599 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
600
Kyungmin Park732f0e32010-10-30 12:58:56 +0900601 /* This host supports the Auto CMD12 */
602 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
603
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900604 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
605 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
606
Marek Szyprowski17866e12010-08-10 18:01:58 -0700607 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
608 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
609 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
610
611 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
612 host->mmc->caps = MMC_CAP_NONREMOVABLE;
613
Thomas Abraham0d22c772012-03-31 23:29:45 -0400614 switch (pdata->max_width) {
615 case 8:
616 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
617 case 4:
618 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
619 break;
620 }
621
Sangwook Leefa1773c2011-11-07 17:05:22 +0000622 if (pdata->pm_caps)
623 host->mmc->pm_caps |= pdata->pm_caps;
624
Ben Dooks0d1bb412009-06-14 13:52:37 +0100625 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
626 SDHCI_QUIRK_32BIT_DMA_SIZE);
627
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700628 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
629 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
630
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900631 /*
632 * If controller does not have internal clock divider,
633 * we can use overriding functions instead of default.
634 */
Russell King17710592014-04-25 12:58:55 +0100635 if (sc->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900636 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
637 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
638 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
639 }
640
Jeongbae Seob3824f22010-10-08 17:46:20 +0900641 /* It supports additional host capabilities if needed */
642 if (pdata->host_caps)
643 host->mmc->caps |= pdata->host_caps;
644
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900645 if (pdata->host_caps2)
646 host->mmc->caps2 |= pdata->host_caps2;
647
Mark Brown9f4e8152012-03-31 23:31:55 -0400648 pm_runtime_enable(&pdev->dev);
649 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
650 pm_runtime_use_autosuspend(&pdev->dev);
651 pm_suspend_ignore_children(&pdev->dev, 1);
652
Ulf Hanssonf8e32602014-12-18 10:41:42 +0100653 ret = mmc_of_parse(host->mmc);
654 if (ret)
655 goto err_req_regs;
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900656
Ben Dooks0d1bb412009-06-14 13:52:37 +0100657 ret = sdhci_add_host(host);
Jisheng Zhangfb8617e2018-05-25 15:15:09 +0800658 if (ret)
Julia Lawall9bda6da2012-03-08 23:24:53 -0500659 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100660
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100661#ifdef CONFIG_PM
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900662 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
663 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000664#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100665 return 0;
666
Ben Dooks0d1bb412009-06-14 13:52:37 +0100667 err_req_regs:
Bartlomiej Zolnierkiewicz221414d2014-08-07 18:07:07 +0200668 pm_runtime_disable(&pdev->dev);
669
Ben Dooks0d1bb412009-06-14 13:52:37 +0100670 err_no_busclks:
Thomas Abraham0f310a052012-10-03 08:35:43 +0900671 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100672
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500673 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100674 sdhci_free_host(host);
675
676 return ret;
677}
678
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500679static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100680{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700681 struct sdhci_host *host = platform_get_drvdata(pdev);
682 struct sdhci_s3c *sc = sdhci_priv(host);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700683
684 if (sc->ext_cd_irq)
685 free_irq(sc->ext_cd_irq, sc);
686
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100687#ifdef CONFIG_PM
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900688 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900689 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000690#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700691 sdhci_remove_host(host, 1);
692
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000693 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400694 pm_runtime_disable(&pdev->dev);
695
Thomas Abraham0f310a052012-10-03 08:35:43 +0900696 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700697
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700698 sdhci_free_host(host);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700699
Ben Dooks0d1bb412009-06-14 13:52:37 +0100700 return 0;
701}
702
Mark Brownd5e9c022012-03-03 00:46:41 +0000703#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100704static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100705{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100706 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100707
Adrian Hunterd38dcad2017-03-20 19:50:32 +0200708 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
709 mmc_retune_needed(host->mmc);
710
Manuel Lauss29495aa2011-11-03 11:09:45 +0100711 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100712}
713
Manuel Lauss29495aa2011-11-03 11:09:45 +0100714static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100715{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100716 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100717
Wonil Choi65d13512011-06-29 11:38:38 +0900718 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100719}
Mark Brownd5e9c022012-03-03 00:46:41 +0000720#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100721
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100722#ifdef CONFIG_PM
Mark Brown9f4e8152012-03-31 23:31:55 -0400723static int sdhci_s3c_runtime_suspend(struct device *dev)
724{
725 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000726 struct sdhci_s3c *ourhost = to_s3c(host);
727 struct clk *busclk = ourhost->clk_io;
728 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400729
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000730 ret = sdhci_runtime_suspend_host(host);
731
Adrian Hunterd38dcad2017-03-20 19:50:32 +0200732 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
733 mmc_retune_needed(host->mmc);
734
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100735 if (ourhost->cur_clk >= 0)
736 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Thomas Abraham0f310a052012-10-03 08:35:43 +0900737 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000738 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400739}
740
741static int sdhci_s3c_runtime_resume(struct device *dev)
742{
743 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000744 struct sdhci_s3c *ourhost = to_s3c(host);
745 struct clk *busclk = ourhost->clk_io;
746 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400747
Thomas Abraham0f310a052012-10-03 08:35:43 +0900748 clk_prepare_enable(busclk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100749 if (ourhost->cur_clk >= 0)
750 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000751 ret = sdhci_runtime_resume_host(host);
752 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400753}
754#endif
755
Manuel Lauss29495aa2011-11-03 11:09:45 +0100756static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000757 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400758 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
759 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100760};
761
Krzysztof Kozlowski4d0aa492015-05-02 00:49:22 +0900762static const struct platform_device_id sdhci_s3c_driver_ids[] = {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900763 {
764 .name = "s3c-sdhci",
765 .driver_data = (kernel_ulong_t)NULL,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900766 },
767 { }
768};
769MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
770
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000771#ifdef CONFIG_OF
Marek Szyprowski3a8e9ca2017-10-04 08:38:24 +0200772static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
773 .no_divider = true,
774};
775
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000776static const struct of_device_id sdhci_s3c_dt_match[] = {
777 { .compatible = "samsung,s3c6410-sdhci", },
778 { .compatible = "samsung,exynos4210-sdhci",
Marek Szyprowski3a8e9ca2017-10-04 08:38:24 +0200779 .data = &exynos4_sdhci_drv_data },
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000780 {},
781};
782MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
783#endif
784
Ben Dooks0d1bb412009-06-14 13:52:37 +0100785static struct platform_driver sdhci_s3c_driver = {
786 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500787 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900788 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100789 .driver = {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100790 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000791 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Ulf Hansson6b3a1942016-07-27 11:23:37 +0200792 .pm = &sdhci_s3c_pmops,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100793 },
794};
795
Axel Lind1f81a62011-11-26 12:55:43 +0800796module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100797
798MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
799MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
800MODULE_LICENSE("GPL v2");
801MODULE_ALIAS("platform:s3c-sdhci");