blob: 1e3824215ac9a066e1e6315edb03481f252ec81f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080029/* We use the hw_value as an index into our private channel structure */
30
31#define CHAN2G(_freq, _idx) { \
32 .center_freq = (_freq), \
33 .hw_value = (_idx), \
34 .max_power = 30, \
35}
36
37#define CHAN5G(_freq, _idx) { \
38 .band = IEEE80211_BAND_5GHZ, \
39 .center_freq = (_freq), \
40 .hw_value = (_idx), \
41 .max_power = 30, \
42}
43
44/* Some 2 GHz radios are actually tunable on 2312-2732
45 * on 5 MHz steps, we support the channels which we know
46 * we have calibration data for all cards though to make
47 * this static */
48static struct ieee80211_channel ath9k_2ghz_chantable[] = {
49 CHAN2G(2412, 0), /* Channel 1 */
50 CHAN2G(2417, 1), /* Channel 2 */
51 CHAN2G(2422, 2), /* Channel 3 */
52 CHAN2G(2427, 3), /* Channel 4 */
53 CHAN2G(2432, 4), /* Channel 5 */
54 CHAN2G(2437, 5), /* Channel 6 */
55 CHAN2G(2442, 6), /* Channel 7 */
56 CHAN2G(2447, 7), /* Channel 8 */
57 CHAN2G(2452, 8), /* Channel 9 */
58 CHAN2G(2457, 9), /* Channel 10 */
59 CHAN2G(2462, 10), /* Channel 11 */
60 CHAN2G(2467, 11), /* Channel 12 */
61 CHAN2G(2472, 12), /* Channel 13 */
62 CHAN2G(2484, 13), /* Channel 14 */
63};
64
65/* Some 5 GHz radios are actually tunable on XXXX-YYYY
66 * on 5 MHz steps, we support the channels which we know
67 * we have calibration data for all cards though to make
68 * this static */
69static struct ieee80211_channel ath9k_5ghz_chantable[] = {
70 /* _We_ call this UNII 1 */
71 CHAN5G(5180, 14), /* Channel 36 */
72 CHAN5G(5200, 15), /* Channel 40 */
73 CHAN5G(5220, 16), /* Channel 44 */
74 CHAN5G(5240, 17), /* Channel 48 */
75 /* _We_ call this UNII 2 */
76 CHAN5G(5260, 18), /* Channel 52 */
77 CHAN5G(5280, 19), /* Channel 56 */
78 CHAN5G(5300, 20), /* Channel 60 */
79 CHAN5G(5320, 21), /* Channel 64 */
80 /* _We_ call this "Middle band" */
81 CHAN5G(5500, 22), /* Channel 100 */
82 CHAN5G(5520, 23), /* Channel 104 */
83 CHAN5G(5540, 24), /* Channel 108 */
84 CHAN5G(5560, 25), /* Channel 112 */
85 CHAN5G(5580, 26), /* Channel 116 */
86 CHAN5G(5600, 27), /* Channel 120 */
87 CHAN5G(5620, 28), /* Channel 124 */
88 CHAN5G(5640, 29), /* Channel 128 */
89 CHAN5G(5660, 30), /* Channel 132 */
90 CHAN5G(5680, 31), /* Channel 136 */
91 CHAN5G(5700, 32), /* Channel 140 */
92 /* _We_ call this UNII 3 */
93 CHAN5G(5745, 33), /* Channel 149 */
94 CHAN5G(5765, 34), /* Channel 153 */
95 CHAN5G(5785, 35), /* Channel 157 */
96 CHAN5G(5805, 36), /* Channel 161 */
97 CHAN5G(5825, 37), /* Channel 165 */
98};
99
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800100static void ath_cache_conf_rate(struct ath_softc *sc,
101 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530102{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800103 switch (conf->channel->band) {
104 case IEEE80211_BAND_2GHZ:
105 if (conf_is_ht20(conf))
106 sc->cur_rate_table =
107 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
108 else if (conf_is_ht40_minus(conf))
109 sc->cur_rate_table =
110 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
111 else if (conf_is_ht40_plus(conf))
112 sc->cur_rate_table =
113 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800114 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800115 sc->cur_rate_table =
116 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800117 break;
118 case IEEE80211_BAND_5GHZ:
119 if (conf_is_ht20(conf))
120 sc->cur_rate_table =
121 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
122 else if (conf_is_ht40_minus(conf))
123 sc->cur_rate_table =
124 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
125 else if (conf_is_ht40_plus(conf))
126 sc->cur_rate_table =
127 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
128 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800129 sc->cur_rate_table =
130 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800131 break;
132 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800133 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800134 break;
135 }
Sujithff37e332008-11-24 12:07:55 +0530136}
137
138static void ath_update_txpow(struct ath_softc *sc)
139{
Sujithcbe61d82009-02-09 13:27:12 +0530140 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530141 u32 txpow;
142
Sujith17d79042009-02-09 13:27:03 +0530143 if (sc->curtxpow != sc->config.txpowlimit) {
144 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530145 /* read back in case value is clamped */
146 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530147 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530148 }
149}
150
151static u8 parse_mpdudensity(u8 mpdudensity)
152{
153 /*
154 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
155 * 0 for no restriction
156 * 1 for 1/4 us
157 * 2 for 1/2 us
158 * 3 for 1 us
159 * 4 for 2 us
160 * 5 for 4 us
161 * 6 for 8 us
162 * 7 for 16 us
163 */
164 switch (mpdudensity) {
165 case 0:
166 return 0;
167 case 1:
168 case 2:
169 case 3:
170 /* Our lower layer calculations limit our precision to
171 1 microsecond */
172 return 1;
173 case 4:
174 return 2;
175 case 5:
176 return 4;
177 case 6:
178 return 8;
179 case 7:
180 return 16;
181 default:
182 return 0;
183 }
184}
185
186static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
187{
188 struct ath_rate_table *rate_table = NULL;
189 struct ieee80211_supported_band *sband;
190 struct ieee80211_rate *rate;
191 int i, maxrates;
192
193 switch (band) {
194 case IEEE80211_BAND_2GHZ:
195 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
196 break;
197 case IEEE80211_BAND_5GHZ:
198 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
199 break;
200 default:
201 break;
202 }
203
204 if (rate_table == NULL)
205 return;
206
207 sband = &sc->sbands[band];
208 rate = sc->rates[band];
209
210 if (rate_table->rate_cnt > ATH_RATE_MAX)
211 maxrates = ATH_RATE_MAX;
212 else
213 maxrates = rate_table->rate_cnt;
214
215 for (i = 0; i < maxrates; i++) {
216 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
217 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530218 if (rate_table->info[i].short_preamble) {
219 rate[i].hw_value_short = rate_table->info[i].ratecode |
220 rate_table->info[i].short_preamble;
221 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
222 }
Sujithff37e332008-11-24 12:07:55 +0530223 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530224
Sujith04bd46382008-11-28 22:18:05 +0530225 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
226 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530227 }
228}
229
Sujithff37e332008-11-24 12:07:55 +0530230/*
231 * Set/change channels. If the channel is really being changed, it's done
232 * by reseting the chip. To accomplish this we must first cleanup any pending
233 * DMA, then restart stuff.
234*/
235static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
236{
Sujithcbe61d82009-02-09 13:27:12 +0530237 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530238 bool fastcc = true, stopped;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800239 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800240 struct ieee80211_channel *channel = hw->conf.channel;
241 int r;
Sujithff37e332008-11-24 12:07:55 +0530242
243 if (sc->sc_flags & SC_OP_INVALID)
244 return -EIO;
245
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530246 ath9k_ps_wakeup(sc);
247
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800248 /*
249 * This is only performed if the channel settings have
250 * actually changed.
251 *
252 * To switch channels clear any pending DMA operations;
253 * wait long enough for the RX fifo to drain, reset the
254 * hardware at the new frequency, and then re-enable
255 * the relevant bits of the h/w.
256 */
257 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530258 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800259 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530260
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800261 /* XXX: do not flush receive queue here. We don't want
262 * to flush data frames already in queue because of
263 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
266 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530267
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800268 DPRINTF(sc, ATH_DBG_CONFIG,
269 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530270 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800271 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530272
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800273 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800274
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 r = ath9k_hw_reset(ah, hchan, fastcc);
276 if (r) {
277 DPRINTF(sc, ATH_DBG_FATAL,
278 "Unable to reset channel (%u Mhz) "
279 "reset status %u\n",
280 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530281 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800282 return r;
Sujithff37e332008-11-24 12:07:55 +0530283 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800284 spin_unlock_bh(&sc->sc_resetlock);
285
286 sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
287 sc->sc_flags &= ~SC_OP_FULL_RESET;
288
289 if (ath_startrecv(sc) != 0) {
290 DPRINTF(sc, ATH_DBG_FATAL,
291 "Unable to restart recv logic\n");
292 return -EIO;
293 }
294
295 ath_cache_conf_rate(sc, &hw->conf);
296 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530297 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530298 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530299 return 0;
300}
301
302/*
303 * This routine performs the periodic noise floor calibration function
304 * that is used to adjust and optimize the chip performance. This
305 * takes environmental changes (location, temperature) into account.
306 * When the task is complete, it reschedules itself depending on the
307 * appropriate interval that was calculated.
308 */
309static void ath_ani_calibrate(unsigned long data)
310{
Sujith20977d32009-02-20 15:13:28 +0530311 struct ath_softc *sc = (struct ath_softc *)data;
312 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530313 bool longcal = false;
314 bool shortcal = false;
315 bool aniflag = false;
316 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530317 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530318
Sujith20977d32009-02-20 15:13:28 +0530319 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
320 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530321
322 /*
323 * don't calibrate when we're scanning.
324 * we are most likely not on our home channel.
325 */
Sujithb77f4832008-12-07 21:44:03 +0530326 if (sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)
Sujith20977d32009-02-20 15:13:28 +0530327 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530328
329 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530330 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530331 longcal = true;
Sujith04bd46382008-11-28 22:18:05 +0530332 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530333 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530334 }
335
Sujith17d79042009-02-09 13:27:03 +0530336 /* Short calibration applies only while caldone is false */
337 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530338 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530339 shortcal = true;
Sujith04bd46382008-11-28 22:18:05 +0530340 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530341 sc->ani.shortcal_timer = timestamp;
342 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530343 }
344 } else {
Sujith17d79042009-02-09 13:27:03 +0530345 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530346 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530347 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
348 if (sc->ani.caldone)
349 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530350 }
351 }
352
353 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530354 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530355 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530356 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530357 }
358
359 /* Skip all processing if there's nothing to do. */
360 if (longcal || shortcal || aniflag) {
361 /* Call ANI routine if necessary */
362 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530363 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530364
365 /* Perform calibration if necessary */
366 if (longcal || shortcal) {
367 bool iscaldone = false;
368
Sujith2660b812009-02-09 13:27:26 +0530369 if (ath9k_hw_calibrate(ah, ah->curchan,
Sujith17d79042009-02-09 13:27:03 +0530370 sc->rx_chainmask, longcal,
Sujithff37e332008-11-24 12:07:55 +0530371 &iscaldone)) {
372 if (longcal)
Sujith17d79042009-02-09 13:27:03 +0530373 sc->ani.noise_floor =
Sujithff37e332008-11-24 12:07:55 +0530374 ath9k_hw_getchan_noise(ah,
Sujith2660b812009-02-09 13:27:26 +0530375 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530376
377 DPRINTF(sc, ATH_DBG_ANI,
Sujith04bd46382008-11-28 22:18:05 +0530378 "calibrate chan %u/%x nf: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530379 ah->curchan->channel,
380 ah->curchan->channelFlags,
Sujith17d79042009-02-09 13:27:03 +0530381 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530382 } else {
383 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +0530384 "calibrate chan %u/%x failed\n",
Sujith2660b812009-02-09 13:27:26 +0530385 ah->curchan->channel,
386 ah->curchan->channelFlags);
Sujithff37e332008-11-24 12:07:55 +0530387 }
Sujith17d79042009-02-09 13:27:03 +0530388 sc->ani.caldone = iscaldone;
Sujithff37e332008-11-24 12:07:55 +0530389 }
390 }
391
Sujith20977d32009-02-20 15:13:28 +0530392set_timer:
Sujithff37e332008-11-24 12:07:55 +0530393 /*
394 * Set timer interval based on previous results.
395 * The interval must be the shortest necessary to satisfy ANI,
396 * short calibration and long calibration.
397 */
Sujithaac92072008-12-02 18:37:54 +0530398 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530399 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530400 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530401 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530402 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530403
Sujith17d79042009-02-09 13:27:03 +0530404 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530405}
406
407/*
408 * Update tx/rx chainmask. For legacy association,
409 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530410 * the chainmask configuration, for bt coexistence, use
411 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530412 */
413static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
414{
415 sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530416 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530417 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
418 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
419 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530420 } else {
Sujith17d79042009-02-09 13:27:03 +0530421 sc->tx_chainmask = 1;
422 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530423 }
424
Sujith04bd46382008-11-28 22:18:05 +0530425 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530426 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530427}
428
429static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
430{
431 struct ath_node *an;
432
433 an = (struct ath_node *)sta->drv_priv;
434
435 if (sc->sc_flags & SC_OP_TXAGGR)
436 ath_tx_node_init(sc, an);
437
438 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
439 sta->ht_cap.ampdu_factor);
440 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
441}
442
443static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
444{
445 struct ath_node *an = (struct ath_node *)sta->drv_priv;
446
447 if (sc->sc_flags & SC_OP_TXAGGR)
448 ath_tx_node_cleanup(sc, an);
449}
450
451static void ath9k_tasklet(unsigned long data)
452{
453 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530454 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530455
456 if (status & ATH9K_INT_FATAL) {
457 /* need a chip reset */
458 ath_reset(sc, false);
459 return;
460 } else {
461
462 if (status &
463 (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
Sujithb77f4832008-12-07 21:44:03 +0530464 spin_lock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530465 ath_rx_tasklet(sc, 0);
Sujithb77f4832008-12-07 21:44:03 +0530466 spin_unlock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530467 }
468 /* XXX: optimize this */
469 if (status & ATH9K_INT_TX)
470 ath_tx_tasklet(sc);
471 }
472
473 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530474 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530475}
476
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100477irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530478{
479 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530480 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530481 enum ath9k_int status;
482 bool sched = false;
483
484 do {
485 if (sc->sc_flags & SC_OP_INVALID) {
486 /*
487 * The hardware is not ready/present, don't
488 * touch anything. Note this can happen early
489 * on if the IRQ is shared.
490 */
491 return IRQ_NONE;
492 }
493 if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
494 return IRQ_NONE;
495 }
496
497 /*
498 * Figure out the reason(s) for the interrupt. Note
499 * that the hal returns a pseudo-ISR that may include
500 * bits we haven't explicitly enabled so we mask the
501 * value to insure we only process bits we requested.
502 */
503 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
504
Sujith17d79042009-02-09 13:27:03 +0530505 status &= sc->imask; /* discard unasked-for bits */
Sujithff37e332008-11-24 12:07:55 +0530506
507 /*
508 * If there are no status bits set, then this interrupt was not
509 * for me (should have been caught above).
510 */
511 if (!status)
512 return IRQ_NONE;
513
Sujith17d79042009-02-09 13:27:03 +0530514 sc->intrstatus = status;
Sujithff37e332008-11-24 12:07:55 +0530515
516 if (status & ATH9K_INT_FATAL) {
517 /* need a chip reset */
518 sched = true;
519 } else if (status & ATH9K_INT_RXORN) {
520 /* need a chip reset */
521 sched = true;
522 } else {
523 if (status & ATH9K_INT_SWBA) {
524 /* schedule a tasklet for beacon handling */
525 tasklet_schedule(&sc->bcon_tasklet);
526 }
527 if (status & ATH9K_INT_RXEOL) {
528 /*
529 * NB: the hardware should re-read the link when
530 * RXE bit is written, but it doesn't work
531 * at least on older hardware revs.
532 */
533 sched = true;
534 }
535
536 if (status & ATH9K_INT_TXURN)
537 /* bump tx trigger level */
538 ath9k_hw_updatetxtriglevel(ah, true);
539 /* XXX: optimize this */
540 if (status & ATH9K_INT_RX)
541 sched = true;
542 if (status & ATH9K_INT_TX)
543 sched = true;
544 if (status & ATH9K_INT_BMISS)
545 sched = true;
546 /* carrier sense timeout */
547 if (status & ATH9K_INT_CST)
548 sched = true;
549 if (status & ATH9K_INT_MIB) {
550 /*
551 * Disable interrupts until we service the MIB
552 * interrupt; otherwise it will continue to
553 * fire.
554 */
555 ath9k_hw_set_interrupts(ah, 0);
556 /*
557 * Let the hal handle the event. We assume
558 * it will clear whatever condition caused
559 * the interrupt.
560 */
Sujith17d79042009-02-09 13:27:03 +0530561 ath9k_hw_procmibevent(ah, &sc->nodestats);
562 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530563 }
564 if (status & ATH9K_INT_TIM_TIMER) {
Sujith2660b812009-02-09 13:27:26 +0530565 if (!(ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +0530566 ATH9K_HW_CAP_AUTOSLEEP)) {
567 /* Clear RxAbort bit so that we can
568 * receive frames */
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530569 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Sujithff37e332008-11-24 12:07:55 +0530570 ath9k_hw_setrxabort(ah, 0);
571 sched = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530572 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
Sujithff37e332008-11-24 12:07:55 +0530573 }
574 }
Sujith4af9cf42009-02-12 10:06:47 +0530575 if (status & ATH9K_INT_TSFOOR) {
576 /* FIXME: Handle this interrupt for power save */
577 sched = true;
578 }
Sujithff37e332008-11-24 12:07:55 +0530579 }
580 } while (0);
581
Sujith817e11d2008-12-07 21:42:44 +0530582 ath_debug_stat_interrupt(sc, status);
583
Sujithff37e332008-11-24 12:07:55 +0530584 if (sched) {
585 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530586 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530587 tasklet_schedule(&sc->intr_tq);
588 }
589
590 return IRQ_HANDLED;
591}
592
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530594 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530595 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596{
597 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598
599 switch (chan->band) {
600 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530601 switch(channel_type) {
602 case NL80211_CHAN_NO_HT:
603 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530605 break;
606 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700607 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530608 break;
609 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530611 break;
612 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 break;
614 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530615 switch(channel_type) {
616 case NL80211_CHAN_NO_HT:
617 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530619 break;
620 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700621 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530622 break;
623 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530625 break;
626 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700627 break;
628 default:
629 break;
630 }
631
632 return chanmode;
633}
634
Sujithff37e332008-11-24 12:07:55 +0530635static int ath_keyset(struct ath_softc *sc, u16 keyix,
636 struct ath9k_keyval *hk, const u8 mac[ETH_ALEN])
637{
638 bool status;
639
640 status = ath9k_hw_set_keycache_entry(sc->sc_ah,
641 keyix, hk, mac, false);
642
643 return status != false;
644}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645
Jouni Malinen6ace2892008-12-17 13:32:17 +0200646static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647 struct ath9k_keyval *hk,
648 const u8 *addr)
649{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200650 const u8 *key_rxmic;
651 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700652
Jouni Malinen6ace2892008-12-17 13:32:17 +0200653 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
654 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700655
656 if (addr == NULL) {
657 /* Group key installation */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200658 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
659 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700660 }
Sujith17d79042009-02-09 13:27:03 +0530661 if (!sc->splitmic) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700662 /*
663 * data key goes at first index,
664 * the hal handles the MIC keys at index+64.
665 */
666 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
667 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200668 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700669 }
670 /*
671 * TX key goes at first index, RX key at +32.
672 * The hal handles the MIC keys at index+64.
673 */
674 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200675 if (!ath_keyset(sc, keyix, hk, NULL)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 /* Txmic entry failed. No need to proceed further */
677 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd46382008-11-28 22:18:05 +0530678 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700679 return 0;
680 }
681
682 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
683 /* XXX delete tx key on failure? */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200684 return ath_keyset(sc, keyix + 32, hk, addr);
685}
686
687static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
688{
689 int i;
690
Sujith17d79042009-02-09 13:27:03 +0530691 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
692 if (test_bit(i, sc->keymap) ||
693 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200694 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530695 if (sc->splitmic &&
696 (test_bit(i + 32, sc->keymap) ||
697 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200698 continue; /* At least one part of TKIP key allocated */
699
700 /* Found a free slot for a TKIP key */
701 return i;
702 }
703 return -1;
704}
705
706static int ath_reserve_key_cache_slot(struct ath_softc *sc)
707{
708 int i;
709
710 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530711 if (sc->splitmic) {
712 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
713 if (!test_bit(i, sc->keymap) &&
714 (test_bit(i + 32, sc->keymap) ||
715 test_bit(i + 64, sc->keymap) ||
716 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200717 return i;
Sujith17d79042009-02-09 13:27:03 +0530718 if (!test_bit(i + 32, sc->keymap) &&
719 (test_bit(i, sc->keymap) ||
720 test_bit(i + 64, sc->keymap) ||
721 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200722 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530723 if (!test_bit(i + 64, sc->keymap) &&
724 (test_bit(i , sc->keymap) ||
725 test_bit(i + 32, sc->keymap) ||
726 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200727 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530728 if (!test_bit(i + 64 + 32, sc->keymap) &&
729 (test_bit(i, sc->keymap) ||
730 test_bit(i + 32, sc->keymap) ||
731 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200732 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200733 }
734 } else {
Sujith17d79042009-02-09 13:27:03 +0530735 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
736 if (!test_bit(i, sc->keymap) &&
737 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200738 return i;
Sujith17d79042009-02-09 13:27:03 +0530739 if (test_bit(i, sc->keymap) &&
740 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200741 return i + 64;
742 }
743 }
744
745 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530746 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200747 /* Do not allow slots that could be needed for TKIP group keys
748 * to be used. This limitation could be removed if we know that
749 * TKIP will not be used. */
750 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
751 continue;
Sujith17d79042009-02-09 13:27:03 +0530752 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200753 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
754 continue;
755 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
756 continue;
757 }
758
Sujith17d79042009-02-09 13:27:03 +0530759 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200760 return i; /* Found a free slot for a key */
761 }
762
763 /* No free slot found */
764 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765}
766
767static int ath_key_config(struct ath_softc *sc,
Johannes Bergdc822b52008-12-29 12:55:09 +0100768 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 struct ieee80211_key_conf *key)
770{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 struct ath9k_keyval hk;
772 const u8 *mac = NULL;
773 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200774 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700775
776 memset(&hk, 0, sizeof(hk));
777
778 switch (key->alg) {
779 case ALG_WEP:
780 hk.kv_type = ATH9K_CIPHER_WEP;
781 break;
782 case ALG_TKIP:
783 hk.kv_type = ATH9K_CIPHER_TKIP;
784 break;
785 case ALG_CCMP:
786 hk.kv_type = ATH9K_CIPHER_AES_CCM;
787 break;
788 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200789 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700790 }
791
Jouni Malinen6ace2892008-12-17 13:32:17 +0200792 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 memcpy(hk.kv_val, key->key, key->keylen);
794
Jouni Malinen6ace2892008-12-17 13:32:17 +0200795 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
796 /* For now, use the default keys for broadcast keys. This may
797 * need to change with virtual interfaces. */
798 idx = key->keyidx;
799 } else if (key->keyidx) {
800 struct ieee80211_vif *vif;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700801
Johannes Bergdc822b52008-12-29 12:55:09 +0100802 if (WARN_ON(!sta))
803 return -EOPNOTSUPP;
804 mac = sta->addr;
805
Sujith17d79042009-02-09 13:27:03 +0530806 vif = sc->vifs[0];
Jouni Malinen6ace2892008-12-17 13:32:17 +0200807 if (vif->type != NL80211_IFTYPE_AP) {
808 /* Only keyidx 0 should be used with unicast key, but
809 * allow this for client mode for now. */
810 idx = key->keyidx;
811 } else
812 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100814 if (WARN_ON(!sta))
815 return -EOPNOTSUPP;
816 mac = sta->addr;
817
Jouni Malinen6ace2892008-12-17 13:32:17 +0200818 if (key->alg == ALG_TKIP)
819 idx = ath_reserve_key_cache_slot_tkip(sc);
820 else
821 idx = ath_reserve_key_cache_slot(sc);
822 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200823 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 }
825
826 if (key->alg == ALG_TKIP)
Jouni Malinen6ace2892008-12-17 13:32:17 +0200827 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828 else
Jouni Malinen6ace2892008-12-17 13:32:17 +0200829 ret = ath_keyset(sc, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830
831 if (!ret)
832 return -EIO;
833
Sujith17d79042009-02-09 13:27:03 +0530834 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200835 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530836 set_bit(idx + 64, sc->keymap);
837 if (sc->splitmic) {
838 set_bit(idx + 32, sc->keymap);
839 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200840 }
841 }
842
843 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700844}
845
846static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
847{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200848 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
849 if (key->hw_key_idx < IEEE80211_WEP_NKID)
850 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700851
Sujith17d79042009-02-09 13:27:03 +0530852 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200853 if (key->alg != ALG_TKIP)
854 return;
855
Sujith17d79042009-02-09 13:27:03 +0530856 clear_bit(key->hw_key_idx + 64, sc->keymap);
857 if (sc->splitmic) {
858 clear_bit(key->hw_key_idx + 32, sc->keymap);
859 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200860 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700861}
862
Sujitheb2599c2009-01-23 11:20:44 +0530863static void setup_ht_cap(struct ath_softc *sc,
864 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865{
Sujith60653672008-08-14 13:28:02 +0530866#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
867#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200869 ht_info->ht_supported = true;
870 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
871 IEEE80211_HT_CAP_SM_PS |
872 IEEE80211_HT_CAP_SGI_40 |
873 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700874
Sujith60653672008-08-14 13:28:02 +0530875 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
876 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530877
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200878 /* set up supported mcs set */
879 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530880
Sujith17d79042009-02-09 13:27:03 +0530881 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530882 case 1:
883 ht_info->mcs.rx_mask[0] = 0xff;
884 break;
Sujith3c457262009-01-27 10:55:31 +0530885 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530886 case 5:
887 case 7:
888 default:
889 ht_info->mcs.rx_mask[0] = 0xff;
890 ht_info->mcs.rx_mask[1] = 0xff;
891 break;
892 }
893
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200894 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700895}
896
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530897static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530898 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530899 struct ieee80211_bss_conf *bss_conf)
900{
Sujith17d79042009-02-09 13:27:03 +0530901 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530902
903 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530904 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530905 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530906
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530907 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800908 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530909 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530910 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530911 }
912
913 /* Configure the beacon */
914 ath_beacon_config(sc, 0);
915 sc->sc_flags |= SC_OP_BEACONS;
916
917 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530918 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
919 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
920 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
921 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530922
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700923 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +0530924 mod_timer(&sc->ani.timer,
Sujith20977d32009-02-20 15:13:28 +0530925 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530926 } else {
Sujith04bd46382008-11-28 22:18:05 +0530927 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530928 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530929 }
930}
931
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530932/********************************/
933/* LED functions */
934/********************************/
935
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530936static void ath_led_blink_work(struct work_struct *work)
937{
938 struct ath_softc *sc = container_of(work, struct ath_softc,
939 ath_led_blink_work.work);
940
941 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
942 return;
943 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
944 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
945
946 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
947 (sc->sc_flags & SC_OP_LED_ON) ?
948 msecs_to_jiffies(sc->led_off_duration) :
949 msecs_to_jiffies(sc->led_on_duration));
950
951 sc->led_on_duration =
952 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
953 sc->led_off_duration =
954 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
955 sc->led_on_cnt = sc->led_off_cnt = 0;
956 if (sc->sc_flags & SC_OP_LED_ON)
957 sc->sc_flags &= ~SC_OP_LED_ON;
958 else
959 sc->sc_flags |= SC_OP_LED_ON;
960}
961
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530962static void ath_led_brightness(struct led_classdev *led_cdev,
963 enum led_brightness brightness)
964{
965 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
966 struct ath_softc *sc = led->sc;
967
968 switch (brightness) {
969 case LED_OFF:
970 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530971 led->led_type == ATH_LED_RADIO) {
972 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
973 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530974 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530975 if (led->led_type == ATH_LED_RADIO)
976 sc->sc_flags &= ~SC_OP_LED_ON;
977 } else {
978 sc->led_off_cnt++;
979 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530980 break;
981 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530982 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530983 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530984 queue_delayed_work(sc->hw->workqueue,
985 &sc->ath_led_blink_work, 0);
986 } else if (led->led_type == ATH_LED_RADIO) {
987 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
988 sc->sc_flags |= SC_OP_LED_ON;
989 } else {
990 sc->led_on_cnt++;
991 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530992 break;
993 default:
994 break;
995 }
996}
997
998static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
999 char *trigger)
1000{
1001 int ret;
1002
1003 led->sc = sc;
1004 led->led_cdev.name = led->name;
1005 led->led_cdev.default_trigger = trigger;
1006 led->led_cdev.brightness_set = ath_led_brightness;
1007
1008 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1009 if (ret)
1010 DPRINTF(sc, ATH_DBG_FATAL,
1011 "Failed to register led:%s", led->name);
1012 else
1013 led->registered = 1;
1014 return ret;
1015}
1016
1017static void ath_unregister_led(struct ath_led *led)
1018{
1019 if (led->registered) {
1020 led_classdev_unregister(&led->led_cdev);
1021 led->registered = 0;
1022 }
1023}
1024
1025static void ath_deinit_leds(struct ath_softc *sc)
1026{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301027 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301028 ath_unregister_led(&sc->assoc_led);
1029 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1030 ath_unregister_led(&sc->tx_led);
1031 ath_unregister_led(&sc->rx_led);
1032 ath_unregister_led(&sc->radio_led);
1033 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1034}
1035
1036static void ath_init_leds(struct ath_softc *sc)
1037{
1038 char *trigger;
1039 int ret;
1040
1041 /* Configure gpio 1 for output */
1042 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1043 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1044 /* LED off, active low */
1045 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1046
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301047 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1048
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301049 trigger = ieee80211_get_radio_led_name(sc->hw);
1050 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001051 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301052 ret = ath_register_led(sc, &sc->radio_led, trigger);
1053 sc->radio_led.led_type = ATH_LED_RADIO;
1054 if (ret)
1055 goto fail;
1056
1057 trigger = ieee80211_get_assoc_led_name(sc->hw);
1058 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001059 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301060 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1061 sc->assoc_led.led_type = ATH_LED_ASSOC;
1062 if (ret)
1063 goto fail;
1064
1065 trigger = ieee80211_get_tx_led_name(sc->hw);
1066 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001067 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301068 ret = ath_register_led(sc, &sc->tx_led, trigger);
1069 sc->tx_led.led_type = ATH_LED_TX;
1070 if (ret)
1071 goto fail;
1072
1073 trigger = ieee80211_get_rx_led_name(sc->hw);
1074 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001075 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301076 ret = ath_register_led(sc, &sc->rx_led, trigger);
1077 sc->rx_led.led_type = ATH_LED_RX;
1078 if (ret)
1079 goto fail;
1080
1081 return;
1082
1083fail:
1084 ath_deinit_leds(sc);
1085}
1086
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301087#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith9c84b792008-10-29 10:17:13 +05301088
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301089/*******************/
1090/* Rfkill */
1091/*******************/
1092
1093static void ath_radio_enable(struct ath_softc *sc)
1094{
Sujithcbe61d82009-02-09 13:27:12 +05301095 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001096 struct ieee80211_channel *channel = sc->hw->conf.channel;
1097 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301098
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301099 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301100 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001101
Sujith2660b812009-02-09 13:27:26 +05301102 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001103
1104 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301105 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001106 "Unable to reset channel %u (%uMhz) ",
1107 "reset status %u\n",
1108 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301109 }
1110 spin_unlock_bh(&sc->sc_resetlock);
1111
1112 ath_update_txpow(sc);
1113 if (ath_startrecv(sc) != 0) {
1114 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301115 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301116 return;
1117 }
1118
1119 if (sc->sc_flags & SC_OP_BEACONS)
1120 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1121
1122 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301123 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301124
1125 /* Enable LED */
1126 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1127 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1128 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1129
1130 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301131 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301132}
1133
1134static void ath_radio_disable(struct ath_softc *sc)
1135{
Sujithcbe61d82009-02-09 13:27:12 +05301136 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001137 struct ieee80211_channel *channel = sc->hw->conf.channel;
1138 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301139
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301140 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301141 ieee80211_stop_queues(sc->hw);
1142
1143 /* Disable LED */
1144 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1145 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1146
1147 /* Disable interrupts */
1148 ath9k_hw_set_interrupts(ah, 0);
1149
Sujith043a0402009-01-16 21:38:47 +05301150 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301151 ath_stoprecv(sc); /* turn off frame recv */
1152 ath_flushrecv(sc); /* flush recv queue */
1153
1154 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301155 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001156 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301157 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301158 "Unable to reset channel %u (%uMhz) "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001159 "reset status %u\n",
1160 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301161 }
1162 spin_unlock_bh(&sc->sc_resetlock);
1163
1164 ath9k_hw_phy_disable(ah);
1165 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301166 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301167}
1168
1169static bool ath_is_rfkill_set(struct ath_softc *sc)
1170{
Sujithcbe61d82009-02-09 13:27:12 +05301171 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301172
Sujith2660b812009-02-09 13:27:26 +05301173 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1174 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301175}
1176
1177/* h/w rfkill poll function */
1178static void ath_rfkill_poll(struct work_struct *work)
1179{
1180 struct ath_softc *sc = container_of(work, struct ath_softc,
1181 rf_kill.rfkill_poll.work);
1182 bool radio_on;
1183
1184 if (sc->sc_flags & SC_OP_INVALID)
1185 return;
1186
1187 radio_on = !ath_is_rfkill_set(sc);
1188
1189 /*
1190 * enable/disable radio only when there is a
1191 * state change in RF switch
1192 */
1193 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1194 enum rfkill_state state;
1195
1196 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1197 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1198 : RFKILL_STATE_HARD_BLOCKED;
1199 } else if (radio_on) {
1200 ath_radio_enable(sc);
1201 state = RFKILL_STATE_UNBLOCKED;
1202 } else {
1203 ath_radio_disable(sc);
1204 state = RFKILL_STATE_HARD_BLOCKED;
1205 }
1206
1207 if (state == RFKILL_STATE_HARD_BLOCKED)
1208 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1209 else
1210 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1211
1212 rfkill_force_state(sc->rf_kill.rfkill, state);
1213 }
1214
1215 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1216 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1217}
1218
1219/* s/w rfkill handler */
1220static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1221{
1222 struct ath_softc *sc = data;
1223
1224 switch (state) {
1225 case RFKILL_STATE_SOFT_BLOCKED:
1226 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1227 SC_OP_RFKILL_SW_BLOCKED)))
1228 ath_radio_disable(sc);
1229 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1230 return 0;
1231 case RFKILL_STATE_UNBLOCKED:
1232 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1233 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1234 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1235 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd46382008-11-28 22:18:05 +05301236 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301237 return -EPERM;
1238 }
1239 ath_radio_enable(sc);
1240 }
1241 return 0;
1242 default:
1243 return -EINVAL;
1244 }
1245}
1246
1247/* Init s/w rfkill */
1248static int ath_init_sw_rfkill(struct ath_softc *sc)
1249{
1250 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1251 RFKILL_TYPE_WLAN);
1252 if (!sc->rf_kill.rfkill) {
1253 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1254 return -ENOMEM;
1255 }
1256
1257 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001258 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301259 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1260 sc->rf_kill.rfkill->data = sc;
1261 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1262 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
1263 sc->rf_kill.rfkill->user_claim_unsupported = 1;
1264
1265 return 0;
1266}
1267
1268/* Deinitialize rfkill */
1269static void ath_deinit_rfkill(struct ath_softc *sc)
1270{
Sujith2660b812009-02-09 13:27:26 +05301271 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301272 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1273
1274 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1275 rfkill_unregister(sc->rf_kill.rfkill);
1276 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1277 sc->rf_kill.rfkill = NULL;
1278 }
1279}
Sujith9c84b792008-10-29 10:17:13 +05301280
1281static int ath_start_rfkill_poll(struct ath_softc *sc)
1282{
Sujith2660b812009-02-09 13:27:26 +05301283 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301284 queue_delayed_work(sc->hw->workqueue,
1285 &sc->rf_kill.rfkill_poll, 0);
1286
1287 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1288 if (rfkill_register(sc->rf_kill.rfkill)) {
1289 DPRINTF(sc, ATH_DBG_FATAL,
1290 "Unable to register rfkill\n");
1291 rfkill_free(sc->rf_kill.rfkill);
1292
1293 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001294 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301295 return -EIO;
1296 } else {
1297 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1298 }
1299 }
1300
1301 return 0;
1302}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301303#endif /* CONFIG_RFKILL */
1304
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001305void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001306{
1307 ath_detach(sc);
1308 free_irq(sc->irq, sc);
1309 ath_bus_cleanup(sc);
1310 ieee80211_free_hw(sc->hw);
1311}
1312
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001313void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301314{
1315 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301316 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301317
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301318 ath9k_ps_wakeup(sc);
1319
Sujith04bd46382008-11-28 22:18:05 +05301320 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301321
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301322#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301323 ath_deinit_rfkill(sc);
1324#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301325 ath_deinit_leds(sc);
1326
1327 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301328 ath_rx_cleanup(sc);
1329 ath_tx_cleanup(sc);
1330
Sujith9c84b792008-10-29 10:17:13 +05301331 tasklet_kill(&sc->intr_tq);
1332 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301333
Sujith9c84b792008-10-29 10:17:13 +05301334 if (!(sc->sc_flags & SC_OP_INVALID))
1335 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301336
Sujith9c84b792008-10-29 10:17:13 +05301337 /* cleanup tx queues */
1338 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1339 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301340 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301341
1342 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301343 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301344 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301345}
1346
Sujithff37e332008-11-24 12:07:55 +05301347static int ath_init(u16 devid, struct ath_softc *sc)
1348{
Sujithcbe61d82009-02-09 13:27:12 +05301349 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301350 int status;
1351 int error = 0, i;
1352 int csz = 0;
1353
1354 /* XXX: hardware will not be ready until ath_open() being called */
1355 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301356
Sujith826d2682008-11-28 22:20:23 +05301357 if (ath9k_init_debug(sc) < 0)
1358 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301359
1360 spin_lock_init(&sc->sc_resetlock);
Sujithaa33de02008-12-18 11:40:16 +05301361 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301362 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
1363 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
1364 (unsigned long)sc);
1365
1366 /*
1367 * Cache line size is used to size and align various
1368 * structures used to communicate with the hardware.
1369 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001370 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301371 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301372 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301373
Sujithcbe61d82009-02-09 13:27:12 +05301374 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301375 if (ah == NULL) {
1376 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001377 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301378 error = -ENXIO;
1379 goto bad;
1380 }
1381 sc->sc_ah = ah;
1382
1383 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301384 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301385 if (sc->keymax > ATH_KEYMAX) {
Sujithff37e332008-11-24 12:07:55 +05301386 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd46382008-11-28 22:18:05 +05301387 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301388 ATH_KEYMAX, sc->keymax);
1389 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301390 }
1391
1392 /*
1393 * Reset the key cache since some parts do not
1394 * reset the contents on initial power up.
1395 */
Sujith17d79042009-02-09 13:27:03 +05301396 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301397 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301398
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001399 if (ath9k_regd_init(sc->sc_ah))
Sujithff37e332008-11-24 12:07:55 +05301400 goto bad;
1401
1402 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301403 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001404
Sujithff37e332008-11-24 12:07:55 +05301405 /* Setup rate tables */
1406
1407 ath_rate_attach(sc);
1408 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1409 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1410
1411 /*
1412 * Allocate hardware transmit queues: one queue for
1413 * beacon frames and one data queue for each QoS
1414 * priority. Note that the hal handles reseting
1415 * these queues at the needed time.
1416 */
Sujithb77f4832008-12-07 21:44:03 +05301417 sc->beacon.beaconq = ath_beaconq_setup(ah);
1418 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301419 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301420 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301421 error = -EIO;
1422 goto bad2;
1423 }
Sujithb77f4832008-12-07 21:44:03 +05301424 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1425 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301426 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301427 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301428 error = -EIO;
1429 goto bad2;
1430 }
1431
Sujith17d79042009-02-09 13:27:03 +05301432 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301433 ath_cabq_update(sc);
1434
Sujithb77f4832008-12-07 21:44:03 +05301435 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1436 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301437
1438 /* Setup data queues */
1439 /* NB: ensure BK queue is the lowest priority h/w queue */
1440 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1441 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301442 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301443 error = -EIO;
1444 goto bad2;
1445 }
1446
1447 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1448 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301449 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301450 error = -EIO;
1451 goto bad2;
1452 }
1453 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1454 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301455 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301456 error = -EIO;
1457 goto bad2;
1458 }
1459 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1460 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301461 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301462 error = -EIO;
1463 goto bad2;
1464 }
1465
1466 /* Initializes the noise floor to a reasonable default value.
1467 * Later on this will be updated during ANI processing. */
1468
Sujith17d79042009-02-09 13:27:03 +05301469 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1470 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301471
1472 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1473 ATH9K_CIPHER_TKIP, NULL)) {
1474 /*
1475 * Whether we should enable h/w TKIP MIC.
1476 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1477 * report WMM capable, so it's always safe to turn on
1478 * TKIP MIC in this case.
1479 */
1480 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1481 0, 1, NULL);
1482 }
1483
1484 /*
1485 * Check whether the separate key cache entries
1486 * are required to handle both tx+rx MIC keys.
1487 * With split mic keys the number of stations is limited
1488 * to 27 otherwise 59.
1489 */
1490 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1491 ATH9K_CIPHER_TKIP, NULL)
1492 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1493 ATH9K_CIPHER_MIC, NULL)
1494 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1495 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301496 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301497
1498 /* turn on mcast key search if possible */
1499 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1500 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1501 1, NULL);
1502
Sujith17d79042009-02-09 13:27:03 +05301503 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301504
1505 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301506 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301507 sc->sc_flags |= SC_OP_TXAGGR;
1508 sc->sc_flags |= SC_OP_RXAGGR;
1509 }
1510
Sujith2660b812009-02-09 13:27:26 +05301511 sc->tx_chainmask = ah->caps.tx_chainmask;
1512 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301513
1514 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301515 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301516
Sujith2660b812009-02-09 13:27:26 +05301517 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) {
Sujithba52da52009-02-09 13:27:10 +05301518 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith17d79042009-02-09 13:27:03 +05301519 ATH_SET_VIF_BSSID_MASK(sc->bssidmask);
Sujithba52da52009-02-09 13:27:10 +05301520 ath9k_hw_setbssidmask(sc);
Sujithff37e332008-11-24 12:07:55 +05301521 }
1522
Sujithb77f4832008-12-07 21:44:03 +05301523 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301524
1525 /* initialize beacon slots */
Sujithb77f4832008-12-07 21:44:03 +05301526 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
1527 sc->beacon.bslot[i] = ATH_IF_ID_ANY;
Sujithff37e332008-11-24 12:07:55 +05301528
1529 /* save MISC configurations */
Sujith17d79042009-02-09 13:27:03 +05301530 sc->config.swBeaconProcess = 1;
Sujithff37e332008-11-24 12:07:55 +05301531
Sujithff37e332008-11-24 12:07:55 +05301532 /* setup channels and rates */
1533
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001534 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301535 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1536 sc->rates[IEEE80211_BAND_2GHZ];
1537 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001538 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1539 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301540
Sujith2660b812009-02-09 13:27:26 +05301541 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001542 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301543 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1544 sc->rates[IEEE80211_BAND_5GHZ];
1545 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001546 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1547 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301548 }
1549
Sujith2660b812009-02-09 13:27:26 +05301550 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301551 ath9k_hw_btcoex_enable(sc->sc_ah);
1552
Sujithff37e332008-11-24 12:07:55 +05301553 return 0;
1554bad2:
1555 /* cleanup tx queues */
1556 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1557 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301558 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301559bad:
1560 if (ah)
1561 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301562 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301563
1564 return error;
1565}
1566
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001567int ath_attach(u16 devid, struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301568{
1569 struct ieee80211_hw *hw = sc->hw;
Bob Copeland191a99b2009-02-12 13:38:58 -05001570 const struct ieee80211_regdomain *regd;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301571 int error = 0, i;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301572
Sujith04bd46382008-11-28 22:18:05 +05301573 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301574
1575 error = ath_init(devid, sc);
1576 if (error != 0)
1577 return error;
1578
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301579 /* get mac address from hardware and set in mac80211 */
1580
Sujithba52da52009-02-09 13:27:10 +05301581 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301582
Sujith9c84b792008-10-29 10:17:13 +05301583 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1584 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1585 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301586 IEEE80211_HW_AMPDU_AGGREGATION |
1587 IEEE80211_HW_SUPPORTS_PS |
1588 IEEE80211_HW_PS_NULLFUNC_STACK;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301589
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001590 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah))
1591 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1592
Sujith9c84b792008-10-29 10:17:13 +05301593 hw->wiphy->interface_modes =
1594 BIT(NL80211_IFTYPE_AP) |
1595 BIT(NL80211_IFTYPE_STATION) |
1596 BIT(NL80211_IFTYPE_ADHOC);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301597
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001598 hw->wiphy->reg_notifier = ath9k_reg_notifier;
1599 hw->wiphy->strict_regulatory = true;
1600
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301601 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301602 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301603 hw->channel_change_time = 5000;
Sujithe63835b2008-11-18 09:07:53 +05301604 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301605 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301606 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301607
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301608 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301609
Sujith2660b812009-02-09 13:27:26 +05301610 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301611 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301612 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301613 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301614 }
1615
1616 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &sc->sbands[IEEE80211_BAND_2GHZ];
Sujith2660b812009-02-09 13:27:26 +05301617 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujith9c84b792008-10-29 10:17:13 +05301618 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1619 &sc->sbands[IEEE80211_BAND_5GHZ];
1620
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301621 /* initialize tx/rx engine */
1622 error = ath_tx_init(sc, ATH_TXBUF);
1623 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301624 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301625
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301626 error = ath_rx_init(sc, ATH_RXBUF);
1627 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301628 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301629
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301630#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301631 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301632 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301633 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1634
1635 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301636 error = ath_init_sw_rfkill(sc);
1637 if (error)
1638 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301639#endif
1640
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001641 if (ath9k_is_world_regd(sc->sc_ah)) {
Bob Copeland191a99b2009-02-12 13:38:58 -05001642 /* Anything applied here (prior to wiphy registration) gets
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001643 * saved on the wiphy orig_* parameters */
Bob Copeland191a99b2009-02-12 13:38:58 -05001644 regd = ath9k_world_regdomain(sc->sc_ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001645 hw->wiphy->custom_regulatory = true;
1646 hw->wiphy->strict_regulatory = false;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001647 } else {
1648 /* This gets applied in the case of the absense of CRDA,
Bob Copeland191a99b2009-02-12 13:38:58 -05001649 * it's our own custom world regulatory domain, similar to
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001650 * cfg80211's but we enable passive scanning */
Bob Copeland191a99b2009-02-12 13:38:58 -05001651 regd = ath9k_default_world_regdomain();
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001652 }
Bob Copeland191a99b2009-02-12 13:38:58 -05001653 wiphy_apply_custom_regulatory(hw->wiphy, regd);
1654 ath9k_reg_apply_radar_flags(hw->wiphy);
1655 ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001656
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301657 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301658
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001659 if (!ath9k_is_world_regd(sc->sc_ah)) {
1660 error = regulatory_hint(hw->wiphy,
1661 sc->sc_ah->regulatory.alpha2);
1662 if (error)
1663 goto error_attach;
1664 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001665
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301666 /* Initialize LED control */
1667 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301668
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001669
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301670 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301671
1672error_attach:
1673 /* cleanup tx queues */
1674 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1675 if (ATH_TXQ_SETUP(sc, i))
1676 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1677
1678 ath9k_hw_detach(sc->sc_ah);
1679 ath9k_exit_debug(sc);
1680
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301681 return error;
1682}
1683
Sujithff37e332008-11-24 12:07:55 +05301684int ath_reset(struct ath_softc *sc, bool retry_tx)
1685{
Sujithcbe61d82009-02-09 13:27:12 +05301686 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001687 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001688 int r;
Sujithff37e332008-11-24 12:07:55 +05301689
1690 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301691 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301692 ath_stoprecv(sc);
1693 ath_flushrecv(sc);
1694
1695 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301696 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001697 if (r)
Sujithff37e332008-11-24 12:07:55 +05301698 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001699 "Unable to reset hardware; reset status %u\n", r);
Sujithff37e332008-11-24 12:07:55 +05301700 spin_unlock_bh(&sc->sc_resetlock);
1701
1702 if (ath_startrecv(sc) != 0)
Sujith04bd46382008-11-28 22:18:05 +05301703 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301704
1705 /*
1706 * We may be doing a reset in response to a request
1707 * that changes the channel so update any state that
1708 * might change as a result.
1709 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001710 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301711
1712 ath_update_txpow(sc);
1713
1714 if (sc->sc_flags & SC_OP_BEACONS)
1715 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1716
Sujith17d79042009-02-09 13:27:03 +05301717 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301718
1719 if (retry_tx) {
1720 int i;
1721 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1722 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301723 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1724 ath_txq_schedule(sc, &sc->tx.txq[i]);
1725 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301726 }
1727 }
1728 }
1729
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001730 return r;
Sujithff37e332008-11-24 12:07:55 +05301731}
1732
1733/*
1734 * This function will allocate both the DMA descriptor structure, and the
1735 * buffers it contains. These are used to contain the descriptors used
1736 * by the system.
1737*/
1738int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1739 struct list_head *head, const char *name,
1740 int nbuf, int ndesc)
1741{
1742#define DS2PHYS(_dd, _ds) \
1743 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1744#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1745#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1746
1747 struct ath_desc *ds;
1748 struct ath_buf *bf;
1749 int i, bsize, error;
1750
Sujith04bd46382008-11-28 22:18:05 +05301751 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1752 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301753
1754 /* ath_desc must be a multiple of DWORDs */
1755 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd46382008-11-28 22:18:05 +05301756 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301757 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1758 error = -ENOMEM;
1759 goto fail;
1760 }
1761
1762 dd->dd_name = name;
1763 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1764
1765 /*
1766 * Need additional DMA memory because we can't use
1767 * descriptors that cross the 4K page boundary. Assume
1768 * one skipped descriptor per 4K page.
1769 */
Sujith2660b812009-02-09 13:27:26 +05301770 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301771 u32 ndesc_skipped =
1772 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1773 u32 dma_len;
1774
1775 while (ndesc_skipped) {
1776 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1777 dd->dd_desc_len += dma_len;
1778
1779 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1780 };
1781 }
1782
1783 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001784 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
1785 &dd->dd_desc_paddr, GFP_ATOMIC);
Sujithff37e332008-11-24 12:07:55 +05301786 if (dd->dd_desc == NULL) {
1787 error = -ENOMEM;
1788 goto fail;
1789 }
1790 ds = dd->dd_desc;
Sujith04bd46382008-11-28 22:18:05 +05301791 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
1792 dd->dd_name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301793 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1794
1795 /* allocate buffers */
1796 bsize = sizeof(struct ath_buf) * nbuf;
1797 bf = kmalloc(bsize, GFP_KERNEL);
1798 if (bf == NULL) {
1799 error = -ENOMEM;
1800 goto fail2;
1801 }
1802 memset(bf, 0, bsize);
1803 dd->dd_bufptr = bf;
1804
1805 INIT_LIST_HEAD(head);
1806 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1807 bf->bf_desc = ds;
1808 bf->bf_daddr = DS2PHYS(dd, ds);
1809
Sujith2660b812009-02-09 13:27:26 +05301810 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301811 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1812 /*
1813 * Skip descriptor addresses which can cause 4KB
1814 * boundary crossing (addr + length) with a 32 dword
1815 * descriptor fetch.
1816 */
1817 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1818 ASSERT((caddr_t) bf->bf_desc <
1819 ((caddr_t) dd->dd_desc +
1820 dd->dd_desc_len));
1821
1822 ds += ndesc;
1823 bf->bf_desc = ds;
1824 bf->bf_daddr = DS2PHYS(dd, ds);
1825 }
1826 }
1827 list_add_tail(&bf->list, head);
1828 }
1829 return 0;
1830fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001831 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1832 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301833fail:
1834 memset(dd, 0, sizeof(*dd));
1835 return error;
1836#undef ATH_DESC_4KB_BOUND_CHECK
1837#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1838#undef DS2PHYS
1839}
1840
1841void ath_descdma_cleanup(struct ath_softc *sc,
1842 struct ath_descdma *dd,
1843 struct list_head *head)
1844{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001845 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1846 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301847
1848 INIT_LIST_HEAD(head);
1849 kfree(dd->dd_bufptr);
1850 memset(dd, 0, sizeof(*dd));
1851}
1852
1853int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1854{
1855 int qnum;
1856
1857 switch (queue) {
1858 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301859 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301860 break;
1861 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301862 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301863 break;
1864 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301865 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301866 break;
1867 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301868 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301869 break;
1870 default:
Sujithb77f4832008-12-07 21:44:03 +05301871 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301872 break;
1873 }
1874
1875 return qnum;
1876}
1877
1878int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1879{
1880 int qnum;
1881
1882 switch (queue) {
1883 case ATH9K_WME_AC_VO:
1884 qnum = 0;
1885 break;
1886 case ATH9K_WME_AC_VI:
1887 qnum = 1;
1888 break;
1889 case ATH9K_WME_AC_BE:
1890 qnum = 2;
1891 break;
1892 case ATH9K_WME_AC_BK:
1893 qnum = 3;
1894 break;
1895 default:
1896 qnum = -1;
1897 break;
1898 }
1899
1900 return qnum;
1901}
1902
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001903/* XXX: Remove me once we don't depend on ath9k_channel for all
1904 * this redundant data */
1905static void ath9k_update_ichannel(struct ath_softc *sc,
1906 struct ath9k_channel *ichan)
1907{
1908 struct ieee80211_hw *hw = sc->hw;
1909 struct ieee80211_channel *chan = hw->conf.channel;
1910 struct ieee80211_conf *conf = &hw->conf;
1911
1912 ichan->channel = chan->center_freq;
1913 ichan->chan = chan;
1914
1915 if (chan->band == IEEE80211_BAND_2GHZ) {
1916 ichan->chanmode = CHANNEL_G;
1917 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1918 } else {
1919 ichan->chanmode = CHANNEL_A;
1920 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1921 }
1922
1923 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1924
1925 if (conf_is_ht(conf)) {
1926 if (conf_is_ht40(conf))
1927 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1928
1929 ichan->chanmode = ath_get_extchanmode(sc, chan,
1930 conf->channel_type);
1931 }
1932}
1933
Sujithff37e332008-11-24 12:07:55 +05301934/**********************/
1935/* mac80211 callbacks */
1936/**********************/
1937
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938static int ath9k_start(struct ieee80211_hw *hw)
1939{
1940 struct ath_softc *sc = hw->priv;
1941 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301942 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001943 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944
Sujith04bd46382008-11-28 22:18:05 +05301945 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1946 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001947
Sujith141b38b2009-02-04 08:10:07 +05301948 mutex_lock(&sc->mutex);
1949
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950 /* setup initial channel */
1951
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001952 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001953
Sujith2660b812009-02-09 13:27:26 +05301954 init_channel = &sc->sc_ah->channels[pos];
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001955 ath9k_update_ichannel(sc, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001956
Sujithff37e332008-11-24 12:07:55 +05301957 /* Reset SERDES registers */
1958 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1959
1960 /*
1961 * The basic interface to setting the hardware in a good
1962 * state is ``reset''. On return the hardware is known to
1963 * be powered up and with interrupts disabled. This must
1964 * be followed by initialization of the appropriate bits
1965 * and then setup of the interrupt mask.
1966 */
1967 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001968 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1969 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001971 "Unable to reset hardware; reset status %u "
1972 "(freq %u MHz)\n", r,
1973 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301974 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301975 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001976 }
Sujithff37e332008-11-24 12:07:55 +05301977 spin_unlock_bh(&sc->sc_resetlock);
1978
1979 /*
1980 * This is needed only to setup initial state
1981 * but it's best done after a reset.
1982 */
1983 ath_update_txpow(sc);
1984
1985 /*
1986 * Setup the hardware after reset:
1987 * The receive engine is set going.
1988 * Frame transmit is handled entirely
1989 * in the frame output path; there's nothing to do
1990 * here except setup the interrupt mask.
1991 */
1992 if (ath_startrecv(sc) != 0) {
1993 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301994 "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301995 r = -EIO;
1996 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301997 }
1998
1999 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302000 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302001 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2002 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2003
Sujith2660b812009-02-09 13:27:26 +05302004 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302005 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302006
Sujith2660b812009-02-09 13:27:26 +05302007 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302008 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302009
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002010 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302011
2012 sc->sc_flags &= ~SC_OP_INVALID;
2013
2014 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302015 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2016 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302017
2018 ieee80211_wake_queues(sc->hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302020#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002021 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302022#endif
Sujith141b38b2009-02-04 08:10:07 +05302023
2024mutex_unlock:
2025 mutex_unlock(&sc->mutex);
2026
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002027 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028}
2029
2030static int ath9k_tx(struct ieee80211_hw *hw,
2031 struct sk_buff *skb)
2032{
Jouni Malinen147583c2008-08-11 14:01:50 +03002033 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Sujith528f0c62008-10-29 10:14:26 +05302034 struct ath_softc *sc = hw->priv;
2035 struct ath_tx_control txctl;
2036 int hdrlen, padsize;
2037
2038 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002039
2040 /*
2041 * As a temporary workaround, assign seq# here; this will likely need
2042 * to be cleaned up to work better with Beacon transmission and virtual
2043 * BSSes.
2044 */
2045 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2046 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2047 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302048 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002049 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302050 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002051 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052
2053 /* Add the padding after the header if this is not already done */
2054 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2055 if (hdrlen & 3) {
2056 padsize = hdrlen % 4;
2057 if (skb_headroom(skb) < padsize)
2058 return -1;
2059 skb_push(skb, padsize);
2060 memmove(skb->data, skb->data + padsize, hdrlen);
2061 }
2062
Sujith528f0c62008-10-29 10:14:26 +05302063 /* Check if a tx queue is available */
2064
2065 txctl.txq = ath_test_get_txq(sc, skb);
2066 if (!txctl.txq)
2067 goto exit;
2068
Sujith04bd46382008-11-28 22:18:05 +05302069 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070
Sujith528f0c62008-10-29 10:14:26 +05302071 if (ath_tx_start(sc, skb, &txctl) != 0) {
Sujith04bd46382008-11-28 22:18:05 +05302072 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302073 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074 }
2075
2076 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302077exit:
2078 dev_kfree_skb_any(skb);
2079 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080}
2081
2082static void ath9k_stop(struct ieee80211_hw *hw)
2083{
2084 struct ath_softc *sc = hw->priv;
Sujith9c84b792008-10-29 10:17:13 +05302085
2086 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd46382008-11-28 22:18:05 +05302087 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302088 return;
2089 }
2090
Sujith141b38b2009-02-04 08:10:07 +05302091 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302092
2093 ieee80211_stop_queues(sc->hw);
2094
2095 /* make sure h/w will not generate any interrupt
2096 * before setting the invalid flag. */
2097 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2098
2099 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302100 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302101 ath_stoprecv(sc);
2102 ath9k_hw_phy_disable(sc->sc_ah);
2103 } else
Sujithb77f4832008-12-07 21:44:03 +05302104 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302105
2106#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302107 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302108 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2109#endif
2110 /* disable HAL and put h/w to sleep */
2111 ath9k_hw_disable(sc->sc_ah);
2112 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2113
2114 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115
Sujith141b38b2009-02-04 08:10:07 +05302116 mutex_unlock(&sc->mutex);
2117
Sujith04bd46382008-11-28 22:18:05 +05302118 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119}
2120
2121static int ath9k_add_interface(struct ieee80211_hw *hw,
2122 struct ieee80211_if_init_conf *conf)
2123{
2124 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302125 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002126 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002127
Sujith17d79042009-02-09 13:27:03 +05302128 /* Support only vif for now */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
Sujith17d79042009-02-09 13:27:03 +05302130 if (sc->nvifs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131 return -ENOBUFS;
2132
Sujith141b38b2009-02-04 08:10:07 +05302133 mutex_lock(&sc->mutex);
2134
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002135 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002136 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002137 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002138 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002139 case NL80211_IFTYPE_ADHOC:
Colin McCabed97809d2008-12-01 13:38:55 -08002140 ic_opmode = NL80211_IFTYPE_ADHOC;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002141 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002142 case NL80211_IFTYPE_AP:
Colin McCabed97809d2008-12-01 13:38:55 -08002143 ic_opmode = NL80211_IFTYPE_AP;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002144 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002145 default:
2146 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302147 "Interface type %d not yet supported\n", conf->type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002148 return -EOPNOTSUPP;
2149 }
2150
Sujith17d79042009-02-09 13:27:03 +05302151 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152
Sujith17d79042009-02-09 13:27:03 +05302153 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302154 avp->av_opmode = ic_opmode;
2155 avp->av_bslot = -1;
2156
Colin McCabed97809d2008-12-01 13:38:55 -08002157 if (ic_opmode == NL80211_IFTYPE_AP)
Sujith5640b082008-10-29 10:16:06 +05302158 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
2159
Sujith17d79042009-02-09 13:27:03 +05302160 sc->vifs[0] = conf->vif;
2161 sc->nvifs++;
Sujith5640b082008-10-29 10:16:06 +05302162
2163 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302164 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302165
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302166 /*
2167 * Enable MIB interrupts when there are hardware phy counters.
2168 * Note we only do this (at the moment) for station mode.
2169 */
Sujith4af9cf42009-02-12 10:06:47 +05302170 if ((conf->type == NL80211_IFTYPE_STATION) ||
2171 (conf->type == NL80211_IFTYPE_ADHOC)) {
2172 if (ath9k_hw_phycounters(sc->sc_ah))
2173 sc->imask |= ATH9K_INT_MIB;
2174 sc->imask |= ATH9K_INT_TSFOOR;
2175 }
2176
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302177 /*
2178 * Some hardware processes the TIM IE and fires an
2179 * interrupt when the TIM bit is set. For hardware
2180 * that does, if not overridden by configuration,
2181 * enable the TIM interrupt when operating as station.
2182 */
Sujith2660b812009-02-09 13:27:26 +05302183 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302184 (conf->type == NL80211_IFTYPE_STATION) &&
Sujith17d79042009-02-09 13:27:03 +05302185 !sc->config.swBeaconProcess)
2186 sc->imask |= ATH9K_INT_TIM;
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302187
Sujith17d79042009-02-09 13:27:03 +05302188 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302189
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002190 if (conf->type == NL80211_IFTYPE_AP) {
2191 /* TODO: is this a suitable place to start ANI for AP mode? */
2192 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +05302193 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002194 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
2195 }
2196
Sujith141b38b2009-02-04 08:10:07 +05302197 mutex_unlock(&sc->mutex);
2198
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002199 return 0;
2200}
2201
2202static void ath9k_remove_interface(struct ieee80211_hw *hw,
2203 struct ieee80211_if_init_conf *conf)
2204{
2205 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302206 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002207
Sujith04bd46382008-11-28 22:18:05 +05302208 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002209
Sujith141b38b2009-02-04 08:10:07 +05302210 mutex_lock(&sc->mutex);
2211
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002212 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302213 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215 /* Reclaim beacon resources */
Sujith2660b812009-02-09 13:27:26 +05302216 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
2217 sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
Sujithb77f4832008-12-07 21:44:03 +05302218 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219 ath_beacon_return(sc, avp);
2220 }
2221
Sujith672840a2008-08-11 14:05:08 +05302222 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223
Sujith17d79042009-02-09 13:27:03 +05302224 sc->vifs[0] = NULL;
2225 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302226
2227 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002228}
2229
Johannes Berge8975582008-10-09 12:18:51 +02002230static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231{
2232 struct ath_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002233 struct ieee80211_conf *conf = &hw->conf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234
Sujithaa33de02008-12-18 11:40:16 +05302235 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302236
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302237 if (changed & IEEE80211_CONF_CHANGE_PS) {
2238 if (conf->flags & IEEE80211_CONF_PS) {
Sujith17d79042009-02-09 13:27:03 +05302239 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2240 sc->imask |= ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302241 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302242 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302243 }
2244 ath9k_hw_setrxabort(sc->sc_ah, 1);
2245 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2246 } else {
2247 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
2248 ath9k_hw_setrxabort(sc->sc_ah, 0);
2249 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
Sujith17d79042009-02-09 13:27:03 +05302250 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2251 sc->imask &= ~ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302252 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302253 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302254 }
2255 }
2256 }
2257
Johannes Berg47979382009-01-07 10:13:27 +01002258 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302259 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002260 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261
Sujith04bd46382008-11-28 22:18:05 +05302262 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2263 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002264
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002265 /* XXX: remove me eventualy */
Sujith2660b812009-02-09 13:27:26 +05302266 ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302267
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002268 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302269
Sujith2660b812009-02-09 13:27:26 +05302270 if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd46382008-11-28 22:18:05 +05302271 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302272 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302273 return -EINVAL;
2274 }
Sujith094d05d2008-12-12 11:57:43 +05302275 }
Sujith86b89ee2008-08-07 10:54:57 +05302276
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002277 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302278 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002279
Sujithaa33de02008-12-18 11:40:16 +05302280 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302281
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282 return 0;
2283}
2284
2285static int ath9k_config_interface(struct ieee80211_hw *hw,
2286 struct ieee80211_vif *vif,
2287 struct ieee80211_if_conf *conf)
2288{
2289 struct ath_softc *sc = hw->priv;
Sujithcbe61d82009-02-09 13:27:12 +05302290 struct ath_hw *ah = sc->sc_ah;
Sujith17d79042009-02-09 13:27:03 +05302291 struct ath_vif *avp = (void *)vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292 u32 rfilt = 0;
2293 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002295 /* TODO: Need to decide which hw opmode to use for multi-interface
2296 * cases */
Johannes Berg05c914f2008-09-11 00:01:58 +02002297 if (vif->type == NL80211_IFTYPE_AP &&
Sujith2660b812009-02-09 13:27:26 +05302298 ah->opmode != NL80211_IFTYPE_AP) {
2299 ah->opmode = NL80211_IFTYPE_STATION;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002300 ath9k_hw_setopmode(ah);
Sujithba52da52009-02-09 13:27:10 +05302301 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2302 sc->curaid = 0;
2303 ath9k_hw_write_associd(sc);
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002304 /* Request full reset to get hw opmode changed properly */
2305 sc->sc_flags |= SC_OP_FULL_RESET;
2306 }
2307
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
2309 !is_zero_ether_addr(conf->bssid)) {
2310 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002311 case NL80211_IFTYPE_STATION:
2312 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313 /* Set BSSID */
Sujith17d79042009-02-09 13:27:03 +05302314 memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
2315 sc->curaid = 0;
Sujithba52da52009-02-09 13:27:10 +05302316 ath9k_hw_write_associd(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317
2318 /* Set aggregation protection mode parameters */
Sujith17d79042009-02-09 13:27:03 +05302319 sc->config.ath_aggr_prot = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002320
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd46382008-11-28 22:18:05 +05302322 "RX filter 0x%x bssid %pM aid 0x%x\n",
Sujith17d79042009-02-09 13:27:03 +05302323 rfilt, sc->curbssid, sc->curaid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002324
2325 /* need to reconfigure the beacon */
Sujith672840a2008-08-11 14:05:08 +05302326 sc->sc_flags &= ~SC_OP_BEACONS ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002327
2328 break;
2329 default:
2330 break;
2331 }
2332 }
2333
Sujith1f7d6cb2009-01-27 10:55:54 +05302334 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2335 (vif->type == NL80211_IFTYPE_AP)) {
2336 if ((conf->changed & IEEE80211_IFCC_BEACON) ||
2337 (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
2338 conf->enable_beacon)) {
2339 /*
2340 * Allocate and setup the beacon frame.
2341 *
2342 * Stop any previous beacon DMA. This may be
2343 * necessary, for example, when an ibss merge
2344 * causes reconfiguration; we may be called
2345 * with beacon transmission active.
2346 */
2347 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348
Sujith1f7d6cb2009-01-27 10:55:54 +05302349 error = ath_beacon_alloc(sc, 0);
2350 if (error != 0)
2351 return error;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002352
Sujith1f7d6cb2009-01-27 10:55:54 +05302353 ath_beacon_sync(sc, 0);
2354 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355 }
2356
2357 /* Check for WLAN_CAPABILITY_PRIVACY ? */
Colin McCabed97809d2008-12-01 13:38:55 -08002358 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2360 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2361 ath9k_hw_keysetmac(sc->sc_ah,
2362 (u16)i,
Sujith17d79042009-02-09 13:27:03 +05302363 sc->curbssid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002364 }
2365
2366 /* Only legacy IBSS for now */
Johannes Berg05c914f2008-09-11 00:01:58 +02002367 if (vif->type == NL80211_IFTYPE_ADHOC)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002368 ath_update_chainmask(sc, 0);
2369
2370 return 0;
2371}
2372
2373#define SUPPORTED_FILTERS \
2374 (FIF_PROMISC_IN_BSS | \
2375 FIF_ALLMULTI | \
2376 FIF_CONTROL | \
2377 FIF_OTHER_BSS | \
2378 FIF_BCN_PRBRESP_PROMISC | \
2379 FIF_FCSFAIL)
2380
Sujith7dcfdcd2008-08-11 14:03:13 +05302381/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002382static void ath9k_configure_filter(struct ieee80211_hw *hw,
2383 unsigned int changed_flags,
2384 unsigned int *total_flags,
2385 int mc_count,
2386 struct dev_mc_list *mclist)
2387{
2388 struct ath_softc *sc = hw->priv;
Sujith7dcfdcd2008-08-11 14:03:13 +05302389 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002390
2391 changed_flags &= SUPPORTED_FILTERS;
2392 *total_flags &= SUPPORTED_FILTERS;
2393
Sujithb77f4832008-12-07 21:44:03 +05302394 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302395 rfilt = ath_calcrxfilter(sc);
2396 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2397
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002398 if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
Sujithba52da52009-02-09 13:27:10 +05302399 if (*total_flags & FIF_BCN_PRBRESP_PROMISC) {
2400 memcpy(sc->curbssid, ath_bcast_mac, ETH_ALEN);
2401 sc->curaid = 0;
2402 ath9k_hw_write_associd(sc);
2403 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002404 }
Sujith7dcfdcd2008-08-11 14:03:13 +05302405
Sujithb77f4832008-12-07 21:44:03 +05302406 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407}
2408
2409static void ath9k_sta_notify(struct ieee80211_hw *hw,
2410 struct ieee80211_vif *vif,
2411 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002412 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002413{
2414 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002415
2416 switch (cmd) {
2417 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302418 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002419 break;
2420 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302421 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002422 break;
2423 default:
2424 break;
2425 }
2426}
2427
Sujith141b38b2009-02-04 08:10:07 +05302428static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429 const struct ieee80211_tx_queue_params *params)
2430{
2431 struct ath_softc *sc = hw->priv;
Sujithea9880f2008-08-07 10:53:10 +05302432 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002433 int ret = 0, qnum;
2434
2435 if (queue >= WME_NUM_AC)
2436 return 0;
2437
Sujith141b38b2009-02-04 08:10:07 +05302438 mutex_lock(&sc->mutex);
2439
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002440 qi.tqi_aifs = params->aifs;
2441 qi.tqi_cwmin = params->cw_min;
2442 qi.tqi_cwmax = params->cw_max;
2443 qi.tqi_burstTime = params->txop;
2444 qnum = ath_get_hal_qnum(queue, sc);
2445
2446 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd46382008-11-28 22:18:05 +05302447 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002448 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd46382008-11-28 22:18:05 +05302449 queue, qnum, params->aifs, params->cw_min,
2450 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002451
2452 ret = ath_txq_update(sc, qnum, &qi);
2453 if (ret)
Sujith04bd46382008-11-28 22:18:05 +05302454 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455
Sujith141b38b2009-02-04 08:10:07 +05302456 mutex_unlock(&sc->mutex);
2457
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002458 return ret;
2459}
2460
2461static int ath9k_set_key(struct ieee80211_hw *hw,
2462 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002463 struct ieee80211_vif *vif,
2464 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002465 struct ieee80211_key_conf *key)
2466{
2467 struct ath_softc *sc = hw->priv;
2468 int ret = 0;
2469
Sujith141b38b2009-02-04 08:10:07 +05302470 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302471 ath9k_ps_wakeup(sc);
Sujith04bd46382008-11-28 22:18:05 +05302472 DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002473
2474 switch (cmd) {
2475 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002476 ret = ath_key_config(sc, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002477 if (ret >= 0) {
2478 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002479 /* push IV and Michael MIC generation to stack */
2480 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302481 if (key->alg == ALG_TKIP)
2482 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002483 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2484 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002485 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002486 }
2487 break;
2488 case DISABLE_KEY:
2489 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002490 break;
2491 default:
2492 ret = -EINVAL;
2493 }
2494
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302495 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302496 mutex_unlock(&sc->mutex);
2497
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002498 return ret;
2499}
2500
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002501static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2502 struct ieee80211_vif *vif,
2503 struct ieee80211_bss_conf *bss_conf,
2504 u32 changed)
2505{
2506 struct ath_softc *sc = hw->priv;
2507
Sujith141b38b2009-02-04 08:10:07 +05302508 mutex_lock(&sc->mutex);
2509
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002510 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd46382008-11-28 22:18:05 +05302511 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002512 bss_conf->use_short_preamble);
2513 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302514 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002515 else
Sujith672840a2008-08-11 14:05:08 +05302516 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002517 }
2518
2519 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd46382008-11-28 22:18:05 +05302520 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002521 bss_conf->use_cts_prot);
2522 if (bss_conf->use_cts_prot &&
2523 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302524 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002525 else
Sujith672840a2008-08-11 14:05:08 +05302526 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527 }
2528
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002529 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd46382008-11-28 22:18:05 +05302530 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002531 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302532 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002533 }
Sujith141b38b2009-02-04 08:10:07 +05302534
2535 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002536}
2537
2538static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2539{
2540 u64 tsf;
2541 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002542
Sujith141b38b2009-02-04 08:10:07 +05302543 mutex_lock(&sc->mutex);
2544 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2545 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002546
2547 return tsf;
2548}
2549
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002550static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2551{
2552 struct ath_softc *sc = hw->priv;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002553
Sujith141b38b2009-02-04 08:10:07 +05302554 mutex_lock(&sc->mutex);
2555 ath9k_hw_settsf64(sc->sc_ah, tsf);
2556 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002557}
2558
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002559static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2560{
2561 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002562
Sujith141b38b2009-02-04 08:10:07 +05302563 mutex_lock(&sc->mutex);
2564 ath9k_hw_reset_tsf(sc->sc_ah);
2565 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002566}
2567
2568static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302569 enum ieee80211_ampdu_mlme_action action,
2570 struct ieee80211_sta *sta,
2571 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002572{
2573 struct ath_softc *sc = hw->priv;
2574 int ret = 0;
2575
2576 switch (action) {
2577 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302578 if (!(sc->sc_flags & SC_OP_RXAGGR))
2579 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002580 break;
2581 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002582 break;
2583 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302584 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002585 if (ret < 0)
2586 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302587 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002588 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002589 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002590 break;
2591 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302592 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002593 if (ret < 0)
2594 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302595 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002596
Johannes Berg17741cd2008-09-11 00:02:02 +02002597 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002598 break;
Sujith8469cde2008-10-29 10:19:28 +05302599 case IEEE80211_AMPDU_TX_RESUME:
2600 ath_tx_aggr_resume(sc, sta, tid);
2601 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002602 default:
Sujith04bd46382008-11-28 22:18:05 +05302603 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604 }
2605
2606 return ret;
2607}
2608
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002609struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002610 .tx = ath9k_tx,
2611 .start = ath9k_start,
2612 .stop = ath9k_stop,
2613 .add_interface = ath9k_add_interface,
2614 .remove_interface = ath9k_remove_interface,
2615 .config = ath9k_config,
2616 .config_interface = ath9k_config_interface,
2617 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002618 .sta_notify = ath9k_sta_notify,
2619 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002620 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002621 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002622 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002623 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002624 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002625 .ampdu_action = ath9k_ampdu_action,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002626};
2627
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002628static struct {
2629 u32 version;
2630 const char * name;
2631} ath_mac_bb_names[] = {
2632 { AR_SREV_VERSION_5416_PCI, "5416" },
2633 { AR_SREV_VERSION_5416_PCIE, "5418" },
2634 { AR_SREV_VERSION_9100, "9100" },
2635 { AR_SREV_VERSION_9160, "9160" },
2636 { AR_SREV_VERSION_9280, "9280" },
2637 { AR_SREV_VERSION_9285, "9285" }
2638};
2639
2640static struct {
2641 u16 version;
2642 const char * name;
2643} ath_rf_names[] = {
2644 { 0, "5133" },
2645 { AR_RAD5133_SREV_MAJOR, "5133" },
2646 { AR_RAD5122_SREV_MAJOR, "5122" },
2647 { AR_RAD2133_SREV_MAJOR, "2133" },
2648 { AR_RAD2122_SREV_MAJOR, "2122" }
2649};
2650
2651/*
2652 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2653 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002654const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002655ath_mac_bb_name(u32 mac_bb_version)
2656{
2657 int i;
2658
2659 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2660 if (ath_mac_bb_names[i].version == mac_bb_version) {
2661 return ath_mac_bb_names[i].name;
2662 }
2663 }
2664
2665 return "????";
2666}
2667
2668/*
2669 * Return the RF name. "????" is returned if the RF is unknown.
2670 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002671const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002672ath_rf_name(u16 rf_version)
2673{
2674 int i;
2675
2676 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2677 if (ath_rf_names[i].version == rf_version) {
2678 return ath_rf_names[i].name;
2679 }
2680 }
2681
2682 return "????";
2683}
2684
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002685static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002686{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302687 int error;
2688
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302689 /* Register rate control algorithm */
2690 error = ath_rate_control_register();
2691 if (error != 0) {
2692 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002693 "ath9k: Unable to register rate control "
2694 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302695 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002696 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302697 }
2698
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002699 error = ath_pci_init();
2700 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002701 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002702 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002703 error = -ENODEV;
2704 goto err_rate_unregister;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002705 }
2706
Gabor Juhos09329d32009-01-14 20:17:07 +01002707 error = ath_ahb_init();
2708 if (error < 0) {
2709 error = -ENODEV;
2710 goto err_pci_exit;
2711 }
2712
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002713 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002714
Gabor Juhos09329d32009-01-14 20:17:07 +01002715 err_pci_exit:
2716 ath_pci_exit();
2717
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002718 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302719 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002720 err_out:
2721 return error;
2722}
2723module_init(ath9k_init);
2724
2725static void __exit ath9k_exit(void)
2726{
Gabor Juhos09329d32009-01-14 20:17:07 +01002727 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002728 ath_pci_exit();
2729 ath_rate_control_unregister();
Sujith04bd46382008-11-28 22:18:05 +05302730 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002731}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002732module_exit(ath9k_exit);