Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* linux/drivers/mtd/nand/s3c2410.c |
| 2 | * |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 3 | * Copyright (c) 2004,2005 Simtec Electronics |
Ben Dooks | fdf2fd5 | 2005-02-18 14:46:15 +0000 | [diff] [blame] | 4 | * http://www.simtec.co.uk/products/SWLINUX/ |
| 5 | * Ben Dooks <ben@simtec.co.uk> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 7 | * Samsung S3C2410/S3C240 NAND driver |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * Changelog: |
| 10 | * 21-Sep-2004 BJD Initial version |
| 11 | * 23-Sep-2004 BJD Mulitple device support |
| 12 | * 28-Sep-2004 BJD Fixed ECC placement for Hardware mode |
| 13 | * 12-Oct-2004 BJD Fixed errors in use of platform data |
Ben Dooks | 3e4ef3b | 2005-03-17 11:31:30 +0000 | [diff] [blame] | 14 | * 18-Feb-2005 BJD Fix sparse errors |
| 15 | * 14-Mar-2005 BJD Applied tglx's code reduction patch |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 16 | * 02-May-2005 BJD Fixed s3c2440 support |
| 17 | * 02-May-2005 BJD Reduced hwcontrol decode |
| 18 | * 20-Jun-2005 BJD Updated s3c2440 support, fixed timing bug |
Ben Dooks | fb8d82a | 2005-07-06 21:05:10 +0100 | [diff] [blame] | 19 | * 08-Jul-2005 BJD Fix OOPS when no platform data supplied |
Ben Dooks | cfd320f | 2005-10-20 22:22:58 +0100 | [diff] [blame] | 20 | * 20-Oct-2005 BJD Fix timing calculation bug |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 21 | * 14-Jan-2006 BJD Allow clock to be stopped when idle |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | * |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 23 | * $Id: s3c2410.c,v 1.23 2006/04/01 18:06:29 bjd Exp $ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | * |
| 25 | * This program is free software; you can redistribute it and/or modify |
| 26 | * it under the terms of the GNU General Public License as published by |
| 27 | * the Free Software Foundation; either version 2 of the License, or |
| 28 | * (at your option) any later version. |
| 29 | * |
| 30 | * This program is distributed in the hope that it will be useful, |
| 31 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 32 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 33 | * GNU General Public License for more details. |
| 34 | * |
| 35 | * You should have received a copy of the GNU General Public License |
| 36 | * along with this program; if not, write to the Free Software |
| 37 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 38 | */ |
| 39 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #ifdef CONFIG_MTD_NAND_S3C2410_DEBUG |
| 41 | #define DEBUG |
| 42 | #endif |
| 43 | |
| 44 | #include <linux/module.h> |
| 45 | #include <linux/types.h> |
| 46 | #include <linux/init.h> |
| 47 | #include <linux/kernel.h> |
| 48 | #include <linux/string.h> |
| 49 | #include <linux/ioport.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 50 | #include <linux/platform_device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | #include <linux/delay.h> |
| 52 | #include <linux/err.h> |
Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 53 | #include <linux/slab.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 54 | #include <linux/clk.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | |
| 56 | #include <linux/mtd/mtd.h> |
| 57 | #include <linux/mtd/nand.h> |
| 58 | #include <linux/mtd/nand_ecc.h> |
| 59 | #include <linux/mtd/partitions.h> |
| 60 | |
| 61 | #include <asm/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | |
| 63 | #include <asm/arch/regs-nand.h> |
| 64 | #include <asm/arch/nand.h> |
| 65 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | #ifdef CONFIG_MTD_NAND_S3C2410_HWECC |
| 67 | static int hardware_ecc = 1; |
| 68 | #else |
| 69 | static int hardware_ecc = 0; |
| 70 | #endif |
| 71 | |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 72 | #ifdef CONFIG_MTD_NAND_S3C2410_CLKSTOP |
| 73 | static int clock_stop = 1; |
| 74 | #else |
| 75 | static const int clock_stop = 0; |
| 76 | #endif |
| 77 | |
| 78 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | /* new oob placement block for use with hardware ecc generation |
| 80 | */ |
| 81 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 82 | static struct nand_ecclayout nand_hw_eccoob = { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 83 | .eccbytes = 3, |
| 84 | .eccpos = {0, 1, 2}, |
| 85 | .oobfree = {{8, 8}} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | }; |
| 87 | |
| 88 | /* controller and mtd information */ |
| 89 | |
| 90 | struct s3c2410_nand_info; |
| 91 | |
| 92 | struct s3c2410_nand_mtd { |
| 93 | struct mtd_info mtd; |
| 94 | struct nand_chip chip; |
| 95 | struct s3c2410_nand_set *set; |
| 96 | struct s3c2410_nand_info *info; |
| 97 | int scan_res; |
| 98 | }; |
| 99 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 100 | enum s3c_cpu_type { |
| 101 | TYPE_S3C2410, |
| 102 | TYPE_S3C2412, |
| 103 | TYPE_S3C2440, |
| 104 | }; |
| 105 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | /* overview of the s3c2410 nand state */ |
| 107 | |
| 108 | struct s3c2410_nand_info { |
| 109 | /* mtd info */ |
| 110 | struct nand_hw_control controller; |
| 111 | struct s3c2410_nand_mtd *mtds; |
| 112 | struct s3c2410_platform_nand *platform; |
| 113 | |
| 114 | /* device info */ |
| 115 | struct device *device; |
| 116 | struct resource *area; |
| 117 | struct clk *clk; |
Ben Dooks | fdf2fd5 | 2005-02-18 14:46:15 +0000 | [diff] [blame] | 118 | void __iomem *regs; |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 119 | void __iomem *sel_reg; |
| 120 | int sel_bit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | int mtd_count; |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 122 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 123 | enum s3c_cpu_type cpu_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | }; |
| 125 | |
| 126 | /* conversion functions */ |
| 127 | |
| 128 | static struct s3c2410_nand_mtd *s3c2410_nand_mtd_toours(struct mtd_info *mtd) |
| 129 | { |
| 130 | return container_of(mtd, struct s3c2410_nand_mtd, mtd); |
| 131 | } |
| 132 | |
| 133 | static struct s3c2410_nand_info *s3c2410_nand_mtd_toinfo(struct mtd_info *mtd) |
| 134 | { |
| 135 | return s3c2410_nand_mtd_toours(mtd)->info; |
| 136 | } |
| 137 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 138 | static struct s3c2410_nand_info *to_nand_info(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 140 | return platform_get_drvdata(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | } |
| 142 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 143 | static struct s3c2410_platform_nand *to_nand_plat(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 145 | return dev->dev.platform_data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | } |
| 147 | |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 148 | static inline int allow_clk_stop(struct s3c2410_nand_info *info) |
| 149 | { |
| 150 | return clock_stop; |
| 151 | } |
| 152 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | /* timing calculations */ |
| 154 | |
Ben Dooks | cfd320f | 2005-10-20 22:22:58 +0100 | [diff] [blame] | 155 | #define NS_IN_KHZ 1000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 157 | static int s3c_nand_calc_rate(int wanted, unsigned long clk, int max) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | { |
| 159 | int result; |
| 160 | |
Ben Dooks | cfd320f | 2005-10-20 22:22:58 +0100 | [diff] [blame] | 161 | result = (wanted * clk) / NS_IN_KHZ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | result++; |
| 163 | |
| 164 | pr_debug("result %d from %ld, %d\n", result, clk, wanted); |
| 165 | |
| 166 | if (result > max) { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 167 | printk("%d ns is too big for current clock rate %ld\n", wanted, clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | return -1; |
| 169 | } |
| 170 | |
| 171 | if (result < 1) |
| 172 | result = 1; |
| 173 | |
| 174 | return result; |
| 175 | } |
| 176 | |
Ben Dooks | cfd320f | 2005-10-20 22:22:58 +0100 | [diff] [blame] | 177 | #define to_ns(ticks,clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | |
| 179 | /* controller setup */ |
| 180 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 181 | static int s3c2410_nand_inithw(struct s3c2410_nand_info *info, |
| 182 | struct platform_device *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 184 | struct s3c2410_platform_nand *plat = to_nand_plat(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | unsigned long clkrate = clk_get_rate(info->clk); |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 186 | int tacls_max = (info->cpu_type == TYPE_S3C2412) ? 8 : 4; |
Ben Dooks | cfd320f | 2005-10-20 22:22:58 +0100 | [diff] [blame] | 187 | int tacls, twrph0, twrph1; |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 188 | unsigned long cfg = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | |
| 190 | /* calculate the timing information for the controller */ |
| 191 | |
Ben Dooks | cfd320f | 2005-10-20 22:22:58 +0100 | [diff] [blame] | 192 | clkrate /= 1000; /* turn clock into kHz for ease of use */ |
| 193 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | if (plat != NULL) { |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 195 | tacls = s3c_nand_calc_rate(plat->tacls, clkrate, tacls_max); |
| 196 | twrph0 = s3c_nand_calc_rate(plat->twrph0, clkrate, 8); |
| 197 | twrph1 = s3c_nand_calc_rate(plat->twrph1, clkrate, 8); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | } else { |
| 199 | /* default timings */ |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 200 | tacls = tacls_max; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | twrph0 = 8; |
| 202 | twrph1 = 8; |
| 203 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 204 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | if (tacls < 0 || twrph0 < 0 || twrph1 < 0) { |
Ben Dooks | 99974c6 | 2006-06-21 15:43:05 +0100 | [diff] [blame] | 206 | dev_err(info->device, "cannot get suitable timings\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | return -EINVAL; |
| 208 | } |
| 209 | |
Ben Dooks | 99974c6 | 2006-06-21 15:43:05 +0100 | [diff] [blame] | 210 | dev_info(info->device, "Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns\n", |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 211 | tacls, to_ns(tacls, clkrate), twrph0, to_ns(twrph0, clkrate), twrph1, to_ns(twrph1, clkrate)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 213 | switch (info->cpu_type) { |
| 214 | case TYPE_S3C2410: |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 215 | cfg = S3C2410_NFCONF_EN; |
| 216 | cfg |= S3C2410_NFCONF_TACLS(tacls - 1); |
| 217 | cfg |= S3C2410_NFCONF_TWRPH0(twrph0 - 1); |
| 218 | cfg |= S3C2410_NFCONF_TWRPH1(twrph1 - 1); |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 219 | break; |
| 220 | |
| 221 | case TYPE_S3C2440: |
| 222 | case TYPE_S3C2412: |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 223 | cfg = S3C2440_NFCONF_TACLS(tacls - 1); |
| 224 | cfg |= S3C2440_NFCONF_TWRPH0(twrph0 - 1); |
| 225 | cfg |= S3C2440_NFCONF_TWRPH1(twrph1 - 1); |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 226 | |
| 227 | /* enable the controller and de-assert nFCE */ |
| 228 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 229 | writel(S3C2440_NFCONT_ENABLE, info->regs + S3C2440_NFCONT); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 230 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | |
Ben Dooks | 99974c6 | 2006-06-21 15:43:05 +0100 | [diff] [blame] | 232 | dev_dbg(info->device, "NF_CONF is 0x%lx\n", cfg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | |
| 234 | writel(cfg, info->regs + S3C2410_NFCONF); |
| 235 | return 0; |
| 236 | } |
| 237 | |
| 238 | /* select chip */ |
| 239 | |
| 240 | static void s3c2410_nand_select_chip(struct mtd_info *mtd, int chip) |
| 241 | { |
| 242 | struct s3c2410_nand_info *info; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 243 | struct s3c2410_nand_mtd *nmtd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | struct nand_chip *this = mtd->priv; |
| 245 | unsigned long cur; |
| 246 | |
| 247 | nmtd = this->priv; |
| 248 | info = nmtd->info; |
| 249 | |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 250 | if (chip != -1 && allow_clk_stop(info)) |
| 251 | clk_enable(info->clk); |
| 252 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 253 | cur = readl(info->sel_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | |
| 255 | if (chip == -1) { |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 256 | cur |= info->sel_bit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | } else { |
Ben Dooks | fb8d82a | 2005-07-06 21:05:10 +0100 | [diff] [blame] | 258 | if (nmtd->set != NULL && chip > nmtd->set->nr_chips) { |
Ben Dooks | 99974c6 | 2006-06-21 15:43:05 +0100 | [diff] [blame] | 259 | dev_err(info->device, "invalid chip %d\n", chip); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | return; |
| 261 | } |
| 262 | |
| 263 | if (info->platform != NULL) { |
| 264 | if (info->platform->select_chip != NULL) |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 265 | (info->platform->select_chip) (nmtd->set, chip); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | } |
| 267 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 268 | cur &= ~info->sel_bit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | } |
| 270 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 271 | writel(cur, info->sel_reg); |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 272 | |
| 273 | if (chip == -1 && allow_clk_stop(info)) |
| 274 | clk_disable(info->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | } |
| 276 | |
Ben Dooks | ad3b5fb | 2006-06-19 09:43:23 +0100 | [diff] [blame] | 277 | /* s3c2410_nand_hwcontrol |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 278 | * |
Ben Dooks | ad3b5fb | 2006-06-19 09:43:23 +0100 | [diff] [blame] | 279 | * Issue command and address cycles to the chip |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 280 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 282 | static void s3c2410_nand_hwcontrol(struct mtd_info *mtd, int cmd, |
David Woodhouse | f906887 | 2006-06-10 00:53:16 +0100 | [diff] [blame] | 283 | unsigned int ctrl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | { |
| 285 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
David Woodhouse | c9ac597 | 2006-11-30 08:17:38 +0000 | [diff] [blame] | 286 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 287 | if (cmd == NAND_CMD_NONE) |
| 288 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | |
David Woodhouse | f906887 | 2006-06-10 00:53:16 +0100 | [diff] [blame] | 290 | if (ctrl & NAND_CLE) |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 291 | writeb(cmd, info->regs + S3C2410_NFCMD); |
| 292 | else |
| 293 | writeb(cmd, info->regs + S3C2410_NFADDR); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | /* command and control functions */ |
| 297 | |
David Woodhouse | f906887 | 2006-06-10 00:53:16 +0100 | [diff] [blame] | 298 | static void s3c2440_nand_hwcontrol(struct mtd_info *mtd, int cmd, |
| 299 | unsigned int ctrl) |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 300 | { |
| 301 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 302 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 303 | if (cmd == NAND_CMD_NONE) |
| 304 | return; |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 305 | |
David Woodhouse | f906887 | 2006-06-10 00:53:16 +0100 | [diff] [blame] | 306 | if (ctrl & NAND_CLE) |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 307 | writeb(cmd, info->regs + S3C2440_NFCMD); |
| 308 | else |
| 309 | writeb(cmd, info->regs + S3C2440_NFADDR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | } |
| 311 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | /* s3c2410_nand_devready() |
| 313 | * |
| 314 | * returns 0 if the nand is busy, 1 if it is ready |
| 315 | */ |
| 316 | |
| 317 | static int s3c2410_nand_devready(struct mtd_info *mtd) |
| 318 | { |
| 319 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | return readb(info->regs + S3C2410_NFSTAT) & S3C2410_NFSTAT_BUSY; |
| 321 | } |
| 322 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 323 | static int s3c2440_nand_devready(struct mtd_info *mtd) |
| 324 | { |
| 325 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
| 326 | return readb(info->regs + S3C2440_NFSTAT) & S3C2440_NFSTAT_READY; |
| 327 | } |
| 328 | |
| 329 | static int s3c2412_nand_devready(struct mtd_info *mtd) |
| 330 | { |
| 331 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
| 332 | return readb(info->regs + S3C2412_NFSTAT) & S3C2412_NFSTAT_READY; |
| 333 | } |
| 334 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | /* ECC handling functions */ |
| 336 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 337 | static int s3c2410_nand_correct_data(struct mtd_info *mtd, u_char *dat, |
| 338 | u_char *read_ecc, u_char *calc_ecc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 340 | pr_debug("s3c2410_nand_correct_data(%p,%p,%p,%p)\n", mtd, dat, read_ecc, calc_ecc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | |
| 342 | pr_debug("eccs: read %02x,%02x,%02x vs calc %02x,%02x,%02x\n", |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 343 | read_ecc[0], read_ecc[1], read_ecc[2], calc_ecc[0], calc_ecc[1], calc_ecc[2]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 345 | if (read_ecc[0] == calc_ecc[0] && read_ecc[1] == calc_ecc[1] && read_ecc[2] == calc_ecc[2]) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | return 0; |
| 347 | |
| 348 | /* we curently have no method for correcting the error */ |
| 349 | |
| 350 | return -1; |
| 351 | } |
| 352 | |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 353 | /* ECC functions |
| 354 | * |
| 355 | * These allow the s3c2410 and s3c2440 to use the controller's ECC |
| 356 | * generator block to ECC the data as it passes through] |
| 357 | */ |
| 358 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | static void s3c2410_nand_enable_hwecc(struct mtd_info *mtd, int mode) |
| 360 | { |
| 361 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
| 362 | unsigned long ctrl; |
| 363 | |
| 364 | ctrl = readl(info->regs + S3C2410_NFCONF); |
| 365 | ctrl |= S3C2410_NFCONF_INITECC; |
| 366 | writel(ctrl, info->regs + S3C2410_NFCONF); |
| 367 | } |
| 368 | |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 369 | static void s3c2440_nand_enable_hwecc(struct mtd_info *mtd, int mode) |
| 370 | { |
| 371 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
| 372 | unsigned long ctrl; |
| 373 | |
| 374 | ctrl = readl(info->regs + S3C2440_NFCONT); |
| 375 | writel(ctrl | S3C2440_NFCONT_INITECC, info->regs + S3C2440_NFCONT); |
| 376 | } |
| 377 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 378 | static int s3c2410_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | { |
| 380 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
| 381 | |
| 382 | ecc_code[0] = readb(info->regs + S3C2410_NFECC + 0); |
| 383 | ecc_code[1] = readb(info->regs + S3C2410_NFECC + 1); |
| 384 | ecc_code[2] = readb(info->regs + S3C2410_NFECC + 2); |
| 385 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 386 | pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n", ecc_code[0], ecc_code[1], ecc_code[2]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | |
| 388 | return 0; |
| 389 | } |
| 390 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 391 | static int s3c2440_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code) |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 392 | { |
| 393 | struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd); |
| 394 | unsigned long ecc = readl(info->regs + S3C2440_NFMECC0); |
| 395 | |
| 396 | ecc_code[0] = ecc; |
| 397 | ecc_code[1] = ecc >> 8; |
| 398 | ecc_code[2] = ecc >> 16; |
| 399 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 400 | pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n", ecc_code[0], ecc_code[1], ecc_code[2]); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 401 | |
| 402 | return 0; |
| 403 | } |
| 404 | |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 405 | /* over-ride the standard functions for a little more speed. We can |
| 406 | * use read/write block to move the data buffers to/from the controller |
| 407 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | |
| 409 | static void s3c2410_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len) |
| 410 | { |
| 411 | struct nand_chip *this = mtd->priv; |
| 412 | readsb(this->IO_ADDR_R, buf, len); |
| 413 | } |
| 414 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 415 | static void s3c2410_nand_write_buf(struct mtd_info *mtd, const u_char *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | { |
| 417 | struct nand_chip *this = mtd->priv; |
| 418 | writesb(this->IO_ADDR_W, buf, len); |
| 419 | } |
| 420 | |
| 421 | /* device management functions */ |
| 422 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 423 | static int s3c2410_nand_remove(struct platform_device *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 425 | struct s3c2410_nand_info *info = to_nand_info(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 427 | platform_set_drvdata(pdev, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 429 | if (info == NULL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | return 0; |
| 431 | |
| 432 | /* first thing we need to do is release all our mtds |
| 433 | * and their partitions, then go through freeing the |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 434 | * resources used |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | */ |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 436 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | if (info->mtds != NULL) { |
| 438 | struct s3c2410_nand_mtd *ptr = info->mtds; |
| 439 | int mtdno; |
| 440 | |
| 441 | for (mtdno = 0; mtdno < info->mtd_count; mtdno++, ptr++) { |
| 442 | pr_debug("releasing mtd %d (%p)\n", mtdno, ptr); |
| 443 | nand_release(&ptr->mtd); |
| 444 | } |
| 445 | |
| 446 | kfree(info->mtds); |
| 447 | } |
| 448 | |
| 449 | /* free the common resources */ |
| 450 | |
| 451 | if (info->clk != NULL && !IS_ERR(info->clk)) { |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 452 | if (!allow_clk_stop(info)) |
| 453 | clk_disable(info->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | clk_put(info->clk); |
| 455 | } |
| 456 | |
| 457 | if (info->regs != NULL) { |
| 458 | iounmap(info->regs); |
| 459 | info->regs = NULL; |
| 460 | } |
| 461 | |
| 462 | if (info->area != NULL) { |
| 463 | release_resource(info->area); |
| 464 | kfree(info->area); |
| 465 | info->area = NULL; |
| 466 | } |
| 467 | |
| 468 | kfree(info); |
| 469 | |
| 470 | return 0; |
| 471 | } |
| 472 | |
| 473 | #ifdef CONFIG_MTD_PARTITIONS |
| 474 | static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info, |
| 475 | struct s3c2410_nand_mtd *mtd, |
| 476 | struct s3c2410_nand_set *set) |
| 477 | { |
| 478 | if (set == NULL) |
| 479 | return add_mtd_device(&mtd->mtd); |
| 480 | |
| 481 | if (set->nr_partitions > 0 && set->partitions != NULL) { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 482 | return add_mtd_partitions(&mtd->mtd, set->partitions, set->nr_partitions); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 483 | } |
| 484 | |
| 485 | return add_mtd_device(&mtd->mtd); |
| 486 | } |
| 487 | #else |
| 488 | static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info, |
| 489 | struct s3c2410_nand_mtd *mtd, |
| 490 | struct s3c2410_nand_set *set) |
| 491 | { |
| 492 | return add_mtd_device(&mtd->mtd); |
| 493 | } |
| 494 | #endif |
| 495 | |
| 496 | /* s3c2410_nand_init_chip |
| 497 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 498 | * init a single instance of an chip |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | */ |
| 500 | |
| 501 | static void s3c2410_nand_init_chip(struct s3c2410_nand_info *info, |
| 502 | struct s3c2410_nand_mtd *nmtd, |
| 503 | struct s3c2410_nand_set *set) |
| 504 | { |
| 505 | struct nand_chip *chip = &nmtd->chip; |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 506 | void __iomem *regs = info->regs; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 508 | chip->write_buf = s3c2410_nand_write_buf; |
| 509 | chip->read_buf = s3c2410_nand_read_buf; |
| 510 | chip->select_chip = s3c2410_nand_select_chip; |
| 511 | chip->chip_delay = 50; |
| 512 | chip->priv = nmtd; |
| 513 | chip->options = 0; |
| 514 | chip->controller = &info->controller; |
| 515 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 516 | switch (info->cpu_type) { |
| 517 | case TYPE_S3C2410: |
| 518 | chip->IO_ADDR_W = regs + S3C2410_NFDATA; |
| 519 | info->sel_reg = regs + S3C2410_NFCONF; |
| 520 | info->sel_bit = S3C2410_NFCONF_nFCE; |
| 521 | chip->cmd_ctrl = s3c2410_nand_hwcontrol; |
| 522 | chip->dev_ready = s3c2410_nand_devready; |
| 523 | break; |
| 524 | |
| 525 | case TYPE_S3C2440: |
| 526 | chip->IO_ADDR_W = regs + S3C2440_NFDATA; |
| 527 | info->sel_reg = regs + S3C2440_NFCONT; |
| 528 | info->sel_bit = S3C2440_NFCONT_nFCE; |
| 529 | chip->cmd_ctrl = s3c2440_nand_hwcontrol; |
| 530 | chip->dev_ready = s3c2440_nand_devready; |
| 531 | break; |
| 532 | |
| 533 | case TYPE_S3C2412: |
| 534 | chip->IO_ADDR_W = regs + S3C2440_NFDATA; |
| 535 | info->sel_reg = regs + S3C2440_NFCONT; |
| 536 | info->sel_bit = S3C2412_NFCONT_nFCE0; |
| 537 | chip->cmd_ctrl = s3c2440_nand_hwcontrol; |
| 538 | chip->dev_ready = s3c2412_nand_devready; |
| 539 | |
| 540 | if (readl(regs + S3C2410_NFCONF) & S3C2412_NFCONF_NANDBOOT) |
| 541 | dev_info(info->device, "System booted from NAND\n"); |
| 542 | |
| 543 | break; |
| 544 | } |
| 545 | |
| 546 | chip->IO_ADDR_R = chip->IO_ADDR_W; |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 547 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | nmtd->info = info; |
| 549 | nmtd->mtd.priv = chip; |
David Woodhouse | 552d920 | 2006-05-14 01:20:46 +0100 | [diff] [blame] | 550 | nmtd->mtd.owner = THIS_MODULE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 551 | nmtd->set = set; |
| 552 | |
| 553 | if (hardware_ecc) { |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 554 | chip->ecc.calculate = s3c2410_nand_calculate_ecc; |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 555 | chip->ecc.correct = s3c2410_nand_correct_data; |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 556 | chip->ecc.mode = NAND_ECC_HW; |
| 557 | chip->ecc.size = 512; |
| 558 | chip->ecc.bytes = 3; |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 559 | chip->ecc.layout = &nand_hw_eccoob; |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 560 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 561 | switch (info->cpu_type) { |
| 562 | case TYPE_S3C2410: |
| 563 | chip->ecc.hwctl = s3c2410_nand_enable_hwecc; |
| 564 | chip->ecc.calculate = s3c2410_nand_calculate_ecc; |
| 565 | break; |
| 566 | |
| 567 | case TYPE_S3C2412: |
| 568 | case TYPE_S3C2440: |
| 569 | chip->ecc.hwctl = s3c2440_nand_enable_hwecc; |
| 570 | chip->ecc.calculate = s3c2440_nand_calculate_ecc; |
| 571 | break; |
| 572 | |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 573 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 574 | } else { |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 575 | chip->ecc.mode = NAND_ECC_SOFT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 | } |
| 577 | } |
| 578 | |
| 579 | /* s3c2410_nand_probe |
| 580 | * |
| 581 | * called by device layer when it finds a device matching |
| 582 | * one our driver can handled. This code checks to see if |
| 583 | * it can allocate all necessary resources then calls the |
| 584 | * nand layer to look for devices |
| 585 | */ |
| 586 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 587 | static int s3c24xx_nand_probe(struct platform_device *pdev, |
| 588 | enum s3c_cpu_type cpu_type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 590 | struct s3c2410_platform_nand *plat = to_nand_plat(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | struct s3c2410_nand_info *info; |
| 592 | struct s3c2410_nand_mtd *nmtd; |
| 593 | struct s3c2410_nand_set *sets; |
| 594 | struct resource *res; |
| 595 | int err = 0; |
| 596 | int size; |
| 597 | int nr_sets; |
| 598 | int setno; |
| 599 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 600 | pr_debug("s3c2410_nand_probe(%p)\n", pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | |
| 602 | info = kmalloc(sizeof(*info), GFP_KERNEL); |
| 603 | if (info == NULL) { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 604 | dev_err(&pdev->dev, "no memory for flash info\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | err = -ENOMEM; |
| 606 | goto exit_error; |
| 607 | } |
| 608 | |
| 609 | memzero(info, sizeof(*info)); |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 610 | platform_set_drvdata(pdev, info); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 611 | |
| 612 | spin_lock_init(&info->controller.lock); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 613 | init_waitqueue_head(&info->controller.wq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | |
| 615 | /* get the clock source and enable it */ |
| 616 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 617 | info->clk = clk_get(&pdev->dev, "nand"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 618 | if (IS_ERR(info->clk)) { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 619 | dev_err(&pdev->dev, "failed to get clock"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | err = -ENOENT; |
| 621 | goto exit_error; |
| 622 | } |
| 623 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 624 | clk_enable(info->clk); |
| 625 | |
| 626 | /* allocate and map the resource */ |
| 627 | |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 628 | /* currently we assume we have the one resource */ |
| 629 | res = pdev->resource; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | size = res->end - res->start + 1; |
| 631 | |
| 632 | info->area = request_mem_region(res->start, size, pdev->name); |
| 633 | |
| 634 | if (info->area == NULL) { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 635 | dev_err(&pdev->dev, "cannot reserve register region\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 | err = -ENOENT; |
| 637 | goto exit_error; |
| 638 | } |
| 639 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 640 | info->device = &pdev->dev; |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 641 | info->platform = plat; |
| 642 | info->regs = ioremap(res->start, size); |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 643 | info->cpu_type = cpu_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | |
| 645 | if (info->regs == NULL) { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 646 | dev_err(&pdev->dev, "cannot reserve register region\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | err = -EIO; |
| 648 | goto exit_error; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 649 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 650 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 651 | dev_dbg(&pdev->dev, "mapped registers at %p\n", info->regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | |
| 653 | /* initialise the hardware */ |
| 654 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 655 | err = s3c2410_nand_inithw(info, pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | if (err != 0) |
| 657 | goto exit_error; |
| 658 | |
| 659 | sets = (plat != NULL) ? plat->sets : NULL; |
| 660 | nr_sets = (plat != NULL) ? plat->nr_sets : 1; |
| 661 | |
| 662 | info->mtd_count = nr_sets; |
| 663 | |
| 664 | /* allocate our information */ |
| 665 | |
| 666 | size = nr_sets * sizeof(*info->mtds); |
| 667 | info->mtds = kmalloc(size, GFP_KERNEL); |
| 668 | if (info->mtds == NULL) { |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 669 | dev_err(&pdev->dev, "failed to allocate mtd storage\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | err = -ENOMEM; |
| 671 | goto exit_error; |
| 672 | } |
| 673 | |
| 674 | memzero(info->mtds, size); |
| 675 | |
| 676 | /* initialise all possible chips */ |
| 677 | |
| 678 | nmtd = info->mtds; |
| 679 | |
| 680 | for (setno = 0; setno < nr_sets; setno++, nmtd++) { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 681 | pr_debug("initialising set %d (%p, info %p)\n", setno, nmtd, info); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 682 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 683 | s3c2410_nand_init_chip(info, nmtd, sets); |
| 684 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 685 | nmtd->scan_res = nand_scan(&nmtd->mtd, (sets) ? sets->nr_chips : 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | |
| 687 | if (nmtd->scan_res == 0) { |
| 688 | s3c2410_nand_add_partition(info, nmtd, sets); |
| 689 | } |
| 690 | |
| 691 | if (sets != NULL) |
| 692 | sets++; |
| 693 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 694 | |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 695 | if (allow_clk_stop(info)) { |
| 696 | dev_info(&pdev->dev, "clock idle support enabled\n"); |
| 697 | clk_disable(info->clk); |
| 698 | } |
| 699 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 | pr_debug("initialised ok\n"); |
| 701 | return 0; |
| 702 | |
| 703 | exit_error: |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 704 | s3c2410_nand_remove(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 705 | |
| 706 | if (err == 0) |
| 707 | err = -EINVAL; |
| 708 | return err; |
| 709 | } |
| 710 | |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 711 | /* PM Support */ |
| 712 | #ifdef CONFIG_PM |
| 713 | |
| 714 | static int s3c24xx_nand_suspend(struct platform_device *dev, pm_message_t pm) |
| 715 | { |
| 716 | struct s3c2410_nand_info *info = platform_get_drvdata(dev); |
| 717 | |
| 718 | if (info) { |
| 719 | if (!allow_clk_stop(info)) |
| 720 | clk_disable(info->clk); |
| 721 | } |
| 722 | |
| 723 | return 0; |
| 724 | } |
| 725 | |
| 726 | static int s3c24xx_nand_resume(struct platform_device *dev) |
| 727 | { |
| 728 | struct s3c2410_nand_info *info = platform_get_drvdata(dev); |
| 729 | |
| 730 | if (info) { |
| 731 | clk_enable(info->clk); |
| 732 | s3c2410_nand_inithw(info, dev); |
| 733 | |
| 734 | if (allow_clk_stop(info)) |
| 735 | clk_disable(info->clk); |
| 736 | } |
| 737 | |
| 738 | return 0; |
| 739 | } |
| 740 | |
| 741 | #else |
| 742 | #define s3c24xx_nand_suspend NULL |
| 743 | #define s3c24xx_nand_resume NULL |
| 744 | #endif |
| 745 | |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 746 | /* driver device registration */ |
| 747 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 748 | static int s3c2410_nand_probe(struct platform_device *dev) |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 749 | { |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 750 | return s3c24xx_nand_probe(dev, TYPE_S3C2410); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 751 | } |
| 752 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 753 | static int s3c2440_nand_probe(struct platform_device *dev) |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 754 | { |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 755 | return s3c24xx_nand_probe(dev, TYPE_S3C2440); |
| 756 | } |
| 757 | |
| 758 | static int s3c2412_nand_probe(struct platform_device *dev) |
| 759 | { |
| 760 | return s3c24xx_nand_probe(dev, TYPE_S3C2412); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 761 | } |
| 762 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 763 | static struct platform_driver s3c2410_nand_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | .probe = s3c2410_nand_probe, |
| 765 | .remove = s3c2410_nand_remove, |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 766 | .suspend = s3c24xx_nand_suspend, |
| 767 | .resume = s3c24xx_nand_resume, |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 768 | .driver = { |
| 769 | .name = "s3c2410-nand", |
| 770 | .owner = THIS_MODULE, |
| 771 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 772 | }; |
| 773 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 774 | static struct platform_driver s3c2440_nand_driver = { |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 775 | .probe = s3c2440_nand_probe, |
| 776 | .remove = s3c2410_nand_remove, |
Ben Dooks | d1fef3c | 2006-06-19 09:29:38 +0100 | [diff] [blame] | 777 | .suspend = s3c24xx_nand_suspend, |
| 778 | .resume = s3c24xx_nand_resume, |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 779 | .driver = { |
| 780 | .name = "s3c2440-nand", |
| 781 | .owner = THIS_MODULE, |
| 782 | }, |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 783 | }; |
| 784 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 785 | static struct platform_driver s3c2412_nand_driver = { |
| 786 | .probe = s3c2412_nand_probe, |
| 787 | .remove = s3c2410_nand_remove, |
| 788 | .suspend = s3c24xx_nand_suspend, |
| 789 | .resume = s3c24xx_nand_resume, |
| 790 | .driver = { |
| 791 | .name = "s3c2412-nand", |
| 792 | .owner = THIS_MODULE, |
| 793 | }, |
| 794 | }; |
| 795 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 796 | static int __init s3c2410_nand_init(void) |
| 797 | { |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 798 | printk("S3C24XX NAND Driver, (c) 2004 Simtec Electronics\n"); |
| 799 | |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 800 | platform_driver_register(&s3c2412_nand_driver); |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 801 | platform_driver_register(&s3c2440_nand_driver); |
| 802 | return platform_driver_register(&s3c2410_nand_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | } |
| 804 | |
| 805 | static void __exit s3c2410_nand_exit(void) |
| 806 | { |
Ben Dooks | 2c06a08 | 2006-06-27 14:35:46 +0100 | [diff] [blame] | 807 | platform_driver_unregister(&s3c2412_nand_driver); |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 808 | platform_driver_unregister(&s3c2440_nand_driver); |
| 809 | platform_driver_unregister(&s3c2410_nand_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | } |
| 811 | |
| 812 | module_init(s3c2410_nand_init); |
| 813 | module_exit(s3c2410_nand_exit); |
| 814 | |
| 815 | MODULE_LICENSE("GPL"); |
| 816 | MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>"); |
Ben Dooks | a4f957f | 2005-06-20 12:48:25 +0100 | [diff] [blame] | 817 | MODULE_DESCRIPTION("S3C24XX MTD NAND driver"); |