blob: 8c6cab0132783634b76183d521b19ebe8d31a941 [file] [log] [blame]
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001/*
Zhang Weid02443a2008-04-18 13:33:38 -07002 * Freescale MPC85xx/MPC86xx RapidIO support
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08003 *
Thomas Mollbd4fb652010-05-26 14:44:05 -07004 * Copyright 2009 Sysgo AG
5 * Thomas Moll <thomas.moll@sysgo.com>
6 * - fixed maintenance access routines, check for aligned access
7 *
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07008 * Copyright 2009 Integrated Device Technology, Inc.
9 * Alex Bounine <alexandre.bounine@idt.com>
10 * - Added Port-Write message handling
11 * - Added Machine Check exception handling
12 *
Zhang Weiad1e9382008-04-18 13:33:41 -070013 * Copyright (C) 2007, 2008 Freescale Semiconductor, Inc.
14 * Zhang Wei <wei.zhang@freescale.com>
15 *
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080016 * Copyright 2005 MontaVista Software, Inc.
17 * Matt Porter <mporter@kernel.crashing.org>
18 *
19 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 */
24
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080025#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/types.h>
28#include <linux/dma-mapping.h>
29#include <linux/interrupt.h>
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +040030#include <linux/device.h>
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080031#include <linux/rio.h>
32#include <linux/rio_drv.h>
Zhang Weicc2bb692008-04-18 13:33:41 -070033#include <linux/of_platform.h>
Zhang Wei61b26912008-04-18 13:33:44 -070034#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Alexandre Bounine5b2074a2010-05-26 14:44:00 -070036#include <linux/kfifo.h>
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080037
38#include <asm/io.h>
Alexandre Bouninea52c8f52010-05-26 14:44:00 -070039#include <asm/machdep.h>
40#include <asm/uaccess.h>
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080041
Alexandre Bounine5b2074a2010-05-26 14:44:00 -070042#undef DEBUG_PW /* Port-Write debugging */
43
Zhang Weiad1e9382008-04-18 13:33:41 -070044/* RapidIO definition irq, which read from OF-tree */
45#define IRQ_RIO_BELL(m) (((struct rio_priv *)(m->priv))->bellirq)
46#define IRQ_RIO_TX(m) (((struct rio_priv *)(m->priv))->txirq)
47#define IRQ_RIO_RX(m) (((struct rio_priv *)(m->priv))->rxirq)
Alexandre Bounine5b2074a2010-05-26 14:44:00 -070048#define IRQ_RIO_PW(m) (((struct rio_priv *)(m->priv))->pwirq)
Zhang Weiad1e9382008-04-18 13:33:41 -070049
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080050#define RIO_ATMU_REGS_OFFSET 0x10c00
Zhang Wei61b26912008-04-18 13:33:44 -070051#define RIO_P_MSG_REGS_OFFSET 0x11000
52#define RIO_S_MSG_REGS_OFFSET 0x13000
Alexandre Bounineaf84ca32010-10-27 15:34:34 -070053#define RIO_GCCSR 0x13c
Zhang Wei61b26912008-04-18 13:33:44 -070054#define RIO_ESCSR 0x158
55#define RIO_CCSR 0x15c
Alexandre Bounine5b2074a2010-05-26 14:44:00 -070056#define RIO_LTLEDCSR 0x0608
Alexandre Bouninea52c8f52010-05-26 14:44:00 -070057#define RIO_LTLEDCSR_IER 0x80000000
58#define RIO_LTLEDCSR_PRT 0x01000000
Alexandre Bounine5b2074a2010-05-26 14:44:00 -070059#define RIO_LTLEECSR 0x060c
60#define RIO_EPWISR 0x10010
Zhang Wei61b26912008-04-18 13:33:44 -070061#define RIO_ISR_AACR 0x10120
62#define RIO_ISR_AACR_AA 0x1 /* Accept All ID */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080063#define RIO_MAINT_WIN_SIZE 0x400000
64#define RIO_DBELL_WIN_SIZE 0x1000
65
66#define RIO_MSG_OMR_MUI 0x00000002
67#define RIO_MSG_OSR_TE 0x00000080
68#define RIO_MSG_OSR_QOI 0x00000020
69#define RIO_MSG_OSR_QFI 0x00000010
70#define RIO_MSG_OSR_MUB 0x00000004
71#define RIO_MSG_OSR_EOMI 0x00000002
72#define RIO_MSG_OSR_QEI 0x00000001
73
74#define RIO_MSG_IMR_MI 0x00000002
75#define RIO_MSG_ISR_TE 0x00000080
76#define RIO_MSG_ISR_QFI 0x00000010
77#define RIO_MSG_ISR_DIQI 0x00000001
78
Alexandre Bounine5b2074a2010-05-26 14:44:00 -070079#define RIO_IPWMR_SEN 0x00100000
80#define RIO_IPWMR_QFIE 0x00000100
81#define RIO_IPWMR_EIE 0x00000020
82#define RIO_IPWMR_CQ 0x00000002
83#define RIO_IPWMR_PWE 0x00000001
84
85#define RIO_IPWSR_QF 0x00100000
86#define RIO_IPWSR_TE 0x00000080
87#define RIO_IPWSR_QFI 0x00000010
88#define RIO_IPWSR_PWD 0x00000008
89#define RIO_IPWSR_PWB 0x00000004
90
Alexandre Bounine93e2cbd2010-10-27 15:34:28 -070091#define RIO_EPWISR_PINT 0x80000000
92#define RIO_EPWISR_PW 0x00000001
93
Matt Porter2b0c28d7f2005-11-07 01:00:19 -080094#define RIO_MSG_DESC_SIZE 32
95#define RIO_MSG_BUFFER_SIZE 4096
96#define RIO_MIN_TX_RING_SIZE 2
97#define RIO_MAX_TX_RING_SIZE 2048
98#define RIO_MIN_RX_RING_SIZE 2
99#define RIO_MAX_RX_RING_SIZE 2048
100
101#define DOORBELL_DMR_DI 0x00000002
102#define DOORBELL_DSR_TE 0x00000080
103#define DOORBELL_DSR_QFI 0x00000010
104#define DOORBELL_DSR_DIQI 0x00000001
Zhang Wei6c391032008-04-18 13:33:48 -0700105#define DOORBELL_TID_OFFSET 0x02
106#define DOORBELL_SID_OFFSET 0x04
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800107#define DOORBELL_INFO_OFFSET 0x06
108
109#define DOORBELL_MESSAGE_SIZE 0x08
Zhang Wei6c391032008-04-18 13:33:48 -0700110#define DBELL_SID(x) (*(u16 *)(x + DOORBELL_SID_OFFSET))
111#define DBELL_TID(x) (*(u16 *)(x + DOORBELL_TID_OFFSET))
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800112#define DBELL_INF(x) (*(u16 *)(x + DOORBELL_INFO_OFFSET))
113
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800114struct rio_atmu_regs {
115 u32 rowtar;
Zhang Wei61b26912008-04-18 13:33:44 -0700116 u32 rowtear;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800117 u32 rowbar;
118 u32 pad2;
119 u32 rowar;
120 u32 pad3[3];
121};
122
123struct rio_msg_regs {
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800124 u32 omr; /* 0xD_3000 - Outbound message 0 mode register */
125 u32 osr; /* 0xD_3004 - Outbound message 0 status register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800126 u32 pad1;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800127 u32 odqdpar; /* 0xD_300C - Outbound message 0 descriptor queue
128 dequeue pointer address register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800129 u32 pad2;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800130 u32 osar; /* 0xD_3014 - Outbound message 0 source address
131 register */
132 u32 odpr; /* 0xD_3018 - Outbound message 0 destination port
133 register */
134 u32 odatr; /* 0xD_301C - Outbound message 0 destination attributes
135 Register*/
136 u32 odcr; /* 0xD_3020 - Outbound message 0 double-word count
137 register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800138 u32 pad3;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800139 u32 odqepar; /* 0xD_3028 - Outbound message 0 descriptor queue
140 enqueue pointer address register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800141 u32 pad4[13];
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800142 u32 imr; /* 0xD_3060 - Inbound message 0 mode register */
143 u32 isr; /* 0xD_3064 - Inbound message 0 status register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800144 u32 pad5;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800145 u32 ifqdpar; /* 0xD_306C - Inbound message 0 frame queue dequeue
146 pointer address register*/
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800147 u32 pad6;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800148 u32 ifqepar; /* 0xD_3074 - Inbound message 0 frame queue enqueue
149 pointer address register */
Zhang Wei61b26912008-04-18 13:33:44 -0700150 u32 pad7[226];
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800151 u32 odmr; /* 0xD_3400 - Outbound doorbell mode register */
152 u32 odsr; /* 0xD_3404 - Outbound doorbell status register */
Zhang Wei61b26912008-04-18 13:33:44 -0700153 u32 res0[4];
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800154 u32 oddpr; /* 0xD_3418 - Outbound doorbell destination port
155 register */
156 u32 oddatr; /* 0xD_341c - Outbound doorbell destination attributes
157 register */
Zhang Wei61b26912008-04-18 13:33:44 -0700158 u32 res1[3];
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800159 u32 odretcr; /* 0xD_342C - Outbound doorbell retry error threshold
160 configuration register */
Zhang Wei61b26912008-04-18 13:33:44 -0700161 u32 res2[12];
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800162 u32 dmr; /* 0xD_3460 - Inbound doorbell mode register */
163 u32 dsr; /* 0xD_3464 - Inbound doorbell status register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800164 u32 pad8;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800165 u32 dqdpar; /* 0xD_346C - Inbound doorbell queue dequeue Pointer
166 address register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800167 u32 pad9;
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800168 u32 dqepar; /* 0xD_3474 - Inbound doorbell Queue enqueue pointer
169 address register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800170 u32 pad10[26];
Shaohui Xieabd12fe2010-10-14 10:04:02 +0800171 u32 pwmr; /* 0xD_34E0 - Inbound port-write mode register */
172 u32 pwsr; /* 0xD_34E4 - Inbound port-write status register */
173 u32 epwqbar; /* 0xD_34E8 - Extended Port-Write Queue Base Address
174 register */
175 u32 pwqbar; /* 0xD_34EC - Inbound port-write queue base address
176 register */
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800177};
178
179struct rio_tx_desc {
180 u32 res1;
181 u32 saddr;
182 u32 dport;
183 u32 dattr;
184 u32 res2;
185 u32 res3;
186 u32 dwcnt;
187 u32 res4;
188};
189
Zhang Weiad1e9382008-04-18 13:33:41 -0700190struct rio_dbell_ring {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800191 void *virt;
192 dma_addr_t phys;
Zhang Weiad1e9382008-04-18 13:33:41 -0700193};
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800194
Zhang Weiad1e9382008-04-18 13:33:41 -0700195struct rio_msg_tx_ring {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800196 void *virt;
197 dma_addr_t phys;
198 void *virt_buffer[RIO_MAX_TX_RING_SIZE];
199 dma_addr_t phys_buffer[RIO_MAX_TX_RING_SIZE];
200 int tx_slot;
201 int size;
Matt Porter6978bbc2005-11-07 01:00:20 -0800202 void *dev_id;
Zhang Weiad1e9382008-04-18 13:33:41 -0700203};
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800204
Zhang Weiad1e9382008-04-18 13:33:41 -0700205struct rio_msg_rx_ring {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800206 void *virt;
207 dma_addr_t phys;
208 void *virt_buffer[RIO_MAX_RX_RING_SIZE];
209 int rx_slot;
210 int size;
Matt Porter6978bbc2005-11-07 01:00:20 -0800211 void *dev_id;
Zhang Weiad1e9382008-04-18 13:33:41 -0700212};
213
Alexandre Bounine5b2074a2010-05-26 14:44:00 -0700214struct rio_port_write_msg {
215 void *virt;
216 dma_addr_t phys;
217 u32 msg_count;
218 u32 err_count;
219 u32 discard_count;
220};
221
Zhang Weiad1e9382008-04-18 13:33:41 -0700222struct rio_priv {
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400223 struct device *dev;
Zhang Weiad1e9382008-04-18 13:33:41 -0700224 void __iomem *regs_win;
225 struct rio_atmu_regs __iomem *atmu_regs;
226 struct rio_atmu_regs __iomem *maint_atmu_regs;
227 struct rio_atmu_regs __iomem *dbell_atmu_regs;
228 void __iomem *dbell_win;
229 void __iomem *maint_win;
230 struct rio_msg_regs __iomem *msg_regs;
231 struct rio_dbell_ring dbell_ring;
232 struct rio_msg_tx_ring msg_tx_ring;
233 struct rio_msg_rx_ring msg_rx_ring;
Alexandre Bounine5b2074a2010-05-26 14:44:00 -0700234 struct rio_port_write_msg port_write_msg;
Zhang Weiad1e9382008-04-18 13:33:41 -0700235 int bellirq;
236 int txirq;
237 int rxirq;
Alexandre Bounine5b2074a2010-05-26 14:44:00 -0700238 int pwirq;
239 struct work_struct pw_work;
240 struct kfifo pw_fifo;
241 spinlock_t pw_fifo_lock;
Zhang Weiad1e9382008-04-18 13:33:41 -0700242};
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800243
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700244#define __fsl_read_rio_config(x, addr, err, op) \
245 __asm__ __volatile__( \
246 "1: "op" %1,0(%2)\n" \
247 " eieio\n" \
248 "2:\n" \
249 ".section .fixup,\"ax\"\n" \
250 "3: li %1,-1\n" \
251 " li %0,%3\n" \
252 " b 2b\n" \
253 ".section __ex_table,\"a\"\n" \
254 " .align 2\n" \
255 " .long 1b,3b\n" \
256 ".text" \
257 : "=r" (err), "=r" (x) \
258 : "b" (addr), "i" (-EFAULT), "0" (err))
259
260static void __iomem *rio_regs_win;
261
Li Yangff33f182010-06-18 14:24:20 +0800262#ifdef CONFIG_E500
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700263static int (*saved_mcheck_exception)(struct pt_regs *regs);
264
265static int fsl_rio_mcheck_exception(struct pt_regs *regs)
266{
267 const struct exception_table_entry *entry = NULL;
Li Yangff33f182010-06-18 14:24:20 +0800268 unsigned long reason = mfspr(SPRN_MCSR);
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700269
270 if (reason & MCSR_BUS_RBERR) {
271 reason = in_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR));
272 if (reason & (RIO_LTLEDCSR_IER | RIO_LTLEDCSR_PRT)) {
273 /* Check if we are prepared to handle this fault */
274 entry = search_exception_tables(regs->nip);
275 if (entry) {
276 pr_debug("RIO: %s - MC Exception handled\n",
277 __func__);
278 out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR),
279 0);
280 regs->msr |= MSR_RI;
281 regs->nip = entry->fixup;
282 return 1;
283 }
284 }
285 }
286
287 if (saved_mcheck_exception)
288 return saved_mcheck_exception(regs);
289 else
290 return cur_cpu_spec->machine_check(regs);
291}
Li Yangff33f182010-06-18 14:24:20 +0800292#endif
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700293
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800294/**
Zhang Weid02443a2008-04-18 13:33:38 -0700295 * fsl_rio_doorbell_send - Send a MPC85xx doorbell message
Randy Dunlap9941d942008-04-30 16:45:58 -0700296 * @mport: RapidIO master port info
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800297 * @index: ID of RapidIO interface
298 * @destid: Destination ID of target device
299 * @data: 16-bit info field of RapidIO doorbell message
300 *
301 * Sends a MPC85xx doorbell message. Returns %0 on success or
302 * %-EINVAL on failure.
303 */
Zhang Weiad1e9382008-04-18 13:33:41 -0700304static int fsl_rio_doorbell_send(struct rio_mport *mport,
305 int index, u16 destid, u16 data)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800306{
Zhang Weiad1e9382008-04-18 13:33:41 -0700307 struct rio_priv *priv = mport->priv;
Zhang Weid02443a2008-04-18 13:33:38 -0700308 pr_debug("fsl_doorbell_send: index %d destid %4.4x data %4.4x\n",
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800309 index, destid, data);
Zhang Wei61b26912008-04-18 13:33:44 -0700310 switch (mport->phy_type) {
311 case RIO_PHY_PARALLEL:
312 out_be32(&priv->dbell_atmu_regs->rowtar, destid << 22);
313 out_be16(priv->dbell_win, data);
314 break;
315 case RIO_PHY_SERIAL:
316 /* In the serial version silicons, such as MPC8548, MPC8641,
317 * below operations is must be.
318 */
319 out_be32(&priv->msg_regs->odmr, 0x00000000);
320 out_be32(&priv->msg_regs->odretcr, 0x00000004);
321 out_be32(&priv->msg_regs->oddpr, destid << 16);
322 out_be32(&priv->msg_regs->oddatr, data);
323 out_be32(&priv->msg_regs->odmr, 0x00000001);
324 break;
325 }
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800326
327 return 0;
328}
329
330/**
Zhang Weid02443a2008-04-18 13:33:38 -0700331 * fsl_local_config_read - Generate a MPC85xx local config space read
Randy Dunlap9941d942008-04-30 16:45:58 -0700332 * @mport: RapidIO master port info
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800333 * @index: ID of RapdiIO interface
334 * @offset: Offset into configuration space
335 * @len: Length (in bytes) of the maintenance transaction
336 * @data: Value to be read into
337 *
338 * Generates a MPC85xx local configuration space read. Returns %0 on
339 * success or %-EINVAL on failure.
340 */
Zhang Weiad1e9382008-04-18 13:33:41 -0700341static int fsl_local_config_read(struct rio_mport *mport,
342 int index, u32 offset, int len, u32 *data)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800343{
Zhang Weiad1e9382008-04-18 13:33:41 -0700344 struct rio_priv *priv = mport->priv;
Zhang Weid02443a2008-04-18 13:33:38 -0700345 pr_debug("fsl_local_config_read: index %d offset %8.8x\n", index,
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800346 offset);
Zhang Weiad1e9382008-04-18 13:33:41 -0700347 *data = in_be32(priv->regs_win + offset);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800348
349 return 0;
350}
351
352/**
Zhang Weid02443a2008-04-18 13:33:38 -0700353 * fsl_local_config_write - Generate a MPC85xx local config space write
Randy Dunlap9941d942008-04-30 16:45:58 -0700354 * @mport: RapidIO master port info
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800355 * @index: ID of RapdiIO interface
356 * @offset: Offset into configuration space
357 * @len: Length (in bytes) of the maintenance transaction
358 * @data: Value to be written
359 *
360 * Generates a MPC85xx local configuration space write. Returns %0 on
361 * success or %-EINVAL on failure.
362 */
Zhang Weiad1e9382008-04-18 13:33:41 -0700363static int fsl_local_config_write(struct rio_mport *mport,
364 int index, u32 offset, int len, u32 data)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800365{
Zhang Weiad1e9382008-04-18 13:33:41 -0700366 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800367 pr_debug
Zhang Weid02443a2008-04-18 13:33:38 -0700368 ("fsl_local_config_write: index %d offset %8.8x data %8.8x\n",
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800369 index, offset, data);
Zhang Weiad1e9382008-04-18 13:33:41 -0700370 out_be32(priv->regs_win + offset, data);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800371
372 return 0;
373}
374
375/**
Zhang Weid02443a2008-04-18 13:33:38 -0700376 * fsl_rio_config_read - Generate a MPC85xx read maintenance transaction
Randy Dunlap9941d942008-04-30 16:45:58 -0700377 * @mport: RapidIO master port info
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800378 * @index: ID of RapdiIO interface
379 * @destid: Destination ID of transaction
380 * @hopcount: Number of hops to target device
381 * @offset: Offset into configuration space
382 * @len: Length (in bytes) of the maintenance transaction
383 * @val: Location to be read into
384 *
385 * Generates a MPC85xx read maintenance transaction. Returns %0 on
386 * success or %-EINVAL on failure.
387 */
388static int
Zhang Weiad1e9382008-04-18 13:33:41 -0700389fsl_rio_config_read(struct rio_mport *mport, int index, u16 destid,
390 u8 hopcount, u32 offset, int len, u32 *val)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800391{
Zhang Weiad1e9382008-04-18 13:33:41 -0700392 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800393 u8 *data;
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700394 u32 rval, err = 0;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800395
396 pr_debug
Zhang Weid02443a2008-04-18 13:33:38 -0700397 ("fsl_rio_config_read: index %d destid %d hopcount %d offset %8.8x len %d\n",
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800398 index, destid, hopcount, offset, len);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800399
Thomas Mollbd4fb652010-05-26 14:44:05 -0700400 /* 16MB maintenance window possible */
401 /* allow only aligned access to maintenance registers */
402 if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
403 return -EINVAL;
404
405 out_be32(&priv->maint_atmu_regs->rowtar,
406 (destid << 22) | (hopcount << 12) | (offset >> 12));
407 out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
408
409 data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800410 switch (len) {
411 case 1:
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700412 __fsl_read_rio_config(rval, data, err, "lbz");
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800413 break;
414 case 2:
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700415 __fsl_read_rio_config(rval, data, err, "lhz");
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800416 break;
Thomas Mollbd4fb652010-05-26 14:44:05 -0700417 case 4:
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700418 __fsl_read_rio_config(rval, data, err, "lwz");
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800419 break;
Thomas Mollbd4fb652010-05-26 14:44:05 -0700420 default:
421 return -EINVAL;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800422 }
423
Alexandre Bouninea52c8f52010-05-26 14:44:00 -0700424 if (err) {
425 pr_debug("RIO: cfg_read error %d for %x:%x:%x\n",
426 err, destid, hopcount, offset);
427 }
428
429 *val = rval;
430
431 return err;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800432}
433
434/**
Zhang Weid02443a2008-04-18 13:33:38 -0700435 * fsl_rio_config_write - Generate a MPC85xx write maintenance transaction
Randy Dunlap9941d942008-04-30 16:45:58 -0700436 * @mport: RapidIO master port info
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800437 * @index: ID of RapdiIO interface
438 * @destid: Destination ID of transaction
439 * @hopcount: Number of hops to target device
440 * @offset: Offset into configuration space
441 * @len: Length (in bytes) of the maintenance transaction
442 * @val: Value to be written
443 *
444 * Generates an MPC85xx write maintenance transaction. Returns %0 on
445 * success or %-EINVAL on failure.
446 */
447static int
Zhang Weiad1e9382008-04-18 13:33:41 -0700448fsl_rio_config_write(struct rio_mport *mport, int index, u16 destid,
449 u8 hopcount, u32 offset, int len, u32 val)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800450{
Zhang Weiad1e9382008-04-18 13:33:41 -0700451 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800452 u8 *data;
453 pr_debug
Zhang Weid02443a2008-04-18 13:33:38 -0700454 ("fsl_rio_config_write: index %d destid %d hopcount %d offset %8.8x len %d val %8.8x\n",
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800455 index, destid, hopcount, offset, len, val);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800456
Thomas Mollbd4fb652010-05-26 14:44:05 -0700457 /* 16MB maintenance windows possible */
458 /* allow only aligned access to maintenance registers */
459 if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
460 return -EINVAL;
461
462 out_be32(&priv->maint_atmu_regs->rowtar,
463 (destid << 22) | (hopcount << 12) | (offset >> 12));
464 out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
465
466 data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800467 switch (len) {
468 case 1:
469 out_8((u8 *) data, val);
470 break;
471 case 2:
472 out_be16((u16 *) data, val);
473 break;
Thomas Mollbd4fb652010-05-26 14:44:05 -0700474 case 4:
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800475 out_be32((u32 *) data, val);
476 break;
Thomas Mollbd4fb652010-05-26 14:44:05 -0700477 default:
478 return -EINVAL;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800479 }
480
481 return 0;
482}
483
484/**
485 * rio_hw_add_outb_message - Add message to the MPC85xx outbound message queue
486 * @mport: Master port with outbound message queue
487 * @rdev: Target of outbound message
488 * @mbox: Outbound mailbox
489 * @buffer: Message to add to outbound queue
490 * @len: Length of message
491 *
492 * Adds the @buffer message to the MPC85xx outbound message queue. Returns
493 * %0 on success or %-EINVAL on failure.
494 */
495int
496rio_hw_add_outb_message(struct rio_mport *mport, struct rio_dev *rdev, int mbox,
497 void *buffer, size_t len)
498{
Zhang Weiad1e9382008-04-18 13:33:41 -0700499 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800500 u32 omr;
Zhang Weiad1e9382008-04-18 13:33:41 -0700501 struct rio_tx_desc *desc = (struct rio_tx_desc *)priv->msg_tx_ring.virt
502 + priv->msg_tx_ring.tx_slot;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800503 int ret = 0;
504
505 pr_debug
506 ("RIO: rio_hw_add_outb_message(): destid %4.4x mbox %d buffer %8.8x len %8.8x\n",
507 rdev->destid, mbox, (int)buffer, len);
508
509 if ((len < 8) || (len > RIO_MAX_MSG_SIZE)) {
510 ret = -EINVAL;
511 goto out;
512 }
513
514 /* Copy and clear rest of buffer */
Zhang Weiad1e9382008-04-18 13:33:41 -0700515 memcpy(priv->msg_tx_ring.virt_buffer[priv->msg_tx_ring.tx_slot], buffer,
516 len);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800517 if (len < (RIO_MAX_MSG_SIZE - 4))
Zhang Weiad1e9382008-04-18 13:33:41 -0700518 memset(priv->msg_tx_ring.virt_buffer[priv->msg_tx_ring.tx_slot]
519 + len, 0, RIO_MAX_MSG_SIZE - len);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800520
Zhang Wei61b26912008-04-18 13:33:44 -0700521 switch (mport->phy_type) {
522 case RIO_PHY_PARALLEL:
523 /* Set mbox field for message */
524 desc->dport = mbox & 0x3;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800525
Zhang Wei61b26912008-04-18 13:33:44 -0700526 /* Enable EOMI interrupt, set priority, and set destid */
527 desc->dattr = 0x28000000 | (rdev->destid << 2);
528 break;
529 case RIO_PHY_SERIAL:
530 /* Set mbox field for message, and set destid */
531 desc->dport = (rdev->destid << 16) | (mbox & 0x3);
532
533 /* Enable EOMI interrupt and priority */
534 desc->dattr = 0x28000000;
535 break;
536 }
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800537
538 /* Set transfer size aligned to next power of 2 (in double words) */
539 desc->dwcnt = is_power_of_2(len) ? len : 1 << get_bitmask_order(len);
540
541 /* Set snooping and source buffer address */
Zhang Weiad1e9382008-04-18 13:33:41 -0700542 desc->saddr = 0x00000004
543 | priv->msg_tx_ring.phys_buffer[priv->msg_tx_ring.tx_slot];
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800544
545 /* Increment enqueue pointer */
Zhang Weiad1e9382008-04-18 13:33:41 -0700546 omr = in_be32(&priv->msg_regs->omr);
547 out_be32(&priv->msg_regs->omr, omr | RIO_MSG_OMR_MUI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800548
549 /* Go to next descriptor */
Zhang Weiad1e9382008-04-18 13:33:41 -0700550 if (++priv->msg_tx_ring.tx_slot == priv->msg_tx_ring.size)
551 priv->msg_tx_ring.tx_slot = 0;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800552
553 out:
554 return ret;
555}
556
557EXPORT_SYMBOL_GPL(rio_hw_add_outb_message);
558
559/**
Zhang Weid02443a2008-04-18 13:33:38 -0700560 * fsl_rio_tx_handler - MPC85xx outbound message interrupt handler
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800561 * @irq: Linux interrupt number
562 * @dev_instance: Pointer to interrupt-specific data
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800563 *
564 * Handles outbound message interrupts. Executes a register outbound
Simon Arlotta8de5ce2007-05-12 05:42:54 +1000565 * mailbox event handler and acks the interrupt occurrence.
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800566 */
567static irqreturn_t
Zhang Weid02443a2008-04-18 13:33:38 -0700568fsl_rio_tx_handler(int irq, void *dev_instance)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800569{
570 int osr;
571 struct rio_mport *port = (struct rio_mport *)dev_instance;
Zhang Weiad1e9382008-04-18 13:33:41 -0700572 struct rio_priv *priv = port->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800573
Zhang Weiad1e9382008-04-18 13:33:41 -0700574 osr = in_be32(&priv->msg_regs->osr);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800575
576 if (osr & RIO_MSG_OSR_TE) {
577 pr_info("RIO: outbound message transmission error\n");
Zhang Weiad1e9382008-04-18 13:33:41 -0700578 out_be32(&priv->msg_regs->osr, RIO_MSG_OSR_TE);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800579 goto out;
580 }
581
582 if (osr & RIO_MSG_OSR_QOI) {
583 pr_info("RIO: outbound message queue overflow\n");
Zhang Weiad1e9382008-04-18 13:33:41 -0700584 out_be32(&priv->msg_regs->osr, RIO_MSG_OSR_QOI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800585 goto out;
586 }
587
588 if (osr & RIO_MSG_OSR_EOMI) {
Zhang Weiad1e9382008-04-18 13:33:41 -0700589 u32 dqp = in_be32(&priv->msg_regs->odqdpar);
590 int slot = (dqp - priv->msg_tx_ring.phys) >> 5;
591 port->outb_msg[0].mcback(port, priv->msg_tx_ring.dev_id, -1,
592 slot);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800593
594 /* Ack the end-of-message interrupt */
Zhang Weiad1e9382008-04-18 13:33:41 -0700595 out_be32(&priv->msg_regs->osr, RIO_MSG_OSR_EOMI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800596 }
597
598 out:
599 return IRQ_HANDLED;
600}
601
602/**
603 * rio_open_outb_mbox - Initialize MPC85xx outbound mailbox
604 * @mport: Master port implementing the outbound message unit
Matt Porter6978bbc2005-11-07 01:00:20 -0800605 * @dev_id: Device specific pointer to pass on event
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800606 * @mbox: Mailbox to open
607 * @entries: Number of entries in the outbound mailbox ring
608 *
609 * Initializes buffer ring, request the outbound message interrupt,
610 * and enables the outbound message unit. Returns %0 on success and
611 * %-EINVAL or %-ENOMEM on failure.
612 */
Matt Porter6978bbc2005-11-07 01:00:20 -0800613int rio_open_outb_mbox(struct rio_mport *mport, void *dev_id, int mbox, int entries)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800614{
615 int i, j, rc = 0;
Zhang Weiad1e9382008-04-18 13:33:41 -0700616 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800617
618 if ((entries < RIO_MIN_TX_RING_SIZE) ||
619 (entries > RIO_MAX_TX_RING_SIZE) || (!is_power_of_2(entries))) {
620 rc = -EINVAL;
621 goto out;
622 }
623
624 /* Initialize shadow copy ring */
Zhang Weiad1e9382008-04-18 13:33:41 -0700625 priv->msg_tx_ring.dev_id = dev_id;
626 priv->msg_tx_ring.size = entries;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800627
Zhang Weiad1e9382008-04-18 13:33:41 -0700628 for (i = 0; i < priv->msg_tx_ring.size; i++) {
629 priv->msg_tx_ring.virt_buffer[i] =
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400630 dma_alloc_coherent(priv->dev, RIO_MSG_BUFFER_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -0700631 &priv->msg_tx_ring.phys_buffer[i], GFP_KERNEL);
632 if (!priv->msg_tx_ring.virt_buffer[i]) {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800633 rc = -ENOMEM;
Zhang Weiad1e9382008-04-18 13:33:41 -0700634 for (j = 0; j < priv->msg_tx_ring.size; j++)
635 if (priv->msg_tx_ring.virt_buffer[j])
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400636 dma_free_coherent(priv->dev,
Zhang Weiad1e9382008-04-18 13:33:41 -0700637 RIO_MSG_BUFFER_SIZE,
638 priv->msg_tx_ring.
639 virt_buffer[j],
640 priv->msg_tx_ring.
641 phys_buffer[j]);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800642 goto out;
643 }
644 }
645
646 /* Initialize outbound message descriptor ring */
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400647 priv->msg_tx_ring.virt = dma_alloc_coherent(priv->dev,
Zhang Weiad1e9382008-04-18 13:33:41 -0700648 priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE,
649 &priv->msg_tx_ring.phys, GFP_KERNEL);
650 if (!priv->msg_tx_ring.virt) {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800651 rc = -ENOMEM;
652 goto out_dma;
653 }
Zhang Weiad1e9382008-04-18 13:33:41 -0700654 memset(priv->msg_tx_ring.virt, 0,
655 priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE);
656 priv->msg_tx_ring.tx_slot = 0;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800657
658 /* Point dequeue/enqueue pointers at first entry in ring */
Zhang Weiad1e9382008-04-18 13:33:41 -0700659 out_be32(&priv->msg_regs->odqdpar, priv->msg_tx_ring.phys);
660 out_be32(&priv->msg_regs->odqepar, priv->msg_tx_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800661
662 /* Configure for snooping */
Zhang Weiad1e9382008-04-18 13:33:41 -0700663 out_be32(&priv->msg_regs->osar, 0x00000004);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800664
665 /* Clear interrupt status */
Zhang Weiad1e9382008-04-18 13:33:41 -0700666 out_be32(&priv->msg_regs->osr, 0x000000b3);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800667
668 /* Hook up outbound message handler */
Zhang Weiad1e9382008-04-18 13:33:41 -0700669 rc = request_irq(IRQ_RIO_TX(mport), fsl_rio_tx_handler, 0,
670 "msg_tx", (void *)mport);
671 if (rc < 0)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800672 goto out_irq;
673
674 /*
675 * Configure outbound message unit
676 * Snooping
677 * Interrupts (all enabled, except QEIE)
678 * Chaining mode
679 * Disable
680 */
Zhang Weiad1e9382008-04-18 13:33:41 -0700681 out_be32(&priv->msg_regs->omr, 0x00100220);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800682
683 /* Set number of entries */
Zhang Weiad1e9382008-04-18 13:33:41 -0700684 out_be32(&priv->msg_regs->omr,
685 in_be32(&priv->msg_regs->omr) |
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800686 ((get_bitmask_order(entries) - 2) << 12));
687
688 /* Now enable the unit */
Zhang Weiad1e9382008-04-18 13:33:41 -0700689 out_be32(&priv->msg_regs->omr, in_be32(&priv->msg_regs->omr) | 0x1);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800690
691 out:
692 return rc;
693
694 out_irq:
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400695 dma_free_coherent(priv->dev,
696 priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -0700697 priv->msg_tx_ring.virt, priv->msg_tx_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800698
699 out_dma:
Zhang Weiad1e9382008-04-18 13:33:41 -0700700 for (i = 0; i < priv->msg_tx_ring.size; i++)
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400701 dma_free_coherent(priv->dev, RIO_MSG_BUFFER_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -0700702 priv->msg_tx_ring.virt_buffer[i],
703 priv->msg_tx_ring.phys_buffer[i]);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800704
705 return rc;
706}
707
708/**
709 * rio_close_outb_mbox - Shut down MPC85xx outbound mailbox
710 * @mport: Master port implementing the outbound message unit
711 * @mbox: Mailbox to close
712 *
713 * Disables the outbound message unit, free all buffers, and
714 * frees the outbound message interrupt.
715 */
716void rio_close_outb_mbox(struct rio_mport *mport, int mbox)
717{
Zhang Weiad1e9382008-04-18 13:33:41 -0700718 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800719 /* Disable inbound message unit */
Zhang Weiad1e9382008-04-18 13:33:41 -0700720 out_be32(&priv->msg_regs->omr, 0);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800721
722 /* Free ring */
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400723 dma_free_coherent(priv->dev,
724 priv->msg_tx_ring.size * RIO_MSG_DESC_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -0700725 priv->msg_tx_ring.virt, priv->msg_tx_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800726
727 /* Free interrupt */
Zhang Weiad1e9382008-04-18 13:33:41 -0700728 free_irq(IRQ_RIO_TX(mport), (void *)mport);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800729}
730
731/**
Zhang Weid02443a2008-04-18 13:33:38 -0700732 * fsl_rio_rx_handler - MPC85xx inbound message interrupt handler
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800733 * @irq: Linux interrupt number
734 * @dev_instance: Pointer to interrupt-specific data
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800735 *
736 * Handles inbound message interrupts. Executes a registered inbound
Simon Arlotta8de5ce2007-05-12 05:42:54 +1000737 * mailbox event handler and acks the interrupt occurrence.
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800738 */
739static irqreturn_t
Zhang Weid02443a2008-04-18 13:33:38 -0700740fsl_rio_rx_handler(int irq, void *dev_instance)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800741{
742 int isr;
743 struct rio_mport *port = (struct rio_mport *)dev_instance;
Zhang Weiad1e9382008-04-18 13:33:41 -0700744 struct rio_priv *priv = port->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800745
Zhang Weiad1e9382008-04-18 13:33:41 -0700746 isr = in_be32(&priv->msg_regs->isr);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800747
748 if (isr & RIO_MSG_ISR_TE) {
749 pr_info("RIO: inbound message reception error\n");
Zhang Weiad1e9382008-04-18 13:33:41 -0700750 out_be32((void *)&priv->msg_regs->isr, RIO_MSG_ISR_TE);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800751 goto out;
752 }
753
754 /* XXX Need to check/dispatch until queue empty */
755 if (isr & RIO_MSG_ISR_DIQI) {
756 /*
757 * We implement *only* mailbox 0, but can receive messages
758 * for any mailbox/letter to that mailbox destination. So,
759 * make the callback with an unknown/invalid mailbox number
760 * argument.
761 */
Zhang Weiad1e9382008-04-18 13:33:41 -0700762 port->inb_msg[0].mcback(port, priv->msg_rx_ring.dev_id, -1, -1);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800763
764 /* Ack the queueing interrupt */
Zhang Weiad1e9382008-04-18 13:33:41 -0700765 out_be32(&priv->msg_regs->isr, RIO_MSG_ISR_DIQI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800766 }
767
768 out:
769 return IRQ_HANDLED;
770}
771
772/**
773 * rio_open_inb_mbox - Initialize MPC85xx inbound mailbox
774 * @mport: Master port implementing the inbound message unit
Matt Porter6978bbc2005-11-07 01:00:20 -0800775 * @dev_id: Device specific pointer to pass on event
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800776 * @mbox: Mailbox to open
777 * @entries: Number of entries in the inbound mailbox ring
778 *
779 * Initializes buffer ring, request the inbound message interrupt,
780 * and enables the inbound message unit. Returns %0 on success
781 * and %-EINVAL or %-ENOMEM on failure.
782 */
Matt Porter6978bbc2005-11-07 01:00:20 -0800783int rio_open_inb_mbox(struct rio_mport *mport, void *dev_id, int mbox, int entries)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800784{
785 int i, rc = 0;
Zhang Weiad1e9382008-04-18 13:33:41 -0700786 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800787
788 if ((entries < RIO_MIN_RX_RING_SIZE) ||
789 (entries > RIO_MAX_RX_RING_SIZE) || (!is_power_of_2(entries))) {
790 rc = -EINVAL;
791 goto out;
792 }
793
794 /* Initialize client buffer ring */
Zhang Weiad1e9382008-04-18 13:33:41 -0700795 priv->msg_rx_ring.dev_id = dev_id;
796 priv->msg_rx_ring.size = entries;
797 priv->msg_rx_ring.rx_slot = 0;
798 for (i = 0; i < priv->msg_rx_ring.size; i++)
799 priv->msg_rx_ring.virt_buffer[i] = NULL;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800800
801 /* Initialize inbound message ring */
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400802 priv->msg_rx_ring.virt = dma_alloc_coherent(priv->dev,
Zhang Weiad1e9382008-04-18 13:33:41 -0700803 priv->msg_rx_ring.size * RIO_MAX_MSG_SIZE,
804 &priv->msg_rx_ring.phys, GFP_KERNEL);
805 if (!priv->msg_rx_ring.virt) {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800806 rc = -ENOMEM;
807 goto out;
808 }
809
810 /* Point dequeue/enqueue pointers at first entry in ring */
Zhang Weiad1e9382008-04-18 13:33:41 -0700811 out_be32(&priv->msg_regs->ifqdpar, (u32) priv->msg_rx_ring.phys);
812 out_be32(&priv->msg_regs->ifqepar, (u32) priv->msg_rx_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800813
814 /* Clear interrupt status */
Zhang Weiad1e9382008-04-18 13:33:41 -0700815 out_be32(&priv->msg_regs->isr, 0x00000091);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800816
817 /* Hook up inbound message handler */
Zhang Weiad1e9382008-04-18 13:33:41 -0700818 rc = request_irq(IRQ_RIO_RX(mport), fsl_rio_rx_handler, 0,
819 "msg_rx", (void *)mport);
820 if (rc < 0) {
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400821 dma_free_coherent(priv->dev, RIO_MSG_BUFFER_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -0700822 priv->msg_tx_ring.virt_buffer[i],
823 priv->msg_tx_ring.phys_buffer[i]);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800824 goto out;
825 }
826
827 /*
828 * Configure inbound message unit:
829 * Snooping
830 * 4KB max message size
831 * Unmask all interrupt sources
832 * Disable
833 */
Zhang Weiad1e9382008-04-18 13:33:41 -0700834 out_be32(&priv->msg_regs->imr, 0x001b0060);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800835
836 /* Set number of queue entries */
Zhang Weiad1e9382008-04-18 13:33:41 -0700837 setbits32(&priv->msg_regs->imr, (get_bitmask_order(entries) - 2) << 12);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800838
839 /* Now enable the unit */
Zhang Weiad1e9382008-04-18 13:33:41 -0700840 setbits32(&priv->msg_regs->imr, 0x1);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800841
842 out:
843 return rc;
844}
845
846/**
847 * rio_close_inb_mbox - Shut down MPC85xx inbound mailbox
848 * @mport: Master port implementing the inbound message unit
849 * @mbox: Mailbox to close
850 *
851 * Disables the inbound message unit, free all buffers, and
852 * frees the inbound message interrupt.
853 */
854void rio_close_inb_mbox(struct rio_mport *mport, int mbox)
855{
Zhang Weiad1e9382008-04-18 13:33:41 -0700856 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800857 /* Disable inbound message unit */
Zhang Weiad1e9382008-04-18 13:33:41 -0700858 out_be32(&priv->msg_regs->imr, 0);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800859
860 /* Free ring */
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +0400861 dma_free_coherent(priv->dev, priv->msg_rx_ring.size * RIO_MAX_MSG_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -0700862 priv->msg_rx_ring.virt, priv->msg_rx_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800863
864 /* Free interrupt */
Zhang Weiad1e9382008-04-18 13:33:41 -0700865 free_irq(IRQ_RIO_RX(mport), (void *)mport);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800866}
867
868/**
869 * rio_hw_add_inb_buffer - Add buffer to the MPC85xx inbound message queue
870 * @mport: Master port implementing the inbound message unit
871 * @mbox: Inbound mailbox number
872 * @buf: Buffer to add to inbound queue
873 *
874 * Adds the @buf buffer to the MPC85xx inbound message queue. Returns
875 * %0 on success or %-EINVAL on failure.
876 */
877int rio_hw_add_inb_buffer(struct rio_mport *mport, int mbox, void *buf)
878{
879 int rc = 0;
Zhang Weiad1e9382008-04-18 13:33:41 -0700880 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800881
882 pr_debug("RIO: rio_hw_add_inb_buffer(), msg_rx_ring.rx_slot %d\n",
Zhang Weiad1e9382008-04-18 13:33:41 -0700883 priv->msg_rx_ring.rx_slot);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800884
Zhang Weiad1e9382008-04-18 13:33:41 -0700885 if (priv->msg_rx_ring.virt_buffer[priv->msg_rx_ring.rx_slot]) {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800886 printk(KERN_ERR
887 "RIO: error adding inbound buffer %d, buffer exists\n",
Zhang Weiad1e9382008-04-18 13:33:41 -0700888 priv->msg_rx_ring.rx_slot);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800889 rc = -EINVAL;
890 goto out;
891 }
892
Zhang Weiad1e9382008-04-18 13:33:41 -0700893 priv->msg_rx_ring.virt_buffer[priv->msg_rx_ring.rx_slot] = buf;
894 if (++priv->msg_rx_ring.rx_slot == priv->msg_rx_ring.size)
895 priv->msg_rx_ring.rx_slot = 0;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800896
897 out:
898 return rc;
899}
900
901EXPORT_SYMBOL_GPL(rio_hw_add_inb_buffer);
902
903/**
904 * rio_hw_get_inb_message - Fetch inbound message from the MPC85xx message unit
905 * @mport: Master port implementing the inbound message unit
906 * @mbox: Inbound mailbox number
907 *
908 * Gets the next available inbound message from the inbound message queue.
909 * A pointer to the message is returned on success or NULL on failure.
910 */
911void *rio_hw_get_inb_message(struct rio_mport *mport, int mbox)
912{
Zhang Weiad1e9382008-04-18 13:33:41 -0700913 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800914 u32 phys_buf, virt_buf;
915 void *buf = NULL;
916 int buf_idx;
917
Zhang Weiad1e9382008-04-18 13:33:41 -0700918 phys_buf = in_be32(&priv->msg_regs->ifqdpar);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800919
920 /* If no more messages, then bail out */
Zhang Weiad1e9382008-04-18 13:33:41 -0700921 if (phys_buf == in_be32(&priv->msg_regs->ifqepar))
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800922 goto out2;
923
Zhang Weiad1e9382008-04-18 13:33:41 -0700924 virt_buf = (u32) priv->msg_rx_ring.virt + (phys_buf
925 - priv->msg_rx_ring.phys);
926 buf_idx = (phys_buf - priv->msg_rx_ring.phys) / RIO_MAX_MSG_SIZE;
927 buf = priv->msg_rx_ring.virt_buffer[buf_idx];
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800928
929 if (!buf) {
930 printk(KERN_ERR
931 "RIO: inbound message copy failed, no buffers\n");
932 goto out1;
933 }
934
935 /* Copy max message size, caller is expected to allocate that big */
936 memcpy(buf, (void *)virt_buf, RIO_MAX_MSG_SIZE);
937
938 /* Clear the available buffer */
Zhang Weiad1e9382008-04-18 13:33:41 -0700939 priv->msg_rx_ring.virt_buffer[buf_idx] = NULL;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800940
941 out1:
Zhang Weiad1e9382008-04-18 13:33:41 -0700942 setbits32(&priv->msg_regs->imr, RIO_MSG_IMR_MI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800943
944 out2:
945 return buf;
946}
947
948EXPORT_SYMBOL_GPL(rio_hw_get_inb_message);
949
950/**
Zhang Weid02443a2008-04-18 13:33:38 -0700951 * fsl_rio_dbell_handler - MPC85xx doorbell interrupt handler
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800952 * @irq: Linux interrupt number
953 * @dev_instance: Pointer to interrupt-specific data
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800954 *
955 * Handles doorbell interrupts. Parses a list of registered
956 * doorbell event handlers and executes a matching event handler.
957 */
958static irqreturn_t
Zhang Weid02443a2008-04-18 13:33:38 -0700959fsl_rio_dbell_handler(int irq, void *dev_instance)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800960{
961 int dsr;
962 struct rio_mport *port = (struct rio_mport *)dev_instance;
Zhang Weiad1e9382008-04-18 13:33:41 -0700963 struct rio_priv *priv = port->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800964
Zhang Weiad1e9382008-04-18 13:33:41 -0700965 dsr = in_be32(&priv->msg_regs->dsr);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800966
967 if (dsr & DOORBELL_DSR_TE) {
968 pr_info("RIO: doorbell reception error\n");
Zhang Weiad1e9382008-04-18 13:33:41 -0700969 out_be32(&priv->msg_regs->dsr, DOORBELL_DSR_TE);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800970 goto out;
971 }
972
973 if (dsr & DOORBELL_DSR_QFI) {
974 pr_info("RIO: doorbell queue full\n");
Zhang Weiad1e9382008-04-18 13:33:41 -0700975 out_be32(&priv->msg_regs->dsr, DOORBELL_DSR_QFI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800976 }
977
978 /* XXX Need to check/dispatch until queue empty */
979 if (dsr & DOORBELL_DSR_DIQI) {
980 u32 dmsg =
Zhang Weiad1e9382008-04-18 13:33:41 -0700981 (u32) priv->dbell_ring.virt +
982 (in_be32(&priv->msg_regs->dqdpar) & 0xfff);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800983 struct rio_dbell *dbell;
984 int found = 0;
985
986 pr_debug
987 ("RIO: processing doorbell, sid %2.2x tid %2.2x info %4.4x\n",
988 DBELL_SID(dmsg), DBELL_TID(dmsg), DBELL_INF(dmsg));
989
990 list_for_each_entry(dbell, &port->dbells, node) {
991 if ((dbell->res->start <= DBELL_INF(dmsg)) &&
992 (dbell->res->end >= DBELL_INF(dmsg))) {
993 found = 1;
994 break;
995 }
996 }
997 if (found) {
Matt Porter6978bbc2005-11-07 01:00:20 -0800998 dbell->dinb(port, dbell->dev_id, DBELL_SID(dmsg), DBELL_TID(dmsg),
Matt Porter2b0c28d7f2005-11-07 01:00:19 -0800999 DBELL_INF(dmsg));
1000 } else {
1001 pr_debug
1002 ("RIO: spurious doorbell, sid %2.2x tid %2.2x info %4.4x\n",
1003 DBELL_SID(dmsg), DBELL_TID(dmsg), DBELL_INF(dmsg));
1004 }
Zhang Weiad1e9382008-04-18 13:33:41 -07001005 setbits32(&priv->msg_regs->dmr, DOORBELL_DMR_DI);
1006 out_be32(&priv->msg_regs->dsr, DOORBELL_DSR_DIQI);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001007 }
1008
1009 out:
1010 return IRQ_HANDLED;
1011}
1012
1013/**
Zhang Weid02443a2008-04-18 13:33:38 -07001014 * fsl_rio_doorbell_init - MPC85xx doorbell interface init
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001015 * @mport: Master port implementing the inbound doorbell unit
1016 *
1017 * Initializes doorbell unit hardware and inbound DMA buffer
Zhang Weid02443a2008-04-18 13:33:38 -07001018 * ring. Called from fsl_rio_setup(). Returns %0 on success
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001019 * or %-ENOMEM on failure.
1020 */
Zhang Weid02443a2008-04-18 13:33:38 -07001021static int fsl_rio_doorbell_init(struct rio_mport *mport)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001022{
Zhang Weiad1e9382008-04-18 13:33:41 -07001023 struct rio_priv *priv = mport->priv;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001024 int rc = 0;
1025
1026 /* Map outbound doorbell window immediately after maintenance window */
Zhang Weiad1e9382008-04-18 13:33:41 -07001027 priv->dbell_win = ioremap(mport->iores.start + RIO_MAINT_WIN_SIZE,
1028 RIO_DBELL_WIN_SIZE);
1029 if (!priv->dbell_win) {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001030 printk(KERN_ERR
1031 "RIO: unable to map outbound doorbell window\n");
1032 rc = -ENOMEM;
1033 goto out;
1034 }
1035
1036 /* Initialize inbound doorbells */
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +04001037 priv->dbell_ring.virt = dma_alloc_coherent(priv->dev, 512 *
Zhang Weiad1e9382008-04-18 13:33:41 -07001038 DOORBELL_MESSAGE_SIZE, &priv->dbell_ring.phys, GFP_KERNEL);
1039 if (!priv->dbell_ring.virt) {
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001040 printk(KERN_ERR "RIO: unable allocate inbound doorbell ring\n");
1041 rc = -ENOMEM;
Zhang Weiad1e9382008-04-18 13:33:41 -07001042 iounmap(priv->dbell_win);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001043 goto out;
1044 }
1045
1046 /* Point dequeue/enqueue pointers at first entry in ring */
Zhang Weiad1e9382008-04-18 13:33:41 -07001047 out_be32(&priv->msg_regs->dqdpar, (u32) priv->dbell_ring.phys);
1048 out_be32(&priv->msg_regs->dqepar, (u32) priv->dbell_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001049
1050 /* Clear interrupt status */
Zhang Weiad1e9382008-04-18 13:33:41 -07001051 out_be32(&priv->msg_regs->dsr, 0x00000091);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001052
1053 /* Hook up doorbell handler */
Zhang Weiad1e9382008-04-18 13:33:41 -07001054 rc = request_irq(IRQ_RIO_BELL(mport), fsl_rio_dbell_handler, 0,
1055 "dbell_rx", (void *)mport);
1056 if (rc < 0) {
1057 iounmap(priv->dbell_win);
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +04001058 dma_free_coherent(priv->dev, 512 * DOORBELL_MESSAGE_SIZE,
Zhang Weiad1e9382008-04-18 13:33:41 -07001059 priv->dbell_ring.virt, priv->dbell_ring.phys);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001060 printk(KERN_ERR
1061 "MPC85xx RIO: unable to request inbound doorbell irq");
1062 goto out;
1063 }
1064
1065 /* Configure doorbells for snooping, 512 entries, and enable */
Zhang Weiad1e9382008-04-18 13:33:41 -07001066 out_be32(&priv->msg_regs->dmr, 0x00108161);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001067
1068 out:
1069 return rc;
1070}
1071
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001072/**
1073 * fsl_rio_port_write_handler - MPC85xx port write interrupt handler
1074 * @irq: Linux interrupt number
1075 * @dev_instance: Pointer to interrupt-specific data
1076 *
1077 * Handles port write interrupts. Parses a list of registered
1078 * port write event handlers and executes a matching event handler.
1079 */
1080static irqreturn_t
1081fsl_rio_port_write_handler(int irq, void *dev_instance)
1082{
1083 u32 ipwmr, ipwsr;
1084 struct rio_mport *port = (struct rio_mport *)dev_instance;
1085 struct rio_priv *priv = port->priv;
1086 u32 epwisr, tmp;
1087
Alexandre Bounine93e2cbd2010-10-27 15:34:28 -07001088 epwisr = in_be32(priv->regs_win + RIO_EPWISR);
1089 if (!(epwisr & RIO_EPWISR_PW))
1090 goto pw_done;
1091
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001092 ipwmr = in_be32(&priv->msg_regs->pwmr);
1093 ipwsr = in_be32(&priv->msg_regs->pwsr);
1094
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001095#ifdef DEBUG_PW
1096 pr_debug("PW Int->IPWMR: 0x%08x IPWSR: 0x%08x (", ipwmr, ipwsr);
1097 if (ipwsr & RIO_IPWSR_QF)
1098 pr_debug(" QF");
1099 if (ipwsr & RIO_IPWSR_TE)
1100 pr_debug(" TE");
1101 if (ipwsr & RIO_IPWSR_QFI)
1102 pr_debug(" QFI");
1103 if (ipwsr & RIO_IPWSR_PWD)
1104 pr_debug(" PWD");
1105 if (ipwsr & RIO_IPWSR_PWB)
1106 pr_debug(" PWB");
1107 pr_debug(" )\n");
1108#endif
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001109 /* Schedule deferred processing if PW was received */
1110 if (ipwsr & RIO_IPWSR_QFI) {
1111 /* Save PW message (if there is room in FIFO),
1112 * otherwise discard it.
1113 */
1114 if (kfifo_avail(&priv->pw_fifo) >= RIO_PW_MSG_SIZE) {
1115 priv->port_write_msg.msg_count++;
1116 kfifo_in(&priv->pw_fifo, priv->port_write_msg.virt,
1117 RIO_PW_MSG_SIZE);
1118 } else {
1119 priv->port_write_msg.discard_count++;
Alexandre Bounine93e2cbd2010-10-27 15:34:28 -07001120 pr_debug("RIO: ISR Discarded Port-Write Msg(s) (%d)\n",
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001121 priv->port_write_msg.discard_count);
1122 }
Alexandre Bounine93e2cbd2010-10-27 15:34:28 -07001123 /* Clear interrupt and issue Clear Queue command. This allows
1124 * another port-write to be received.
1125 */
1126 out_be32(&priv->msg_regs->pwsr, RIO_IPWSR_QFI);
1127 out_be32(&priv->msg_regs->pwmr, ipwmr | RIO_IPWMR_CQ);
1128
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001129 schedule_work(&priv->pw_work);
1130 }
1131
Alexandre Bounine93e2cbd2010-10-27 15:34:28 -07001132 if ((ipwmr & RIO_IPWMR_EIE) && (ipwsr & RIO_IPWSR_TE)) {
1133 priv->port_write_msg.err_count++;
1134 pr_debug("RIO: Port-Write Transaction Err (%d)\n",
1135 priv->port_write_msg.err_count);
1136 /* Clear Transaction Error: port-write controller should be
1137 * disabled when clearing this error
1138 */
1139 out_be32(&priv->msg_regs->pwmr, ipwmr & ~RIO_IPWMR_PWE);
1140 out_be32(&priv->msg_regs->pwsr, RIO_IPWSR_TE);
1141 out_be32(&priv->msg_regs->pwmr, ipwmr);
1142 }
1143
1144 if (ipwsr & RIO_IPWSR_PWD) {
1145 priv->port_write_msg.discard_count++;
1146 pr_debug("RIO: Port Discarded Port-Write Msg(s) (%d)\n",
1147 priv->port_write_msg.discard_count);
1148 out_be32(&priv->msg_regs->pwsr, RIO_IPWSR_PWD);
1149 }
1150
1151pw_done:
1152 if (epwisr & RIO_EPWISR_PINT) {
1153 tmp = in_be32(priv->regs_win + RIO_LTLEDCSR);
1154 pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp);
1155 out_be32(priv->regs_win + RIO_LTLEDCSR, 0);
1156 }
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001157
1158 return IRQ_HANDLED;
1159}
1160
1161static void fsl_pw_dpc(struct work_struct *work)
1162{
1163 struct rio_priv *priv = container_of(work, struct rio_priv, pw_work);
1164 unsigned long flags;
1165 u32 msg_buffer[RIO_PW_MSG_SIZE/sizeof(u32)];
1166
1167 /*
1168 * Process port-write messages
1169 */
1170 spin_lock_irqsave(&priv->pw_fifo_lock, flags);
1171 while (kfifo_out(&priv->pw_fifo, (unsigned char *)msg_buffer,
1172 RIO_PW_MSG_SIZE)) {
1173 /* Process one message */
1174 spin_unlock_irqrestore(&priv->pw_fifo_lock, flags);
1175#ifdef DEBUG_PW
1176 {
1177 u32 i;
1178 pr_debug("%s : Port-Write Message:", __func__);
1179 for (i = 0; i < RIO_PW_MSG_SIZE/sizeof(u32); i++) {
1180 if ((i%4) == 0)
1181 pr_debug("\n0x%02x: 0x%08x", i*4,
1182 msg_buffer[i]);
1183 else
1184 pr_debug(" 0x%08x", msg_buffer[i]);
1185 }
1186 pr_debug("\n");
1187 }
1188#endif
1189 /* Pass the port-write message to RIO core for processing */
1190 rio_inb_pwrite_handler((union rio_pw_msg *)msg_buffer);
1191 spin_lock_irqsave(&priv->pw_fifo_lock, flags);
1192 }
1193 spin_unlock_irqrestore(&priv->pw_fifo_lock, flags);
1194}
1195
1196/**
1197 * fsl_rio_pw_enable - enable/disable port-write interface init
1198 * @mport: Master port implementing the port write unit
1199 * @enable: 1=enable; 0=disable port-write message handling
1200 */
1201static int fsl_rio_pw_enable(struct rio_mport *mport, int enable)
1202{
1203 struct rio_priv *priv = mport->priv;
1204 u32 rval;
1205
1206 rval = in_be32(&priv->msg_regs->pwmr);
1207
1208 if (enable)
1209 rval |= RIO_IPWMR_PWE;
1210 else
1211 rval &= ~RIO_IPWMR_PWE;
1212
1213 out_be32(&priv->msg_regs->pwmr, rval);
1214
1215 return 0;
1216}
1217
1218/**
1219 * fsl_rio_port_write_init - MPC85xx port write interface init
1220 * @mport: Master port implementing the port write unit
1221 *
1222 * Initializes port write unit hardware and DMA buffer
1223 * ring. Called from fsl_rio_setup(). Returns %0 on success
1224 * or %-ENOMEM on failure.
1225 */
1226static int fsl_rio_port_write_init(struct rio_mport *mport)
1227{
1228 struct rio_priv *priv = mport->priv;
1229 int rc = 0;
1230
1231 /* Following configurations require a disabled port write controller */
1232 out_be32(&priv->msg_regs->pwmr,
1233 in_be32(&priv->msg_regs->pwmr) & ~RIO_IPWMR_PWE);
1234
1235 /* Initialize port write */
1236 priv->port_write_msg.virt = dma_alloc_coherent(priv->dev,
1237 RIO_PW_MSG_SIZE,
1238 &priv->port_write_msg.phys, GFP_KERNEL);
1239 if (!priv->port_write_msg.virt) {
1240 pr_err("RIO: unable allocate port write queue\n");
1241 return -ENOMEM;
1242 }
1243
1244 priv->port_write_msg.err_count = 0;
1245 priv->port_write_msg.discard_count = 0;
1246
1247 /* Point dequeue/enqueue pointers at first entry */
1248 out_be32(&priv->msg_regs->epwqbar, 0);
1249 out_be32(&priv->msg_regs->pwqbar, (u32) priv->port_write_msg.phys);
1250
1251 pr_debug("EIPWQBAR: 0x%08x IPWQBAR: 0x%08x\n",
1252 in_be32(&priv->msg_regs->epwqbar),
1253 in_be32(&priv->msg_regs->pwqbar));
1254
1255 /* Clear interrupt status IPWSR */
1256 out_be32(&priv->msg_regs->pwsr,
1257 (RIO_IPWSR_TE | RIO_IPWSR_QFI | RIO_IPWSR_PWD));
1258
1259 /* Configure port write contoller for snooping enable all reporting,
1260 clear queue full */
1261 out_be32(&priv->msg_regs->pwmr,
1262 RIO_IPWMR_SEN | RIO_IPWMR_QFIE | RIO_IPWMR_EIE | RIO_IPWMR_CQ);
1263
1264
1265 /* Hook up port-write handler */
1266 rc = request_irq(IRQ_RIO_PW(mport), fsl_rio_port_write_handler, 0,
1267 "port-write", (void *)mport);
1268 if (rc < 0) {
1269 pr_err("MPC85xx RIO: unable to request inbound doorbell irq");
1270 goto err_out;
1271 }
1272
1273 INIT_WORK(&priv->pw_work, fsl_pw_dpc);
1274 spin_lock_init(&priv->pw_fifo_lock);
1275 if (kfifo_alloc(&priv->pw_fifo, RIO_PW_MSG_SIZE * 32, GFP_KERNEL)) {
1276 pr_err("FIFO allocation failed\n");
1277 rc = -ENOMEM;
1278 goto err_out_irq;
1279 }
1280
1281 pr_debug("IPWMR: 0x%08x IPWSR: 0x%08x\n",
1282 in_be32(&priv->msg_regs->pwmr),
1283 in_be32(&priv->msg_regs->pwsr));
1284
1285 return rc;
1286
1287err_out_irq:
1288 free_irq(IRQ_RIO_PW(mport), (void *)mport);
1289err_out:
1290 dma_free_coherent(priv->dev, RIO_PW_MSG_SIZE,
1291 priv->port_write_msg.virt,
1292 priv->port_write_msg.phys);
1293 return rc;
1294}
1295
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001296static char *cmdline = NULL;
1297
Zhang Weid02443a2008-04-18 13:33:38 -07001298static int fsl_rio_get_hdid(int index)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001299{
1300 /* XXX Need to parse multiple entries in some format */
1301 if (!cmdline)
1302 return -1;
1303
1304 return simple_strtol(cmdline, NULL, 0);
1305}
1306
Zhang Weid02443a2008-04-18 13:33:38 -07001307static int fsl_rio_get_cmdline(char *s)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001308{
1309 if (!s)
1310 return 0;
1311
1312 cmdline = s;
1313 return 1;
1314}
1315
Zhang Weid02443a2008-04-18 13:33:38 -07001316__setup("riohdid=", fsl_rio_get_cmdline);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001317
Zhang Wei7f620df2008-04-18 13:33:44 -07001318static inline void fsl_rio_info(struct device *dev, u32 ccsr)
1319{
1320 const char *str;
1321 if (ccsr & 1) {
1322 /* Serial phy */
1323 switch (ccsr >> 30) {
1324 case 0:
1325 str = "1";
1326 break;
1327 case 1:
1328 str = "4";
1329 break;
1330 default:
1331 str = "Unknown";
Joe Perchesd258e642009-06-28 06:26:10 +00001332 break;
Zhang Wei7f620df2008-04-18 13:33:44 -07001333 }
1334 dev_info(dev, "Hardware port width: %s\n", str);
1335
1336 switch ((ccsr >> 27) & 7) {
1337 case 0:
1338 str = "Single-lane 0";
1339 break;
1340 case 1:
1341 str = "Single-lane 2";
1342 break;
1343 case 2:
1344 str = "Four-lane";
1345 break;
1346 default:
1347 str = "Unknown";
1348 break;
1349 }
1350 dev_info(dev, "Training connection status: %s\n", str);
1351 } else {
1352 /* Parallel phy */
1353 if (!(ccsr & 0x80000000))
1354 dev_info(dev, "Output port operating in 8-bit mode\n");
1355 if (!(ccsr & 0x08000000))
1356 dev_info(dev, "Input port operating in 8-bit mode\n");
1357 }
1358}
1359
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001360/**
Randy Dunlap9941d942008-04-30 16:45:58 -07001361 * fsl_rio_setup - Setup Freescale PowerPC RapidIO interface
Grant Likely2dc11582010-08-06 09:25:50 -06001362 * @dev: platform_device pointer
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001363 *
1364 * Initializes MPC85xx RapidIO hardware interface, configures
1365 * master port with system-specific info, and registers the
1366 * master port with the RapidIO subsystem.
1367 */
Grant Likelya454dc52010-07-22 15:52:34 -06001368int fsl_rio_setup(struct platform_device *dev)
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001369{
1370 struct rio_ops *ops;
1371 struct rio_mport *port;
Zhang Weicc2bb692008-04-18 13:33:41 -07001372 struct rio_priv *priv;
1373 int rc = 0;
1374 const u32 *dt_range, *cell;
1375 struct resource regs;
1376 int rlen;
Zhang Wei61b26912008-04-18 13:33:44 -07001377 u32 ccsr;
Zhang Weicc2bb692008-04-18 13:33:41 -07001378 u64 law_start, law_size;
1379 int paw, aw, sw;
1380
Grant Likely61c7a082010-04-13 16:12:29 -07001381 if (!dev->dev.of_node) {
Zhang Weicc2bb692008-04-18 13:33:41 -07001382 dev_err(&dev->dev, "Device OF-Node is NULL");
1383 return -EFAULT;
1384 }
1385
Grant Likely61c7a082010-04-13 16:12:29 -07001386 rc = of_address_to_resource(dev->dev.of_node, 0, &regs);
Zhang Weicc2bb692008-04-18 13:33:41 -07001387 if (rc) {
1388 dev_err(&dev->dev, "Can't get %s property 'reg'\n",
Grant Likely61c7a082010-04-13 16:12:29 -07001389 dev->dev.of_node->full_name);
Zhang Weicc2bb692008-04-18 13:33:41 -07001390 return -EFAULT;
1391 }
Grant Likely61c7a082010-04-13 16:12:29 -07001392 dev_info(&dev->dev, "Of-device full name %s\n", dev->dev.of_node->full_name);
Kumar Galafc274a12009-05-13 17:02:24 -05001393 dev_info(&dev->dev, "Regs: %pR\n", &regs);
Zhang Weicc2bb692008-04-18 13:33:41 -07001394
Grant Likely61c7a082010-04-13 16:12:29 -07001395 dt_range = of_get_property(dev->dev.of_node, "ranges", &rlen);
Zhang Weicc2bb692008-04-18 13:33:41 -07001396 if (!dt_range) {
1397 dev_err(&dev->dev, "Can't get %s property 'ranges'\n",
Grant Likely61c7a082010-04-13 16:12:29 -07001398 dev->dev.of_node->full_name);
Zhang Weicc2bb692008-04-18 13:33:41 -07001399 return -EFAULT;
1400 }
1401
1402 /* Get node address wide */
Grant Likely61c7a082010-04-13 16:12:29 -07001403 cell = of_get_property(dev->dev.of_node, "#address-cells", NULL);
Zhang Weicc2bb692008-04-18 13:33:41 -07001404 if (cell)
1405 aw = *cell;
1406 else
Grant Likely61c7a082010-04-13 16:12:29 -07001407 aw = of_n_addr_cells(dev->dev.of_node);
Zhang Weicc2bb692008-04-18 13:33:41 -07001408 /* Get node size wide */
Grant Likely61c7a082010-04-13 16:12:29 -07001409 cell = of_get_property(dev->dev.of_node, "#size-cells", NULL);
Zhang Weicc2bb692008-04-18 13:33:41 -07001410 if (cell)
1411 sw = *cell;
1412 else
Grant Likely61c7a082010-04-13 16:12:29 -07001413 sw = of_n_size_cells(dev->dev.of_node);
Zhang Weicc2bb692008-04-18 13:33:41 -07001414 /* Get parent address wide wide */
Grant Likely61c7a082010-04-13 16:12:29 -07001415 paw = of_n_addr_cells(dev->dev.of_node);
Zhang Weicc2bb692008-04-18 13:33:41 -07001416
1417 law_start = of_read_number(dt_range + aw, paw);
1418 law_size = of_read_number(dt_range + aw + paw, sw);
1419
1420 dev_info(&dev->dev, "LAW start 0x%016llx, size 0x%016llx.\n",
1421 law_start, law_size);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001422
Alexandre Bouninee5cabeb2010-05-26 14:43:59 -07001423 ops = kzalloc(sizeof(struct rio_ops), GFP_KERNEL);
Julia Lawall6c759332009-08-07 09:00:34 +02001424 if (!ops) {
1425 rc = -ENOMEM;
1426 goto err_ops;
1427 }
Zhang Weid02443a2008-04-18 13:33:38 -07001428 ops->lcread = fsl_local_config_read;
1429 ops->lcwrite = fsl_local_config_write;
1430 ops->cread = fsl_rio_config_read;
1431 ops->cwrite = fsl_rio_config_write;
1432 ops->dsend = fsl_rio_doorbell_send;
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001433 ops->pwenable = fsl_rio_pw_enable;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001434
Zhang Weiad1e9382008-04-18 13:33:41 -07001435 port = kzalloc(sizeof(struct rio_mport), GFP_KERNEL);
Julia Lawall6c759332009-08-07 09:00:34 +02001436 if (!port) {
1437 rc = -ENOMEM;
1438 goto err_port;
1439 }
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001440 port->id = 0;
1441 port->index = 0;
Zhang Weiad1e9382008-04-18 13:33:41 -07001442
1443 priv = kzalloc(sizeof(struct rio_priv), GFP_KERNEL);
1444 if (!priv) {
1445 printk(KERN_ERR "Can't alloc memory for 'priv'\n");
1446 rc = -ENOMEM;
Julia Lawall6c759332009-08-07 09:00:34 +02001447 goto err_priv;
Zhang Weiad1e9382008-04-18 13:33:41 -07001448 }
1449
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001450 INIT_LIST_HEAD(&port->dbells);
1451 port->iores.start = law_start;
Li Yang186e74b2009-05-12 16:35:59 +08001452 port->iores.end = law_start + law_size - 1;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001453 port->iores.flags = IORESOURCE_MEM;
Li Yang186e74b2009-05-12 16:35:59 +08001454 port->iores.name = "rio_io_win";
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001455
Alexandre Bounine45fdf002010-05-28 13:56:17 -04001456 priv->pwirq = irq_of_parse_and_map(dev->dev.of_node, 0);
Grant Likely61c7a082010-04-13 16:12:29 -07001457 priv->bellirq = irq_of_parse_and_map(dev->dev.of_node, 2);
1458 priv->txirq = irq_of_parse_and_map(dev->dev.of_node, 3);
1459 priv->rxirq = irq_of_parse_and_map(dev->dev.of_node, 4);
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001460 dev_info(&dev->dev, "pwirq: %d, bellirq: %d, txirq: %d, rxirq %d\n",
1461 priv->pwirq, priv->bellirq, priv->txirq, priv->rxirq);
Zhang Weicc2bb692008-04-18 13:33:41 -07001462
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001463 rio_init_dbell_res(&port->riores[RIO_DOORBELL_RESOURCE], 0, 0xffff);
1464 rio_init_mbox_res(&port->riores[RIO_INB_MBOX_RESOURCE], 0, 0);
1465 rio_init_mbox_res(&port->riores[RIO_OUTB_MBOX_RESOURCE], 0, 0);
1466 strcpy(port->name, "RIO0 mport");
1467
Anton Vorontsov0dbbbf12009-04-18 21:48:52 +04001468 priv->dev = &dev->dev;
1469
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001470 port->ops = ops;
Zhang Weid02443a2008-04-18 13:33:38 -07001471 port->host_deviceid = fsl_rio_get_hdid(port->id);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001472
Zhang Weiad1e9382008-04-18 13:33:41 -07001473 port->priv = priv;
Alexandre Bounineaf84ca32010-10-27 15:34:34 -07001474 port->phys_efptr = 0x100;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001475 rio_register_mport(port);
1476
Zhang Weicc2bb692008-04-18 13:33:41 -07001477 priv->regs_win = ioremap(regs.start, regs.end - regs.start + 1);
Alexandre Bouninea52c8f52010-05-26 14:44:00 -07001478 rio_regs_win = priv->regs_win;
Zhang Weie0423232008-04-18 13:33:42 -07001479
Zhang Wei61b26912008-04-18 13:33:44 -07001480 /* Probe the master port phy type */
1481 ccsr = in_be32(priv->regs_win + RIO_CCSR);
1482 port->phy_type = (ccsr & 1) ? RIO_PHY_SERIAL : RIO_PHY_PARALLEL;
1483 dev_info(&dev->dev, "RapidIO PHY type: %s\n",
1484 (port->phy_type == RIO_PHY_PARALLEL) ? "parallel" :
1485 ((port->phy_type == RIO_PHY_SERIAL) ? "serial" :
1486 "unknown"));
Zhang Wei7f620df2008-04-18 13:33:44 -07001487 /* Checking the port training status */
1488 if (in_be32((priv->regs_win + RIO_ESCSR)) & 1) {
1489 dev_err(&dev->dev, "Port is not ready. "
1490 "Try to restart connection...\n");
1491 switch (port->phy_type) {
1492 case RIO_PHY_SERIAL:
1493 /* Disable ports */
1494 out_be32(priv->regs_win + RIO_CCSR, 0);
1495 /* Set 1x lane */
1496 setbits32(priv->regs_win + RIO_CCSR, 0x02000000);
1497 /* Enable ports */
1498 setbits32(priv->regs_win + RIO_CCSR, 0x00600000);
1499 break;
1500 case RIO_PHY_PARALLEL:
1501 /* Disable ports */
1502 out_be32(priv->regs_win + RIO_CCSR, 0x22000000);
1503 /* Enable ports */
1504 out_be32(priv->regs_win + RIO_CCSR, 0x44000000);
1505 break;
1506 }
1507 msleep(100);
1508 if (in_be32((priv->regs_win + RIO_ESCSR)) & 1) {
1509 dev_err(&dev->dev, "Port restart failed.\n");
1510 rc = -ENOLINK;
1511 goto err;
1512 }
1513 dev_info(&dev->dev, "Port restart success!\n");
1514 }
1515 fsl_rio_info(&dev->dev, ccsr);
Zhang Wei61b26912008-04-18 13:33:44 -07001516
Zhang Weie0423232008-04-18 13:33:42 -07001517 port->sys_size = (in_be32((priv->regs_win + RIO_PEF_CAR))
1518 & RIO_PEF_CTLS) >> 4;
1519 dev_info(&dev->dev, "RapidIO Common Transport System size: %d\n",
1520 port->sys_size ? 65536 : 256);
1521
Alexandre Bounineaf84ca32010-10-27 15:34:34 -07001522 if (port->host_deviceid >= 0)
1523 out_be32(priv->regs_win + RIO_GCCSR, RIO_PORT_GEN_HOST |
1524 RIO_PORT_GEN_MASTER | RIO_PORT_GEN_DISCOVERED);
1525 else
1526 out_be32(priv->regs_win + RIO_GCCSR, 0x00000000);
1527
Zhang Weiad1e9382008-04-18 13:33:41 -07001528 priv->atmu_regs = (struct rio_atmu_regs *)(priv->regs_win
1529 + RIO_ATMU_REGS_OFFSET);
1530 priv->maint_atmu_regs = priv->atmu_regs + 1;
1531 priv->dbell_atmu_regs = priv->atmu_regs + 2;
Zhang Wei61b26912008-04-18 13:33:44 -07001532 priv->msg_regs = (struct rio_msg_regs *)(priv->regs_win +
1533 ((port->phy_type == RIO_PHY_SERIAL) ?
1534 RIO_S_MSG_REGS_OFFSET : RIO_P_MSG_REGS_OFFSET));
1535
1536 /* Set to receive any dist ID for serial RapidIO controller. */
1537 if (port->phy_type == RIO_PHY_SERIAL)
1538 out_be32((priv->regs_win + RIO_ISR_AACR), RIO_ISR_AACR_AA);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001539
1540 /* Configure maintenance transaction window */
Li Yang186e74b2009-05-12 16:35:59 +08001541 out_be32(&priv->maint_atmu_regs->rowbar, law_start >> 12);
Thomas Mollbd4fb652010-05-26 14:44:05 -07001542 out_be32(&priv->maint_atmu_regs->rowar,
1543 0x80077000 | (ilog2(RIO_MAINT_WIN_SIZE) - 1));
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001544
Zhang Weiad1e9382008-04-18 13:33:41 -07001545 priv->maint_win = ioremap(law_start, RIO_MAINT_WIN_SIZE);
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001546
1547 /* Configure outbound doorbell window */
Li Yang186e74b2009-05-12 16:35:59 +08001548 out_be32(&priv->dbell_atmu_regs->rowbar,
1549 (law_start + RIO_MAINT_WIN_SIZE) >> 12);
1550 out_be32(&priv->dbell_atmu_regs->rowar, 0x8004200b); /* 4k */
Zhang Weid02443a2008-04-18 13:33:38 -07001551 fsl_rio_doorbell_init(port);
Alexandre Bounine5b2074a2010-05-26 14:44:00 -07001552 fsl_rio_port_write_init(port);
Zhang Weiad1e9382008-04-18 13:33:41 -07001553
Li Yangff33f182010-06-18 14:24:20 +08001554#ifdef CONFIG_E500
Alexandre Bouninea52c8f52010-05-26 14:44:00 -07001555 saved_mcheck_exception = ppc_md.machine_check_exception;
1556 ppc_md.machine_check_exception = fsl_rio_mcheck_exception;
Li Yangff33f182010-06-18 14:24:20 +08001557#endif
Alexandre Bouninea52c8f52010-05-26 14:44:00 -07001558
Zhang Weicc2bb692008-04-18 13:33:41 -07001559 return 0;
Zhang Weiad1e9382008-04-18 13:33:41 -07001560err:
Julia Lawall6c759332009-08-07 09:00:34 +02001561 iounmap(priv->regs_win);
Zhang Weiad1e9382008-04-18 13:33:41 -07001562 kfree(priv);
Julia Lawall6c759332009-08-07 09:00:34 +02001563err_priv:
Zhang Weiad1e9382008-04-18 13:33:41 -07001564 kfree(port);
Julia Lawall6c759332009-08-07 09:00:34 +02001565err_port:
1566 kfree(ops);
1567err_ops:
Zhang Weicc2bb692008-04-18 13:33:41 -07001568 return rc;
Matt Porter2b0c28d7f2005-11-07 01:00:19 -08001569}
Zhang Weicc2bb692008-04-18 13:33:41 -07001570
1571/* The probe function for RapidIO peer-to-peer network.
1572 */
Grant Likelya454dc52010-07-22 15:52:34 -06001573static int __devinit fsl_of_rio_rpn_probe(struct platform_device *dev,
Zhang Weicc2bb692008-04-18 13:33:41 -07001574 const struct of_device_id *match)
1575{
1576 int rc;
1577 printk(KERN_INFO "Setting up RapidIO peer-to-peer network %s\n",
Grant Likely61c7a082010-04-13 16:12:29 -07001578 dev->dev.of_node->full_name);
Zhang Weicc2bb692008-04-18 13:33:41 -07001579
1580 rc = fsl_rio_setup(dev);
1581 if (rc)
1582 goto out;
1583
1584 /* Enumerate all registered ports */
1585 rc = rio_init_mports();
1586out:
1587 return rc;
1588};
1589
1590static const struct of_device_id fsl_of_rio_rpn_ids[] = {
1591 {
1592 .compatible = "fsl,rapidio-delta",
1593 },
1594 {},
1595};
1596
1597static struct of_platform_driver fsl_of_rio_rpn_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001598 .driver = {
1599 .name = "fsl-of-rio",
1600 .owner = THIS_MODULE,
1601 .of_match_table = fsl_of_rio_rpn_ids,
1602 },
Zhang Weicc2bb692008-04-18 13:33:41 -07001603 .probe = fsl_of_rio_rpn_probe,
1604};
1605
1606static __init int fsl_of_rio_rpn_init(void)
1607{
1608 return of_register_platform_driver(&fsl_of_rio_rpn_driver);
1609}
1610
1611subsys_initcall(fsl_of_rio_rpn_init);