blob: c01bbb1e857e3c3c0059fb07b4b051727e393924 [file] [log] [blame]
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00001/*
Lennert Buytenhek076d3e12009-03-20 09:50:39 +00002 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
3 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000018#include "mv88e6xxx.h"
19
Vivien Didelotf6271e62016-04-17 13:23:59 -040020static const struct mv88e6xxx_info mv88e6131_table[] = {
21 {
22 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
Vivien Didelot22356472016-04-17 13:24:00 -040023 .family = MV88E6XXX_FAMILY_6095,
Vivien Didelotf6271e62016-04-17 13:23:59 -040024 .name = "Marvell 88E6095/88E6095F",
Vivien Didelot009a2b92016-04-17 13:24:01 -040025 .num_ports = 11,
Vivien Didelotf6271e62016-04-17 13:23:59 -040026 }, {
27 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
Vivien Didelot22356472016-04-17 13:24:00 -040028 .family = MV88E6XXX_FAMILY_6097,
Vivien Didelotf6271e62016-04-17 13:23:59 -040029 .name = "Marvell 88E6085",
Vivien Didelot009a2b92016-04-17 13:24:01 -040030 .num_ports = 10,
Vivien Didelotf6271e62016-04-17 13:23:59 -040031 }, {
32 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
Vivien Didelot22356472016-04-17 13:24:00 -040033 .family = MV88E6XXX_FAMILY_6185,
Vivien Didelotf6271e62016-04-17 13:23:59 -040034 .name = "Marvell 88E6131",
Vivien Didelot009a2b92016-04-17 13:24:01 -040035 .num_ports = 8,
Vivien Didelotf6271e62016-04-17 13:23:59 -040036 }, {
37 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
Vivien Didelot22356472016-04-17 13:24:00 -040038 .family = MV88E6XXX_FAMILY_6185,
Vivien Didelotf6271e62016-04-17 13:23:59 -040039 .name = "Marvell 88E6185",
Vivien Didelot009a2b92016-04-17 13:24:01 -040040 .num_ports = 10,
Vivien Didelotf6271e62016-04-17 13:23:59 -040041 }
Vivien Didelotb9b37712015-10-30 19:39:48 -040042};
43
Vivien Didelot0209d142016-04-17 13:23:55 -040044static const char *mv88e6131_drv_probe(struct device *dsa_dev,
45 struct device *host_dev, int sw_addr,
46 void **priv)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000047{
Andrew Lunna77d43f2016-04-13 02:40:42 +020048 return mv88e6xxx_drv_probe(dsa_dev, host_dev, sw_addr, priv,
49 mv88e6131_table,
50 ARRAY_SIZE(mv88e6131_table));
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000051}
52
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000053static int mv88e6131_setup_global(struct dsa_switch *ds)
54{
Andrew Lunn15966a22015-05-06 01:09:49 +020055 u32 upstream_port = dsa_upstream_port(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000056 int ret;
Andrew Lunn15966a22015-05-06 01:09:49 +020057 u32 reg;
Andrew Lunn54d792f2015-05-06 01:09:47 +020058
59 ret = mv88e6xxx_setup_global(ds);
60 if (ret)
61 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000062
Barry Grussling3675c8d2013-01-08 16:05:53 +000063 /* Enable the PHY polling unit, don't discard packets with
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000064 * excessive collisions, use a weighted fair queueing scheme
65 * to arbitrate between packet queues, set the maximum frame
66 * size to 1632, and mask all interrupt sources.
67 */
Andrew Lunn48ace4e2016-04-14 23:47:12 +020068 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL,
69 GLOBAL_CONTROL_PPU_ENABLE |
70 GLOBAL_CONTROL_MAX_FRAME_1632);
71 if (ret)
72 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000073
Barry Grussling3675c8d2013-01-08 16:05:53 +000074 /* Set the VLAN ethertype to 0x8100. */
Andrew Lunn48ace4e2016-04-14 23:47:12 +020075 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CORE_TAG_TYPE, 0x8100);
76 if (ret)
77 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000078
Barry Grussling3675c8d2013-01-08 16:05:53 +000079 /* Disable ARP mirroring, and configure the upstream port as
Lennert Buytenheke84665c2009-03-20 09:52:09 +000080 * the port to which ingress and egress monitor frames are to
81 * be sent.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000082 */
Andrew Lunn15966a22015-05-06 01:09:49 +020083 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
84 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
85 GLOBAL_MONITOR_CONTROL_ARP_DISABLED;
Andrew Lunn48ace4e2016-04-14 23:47:12 +020086 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
87 if (ret)
88 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000089
Barry Grussling3675c8d2013-01-08 16:05:53 +000090 /* Disable cascade port functionality unless this device
Barry Grussling81399ec2011-06-24 19:53:51 +000091 * is used in a cascade configuration, and set the switch's
Lennert Buytenheke84665c2009-03-20 09:52:09 +000092 * DSA device number.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000093 */
Barry Grussling81399ec2011-06-24 19:53:51 +000094 if (ds->dst->pd->nr_chips > 1)
Andrew Lunn48ace4e2016-04-14 23:47:12 +020095 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL_2,
96 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
97 (ds->index & 0x1f));
Barry Grussling81399ec2011-06-24 19:53:51 +000098 else
Andrew Lunn48ace4e2016-04-14 23:47:12 +020099 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL_2,
100 GLOBAL_CONTROL_2_NO_CASCADE |
101 (ds->index & 0x1f));
102 if (ret)
103 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000104
Barry Grussling3675c8d2013-01-08 16:05:53 +0000105 /* Force the priority of IGMP/MLD snoop frames and ARP frames
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000106 * to the highest setting.
107 */
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200108 return mv88e6xxx_reg_write(ds, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE,
109 GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP |
110 7 << GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT |
111 GLOBAL2_PRIO_OVERRIDE_FORCE_ARP |
112 7 << GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000113}
114
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000115static int mv88e6131_setup(struct dsa_switch *ds)
116{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000117 int ret;
118
Guenter Roeck0d65da42015-04-02 04:06:29 +0200119 ret = mv88e6xxx_setup_common(ds);
120 if (ret < 0)
121 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000122
Guenter Roeck0d65da42015-04-02 04:06:29 +0200123 mv88e6xxx_ppu_state_init(ds);
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000124
Andrew Lunn143a8302015-04-02 04:06:34 +0200125 ret = mv88e6xxx_switch_reset(ds, false);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000126 if (ret < 0)
127 return ret;
128
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000129 ret = mv88e6131_setup_global(ds);
130 if (ret < 0)
131 return ret;
132
Andrew Lunndbde9e62015-05-06 01:09:48 +0200133 return mv88e6xxx_setup_ports(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000134}
135
Guenter Roeckd1988932015-04-02 04:06:31 +0200136static int mv88e6131_port_to_phy_addr(struct dsa_switch *ds, int port)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000137{
Guenter Roeckd1988932015-04-02 04:06:31 +0200138 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
139
Vivien Didelot009a2b92016-04-17 13:24:01 -0400140 if (port >= 0 && port < ps->info->num_ports)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000141 return port;
Guenter Roeckd1988932015-04-02 04:06:31 +0200142
143 return -EINVAL;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000144}
145
146static int
147mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
148{
Guenter Roeckd1988932015-04-02 04:06:31 +0200149 int addr = mv88e6131_port_to_phy_addr(ds, port);
150
151 if (addr < 0)
152 return addr;
153
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000154 return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
155}
156
157static int
158mv88e6131_phy_write(struct dsa_switch *ds,
159 int port, int regnum, u16 val)
160{
Guenter Roeckd1988932015-04-02 04:06:31 +0200161 int addr = mv88e6131_port_to_phy_addr(ds, port);
162
163 if (addr < 0)
164 return addr;
165
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000166 return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
167}
168
Ben Hutchings98e67302011-11-25 14:36:19 +0000169struct dsa_switch_driver mv88e6131_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700170 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunne49bad32016-04-13 02:40:43 +0200171 .probe = mv88e6131_drv_probe,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000172 .setup = mv88e6131_setup,
173 .set_addr = mv88e6xxx_set_addr_direct,
174 .phy_read = mv88e6131_phy_read,
175 .phy_write = mv88e6131_phy_write,
Andrew Lunne413e7e2015-04-02 04:06:38 +0200176 .get_strings = mv88e6xxx_get_strings,
177 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
178 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunndea87022015-08-31 15:56:47 +0200179 .adjust_link = mv88e6xxx_adjust_link,
Vivien Didelot26892ff2016-03-31 16:53:46 -0400180 .port_bridge_join = mv88e6xxx_port_bridge_join,
181 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
182 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
183 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
184 .port_vlan_add = mv88e6xxx_port_vlan_add,
185 .port_vlan_del = mv88e6xxx_port_vlan_del,
186 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
187 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
188 .port_fdb_add = mv88e6xxx_port_fdb_add,
189 .port_fdb_del = mv88e6xxx_port_fdb_del,
190 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000191};
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000192
193MODULE_ALIAS("platform:mv88e6085");
194MODULE_ALIAS("platform:mv88e6095");
195MODULE_ALIAS("platform:mv88e6095f");
196MODULE_ALIAS("platform:mv88e6131");