Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 1 | /* |
Lennert Buytenhek | 076d3e1 | 2009-03-20 09:50:39 +0000 | [diff] [blame] | 2 | * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support |
| 3 | * Copyright (c) 2008-2009 Marvell Semiconductor |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
| 9 | */ |
| 10 | |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 11 | #include <linux/delay.h> |
| 12 | #include <linux/jiffies.h> |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 13 | #include <linux/list.h> |
Paul Gortmaker | 2bbba27 | 2012-01-24 10:41:40 +0000 | [diff] [blame] | 14 | #include <linux/module.h> |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 15 | #include <linux/netdevice.h> |
| 16 | #include <linux/phy.h> |
Ben Hutchings | c8f0b86 | 2011-11-27 17:06:08 +0000 | [diff] [blame] | 17 | #include <net/dsa.h> |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 18 | #include "mv88e6xxx.h" |
| 19 | |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 20 | static const struct mv88e6xxx_info mv88e6131_table[] = { |
| 21 | { |
| 22 | .prod_num = PORT_SWITCH_ID_PROD_NUM_6095, |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 23 | .family = MV88E6XXX_FAMILY_6095, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 24 | .name = "Marvell 88E6095/88E6095F", |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame^] | 25 | .num_ports = 11, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 26 | }, { |
| 27 | .prod_num = PORT_SWITCH_ID_PROD_NUM_6085, |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 28 | .family = MV88E6XXX_FAMILY_6097, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 29 | .name = "Marvell 88E6085", |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame^] | 30 | .num_ports = 10, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 31 | }, { |
| 32 | .prod_num = PORT_SWITCH_ID_PROD_NUM_6131, |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 33 | .family = MV88E6XXX_FAMILY_6185, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 34 | .name = "Marvell 88E6131", |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame^] | 35 | .num_ports = 8, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 36 | }, { |
| 37 | .prod_num = PORT_SWITCH_ID_PROD_NUM_6185, |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 38 | .family = MV88E6XXX_FAMILY_6185, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 39 | .name = "Marvell 88E6185", |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame^] | 40 | .num_ports = 10, |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 41 | } |
Vivien Didelot | b9b3771 | 2015-10-30 19:39:48 -0400 | [diff] [blame] | 42 | }; |
| 43 | |
Vivien Didelot | 0209d14 | 2016-04-17 13:23:55 -0400 | [diff] [blame] | 44 | static const char *mv88e6131_drv_probe(struct device *dsa_dev, |
| 45 | struct device *host_dev, int sw_addr, |
| 46 | void **priv) |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 47 | { |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 48 | return mv88e6xxx_drv_probe(dsa_dev, host_dev, sw_addr, priv, |
| 49 | mv88e6131_table, |
| 50 | ARRAY_SIZE(mv88e6131_table)); |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 51 | } |
| 52 | |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 53 | static int mv88e6131_setup_global(struct dsa_switch *ds) |
| 54 | { |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 55 | u32 upstream_port = dsa_upstream_port(ds); |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 56 | int ret; |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 57 | u32 reg; |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 58 | |
| 59 | ret = mv88e6xxx_setup_global(ds); |
| 60 | if (ret) |
| 61 | return ret; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 62 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 63 | /* Enable the PHY polling unit, don't discard packets with |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 64 | * excessive collisions, use a weighted fair queueing scheme |
| 65 | * to arbitrate between packet queues, set the maximum frame |
| 66 | * size to 1632, and mask all interrupt sources. |
| 67 | */ |
Andrew Lunn | 48ace4e | 2016-04-14 23:47:12 +0200 | [diff] [blame] | 68 | ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL, |
| 69 | GLOBAL_CONTROL_PPU_ENABLE | |
| 70 | GLOBAL_CONTROL_MAX_FRAME_1632); |
| 71 | if (ret) |
| 72 | return ret; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 73 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 74 | /* Set the VLAN ethertype to 0x8100. */ |
Andrew Lunn | 48ace4e | 2016-04-14 23:47:12 +0200 | [diff] [blame] | 75 | ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CORE_TAG_TYPE, 0x8100); |
| 76 | if (ret) |
| 77 | return ret; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 78 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 79 | /* Disable ARP mirroring, and configure the upstream port as |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 80 | * the port to which ingress and egress monitor frames are to |
| 81 | * be sent. |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 82 | */ |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 83 | reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT | |
| 84 | upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT | |
| 85 | GLOBAL_MONITOR_CONTROL_ARP_DISABLED; |
Andrew Lunn | 48ace4e | 2016-04-14 23:47:12 +0200 | [diff] [blame] | 86 | ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg); |
| 87 | if (ret) |
| 88 | return ret; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 89 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 90 | /* Disable cascade port functionality unless this device |
Barry Grussling | 81399ec | 2011-06-24 19:53:51 +0000 | [diff] [blame] | 91 | * is used in a cascade configuration, and set the switch's |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 92 | * DSA device number. |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 93 | */ |
Barry Grussling | 81399ec | 2011-06-24 19:53:51 +0000 | [diff] [blame] | 94 | if (ds->dst->pd->nr_chips > 1) |
Andrew Lunn | 48ace4e | 2016-04-14 23:47:12 +0200 | [diff] [blame] | 95 | ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL_2, |
| 96 | GLOBAL_CONTROL_2_MULTIPLE_CASCADE | |
| 97 | (ds->index & 0x1f)); |
Barry Grussling | 81399ec | 2011-06-24 19:53:51 +0000 | [diff] [blame] | 98 | else |
Andrew Lunn | 48ace4e | 2016-04-14 23:47:12 +0200 | [diff] [blame] | 99 | ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL_2, |
| 100 | GLOBAL_CONTROL_2_NO_CASCADE | |
| 101 | (ds->index & 0x1f)); |
| 102 | if (ret) |
| 103 | return ret; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 104 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 105 | /* Force the priority of IGMP/MLD snoop frames and ARP frames |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 106 | * to the highest setting. |
| 107 | */ |
Andrew Lunn | 48ace4e | 2016-04-14 23:47:12 +0200 | [diff] [blame] | 108 | return mv88e6xxx_reg_write(ds, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE, |
| 109 | GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP | |
| 110 | 7 << GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT | |
| 111 | GLOBAL2_PRIO_OVERRIDE_FORCE_ARP | |
| 112 | 7 << GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT); |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 113 | } |
| 114 | |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 115 | static int mv88e6131_setup(struct dsa_switch *ds) |
| 116 | { |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 117 | int ret; |
| 118 | |
Guenter Roeck | 0d65da4 | 2015-04-02 04:06:29 +0200 | [diff] [blame] | 119 | ret = mv88e6xxx_setup_common(ds); |
| 120 | if (ret < 0) |
| 121 | return ret; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 122 | |
Guenter Roeck | 0d65da4 | 2015-04-02 04:06:29 +0200 | [diff] [blame] | 123 | mv88e6xxx_ppu_state_init(ds); |
Peter Korsgaard | ec80bfc | 2011-04-05 03:03:56 +0000 | [diff] [blame] | 124 | |
Andrew Lunn | 143a830 | 2015-04-02 04:06:34 +0200 | [diff] [blame] | 125 | ret = mv88e6xxx_switch_reset(ds, false); |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 126 | if (ret < 0) |
| 127 | return ret; |
| 128 | |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 129 | ret = mv88e6131_setup_global(ds); |
| 130 | if (ret < 0) |
| 131 | return ret; |
| 132 | |
Andrew Lunn | dbde9e6 | 2015-05-06 01:09:48 +0200 | [diff] [blame] | 133 | return mv88e6xxx_setup_ports(ds); |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 134 | } |
| 135 | |
Guenter Roeck | d198893 | 2015-04-02 04:06:31 +0200 | [diff] [blame] | 136 | static int mv88e6131_port_to_phy_addr(struct dsa_switch *ds, int port) |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 137 | { |
Guenter Roeck | d198893 | 2015-04-02 04:06:31 +0200 | [diff] [blame] | 138 | struct mv88e6xxx_priv_state *ps = ds_to_priv(ds); |
| 139 | |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame^] | 140 | if (port >= 0 && port < ps->info->num_ports) |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 141 | return port; |
Guenter Roeck | d198893 | 2015-04-02 04:06:31 +0200 | [diff] [blame] | 142 | |
| 143 | return -EINVAL; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 144 | } |
| 145 | |
| 146 | static int |
| 147 | mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum) |
| 148 | { |
Guenter Roeck | d198893 | 2015-04-02 04:06:31 +0200 | [diff] [blame] | 149 | int addr = mv88e6131_port_to_phy_addr(ds, port); |
| 150 | |
| 151 | if (addr < 0) |
| 152 | return addr; |
| 153 | |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 154 | return mv88e6xxx_phy_read_ppu(ds, addr, regnum); |
| 155 | } |
| 156 | |
| 157 | static int |
| 158 | mv88e6131_phy_write(struct dsa_switch *ds, |
| 159 | int port, int regnum, u16 val) |
| 160 | { |
Guenter Roeck | d198893 | 2015-04-02 04:06:31 +0200 | [diff] [blame] | 161 | int addr = mv88e6131_port_to_phy_addr(ds, port); |
| 162 | |
| 163 | if (addr < 0) |
| 164 | return addr; |
| 165 | |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 166 | return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val); |
| 167 | } |
| 168 | |
Ben Hutchings | 98e6730 | 2011-11-25 14:36:19 +0000 | [diff] [blame] | 169 | struct dsa_switch_driver mv88e6131_switch_driver = { |
Florian Fainelli | ac7a04c | 2014-09-11 21:18:09 -0700 | [diff] [blame] | 170 | .tag_protocol = DSA_TAG_PROTO_DSA, |
Andrew Lunn | e49bad3 | 2016-04-13 02:40:43 +0200 | [diff] [blame] | 171 | .probe = mv88e6131_drv_probe, |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 172 | .setup = mv88e6131_setup, |
| 173 | .set_addr = mv88e6xxx_set_addr_direct, |
| 174 | .phy_read = mv88e6131_phy_read, |
| 175 | .phy_write = mv88e6131_phy_write, |
Andrew Lunn | e413e7e | 2015-04-02 04:06:38 +0200 | [diff] [blame] | 176 | .get_strings = mv88e6xxx_get_strings, |
| 177 | .get_ethtool_stats = mv88e6xxx_get_ethtool_stats, |
| 178 | .get_sset_count = mv88e6xxx_get_sset_count, |
Andrew Lunn | dea8702 | 2015-08-31 15:56:47 +0200 | [diff] [blame] | 179 | .adjust_link = mv88e6xxx_adjust_link, |
Vivien Didelot | 26892ff | 2016-03-31 16:53:46 -0400 | [diff] [blame] | 180 | .port_bridge_join = mv88e6xxx_port_bridge_join, |
| 181 | .port_bridge_leave = mv88e6xxx_port_bridge_leave, |
| 182 | .port_vlan_filtering = mv88e6xxx_port_vlan_filtering, |
| 183 | .port_vlan_prepare = mv88e6xxx_port_vlan_prepare, |
| 184 | .port_vlan_add = mv88e6xxx_port_vlan_add, |
| 185 | .port_vlan_del = mv88e6xxx_port_vlan_del, |
| 186 | .port_vlan_dump = mv88e6xxx_port_vlan_dump, |
| 187 | .port_fdb_prepare = mv88e6xxx_port_fdb_prepare, |
| 188 | .port_fdb_add = mv88e6xxx_port_fdb_add, |
| 189 | .port_fdb_del = mv88e6xxx_port_fdb_del, |
| 190 | .port_fdb_dump = mv88e6xxx_port_fdb_dump, |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 191 | }; |
Ben Hutchings | 3d825ed | 2011-11-25 14:37:16 +0000 | [diff] [blame] | 192 | |
| 193 | MODULE_ALIAS("platform:mv88e6085"); |
| 194 | MODULE_ALIAS("platform:mv88e6095"); |
| 195 | MODULE_ALIAS("platform:mv88e6095f"); |
| 196 | MODULE_ALIAS("platform:mv88e6131"); |