blob: 1dcfd5b6e14163a779331529ccd331c79d8b70b2 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "i915_drv.h"
38
Paulo Zanoni30add222012-10-26 19:05:45 -020039static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
40{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020041 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020042}
43
Daniel Vetterafba0182012-06-12 16:36:45 +020044static void
45assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
46{
Paulo Zanoni30add222012-10-26 19:05:45 -020047 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020048 struct drm_i915_private *dev_priv = dev->dev_private;
49 uint32_t enabled_bits;
50
51 enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
52
53 WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
54 "HDMI port enabled, expecting disabled\n");
55}
56
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030057struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010058{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020059 struct intel_digital_port *intel_dig_port =
60 container_of(encoder, struct intel_digital_port, base.base);
61 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010062}
63
Chris Wilsondf0e9242010-09-09 16:20:55 +010064static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
65{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020066 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010067}
68
Jesse Barnes45187ac2011-08-03 09:22:55 -070069void intel_dip_infoframe_csum(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020070{
Jesse Barnes45187ac2011-08-03 09:22:55 -070071 uint8_t *data = (uint8_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +020072 uint8_t sum = 0;
73 unsigned i;
74
Jesse Barnes45187ac2011-08-03 09:22:55 -070075 frame->checksum = 0;
76 frame->ecc = 0;
David Härdeman3c17fe42010-09-24 21:44:32 +020077
Jesse Barnes64a8fc02011-09-22 11:16:00 +053078 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
David Härdeman3c17fe42010-09-24 21:44:32 +020079 sum += data[i];
80
Jesse Barnes45187ac2011-08-03 09:22:55 -070081 frame->checksum = 0x100 - sum;
David Härdeman3c17fe42010-09-24 21:44:32 +020082}
83
Daniel Vetterbc2481f2012-05-08 15:18:32 +020084static u32 g4x_infoframe_index(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020085{
Jesse Barnes45187ac2011-08-03 09:22:55 -070086 switch (frame->type) {
87 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030088 return VIDEO_DIP_SELECT_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -070089 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_SELECT_SPD;
Jesse Barnes45187ac2011-08-03 09:22:55 -070091 default:
92 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030093 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070094 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070095}
96
Daniel Vetterbc2481f2012-05-08 15:18:32 +020097static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -070098{
Jesse Barnes45187ac2011-08-03 09:22:55 -070099 switch (frame->type) {
100 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300101 return VIDEO_DIP_ENABLE_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700102 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300103 return VIDEO_DIP_ENABLE_SPD;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300104 default:
105 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -0300106 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300107 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300108}
109
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
111{
112 switch (frame->type) {
113 case DIP_TYPE_AVI:
114 return VIDEO_DIP_ENABLE_AVI_HSW;
115 case DIP_TYPE_SPD:
116 return VIDEO_DIP_ENABLE_SPD_HSW;
117 default:
118 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
119 return 0;
120 }
121}
122
123static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
124{
125 switch (frame->type) {
126 case DIP_TYPE_AVI:
127 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
128 case DIP_TYPE_SPD:
129 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
130 default:
131 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
132 return 0;
133 }
134}
135
Daniel Vettera3da1df2012-05-08 15:19:06 +0200136static void g4x_write_infoframe(struct drm_encoder *encoder,
137 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700138{
139 uint32_t *data = (uint32_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300142 u32 val = I915_READ(VIDEO_DIP_CTL);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700143 unsigned i, len = DIP_HEADER_SIZE + frame->len;
David Härdeman3c17fe42010-09-24 21:44:32 +0200144
Paulo Zanoni822974a2012-05-28 16:42:51 -0300145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200148 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700149
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200150 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300151
152 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300154 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700155 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300162 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200163
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200164 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300165 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200166 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700167
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300168 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300169 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200170}
171
Paulo Zanonifdf12502012-05-04 17:18:24 -0300172static void ibx_write_infoframe(struct drm_encoder *encoder,
173 struct dip_infoframe *frame)
174{
175 uint32_t *data = (uint32_t *)frame;
176 struct drm_device *dev = encoder->dev;
177 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300178 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300179 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
180 unsigned i, len = DIP_HEADER_SIZE + frame->len;
181 u32 val = I915_READ(reg);
182
Paulo Zanoni822974a2012-05-28 16:42:51 -0300183 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
184
Paulo Zanonifdf12502012-05-04 17:18:24 -0300185 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200186 val |= g4x_infoframe_index(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300187
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200188 val &= ~g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300189
190 I915_WRITE(reg, val);
191
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300192 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300193 for (i = 0; i < len; i += 4) {
194 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
195 data++;
196 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300197 /* Write every possible data byte to force correct ECC calculation. */
198 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
199 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300200 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300201
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200202 val |= g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300203 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200204 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300205
206 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300207 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300208}
209
210static void cpt_write_infoframe(struct drm_encoder *encoder,
211 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700212{
213 uint32_t *data = (uint32_t *)frame;
214 struct drm_device *dev = encoder->dev;
215 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300216 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700217 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
218 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300219 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700220
Paulo Zanoni822974a2012-05-28 16:42:51 -0300221 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
222
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530223 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200224 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700225
Paulo Zanoniecb97852012-05-04 17:18:21 -0300226 /* The DIP control register spec says that we need to update the AVI
227 * infoframe without clearing its enable bit */
Paulo Zanoni822974a2012-05-28 16:42:51 -0300228 if (frame->type != DIP_TYPE_AVI)
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200229 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300230
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300231 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700232
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300233 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700234 for (i = 0; i < len; i += 4) {
235 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
236 data++;
237 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300238 /* Write every possible data byte to force correct ECC calculation. */
239 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
240 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300241 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700242
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200243 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300244 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200245 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700246
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300247 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300248 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700249}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700250
251static void vlv_write_infoframe(struct drm_encoder *encoder,
252 struct dip_infoframe *frame)
253{
254 uint32_t *data = (uint32_t *)frame;
255 struct drm_device *dev = encoder->dev;
256 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300257 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700258 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
259 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300260 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700261
Paulo Zanoni822974a2012-05-28 16:42:51 -0300262 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
263
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700264 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200265 val |= g4x_infoframe_index(frame);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700266
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200267 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300268
269 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700270
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300271 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700272 for (i = 0; i < len; i += 4) {
273 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
274 data++;
275 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300276 /* Write every possible data byte to force correct ECC calculation. */
277 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
278 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300279 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700280
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200281 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300282 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200283 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700284
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300285 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300286 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700287}
288
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300289static void hsw_write_infoframe(struct drm_encoder *encoder,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300290 struct dip_infoframe *frame)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300291{
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300292 uint32_t *data = (uint32_t *)frame;
293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
296 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
297 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
298 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
299 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300300
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300301 if (data_reg == 0)
302 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300303
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300304 val &= ~hsw_infoframe_enable(frame);
305 I915_WRITE(ctl_reg, val);
306
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300307 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300308 for (i = 0; i < len; i += 4) {
309 I915_WRITE(data_reg + i, *data);
310 data++;
311 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300312 /* Write every possible data byte to force correct ECC calculation. */
313 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
314 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300315 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300316
317 val |= hsw_infoframe_enable(frame);
318 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300319 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300320}
321
Jesse Barnes45187ac2011-08-03 09:22:55 -0700322static void intel_set_infoframe(struct drm_encoder *encoder,
323 struct dip_infoframe *frame)
324{
325 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
326
Jesse Barnes45187ac2011-08-03 09:22:55 -0700327 intel_dip_infoframe_csum(frame);
328 intel_hdmi->write_infoframe(encoder, frame);
329}
330
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300331static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300332 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700333{
334 struct dip_infoframe avi_if = {
335 .type = DIP_TYPE_AVI,
336 .ver = DIP_VERSION_AVI,
337 .len = DIP_LEN_AVI,
338 };
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700339
Paulo Zanonic846b612012-04-13 16:31:41 -0300340 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
341 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
342
Jesse Barnes45187ac2011-08-03 09:22:55 -0700343 intel_set_infoframe(encoder, &avi_if);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700344}
345
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300346static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700347{
348 struct dip_infoframe spd_if;
349
350 memset(&spd_if, 0, sizeof(spd_if));
351 spd_if.type = DIP_TYPE_SPD;
352 spd_if.ver = DIP_VERSION_SPD;
353 spd_if.len = DIP_LEN_SPD;
354 strcpy(spd_if.body.spd.vn, "Intel");
355 strcpy(spd_if.body.spd.pd, "Integrated gfx");
356 spd_if.body.spd.sdi = DIP_SPD_PC;
357
358 intel_set_infoframe(encoder, &spd_if);
359}
360
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300361static void g4x_set_infoframes(struct drm_encoder *encoder,
362 struct drm_display_mode *adjusted_mode)
363{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300364 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
365 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
366 u32 reg = VIDEO_DIP_CTL;
367 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300368 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300369
Daniel Vetterafba0182012-06-12 16:36:45 +0200370 assert_hdmi_port_disabled(intel_hdmi);
371
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300372 /* If the registers were not initialized yet, they might be zeroes,
373 * which means we're selecting the AVI DIP and we're setting its
374 * frequency to once. This seems to really confuse the HW and make
375 * things stop working (the register spec says the AVI always needs to
376 * be sent every VSync). So here we avoid writing to the register more
377 * than we need and also explicitly select the AVI DIP and explicitly
378 * set its frequency to every VSync. Avoiding to write it twice seems to
379 * be enough to solve the problem, but being defensive shouldn't hurt us
380 * either. */
381 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
382
383 if (!intel_hdmi->has_hdmi_sink) {
384 if (!(val & VIDEO_DIP_ENABLE))
385 return;
386 val &= ~VIDEO_DIP_ENABLE;
387 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300388 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300389 return;
390 }
391
Paulo Zanonif278d972012-05-28 16:42:50 -0300392 switch (intel_hdmi->sdvox_reg) {
393 case SDVOB:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300394 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300395 break;
396 case SDVOC:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300397 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300398 break;
399 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300400 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300401 return;
402 }
403
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300404 if (port != (val & VIDEO_DIP_PORT_MASK)) {
405 if (val & VIDEO_DIP_ENABLE) {
406 val &= ~VIDEO_DIP_ENABLE;
407 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300408 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300409 }
410 val &= ~VIDEO_DIP_PORT_MASK;
411 val |= port;
412 }
413
Paulo Zanoni822974a2012-05-28 16:42:51 -0300414 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300415 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300416
Paulo Zanonif278d972012-05-28 16:42:50 -0300417 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300418 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300419
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300420 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
421 intel_hdmi_set_spd_infoframe(encoder);
422}
423
424static void ibx_set_infoframes(struct drm_encoder *encoder,
425 struct drm_display_mode *adjusted_mode)
426{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300427 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
428 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
429 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
430 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
431 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300432 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300433
Daniel Vetterafba0182012-06-12 16:36:45 +0200434 assert_hdmi_port_disabled(intel_hdmi);
435
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300436 /* See the big comment in g4x_set_infoframes() */
437 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
438
439 if (!intel_hdmi->has_hdmi_sink) {
440 if (!(val & VIDEO_DIP_ENABLE))
441 return;
442 val &= ~VIDEO_DIP_ENABLE;
443 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300444 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300445 return;
446 }
447
Paulo Zanonif278d972012-05-28 16:42:50 -0300448 switch (intel_hdmi->sdvox_reg) {
449 case HDMIB:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300450 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300451 break;
452 case HDMIC:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300453 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300454 break;
455 case HDMID:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300456 port = VIDEO_DIP_PORT_D;
Paulo Zanonif278d972012-05-28 16:42:50 -0300457 break;
458 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300459 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300460 return;
461 }
462
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300463 if (port != (val & VIDEO_DIP_PORT_MASK)) {
464 if (val & VIDEO_DIP_ENABLE) {
465 val &= ~VIDEO_DIP_ENABLE;
466 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300467 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300468 }
469 val &= ~VIDEO_DIP_PORT_MASK;
470 val |= port;
471 }
472
Paulo Zanoni822974a2012-05-28 16:42:51 -0300473 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300474 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
475 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300476
Paulo Zanonif278d972012-05-28 16:42:50 -0300477 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300478 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300479
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300480 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
481 intel_hdmi_set_spd_infoframe(encoder);
482}
483
484static void cpt_set_infoframes(struct drm_encoder *encoder,
485 struct drm_display_mode *adjusted_mode)
486{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300487 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
488 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
489 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
490 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
491 u32 val = I915_READ(reg);
492
Daniel Vetterafba0182012-06-12 16:36:45 +0200493 assert_hdmi_port_disabled(intel_hdmi);
494
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300495 /* See the big comment in g4x_set_infoframes() */
496 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
497
498 if (!intel_hdmi->has_hdmi_sink) {
499 if (!(val & VIDEO_DIP_ENABLE))
500 return;
501 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
502 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300503 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300504 return;
505 }
506
Paulo Zanoni822974a2012-05-28 16:42:51 -0300507 /* Set both together, unset both together: see the spec. */
508 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300509 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
510 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300511
512 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300513 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300514
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300515 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
516 intel_hdmi_set_spd_infoframe(encoder);
517}
518
519static void vlv_set_infoframes(struct drm_encoder *encoder,
520 struct drm_display_mode *adjusted_mode)
521{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300522 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
523 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
524 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
525 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
526 u32 val = I915_READ(reg);
527
Daniel Vetterafba0182012-06-12 16:36:45 +0200528 assert_hdmi_port_disabled(intel_hdmi);
529
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300530 /* See the big comment in g4x_set_infoframes() */
531 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
532
533 if (!intel_hdmi->has_hdmi_sink) {
534 if (!(val & VIDEO_DIP_ENABLE))
535 return;
536 val &= ~VIDEO_DIP_ENABLE;
537 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300538 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300539 return;
540 }
541
Paulo Zanoni822974a2012-05-28 16:42:51 -0300542 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300543 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
544 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300545
546 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300547 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300548
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300549 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
550 intel_hdmi_set_spd_infoframe(encoder);
551}
552
553static void hsw_set_infoframes(struct drm_encoder *encoder,
554 struct drm_display_mode *adjusted_mode)
555{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300556 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
557 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
558 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
559 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300560 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300561
Daniel Vetterafba0182012-06-12 16:36:45 +0200562 assert_hdmi_port_disabled(intel_hdmi);
563
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300564 if (!intel_hdmi->has_hdmi_sink) {
565 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300566 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300567 return;
568 }
569
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300570 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
571 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
572
573 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300574 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300575
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300576 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
577 intel_hdmi_set_spd_infoframe(encoder);
578}
579
Eric Anholt7d573822009-01-02 13:33:00 -0800580static void intel_hdmi_mode_set(struct drm_encoder *encoder,
581 struct drm_display_mode *mode,
582 struct drm_display_mode *adjusted_mode)
583{
584 struct drm_device *dev = encoder->dev;
585 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300586 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100587 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800588 u32 sdvox;
589
Paulo Zanonib659c3d2012-05-28 16:42:56 -0300590 sdvox = SDVO_ENCODING_HDMI;
Jesse Barnes5d4fac92011-06-24 12:19:19 -0700591 if (!HAS_PCH_SPLIT(dev))
592 sdvox |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400593 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
594 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
595 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
596 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800597
Jesse Barnes020f6702011-06-24 12:19:25 -0700598 if (intel_crtc->bpp > 24)
599 sdvox |= COLOR_FORMAT_12bpc;
600 else
601 sdvox |= COLOR_FORMAT_8bpc;
602
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800603 /* Required on CPT */
604 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
605 sdvox |= HDMI_MODE_SELECT;
606
David Härdeman3c17fe42010-09-24 21:44:32 +0200607 if (intel_hdmi->has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +0800608 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
609 pipe_name(intel_crtc->pipe));
Eric Anholt7d573822009-01-02 13:33:00 -0800610 sdvox |= SDVO_AUDIO_ENABLE;
David Härdeman3c17fe42010-09-24 21:44:32 +0200611 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
Wu Fengguange0dac652011-09-05 14:25:34 +0800612 intel_write_eld(encoder, adjusted_mode);
David Härdeman3c17fe42010-09-24 21:44:32 +0200613 }
Eric Anholt7d573822009-01-02 13:33:00 -0800614
Jesse Barnes75770562011-10-12 09:01:58 -0700615 if (HAS_PCH_CPT(dev))
616 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200617 else if (intel_crtc->pipe == PIPE_B)
Jesse Barnes75770562011-10-12 09:01:58 -0700618 sdvox |= SDVO_PIPE_B_SELECT;
Eric Anholt7d573822009-01-02 13:33:00 -0800619
Chris Wilsonea5b2132010-08-04 13:50:23 +0100620 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
621 POSTING_READ(intel_hdmi->sdvox_reg);
David Härdeman3c17fe42010-09-24 21:44:32 +0200622
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300623 intel_hdmi->set_infoframes(encoder, adjusted_mode);
Eric Anholt7d573822009-01-02 13:33:00 -0800624}
625
Daniel Vetter85234cd2012-07-02 13:27:29 +0200626static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
627 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800628{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200629 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800630 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200631 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
632 u32 tmp;
633
634 tmp = I915_READ(intel_hdmi->sdvox_reg);
635
636 if (!(tmp & SDVO_ENABLE))
637 return false;
638
639 if (HAS_PCH_CPT(dev))
640 *pipe = PORT_TO_PIPE_CPT(tmp);
641 else
642 *pipe = PORT_TO_PIPE(tmp);
643
644 return true;
645}
646
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200647static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800648{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200649 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800650 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200651 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800652 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800653 u32 enable_bits = SDVO_ENABLE;
654
655 if (intel_hdmi->has_audio)
656 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658 temp = I915_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000659
Daniel Vetter7a87c282012-06-05 11:03:39 +0200660 /* HW workaround for IBX, we need to move the port to transcoder A
661 * before disabling it. */
662 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200663 struct drm_crtc *crtc = encoder->base.crtc;
Daniel Vetter7a87c282012-06-05 11:03:39 +0200664 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
665
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200666 /* Restore the transcoder select bit. */
667 if (pipe == PIPE_B)
668 enable_bits |= SDVO_PIPE_B_SELECT;
669 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200670
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200671 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
672 * we do this anyway which shows more stable in testing.
673 */
674 if (HAS_PCH_SPLIT(dev)) {
675 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
676 POSTING_READ(intel_hdmi->sdvox_reg);
677 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200678
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200679 temp |= enable_bits;
680
681 I915_WRITE(intel_hdmi->sdvox_reg, temp);
682 POSTING_READ(intel_hdmi->sdvox_reg);
683
684 /* HW workaround, need to write this twice for issue that may result
685 * in first write getting masked.
686 */
687 if (HAS_PCH_SPLIT(dev)) {
688 I915_WRITE(intel_hdmi->sdvox_reg, temp);
689 POSTING_READ(intel_hdmi->sdvox_reg);
690 }
691}
692
693static void intel_disable_hdmi(struct intel_encoder *encoder)
694{
695 struct drm_device *dev = encoder->base.dev;
696 struct drm_i915_private *dev_priv = dev->dev_private;
697 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
698 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800699 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200700
701 temp = I915_READ(intel_hdmi->sdvox_reg);
702
703 /* HW workaround for IBX, we need to move the port to transcoder A
704 * before disabling it. */
705 if (HAS_PCH_IBX(dev)) {
706 struct drm_crtc *crtc = encoder->base.crtc;
707 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
708
709 if (temp & SDVO_PIPE_B_SELECT) {
710 temp &= ~SDVO_PIPE_B_SELECT;
711 I915_WRITE(intel_hdmi->sdvox_reg, temp);
712 POSTING_READ(intel_hdmi->sdvox_reg);
713
714 /* Again we need to write this twice. */
715 I915_WRITE(intel_hdmi->sdvox_reg, temp);
716 POSTING_READ(intel_hdmi->sdvox_reg);
717
718 /* Transcoder selection bits only update
719 * effectively on vblank. */
720 if (crtc)
721 intel_wait_for_vblank(dev, pipe);
722 else
723 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200724 }
725 }
726
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000727 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
728 * we do this anyway which shows more stable in testing.
729 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800730 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100731 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
732 POSTING_READ(intel_hdmi->sdvox_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800733 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000734
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200735 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000736
Chris Wilsonea5b2132010-08-04 13:50:23 +0100737 I915_WRITE(intel_hdmi->sdvox_reg, temp);
738 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000739
740 /* HW workaround, need to write this twice for issue that may result
741 * in first write getting masked.
742 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800743 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744 I915_WRITE(intel_hdmi->sdvox_reg, temp);
745 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000746 }
Eric Anholt7d573822009-01-02 13:33:00 -0800747}
748
Eric Anholt7d573822009-01-02 13:33:00 -0800749static int intel_hdmi_mode_valid(struct drm_connector *connector,
750 struct drm_display_mode *mode)
751{
752 if (mode->clock > 165000)
753 return MODE_CLOCK_HIGH;
754 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200755 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800756
757 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
758 return MODE_NO_DBLESCAN;
759
760 return MODE_OK;
761}
762
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200763bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
764 const struct drm_display_mode *mode,
765 struct drm_display_mode *adjusted_mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800766{
767 return true;
768}
769
Chris Wilson8ec22b22012-05-11 18:01:34 +0100770static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
771{
Paulo Zanoni30add222012-10-26 19:05:45 -0200772 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilson8ec22b22012-05-11 18:01:34 +0100773 struct drm_i915_private *dev_priv = dev->dev_private;
774 uint32_t bit;
775
776 switch (intel_hdmi->sdvox_reg) {
Chris Wilsoneeafaac2012-05-25 10:23:37 +0100777 case SDVOB:
Chris Wilson8ec22b22012-05-11 18:01:34 +0100778 bit = HDMIB_HOTPLUG_LIVE_STATUS;
779 break;
Chris Wilsoneeafaac2012-05-25 10:23:37 +0100780 case SDVOC:
Chris Wilson8ec22b22012-05-11 18:01:34 +0100781 bit = HDMIC_HOTPLUG_LIVE_STATUS;
782 break;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100783 default:
784 bit = 0;
785 break;
786 }
787
788 return I915_READ(PORT_HOTPLUG_STAT) & bit;
789}
790
Keith Packardaa93d632009-05-05 09:52:46 -0700791static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100792intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800793{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100794 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200795 struct intel_digital_port *intel_dig_port =
796 hdmi_to_dig_port(intel_hdmi);
797 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700798 struct drm_i915_private *dev_priv = connector->dev->dev_private;
799 struct edid *edid;
Keith Packardaa93d632009-05-05 09:52:46 -0700800 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800801
Chris Wilson8ec22b22012-05-11 18:01:34 +0100802 if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
803 return status;
804
Chris Wilsonea5b2132010-08-04 13:50:23 +0100805 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800806 intel_hdmi->has_audio = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700807 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800808 intel_gmbus_get_adapter(dev_priv,
809 intel_hdmi->ddc_bus));
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800810
Keith Packardaa93d632009-05-05 09:52:46 -0700811 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700812 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700813 status = connector_status_connected;
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800814 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
815 intel_hdmi->has_hdmi_sink =
816 drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800817 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700818 }
Keith Packardaa93d632009-05-05 09:52:46 -0700819 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800820 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800821
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100822 if (status == connector_status_connected) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800823 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
824 intel_hdmi->has_audio =
825 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200826 intel_encoder->type = INTEL_OUTPUT_HDMI;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100827 }
828
Keith Packardaa93d632009-05-05 09:52:46 -0700829 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +0800830}
831
Eric Anholt7d573822009-01-02 13:33:00 -0800832static int intel_hdmi_get_modes(struct drm_connector *connector)
833{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100834 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700835 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Eric Anholt7d573822009-01-02 13:33:00 -0800836
837 /* We should parse the EDID data and find out if it's an HDMI sink so
838 * we can send audio to it.
839 */
840
Chris Wilsonf899fc62010-07-20 15:44:45 -0700841 return intel_ddc_get_modes(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800842 intel_gmbus_get_adapter(dev_priv,
843 intel_hdmi->ddc_bus));
Eric Anholt7d573822009-01-02 13:33:00 -0800844}
845
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000846static bool
847intel_hdmi_detect_audio(struct drm_connector *connector)
848{
849 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
850 struct drm_i915_private *dev_priv = connector->dev->dev_private;
851 struct edid *edid;
852 bool has_audio = false;
853
854 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800855 intel_gmbus_get_adapter(dev_priv,
856 intel_hdmi->ddc_bus));
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000857 if (edid) {
858 if (edid->input & DRM_EDID_INPUT_DIGITAL)
859 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000860 kfree(edid);
861 }
862
863 return has_audio;
864}
865
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100866static int
867intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300868 struct drm_property *property,
869 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100870{
871 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200872 struct intel_digital_port *intel_dig_port =
873 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +0000874 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100875 int ret;
876
877 ret = drm_connector_property_set_value(connector, property, val);
878 if (ret)
879 return ret;
880
Chris Wilson3f43c482011-05-12 22:17:24 +0100881 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800882 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000883 bool has_audio;
884
885 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100886 return 0;
887
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000888 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100889
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800890 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000891 has_audio = intel_hdmi_detect_audio(connector);
892 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800893 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000894
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800895 if (i == HDMI_AUDIO_OFF_DVI)
896 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100897
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000898 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100899 goto done;
900 }
901
Chris Wilsone953fd72011-02-21 22:23:52 +0000902 if (property == dev_priv->broadcast_rgb_property) {
903 if (val == !!intel_hdmi->color_range)
904 return 0;
905
906 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
907 goto done;
908 }
909
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100910 return -EINVAL;
911
912done:
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200913 if (intel_dig_port->base.base.crtc) {
914 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +0200915 intel_set_mode(crtc, &crtc->mode,
916 crtc->x, crtc->y, crtc->fb);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100917 }
918
919 return 0;
920}
921
Eric Anholt7d573822009-01-02 13:33:00 -0800922static void intel_hdmi_destroy(struct drm_connector *connector)
923{
Eric Anholt7d573822009-01-02 13:33:00 -0800924 drm_sysfs_connector_remove(connector);
925 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800926 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -0800927}
928
929static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -0800930 .mode_fixup = intel_hdmi_mode_fixup,
Eric Anholt7d573822009-01-02 13:33:00 -0800931 .mode_set = intel_hdmi_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +0200932 .disable = intel_encoder_noop,
Eric Anholt7d573822009-01-02 13:33:00 -0800933};
934
935static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200936 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -0800937 .detect = intel_hdmi_detect,
938 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100939 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -0800940 .destroy = intel_hdmi_destroy,
941};
942
943static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
944 .get_modes = intel_hdmi_get_modes,
945 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100946 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -0800947};
948
Eric Anholt7d573822009-01-02 13:33:00 -0800949static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100950 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -0800951};
952
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100953static void
954intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
955{
Chris Wilson3f43c482011-05-12 22:17:24 +0100956 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000957 intel_attach_broadcast_rgb_property(connector);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100958}
959
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200960void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
961 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -0800962{
Paulo Zanonib9cb2342012-10-26 19:05:47 -0200963 struct drm_connector *connector = &intel_connector->base;
964 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
965 struct intel_encoder *intel_encoder = &intel_dig_port->base;
966 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800967 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200968 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -0800969
Eric Anholt7d573822009-01-02 13:33:00 -0800970 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -0400971 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -0800972 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
973
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000974 connector->polled = DRM_CONNECTOR_POLL_HPD;
Peter Rossc3febcc2012-01-28 14:49:26 +0100975 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -0800976 connector->doublescan_allowed = 0;
977
Daniel Vetter08d644a2012-07-12 20:19:59 +0200978 switch (port) {
979 case PORT_B:
Chris Wilsonf899fc62010-07-20 15:44:45 -0700980 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800981 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +0200982 break;
983 case PORT_C:
Chris Wilsonf899fc62010-07-20 15:44:45 -0700984 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800985 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +0200986 break;
987 case PORT_D:
Chris Wilsonf899fc62010-07-20 15:44:45 -0700988 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800989 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +0200990 break;
991 case PORT_A:
992 /* Internal port only for eDP. */
993 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -0300994 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +0800995 }
Eric Anholt7d573822009-01-02 13:33:00 -0800996
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530997 if (!HAS_PCH_SPLIT(dev)) {
Daniel Vettera3da1df2012-05-08 15:19:06 +0200998 intel_hdmi->write_infoframe = g4x_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300999 intel_hdmi->set_infoframes = g4x_set_infoframes;
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001000 } else if (IS_VALLEYVIEW(dev)) {
1001 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001002 intel_hdmi->set_infoframes = vlv_set_infoframes;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001003 } else if (IS_HASWELL(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001004 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001005 intel_hdmi->set_infoframes = hsw_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001006 } else if (HAS_PCH_IBX(dev)) {
1007 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001008 intel_hdmi->set_infoframes = ibx_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001009 } else {
1010 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001011 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301012 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001013
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001014 if (IS_HASWELL(dev))
1015 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1016 else
1017 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001018
1019 intel_hdmi_add_properties(intel_hdmi, connector);
1020
1021 intel_connector_attach_encoder(intel_connector, intel_encoder);
1022 drm_sysfs_connector_add(connector);
1023
1024 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1025 * 0xd. Failure to do so will result in spurious interrupts being
1026 * generated on the port when a cable is not attached.
1027 */
1028 if (IS_G4X(dev) && !IS_GM45(dev)) {
1029 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1030 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1031 }
1032}
1033
1034void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
1035{
1036 struct intel_digital_port *intel_dig_port;
1037 struct intel_encoder *intel_encoder;
1038 struct drm_encoder *encoder;
1039 struct intel_connector *intel_connector;
1040
1041 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1042 if (!intel_dig_port)
1043 return;
1044
1045 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1046 if (!intel_connector) {
1047 kfree(intel_dig_port);
1048 return;
1049 }
1050
1051 intel_encoder = &intel_dig_port->base;
1052 encoder = &intel_encoder->base;
1053
1054 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1055 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001056 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
1057
1058 intel_encoder->enable = intel_enable_hdmi;
1059 intel_encoder->disable = intel_disable_hdmi;
1060 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001061
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001062 intel_encoder->type = INTEL_OUTPUT_HDMI;
1063 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1064 intel_encoder->cloneable = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001065
Paulo Zanoni174edf12012-10-26 19:05:50 -02001066 intel_dig_port->port = port;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001067 intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
1068 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001069
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001070 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001071}