blob: c5b0adbc182e94875c5b30d72eb5c69369d2cd78 [file] [log] [blame]
Olof Johanssonf5cd7872007-01-31 21:43:54 -06001/*
2 * Copyright (C) 2006 PA Semi, Inc
3 *
4 * Driver for the PA6T-1682M onchip 1G/10G Ethernet MACs, soft state and
5 * hardware register layouts.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
21#ifndef PASEMI_MAC_H
22#define PASEMI_MAC_H
23
24#include <linux/ethtool.h>
25#include <linux/netdevice.h>
26#include <linux/spinlock.h>
Olof Johanssonbb6e9592007-05-08 00:47:54 -050027#include <linux/phy.h>
Olof Johanssonf5cd7872007-01-31 21:43:54 -060028
29struct pasemi_mac_txring {
30 spinlock_t lock;
31 struct pas_dma_xct_descr *desc;
32 dma_addr_t dma;
33 unsigned int size;
Olof Johansson021fa222007-08-22 09:13:11 -050034 unsigned int next_to_fill;
Olof Johanssonf5cd7872007-01-31 21:43:54 -060035 unsigned int next_to_clean;
36 struct pasemi_mac_buffer *desc_info;
37 char irq_name[10]; /* "eth%d tx" */
38};
39
40struct pasemi_mac_rxring {
41 spinlock_t lock;
42 struct pas_dma_xct_descr *desc; /* RX channel descriptor ring */
43 dma_addr_t dma;
44 u64 *buffers; /* RX interface buffer ring */
45 dma_addr_t buf_dma;
46 unsigned int size;
47 unsigned int next_to_fill;
48 unsigned int next_to_clean;
49 struct pasemi_mac_buffer *desc_info;
50 char irq_name[10]; /* "eth%d rx" */
51};
52
53struct pasemi_mac {
54 struct net_device *netdev;
Olof Johanssonb6e05a12007-09-15 13:44:07 -070055 void __iomem *regs;
56 void __iomem *dma_regs;
57 void __iomem *iob_regs;
Olof Johanssonf5cd7872007-01-31 21:43:54 -060058 struct pci_dev *pdev;
59 struct pci_dev *dma_pdev;
60 struct pci_dev *iob_pdev;
Olof Johanssonbb6e9592007-05-08 00:47:54 -050061 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -070062 struct napi_struct napi;
Olof Johanssonf5cd7872007-01-31 21:43:54 -060063 struct net_device_stats stats;
64
65 /* Pointer to the cacheable per-channel status registers */
66 u64 *rx_status;
67 u64 *tx_status;
68
69 u8 type;
70#define MAC_TYPE_GMAC 1
71#define MAC_TYPE_XAUI 2
72 u32 dma_txch;
73 u32 dma_if;
74 u32 dma_rxch;
75
76 u8 mac_addr[6];
77
78 struct timer_list rxtimer;
79
80 struct pasemi_mac_txring *tx;
81 struct pasemi_mac_rxring *rx;
Olof Johansson771f7402007-05-08 00:47:21 -050082 unsigned long tx_irq;
83 unsigned long rx_irq;
Olof Johanssonbb6e9592007-05-08 00:47:54 -050084 int link;
85 int speed;
86 int duplex;
Olof Johanssonceb51362007-05-08 00:47:49 -050087
88 unsigned int msg_enable;
Olof Johanssonbb6e9592007-05-08 00:47:54 -050089 char phy_id[BUS_ID_SIZE];
Olof Johanssonf5cd7872007-01-31 21:43:54 -060090};
91
92/* Software status descriptor (desc_info) */
93struct pasemi_mac_buffer {
94 struct sk_buff *skb;
95 dma_addr_t dma;
96};
97
98
99/* status register layout in IOB region, at 0xfb800000 */
100struct pasdma_status {
101 u64 rx_sta[64];
102 u64 tx_sta[20];
103};
104
105/* descriptor structure */
106struct pas_dma_xct_descr {
107 union {
108 u64 mactx;
109 u64 macrx;
110 };
111 union {
112 u64 ptr;
113 u64 rxb;
114 };
115};
116
117/* MAC CFG register offsets */
118
119enum {
120 PAS_MAC_CFG_PCFG = 0x80,
121 PAS_MAC_CFG_TXP = 0x98,
122 PAS_MAC_IPC_CHNL = 0x208,
123};
124
125/* MAC CFG register fields */
126#define PAS_MAC_CFG_PCFG_PE 0x80000000
127#define PAS_MAC_CFG_PCFG_CE 0x40000000
128#define PAS_MAC_CFG_PCFG_BU 0x20000000
129#define PAS_MAC_CFG_PCFG_TT 0x10000000
130#define PAS_MAC_CFG_PCFG_TSR_M 0x0c000000
131#define PAS_MAC_CFG_PCFG_TSR_10M 0x00000000
132#define PAS_MAC_CFG_PCFG_TSR_100M 0x04000000
133#define PAS_MAC_CFG_PCFG_TSR_1G 0x08000000
134#define PAS_MAC_CFG_PCFG_TSR_10G 0x0c000000
135#define PAS_MAC_CFG_PCFG_T24 0x02000000
136#define PAS_MAC_CFG_PCFG_PR 0x01000000
137#define PAS_MAC_CFG_PCFG_CRO_M 0x00ff0000
138#define PAS_MAC_CFG_PCFG_CRO_S 16
139#define PAS_MAC_CFG_PCFG_IPO_M 0x0000ff00
140#define PAS_MAC_CFG_PCFG_IPO_S 8
141#define PAS_MAC_CFG_PCFG_S1 0x00000080
142#define PAS_MAC_CFG_PCFG_IO_M 0x00000060
143#define PAS_MAC_CFG_PCFG_IO_MAC 0x00000000
144#define PAS_MAC_CFG_PCFG_IO_OFF 0x00000020
145#define PAS_MAC_CFG_PCFG_IO_IND_ETH 0x00000040
146#define PAS_MAC_CFG_PCFG_IO_IND_IP 0x00000060
147#define PAS_MAC_CFG_PCFG_LP 0x00000010
148#define PAS_MAC_CFG_PCFG_TS 0x00000008
149#define PAS_MAC_CFG_PCFG_HD 0x00000004
150#define PAS_MAC_CFG_PCFG_SPD_M 0x00000003
151#define PAS_MAC_CFG_PCFG_SPD_10M 0x00000000
152#define PAS_MAC_CFG_PCFG_SPD_100M 0x00000001
153#define PAS_MAC_CFG_PCFG_SPD_1G 0x00000002
154#define PAS_MAC_CFG_PCFG_SPD_10G 0x00000003
155#define PAS_MAC_CFG_TXP_FCF 0x01000000
156#define PAS_MAC_CFG_TXP_FCE 0x00800000
157#define PAS_MAC_CFG_TXP_FC 0x00400000
158#define PAS_MAC_CFG_TXP_FPC_M 0x00300000
159#define PAS_MAC_CFG_TXP_FPC_S 20
160#define PAS_MAC_CFG_TXP_FPC(x) (((x) << PAS_MAC_CFG_TXP_FPC_S) & \
161 PAS_MAC_CFG_TXP_FPC_M)
162#define PAS_MAC_CFG_TXP_RT 0x00080000
163#define PAS_MAC_CFG_TXP_BL 0x00040000
164#define PAS_MAC_CFG_TXP_SL_M 0x00030000
165#define PAS_MAC_CFG_TXP_SL_S 16
166#define PAS_MAC_CFG_TXP_SL(x) (((x) << PAS_MAC_CFG_TXP_SL_S) & \
167 PAS_MAC_CFG_TXP_SL_M)
168#define PAS_MAC_CFG_TXP_COB_M 0x0000f000
169#define PAS_MAC_CFG_TXP_COB_S 12
170#define PAS_MAC_CFG_TXP_COB(x) (((x) << PAS_MAC_CFG_TXP_COB_S) & \
171 PAS_MAC_CFG_TXP_COB_M)
172#define PAS_MAC_CFG_TXP_TIFT_M 0x00000f00
173#define PAS_MAC_CFG_TXP_TIFT_S 8
174#define PAS_MAC_CFG_TXP_TIFT(x) (((x) << PAS_MAC_CFG_TXP_TIFT_S) & \
175 PAS_MAC_CFG_TXP_TIFT_M)
176#define PAS_MAC_CFG_TXP_TIFG_M 0x000000ff
177#define PAS_MAC_CFG_TXP_TIFG_S 0
178#define PAS_MAC_CFG_TXP_TIFG(x) (((x) << PAS_MAC_CFG_TXP_TIFG_S) & \
179 PAS_MAC_CFG_TXP_TIFG_M)
180
181#define PAS_MAC_IPC_CHNL_DCHNO_M 0x003f0000
182#define PAS_MAC_IPC_CHNL_DCHNO_S 16
183#define PAS_MAC_IPC_CHNL_DCHNO(x) (((x) << PAS_MAC_IPC_CHNL_DCHNO_S) & \
184 PAS_MAC_IPC_CHNL_DCHNO_M)
185#define PAS_MAC_IPC_CHNL_BCH_M 0x0000003f
186#define PAS_MAC_IPC_CHNL_BCH_S 0
187#define PAS_MAC_IPC_CHNL_BCH(x) (((x) << PAS_MAC_IPC_CHNL_BCH_S) & \
188 PAS_MAC_IPC_CHNL_BCH_M)
189
190/* All these registers live in the PCI configuration space for the DMA PCI
191 * device. Use the normal PCI config access functions for them.
192 */
193enum {
194 PAS_DMA_COM_TXCMD = 0x100, /* Transmit Command Register */
195 PAS_DMA_COM_TXSTA = 0x104, /* Transmit Status Register */
196 PAS_DMA_COM_RXCMD = 0x108, /* Receive Command Register */
197 PAS_DMA_COM_RXSTA = 0x10c, /* Receive Status Register */
198};
199#define PAS_DMA_COM_TXCMD_EN 0x00000001 /* enable */
200#define PAS_DMA_COM_TXSTA_ACT 0x00000001 /* active */
201#define PAS_DMA_COM_RXCMD_EN 0x00000001 /* enable */
202#define PAS_DMA_COM_RXSTA_ACT 0x00000001 /* active */
203
204
205/* Per-interface and per-channel registers */
206#define _PAS_DMA_RXINT_STRIDE 0x20
207#define PAS_DMA_RXINT_RCMDSTA(i) (0x200+(i)*_PAS_DMA_RXINT_STRIDE)
208#define PAS_DMA_RXINT_RCMDSTA_EN 0x00000001
209#define PAS_DMA_RXINT_RCMDSTA_ST 0x00000002
Olof Johanssoncfa80072007-05-08 00:47:41 -0500210#define PAS_DMA_RXINT_RCMDSTA_MBT 0x00000008
211#define PAS_DMA_RXINT_RCMDSTA_MDR 0x00000010
212#define PAS_DMA_RXINT_RCMDSTA_MOO 0x00000020
213#define PAS_DMA_RXINT_RCMDSTA_MBP 0x00000040
Olof Johanssonf5cd7872007-01-31 21:43:54 -0600214#define PAS_DMA_RXINT_RCMDSTA_BT 0x00000800
Olof Johanssoncfa80072007-05-08 00:47:41 -0500215#define PAS_DMA_RXINT_RCMDSTA_DR 0x00001000
216#define PAS_DMA_RXINT_RCMDSTA_OO 0x00002000
217#define PAS_DMA_RXINT_RCMDSTA_BP 0x00004000
218#define PAS_DMA_RXINT_RCMDSTA_TB 0x00008000
Olof Johanssonf5cd7872007-01-31 21:43:54 -0600219#define PAS_DMA_RXINT_RCMDSTA_ACT 0x00010000
220#define PAS_DMA_RXINT_RCMDSTA_DROPS_M 0xfffe0000
221#define PAS_DMA_RXINT_RCMDSTA_DROPS_S 17
Olof Johanssonc0efd522007-08-22 09:12:52 -0500222#define PAS_DMA_RXINT_CFG(i) (0x204+(i)*_PAS_DMA_RXINT_STRIDE)
223#define PAS_DMA_RXINT_CFG_DHL_M 0x07000000
224#define PAS_DMA_RXINT_CFG_DHL_S 24
225#define PAS_DMA_RXINT_CFG_DHL(x) (((x) << PAS_DMA_RXINT_CFG_DHL_S) & \
226 PAS_DMA_RXINT_CFG_DHL_M)
227#define PAS_DMA_RXINT_CFG_WIF 0x00000002
228#define PAS_DMA_RXINT_CFG_WIL 0x00000001
229
Olof Johanssonf5cd7872007-01-31 21:43:54 -0600230#define PAS_DMA_RXINT_INCR(i) (0x210+(i)*_PAS_DMA_RXINT_STRIDE)
231#define PAS_DMA_RXINT_INCR_INCR_M 0x0000ffff
232#define PAS_DMA_RXINT_INCR_INCR_S 0
233#define PAS_DMA_RXINT_INCR_INCR(x) ((x) & 0x0000ffff)
234#define PAS_DMA_RXINT_BASEL(i) (0x218+(i)*_PAS_DMA_RXINT_STRIDE)
235#define PAS_DMA_RXINT_BASEL_BRBL(x) ((x) & ~0x3f)
236#define PAS_DMA_RXINT_BASEU(i) (0x21c+(i)*_PAS_DMA_RXINT_STRIDE)
237#define PAS_DMA_RXINT_BASEU_BRBH(x) ((x) & 0xfff)
238#define PAS_DMA_RXINT_BASEU_SIZ_M 0x3fff0000 /* # of cache lines worth of buffer ring */
239#define PAS_DMA_RXINT_BASEU_SIZ_S 16 /* 0 = 16K */
240#define PAS_DMA_RXINT_BASEU_SIZ(x) (((x) << PAS_DMA_RXINT_BASEU_SIZ_S) & \
241 PAS_DMA_RXINT_BASEU_SIZ_M)
242
243
244#define _PAS_DMA_TXCHAN_STRIDE 0x20 /* Size per channel */
245#define _PAS_DMA_TXCHAN_TCMDSTA 0x300 /* Command / Status */
246#define _PAS_DMA_TXCHAN_CFG 0x304 /* Configuration */
247#define _PAS_DMA_TXCHAN_DSCRBU 0x308 /* Descriptor BU Allocation */
248#define _PAS_DMA_TXCHAN_INCR 0x310 /* Descriptor increment */
249#define _PAS_DMA_TXCHAN_CNT 0x314 /* Descriptor count/offset */
250#define _PAS_DMA_TXCHAN_BASEL 0x318 /* Descriptor ring base (low) */
251#define _PAS_DMA_TXCHAN_BASEU 0x31c /* (high) */
252#define PAS_DMA_TXCHAN_TCMDSTA(c) (0x300+(c)*_PAS_DMA_TXCHAN_STRIDE)
253#define PAS_DMA_TXCHAN_TCMDSTA_EN 0x00000001 /* Enabled */
254#define PAS_DMA_TXCHAN_TCMDSTA_ST 0x00000002 /* Stop interface */
255#define PAS_DMA_TXCHAN_TCMDSTA_ACT 0x00010000 /* Active */
256#define PAS_DMA_TXCHAN_CFG(c) (0x304+(c)*_PAS_DMA_TXCHAN_STRIDE)
257#define PAS_DMA_TXCHAN_CFG_TY_IFACE 0x00000000 /* Type = interface */
258#define PAS_DMA_TXCHAN_CFG_TATTR_M 0x0000003c
259#define PAS_DMA_TXCHAN_CFG_TATTR_S 2
260#define PAS_DMA_TXCHAN_CFG_TATTR(x) (((x) << PAS_DMA_TXCHAN_CFG_TATTR_S) & \
261 PAS_DMA_TXCHAN_CFG_TATTR_M)
262#define PAS_DMA_TXCHAN_CFG_WT_M 0x000001c0
263#define PAS_DMA_TXCHAN_CFG_WT_S 6
264#define PAS_DMA_TXCHAN_CFG_WT(x) (((x) << PAS_DMA_TXCHAN_CFG_WT_S) & \
265 PAS_DMA_TXCHAN_CFG_WT_M)
266#define PAS_DMA_TXCHAN_CFG_CF 0x00001000 /* Clean first line */
267#define PAS_DMA_TXCHAN_CFG_CL 0x00002000 /* Clean last line */
268#define PAS_DMA_TXCHAN_CFG_UP 0x00004000 /* update tx descr when sent */
269#define PAS_DMA_TXCHAN_INCR(c) (0x310+(c)*_PAS_DMA_TXCHAN_STRIDE)
270#define PAS_DMA_TXCHAN_BASEL(c) (0x318+(c)*_PAS_DMA_TXCHAN_STRIDE)
271#define PAS_DMA_TXCHAN_BASEL_BRBL_M 0xffffffc0
272#define PAS_DMA_TXCHAN_BASEL_BRBL_S 0
273#define PAS_DMA_TXCHAN_BASEL_BRBL(x) (((x) << PAS_DMA_TXCHAN_BASEL_BRBL_S) & \
274 PAS_DMA_TXCHAN_BASEL_BRBL_M)
275#define PAS_DMA_TXCHAN_BASEU(c) (0x31c+(c)*_PAS_DMA_TXCHAN_STRIDE)
276#define PAS_DMA_TXCHAN_BASEU_BRBH_M 0x00000fff
277#define PAS_DMA_TXCHAN_BASEU_BRBH_S 0
278#define PAS_DMA_TXCHAN_BASEU_BRBH(x) (((x) << PAS_DMA_TXCHAN_BASEU_BRBH_S) & \
279 PAS_DMA_TXCHAN_BASEU_BRBH_M)
280/* # of cache lines worth of buffer ring */
281#define PAS_DMA_TXCHAN_BASEU_SIZ_M 0x3fff0000
282#define PAS_DMA_TXCHAN_BASEU_SIZ_S 16 /* 0 = 16K */
283#define PAS_DMA_TXCHAN_BASEU_SIZ(x) (((x) << PAS_DMA_TXCHAN_BASEU_SIZ_S) & \
284 PAS_DMA_TXCHAN_BASEU_SIZ_M)
285
286#define _PAS_DMA_RXCHAN_STRIDE 0x20 /* Size per channel */
287#define _PAS_DMA_RXCHAN_CCMDSTA 0x800 /* Command / Status */
288#define _PAS_DMA_RXCHAN_CFG 0x804 /* Configuration */
289#define _PAS_DMA_RXCHAN_INCR 0x810 /* Descriptor increment */
290#define _PAS_DMA_RXCHAN_CNT 0x814 /* Descriptor count/offset */
291#define _PAS_DMA_RXCHAN_BASEL 0x818 /* Descriptor ring base (low) */
292#define _PAS_DMA_RXCHAN_BASEU 0x81c /* (high) */
293#define PAS_DMA_RXCHAN_CCMDSTA(c) (0x800+(c)*_PAS_DMA_RXCHAN_STRIDE)
294#define PAS_DMA_RXCHAN_CCMDSTA_EN 0x00000001 /* Enabled */
295#define PAS_DMA_RXCHAN_CCMDSTA_ST 0x00000002 /* Stop interface */
296#define PAS_DMA_RXCHAN_CCMDSTA_ACT 0x00010000 /* Active */
297#define PAS_DMA_RXCHAN_CCMDSTA_DU 0x00020000
298#define PAS_DMA_RXCHAN_CFG(c) (0x804+(c)*_PAS_DMA_RXCHAN_STRIDE)
299#define PAS_DMA_RXCHAN_CFG_HBU_M 0x00000380
300#define PAS_DMA_RXCHAN_CFG_HBU_S 7
301#define PAS_DMA_RXCHAN_CFG_HBU(x) (((x) << PAS_DMA_RXCHAN_CFG_HBU_S) & \
302 PAS_DMA_RXCHAN_CFG_HBU_M)
303#define PAS_DMA_RXCHAN_INCR(c) (0x810+(c)*_PAS_DMA_RXCHAN_STRIDE)
304#define PAS_DMA_RXCHAN_BASEL(c) (0x818+(c)*_PAS_DMA_RXCHAN_STRIDE)
305#define PAS_DMA_RXCHAN_BASEL_BRBL_M 0xffffffc0
306#define PAS_DMA_RXCHAN_BASEL_BRBL_S 0
307#define PAS_DMA_RXCHAN_BASEL_BRBL(x) (((x) << PAS_DMA_RXCHAN_BASEL_BRBL_S) & \
308 PAS_DMA_RXCHAN_BASEL_BRBL_M)
309#define PAS_DMA_RXCHAN_BASEU(c) (0x81c+(c)*_PAS_DMA_RXCHAN_STRIDE)
310#define PAS_DMA_RXCHAN_BASEU_BRBH_M 0x00000fff
311#define PAS_DMA_RXCHAN_BASEU_BRBH_S 0
312#define PAS_DMA_RXCHAN_BASEU_BRBH(x) (((x) << PAS_DMA_RXCHAN_BASEU_BRBH_S) & \
313 PAS_DMA_RXCHAN_BASEU_BRBH_M)
314/* # of cache lines worth of buffer ring */
315#define PAS_DMA_RXCHAN_BASEU_SIZ_M 0x3fff0000
316#define PAS_DMA_RXCHAN_BASEU_SIZ_S 16 /* 0 = 16K */
317#define PAS_DMA_RXCHAN_BASEU_SIZ(x) (((x) << PAS_DMA_RXCHAN_BASEU_SIZ_S) & \
318 PAS_DMA_RXCHAN_BASEU_SIZ_M)
319
320#define PAS_STATUS_PCNT_M 0x000000000000ffffull
321#define PAS_STATUS_PCNT_S 0
322#define PAS_STATUS_DCNT_M 0x00000000ffff0000ull
323#define PAS_STATUS_DCNT_S 16
324#define PAS_STATUS_BPCNT_M 0x0000ffff00000000ull
325#define PAS_STATUS_BPCNT_S 32
Olof Johansson6dfa7522007-05-08 00:47:32 -0500326#define PAS_STATUS_CAUSE_M 0xf000000000000000ull
Olof Johanssonf5cd7872007-01-31 21:43:54 -0600327#define PAS_STATUS_TIMER 0x1000000000000000ull
328#define PAS_STATUS_ERROR 0x2000000000000000ull
329#define PAS_STATUS_SOFT 0x4000000000000000ull
330#define PAS_STATUS_INT 0x8000000000000000ull
331
332#define PAS_IOB_DMA_RXCH_CFG(i) (0x1100 + (i)*4)
333#define PAS_IOB_DMA_RXCH_CFG_CNTTH_M 0x00000fff
334#define PAS_IOB_DMA_RXCH_CFG_CNTTH_S 0
335#define PAS_IOB_DMA_RXCH_CFG_CNTTH(x) (((x) << PAS_IOB_DMA_RXCH_CFG_CNTTH_S) & \
336 PAS_IOB_DMA_RXCH_CFG_CNTTH_M)
337#define PAS_IOB_DMA_TXCH_CFG(i) (0x1200 + (i)*4)
338#define PAS_IOB_DMA_TXCH_CFG_CNTTH_M 0x00000fff
339#define PAS_IOB_DMA_TXCH_CFG_CNTTH_S 0
340#define PAS_IOB_DMA_TXCH_CFG_CNTTH(x) (((x) << PAS_IOB_DMA_TXCH_CFG_CNTTH_S) & \
341 PAS_IOB_DMA_TXCH_CFG_CNTTH_M)
342#define PAS_IOB_DMA_RXCH_STAT(i) (0x1300 + (i)*4)
343#define PAS_IOB_DMA_RXCH_STAT_INTGEN 0x00001000
344#define PAS_IOB_DMA_RXCH_STAT_CNTDEL_M 0x00000fff
345#define PAS_IOB_DMA_RXCH_STAT_CNTDEL_S 0
346#define PAS_IOB_DMA_RXCH_STAT_CNTDEL(x) (((x) << PAS_IOB_DMA_RXCH_STAT_CNTDEL_S) &\
347 PAS_IOB_DMA_RXCH_STAT_CNTDEL_M)
348#define PAS_IOB_DMA_TXCH_STAT(i) (0x1400 + (i)*4)
349#define PAS_IOB_DMA_TXCH_STAT_INTGEN 0x00001000
350#define PAS_IOB_DMA_TXCH_STAT_CNTDEL_M 0x00000fff
351#define PAS_IOB_DMA_TXCH_STAT_CNTDEL_S 0
352#define PAS_IOB_DMA_TXCH_STAT_CNTDEL(x) (((x) << PAS_IOB_DMA_TXCH_STAT_CNTDEL_S) &\
353 PAS_IOB_DMA_TXCH_STAT_CNTDEL_M)
354#define PAS_IOB_DMA_RXCH_RESET(i) (0x1500 + (i)*4)
355#define PAS_IOB_DMA_RXCH_RESET_PCNT_M 0xffff0000
olof@lixom.neta54c5452007-05-12 14:57:27 -0500356#define PAS_IOB_DMA_RXCH_RESET_PCNT_S 16
Olof Johanssonf5cd7872007-01-31 21:43:54 -0600357#define PAS_IOB_DMA_RXCH_RESET_PCNT(x) (((x) << PAS_IOB_DMA_RXCH_RESET_PCNT_S) & \
358 PAS_IOB_DMA_RXCH_RESET_PCNT_M)
359#define PAS_IOB_DMA_RXCH_RESET_PCNTRST 0x00000020
360#define PAS_IOB_DMA_RXCH_RESET_DCNTRST 0x00000010
361#define PAS_IOB_DMA_RXCH_RESET_TINTC 0x00000008
362#define PAS_IOB_DMA_RXCH_RESET_DINTC 0x00000004
363#define PAS_IOB_DMA_RXCH_RESET_SINTC 0x00000002
364#define PAS_IOB_DMA_RXCH_RESET_PINTC 0x00000001
365#define PAS_IOB_DMA_TXCH_RESET(i) (0x1600 + (i)*4)
366#define PAS_IOB_DMA_TXCH_RESET_PCNT_M 0xffff0000
olof@lixom.neta54c5452007-05-12 14:57:27 -0500367#define PAS_IOB_DMA_TXCH_RESET_PCNT_S 16
Olof Johanssonf5cd7872007-01-31 21:43:54 -0600368#define PAS_IOB_DMA_TXCH_RESET_PCNT(x) (((x) << PAS_IOB_DMA_TXCH_RESET_PCNT_S) & \
369 PAS_IOB_DMA_TXCH_RESET_PCNT_M)
370#define PAS_IOB_DMA_TXCH_RESET_PCNTRST 0x00000020
371#define PAS_IOB_DMA_TXCH_RESET_DCNTRST 0x00000010
372#define PAS_IOB_DMA_TXCH_RESET_TINTC 0x00000008
373#define PAS_IOB_DMA_TXCH_RESET_DINTC 0x00000004
374#define PAS_IOB_DMA_TXCH_RESET_SINTC 0x00000002
375#define PAS_IOB_DMA_TXCH_RESET_PINTC 0x00000001
376
377#define PAS_IOB_DMA_COM_TIMEOUTCFG 0x1700
378#define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_M 0x00ffffff
379#define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_S 0
380#define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(x) (((x) << PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_S) & \
381 PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_M)
382
383/* Transmit descriptor fields */
384#define XCT_MACTX_T 0x8000000000000000ull
385#define XCT_MACTX_ST 0x4000000000000000ull
386#define XCT_MACTX_NORES 0x0000000000000000ull
387#define XCT_MACTX_8BRES 0x1000000000000000ull
388#define XCT_MACTX_24BRES 0x2000000000000000ull
389#define XCT_MACTX_40BRES 0x3000000000000000ull
390#define XCT_MACTX_I 0x0800000000000000ull
391#define XCT_MACTX_O 0x0400000000000000ull
392#define XCT_MACTX_E 0x0200000000000000ull
393#define XCT_MACTX_VLAN_M 0x0180000000000000ull
394#define XCT_MACTX_VLAN_NOP 0x0000000000000000ull
395#define XCT_MACTX_VLAN_REMOVE 0x0080000000000000ull
396#define XCT_MACTX_VLAN_INSERT 0x0100000000000000ull
397#define XCT_MACTX_VLAN_REPLACE 0x0180000000000000ull
398#define XCT_MACTX_CRC_M 0x0060000000000000ull
399#define XCT_MACTX_CRC_NOP 0x0000000000000000ull
400#define XCT_MACTX_CRC_INSERT 0x0020000000000000ull
401#define XCT_MACTX_CRC_PAD 0x0040000000000000ull
402#define XCT_MACTX_CRC_REPLACE 0x0060000000000000ull
403#define XCT_MACTX_SS 0x0010000000000000ull
404#define XCT_MACTX_LLEN_M 0x00007fff00000000ull
405#define XCT_MACTX_LLEN_S 32ull
406#define XCT_MACTX_LLEN(x) ((((long)(x)) << XCT_MACTX_LLEN_S) & \
407 XCT_MACTX_LLEN_M)
408#define XCT_MACTX_IPH_M 0x00000000f8000000ull
409#define XCT_MACTX_IPH_S 27ull
410#define XCT_MACTX_IPH(x) ((((long)(x)) << XCT_MACTX_IPH_S) & \
411 XCT_MACTX_IPH_M)
412#define XCT_MACTX_IPO_M 0x0000000007c00000ull
413#define XCT_MACTX_IPO_S 22ull
414#define XCT_MACTX_IPO(x) ((((long)(x)) << XCT_MACTX_IPO_S) & \
415 XCT_MACTX_IPO_M)
416#define XCT_MACTX_CSUM_M 0x0000000000000060ull
417#define XCT_MACTX_CSUM_NOP 0x0000000000000000ull
418#define XCT_MACTX_CSUM_TCP 0x0000000000000040ull
419#define XCT_MACTX_CSUM_UDP 0x0000000000000060ull
420#define XCT_MACTX_V6 0x0000000000000010ull
421#define XCT_MACTX_C 0x0000000000000004ull
422#define XCT_MACTX_AL2 0x0000000000000002ull
423
424/* Receive descriptor fields */
425#define XCT_MACRX_T 0x8000000000000000ull
426#define XCT_MACRX_ST 0x4000000000000000ull
427#define XCT_MACRX_NORES 0x0000000000000000ull
428#define XCT_MACRX_8BRES 0x1000000000000000ull
429#define XCT_MACRX_24BRES 0x2000000000000000ull
430#define XCT_MACRX_40BRES 0x3000000000000000ull
431#define XCT_MACRX_O 0x0400000000000000ull
432#define XCT_MACRX_E 0x0200000000000000ull
433#define XCT_MACRX_FF 0x0100000000000000ull
434#define XCT_MACRX_PF 0x0080000000000000ull
435#define XCT_MACRX_OB 0x0040000000000000ull
436#define XCT_MACRX_OD 0x0020000000000000ull
437#define XCT_MACRX_FS 0x0010000000000000ull
438#define XCT_MACRX_NB_M 0x000fc00000000000ull
439#define XCT_MACRX_NB_S 46ULL
440#define XCT_MACRX_NB(x) ((((long)(x)) << XCT_MACRX_NB_S) & \
441 XCT_MACRX_NB_M)
442#define XCT_MACRX_LLEN_M 0x00003fff00000000ull
443#define XCT_MACRX_LLEN_S 32ULL
444#define XCT_MACRX_LLEN(x) ((((long)(x)) << XCT_MACRX_LLEN_S) & \
445 XCT_MACRX_LLEN_M)
446#define XCT_MACRX_CRC 0x0000000080000000ull
447#define XCT_MACRX_LEN_M 0x0000000060000000ull
448#define XCT_MACRX_LEN_TOOSHORT 0x0000000020000000ull
449#define XCT_MACRX_LEN_BELOWMIN 0x0000000040000000ull
450#define XCT_MACRX_LEN_TRUNC 0x0000000060000000ull
451#define XCT_MACRX_CAST_M 0x0000000018000000ull
452#define XCT_MACRX_CAST_UNI 0x0000000000000000ull
453#define XCT_MACRX_CAST_MULTI 0x0000000008000000ull
454#define XCT_MACRX_CAST_BROAD 0x0000000010000000ull
455#define XCT_MACRX_CAST_PAUSE 0x0000000018000000ull
456#define XCT_MACRX_VLC_M 0x0000000006000000ull
457#define XCT_MACRX_FM 0x0000000001000000ull
458#define XCT_MACRX_HTY_M 0x0000000000c00000ull
459#define XCT_MACRX_HTY_IPV4_OK 0x0000000000000000ull
460#define XCT_MACRX_HTY_IPV6 0x0000000000400000ull
461#define XCT_MACRX_HTY_IPV4_BAD 0x0000000000800000ull
462#define XCT_MACRX_HTY_NONIP 0x0000000000c00000ull
463#define XCT_MACRX_IPP_M 0x00000000003f0000ull
464#define XCT_MACRX_IPP_S 16
465#define XCT_MACRX_CSUM_M 0x000000000000ffffull
466#define XCT_MACRX_CSUM_S 0
467
468#define XCT_PTR_T 0x8000000000000000ull
469#define XCT_PTR_LEN_M 0x7ffff00000000000ull
470#define XCT_PTR_LEN_S 44
471#define XCT_PTR_LEN(x) ((((long)(x)) << XCT_PTR_LEN_S) & \
472 XCT_PTR_LEN_M)
473#define XCT_PTR_ADDR_M 0x00000fffffffffffull
474#define XCT_PTR_ADDR_S 0
475#define XCT_PTR_ADDR(x) ((((long)(x)) << XCT_PTR_ADDR_S) & \
476 XCT_PTR_ADDR_M)
477
478/* Receive interface buffer fields */
479#define XCT_RXB_LEN_M 0x0ffff00000000000ull
480#define XCT_RXB_LEN_S 44
481#define XCT_RXB_LEN(x) ((((long)(x)) << XCT_PTR_LEN_S) & XCT_PTR_LEN_M)
482#define XCT_RXB_ADDR_M 0x00000fffffffffffull
483#define XCT_RXB_ADDR_S 0
484#define XCT_RXB_ADDR(x) ((((long)(x)) << XCT_PTR_ADDR_S) & XCT_PTR_ADDR_M)
485
486
487#endif /* PASEMI_MAC_H */