blob: 1425d22cf956342fe61d522cc0fd27531cb96333 [file] [log] [blame]
Martyn Welch60479692009-07-31 09:28:17 +01001/*
2 * Support for the Tundra Universe I/II VME-PCI Bridge Chips
3 *
Martyn Welch66bd8db2010-02-18 15:12:52 +00004 * Author: Martyn Welch <martyn.welch@ge.com>
5 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
Martyn Welch60479692009-07-31 09:28:17 +01006 *
7 * Based on work by Tom Armistead and Ajit Prem
8 * Copyright 2004 Motorola Inc.
9 *
10 * Derived from ca91c042.c by Michael Wyrick
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 */
17
Martyn Welch60479692009-07-31 09:28:17 +010018#include <linux/module.h>
19#include <linux/mm.h>
20#include <linux/types.h>
21#include <linux/errno.h>
Martyn Welch60479692009-07-31 09:28:17 +010022#include <linux/pci.h>
23#include <linux/dma-mapping.h>
24#include <linux/poll.h>
25#include <linux/interrupt.h>
26#include <linux/spinlock.h>
Greg Kroah-Hartman6af783c2009-10-12 15:00:08 -070027#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Martyn Welch79463282010-03-22 14:58:57 +000029#include <linux/time.h>
30#include <linux/io.h>
31#include <linux/uaccess.h>
Greg Kroah-Hartmandb3b9e92012-04-26 12:34:58 -070032#include <linux/vme.h>
Martyn Welch60479692009-07-31 09:28:17 +010033
Martyn Welch60479692009-07-31 09:28:17 +010034#include "../vme_bridge.h"
35#include "vme_ca91cx42.h"
36
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010037static int __init ca91cx42_init(void);
38static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
39static void ca91cx42_remove(struct pci_dev *);
40static void __exit ca91cx42_exit(void);
Martyn Welch60479692009-07-31 09:28:17 +010041
Martyn Welch12b2d5c2009-12-15 08:42:56 +000042/* Module parameters */
43static int geoid;
44
Vincent Bossier584721c2011-06-03 10:07:39 +010045static const char driver_name[] = "vme_ca91cx42";
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010046
Namhyung Kim2cea0cf2010-12-10 01:40:30 +090047static DEFINE_PCI_DEVICE_TABLE(ca91cx42_ids) = {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010048 { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
49 { },
Martyn Welch60479692009-07-31 09:28:17 +010050};
51
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010052static struct pci_driver ca91cx42_driver = {
53 .name = driver_name,
54 .id_table = ca91cx42_ids,
55 .probe = ca91cx42_probe,
56 .remove = ca91cx42_remove,
Martyn Welch60479692009-07-31 09:28:17 +010057};
58
Martyn Welch29848ac2010-02-18 15:13:05 +000059static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
Martyn Welch60479692009-07-31 09:28:17 +010060{
Emilio G. Cota886953e2010-11-12 11:14:07 +000061 wake_up(&bridge->dma_queue);
Martyn Welch60479692009-07-31 09:28:17 +010062
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010063 return CA91CX42_LINT_DMA;
Martyn Welch60479692009-07-31 09:28:17 +010064}
65
Martyn Welch29848ac2010-02-18 15:13:05 +000066static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010067{
68 int i;
69 u32 serviced = 0;
70
71 for (i = 0; i < 4; i++) {
72 if (stat & CA91CX42_LINT_LM[i]) {
73 /* We only enable interrupts if the callback is set */
Martyn Welch29848ac2010-02-18 15:13:05 +000074 bridge->lm_callback[i](i);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010075 serviced |= CA91CX42_LINT_LM[i];
76 }
77 }
78
79 return serviced;
80}
81
82/* XXX This needs to be split into 4 queues */
Martyn Welch29848ac2010-02-18 15:13:05 +000083static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010084{
Emilio G. Cota886953e2010-11-12 11:14:07 +000085 wake_up(&bridge->mbox_queue);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010086
87 return CA91CX42_LINT_MBOX;
88}
89
Martyn Welch29848ac2010-02-18 15:13:05 +000090static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010091{
Emilio G. Cota886953e2010-11-12 11:14:07 +000092 wake_up(&bridge->iack_queue);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010093
94 return CA91CX42_LINT_SW_IACK;
95}
96
Martyn Welch48d9356e2010-03-22 14:58:50 +000097static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +010098{
99 int val;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000100 struct ca91cx42_driver *bridge;
101
102 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100103
Martyn Welch29848ac2010-02-18 15:13:05 +0000104 val = ioread32(bridge->base + DGCS);
Martyn Welch60479692009-07-31 09:28:17 +0100105
106 if (!(val & 0x00000800)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000107 dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
108 "Read Error DGCS=%08X\n", val);
Martyn Welch60479692009-07-31 09:28:17 +0100109 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100110
111 return CA91CX42_LINT_VERR;
Martyn Welch60479692009-07-31 09:28:17 +0100112}
113
Martyn Welch48d9356e2010-03-22 14:58:50 +0000114static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +0100115{
116 int val;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000117 struct ca91cx42_driver *bridge;
118
119 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100120
Martyn Welch29848ac2010-02-18 15:13:05 +0000121 val = ioread32(bridge->base + DGCS);
Martyn Welch60479692009-07-31 09:28:17 +0100122
Martyn Welch48d9356e2010-03-22 14:58:50 +0000123 if (!(val & 0x00000800))
124 dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
125 "Read Error DGCS=%08X\n", val);
Martyn Welch60479692009-07-31 09:28:17 +0100126
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100127 return CA91CX42_LINT_LERR;
Martyn Welch60479692009-07-31 09:28:17 +0100128}
129
Martyn Welch60479692009-07-31 09:28:17 +0100130
Martyn Welch29848ac2010-02-18 15:13:05 +0000131static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
132 int stat)
Martyn Welch60479692009-07-31 09:28:17 +0100133{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100134 int vec, i, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000135 struct ca91cx42_driver *bridge;
136
137 bridge = ca91cx42_bridge->driver_priv;
138
Martyn Welch60479692009-07-31 09:28:17 +0100139
140 for (i = 7; i > 0; i--) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100141 if (stat & (1 << i)) {
Martyn Welch29848ac2010-02-18 15:13:05 +0000142 vec = ioread32(bridge->base +
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100143 CA91CX42_V_STATID[i]) & 0xff;
144
Martyn Welchc813f592009-10-29 16:34:54 +0000145 vme_irq_handler(ca91cx42_bridge, i, vec);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100146
147 serviced |= (1 << i);
Martyn Welch60479692009-07-31 09:28:17 +0100148 }
149 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100150
151 return serviced;
Martyn Welch60479692009-07-31 09:28:17 +0100152}
153
Martyn Welch29848ac2010-02-18 15:13:05 +0000154static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
Martyn Welch60479692009-07-31 09:28:17 +0100155{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100156 u32 stat, enable, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000157 struct vme_bridge *ca91cx42_bridge;
158 struct ca91cx42_driver *bridge;
Martyn Welch60479692009-07-31 09:28:17 +0100159
Martyn Welch29848ac2010-02-18 15:13:05 +0000160 ca91cx42_bridge = ptr;
Martyn Welch60479692009-07-31 09:28:17 +0100161
Martyn Welch29848ac2010-02-18 15:13:05 +0000162 bridge = ca91cx42_bridge->driver_priv;
163
164 enable = ioread32(bridge->base + LINT_EN);
165 stat = ioread32(bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100166
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100167 /* Only look at unmasked interrupts */
168 stat &= enable;
169
170 if (unlikely(!stat))
171 return IRQ_NONE;
172
173 if (stat & CA91CX42_LINT_DMA)
Martyn Welch29848ac2010-02-18 15:13:05 +0000174 serviced |= ca91cx42_DMA_irqhandler(bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100175 if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
176 CA91CX42_LINT_LM3))
Martyn Welch29848ac2010-02-18 15:13:05 +0000177 serviced |= ca91cx42_LM_irqhandler(bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100178 if (stat & CA91CX42_LINT_MBOX)
Martyn Welch29848ac2010-02-18 15:13:05 +0000179 serviced |= ca91cx42_MB_irqhandler(bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100180 if (stat & CA91CX42_LINT_SW_IACK)
Martyn Welch29848ac2010-02-18 15:13:05 +0000181 serviced |= ca91cx42_IACK_irqhandler(bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100182 if (stat & CA91CX42_LINT_VERR)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000183 serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100184 if (stat & CA91CX42_LINT_LERR)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000185 serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100186 if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
187 CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
188 CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
189 CA91CX42_LINT_VIRQ7))
Martyn Welch29848ac2010-02-18 15:13:05 +0000190 serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100191
192 /* Clear serviced interrupts */
Vincent Bossier56fc5082011-06-02 12:30:02 +0200193 iowrite32(serviced, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100194
195 return IRQ_HANDLED;
196}
197
Martyn Welch29848ac2010-02-18 15:13:05 +0000198static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +0100199{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100200 int result, tmp;
201 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000202 struct ca91cx42_driver *bridge;
203
204 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100205
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100206 /* Need pdev */
Martyn Welch29848ac2010-02-18 15:13:05 +0000207 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
Martyn Welch60479692009-07-31 09:28:17 +0100208
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100209 /* Initialise list for VME bus errors */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000210 INIT_LIST_HEAD(&ca91cx42_bridge->vme_errors);
Martyn Welch60479692009-07-31 09:28:17 +0100211
Emilio G. Cota886953e2010-11-12 11:14:07 +0000212 mutex_init(&ca91cx42_bridge->irq_mtx);
Martyn Welchc813f592009-10-29 16:34:54 +0000213
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100214 /* Disable interrupts from PCI to VME */
215 iowrite32(0, bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100216
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100217 /* Disable PCI interrupts */
218 iowrite32(0, bridge->base + LINT_EN);
219 /* Clear Any Pending PCI Interrupts */
220 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100221
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100222 result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
Martyn Welch29848ac2010-02-18 15:13:05 +0000223 driver_name, ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100224 if (result) {
225 dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
226 pdev->irq);
227 return result;
Martyn Welch60479692009-07-31 09:28:17 +0100228 }
229
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100230 /* Ensure all interrupts are mapped to PCI Interrupt 0 */
231 iowrite32(0, bridge->base + LINT_MAP0);
232 iowrite32(0, bridge->base + LINT_MAP1);
233 iowrite32(0, bridge->base + LINT_MAP2);
Martyn Welch60479692009-07-31 09:28:17 +0100234
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100235 /* Enable DMA, mailbox & LM Interrupts */
236 tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
237 CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
238 CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
239
240 iowrite32(tmp, bridge->base + LINT_EN);
241
242 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100243}
244
Martyn Welch29848ac2010-02-18 15:13:05 +0000245static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
246 struct pci_dev *pdev)
Martyn Welch60479692009-07-31 09:28:17 +0100247{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100248 /* Disable interrupts from PCI to VME */
Martyn Welch29848ac2010-02-18 15:13:05 +0000249 iowrite32(0, bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100250
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100251 /* Disable PCI interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000252 iowrite32(0, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100253 /* Clear Any Pending PCI Interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000254 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100255
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100256 free_irq(pdev->irq, pdev);
Martyn Welch60479692009-07-31 09:28:17 +0100257}
258
Vincent Bossier54b4a772011-06-09 08:59:43 +0100259static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
260{
261 u32 tmp;
262
263 tmp = ioread32(bridge->base + LINT_STAT);
264
265 if (tmp & (1 << level))
266 return 0;
267 else
268 return 1;
269}
270
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100271/*
272 * Set up an VME interrupt
273 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000274static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
275 int state, int sync)
Martyn Welchc813f592009-10-29 16:34:54 +0000276
Martyn Welch60479692009-07-31 09:28:17 +0100277{
Martyn Welchc813f592009-10-29 16:34:54 +0000278 struct pci_dev *pdev;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100279 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000280 struct ca91cx42_driver *bridge;
281
282 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100283
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100284 /* Enable IRQ level */
Martyn Welch29848ac2010-02-18 15:13:05 +0000285 tmp = ioread32(bridge->base + LINT_EN);
Martyn Welchc813f592009-10-29 16:34:54 +0000286
287 if (state == 0)
288 tmp &= ~CA91CX42_LINT_VIRQ[level];
289 else
290 tmp |= CA91CX42_LINT_VIRQ[level];
291
Martyn Welch29848ac2010-02-18 15:13:05 +0000292 iowrite32(tmp, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100293
Martyn Welchc813f592009-10-29 16:34:54 +0000294 if ((state == 0) && (sync != 0)) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100295 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
296 dev);
297
298 synchronize_irq(pdev->irq);
Martyn Welch60479692009-07-31 09:28:17 +0100299 }
Martyn Welch60479692009-07-31 09:28:17 +0100300}
301
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000302static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
Martyn Welch29848ac2010-02-18 15:13:05 +0000303 int statid)
Martyn Welch60479692009-07-31 09:28:17 +0100304{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100305 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000306 struct ca91cx42_driver *bridge;
307
308 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100309
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100310 /* Universe can only generate even vectors */
311 if (statid & 1)
312 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100313
Emilio G. Cota886953e2010-11-12 11:14:07 +0000314 mutex_lock(&bridge->vme_int);
Martyn Welch60479692009-07-31 09:28:17 +0100315
Martyn Welch29848ac2010-02-18 15:13:05 +0000316 tmp = ioread32(bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100317
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100318 /* Set Status/ID */
Martyn Welch29848ac2010-02-18 15:13:05 +0000319 iowrite32(statid << 24, bridge->base + STATID);
Martyn Welch60479692009-07-31 09:28:17 +0100320
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100321 /* Assert VMEbus IRQ */
322 tmp = tmp | (1 << (level + 24));
Martyn Welch29848ac2010-02-18 15:13:05 +0000323 iowrite32(tmp, bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100324
325 /* Wait for IACK */
Vincent Bossier54b4a772011-06-09 08:59:43 +0100326 wait_event_interruptible(bridge->iack_queue,
327 ca91cx42_iack_received(bridge, level));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100328
329 /* Return interrupt to low state */
Martyn Welch29848ac2010-02-18 15:13:05 +0000330 tmp = ioread32(bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100331 tmp = tmp & ~(1 << (level + 24));
Martyn Welch29848ac2010-02-18 15:13:05 +0000332 iowrite32(tmp, bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100333
Emilio G. Cota886953e2010-11-12 11:14:07 +0000334 mutex_unlock(&bridge->vme_int);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100335
336 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100337}
338
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000339static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100340 unsigned long long vme_base, unsigned long long size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000341 dma_addr_t pci_base, u32 aspace, u32 cycle)
Martyn Welch60479692009-07-31 09:28:17 +0100342{
Martyn Welch21e0cf62010-02-18 15:13:32 +0000343 unsigned int i, addr = 0, granularity;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100344 unsigned int temp_ctl = 0;
345 unsigned int vme_bound, pci_offset;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000346 struct vme_bridge *ca91cx42_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000347 struct ca91cx42_driver *bridge;
348
Martyn Welch48d9356e2010-03-22 14:58:50 +0000349 ca91cx42_bridge = image->parent;
350
351 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100352
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100353 i = image->number;
Martyn Welch60479692009-07-31 09:28:17 +0100354
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100355 switch (aspace) {
356 case VME_A16:
357 addr |= CA91CX42_VSI_CTL_VAS_A16;
358 break;
359 case VME_A24:
360 addr |= CA91CX42_VSI_CTL_VAS_A24;
361 break;
362 case VME_A32:
363 addr |= CA91CX42_VSI_CTL_VAS_A32;
364 break;
365 case VME_USER1:
366 addr |= CA91CX42_VSI_CTL_VAS_USER1;
367 break;
368 case VME_USER2:
369 addr |= CA91CX42_VSI_CTL_VAS_USER2;
370 break;
Martyn Welch60479692009-07-31 09:28:17 +0100371 case VME_A64:
372 case VME_CRCSR:
373 case VME_USER3:
374 case VME_USER4:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100375 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +0000376 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100377 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100378 break;
379 }
380
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100381 /*
382 * Bound address is a valid address for the window, adjust
383 * accordingly
384 */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000385 vme_bound = vme_base + size;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100386 pci_offset = pci_base - vme_base;
Martyn Welch60479692009-07-31 09:28:17 +0100387
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100388 if ((i == 0) || (i == 4))
389 granularity = 0x1000;
390 else
391 granularity = 0x10000;
392
393 if (vme_base & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000394 dev_err(ca91cx42_bridge->parent, "Invalid VME base "
395 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100396 return -EINVAL;
397 }
398 if (vme_bound & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000399 dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
400 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100401 return -EINVAL;
402 }
403 if (pci_offset & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000404 dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
405 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100406 return -EINVAL;
407 }
408
409 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000410 temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100411 temp_ctl &= ~CA91CX42_VSI_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000412 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100413
414 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000415 iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
416 iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
417 iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100418
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100419 /* Setup address space */
420 temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
421 temp_ctl |= addr;
Martyn Welch60479692009-07-31 09:28:17 +0100422
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100423 /* Setup cycle types */
424 temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
425 if (cycle & VME_SUPER)
426 temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
427 if (cycle & VME_USER)
428 temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
429 if (cycle & VME_PROG)
430 temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
431 if (cycle & VME_DATA)
432 temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
Martyn Welch60479692009-07-31 09:28:17 +0100433
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100434 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000435 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100436
437 if (enabled)
438 temp_ctl |= CA91CX42_VSI_CTL_EN;
439
Martyn Welch29848ac2010-02-18 15:13:05 +0000440 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100441
442 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100443}
444
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000445static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100446 unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000447 dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
Martyn Welch60479692009-07-31 09:28:17 +0100448{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100449 unsigned int i, granularity = 0, ctl = 0;
450 unsigned long long vme_bound, pci_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000451 struct ca91cx42_driver *bridge;
452
453 bridge = image->parent->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100454
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100455 i = image->number;
Martyn Welch60479692009-07-31 09:28:17 +0100456
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100457 if ((i == 0) || (i == 4))
458 granularity = 0x1000;
459 else
460 granularity = 0x10000;
Martyn Welch60479692009-07-31 09:28:17 +0100461
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100462 /* Read Registers */
Martyn Welch29848ac2010-02-18 15:13:05 +0000463 ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100464
Martyn Welch29848ac2010-02-18 15:13:05 +0000465 *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
466 vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
467 pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100468
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100469 *pci_base = (dma_addr_t)vme_base + pci_offset;
470 *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
471
472 *enabled = 0;
473 *aspace = 0;
474 *cycle = 0;
475
476 if (ctl & CA91CX42_VSI_CTL_EN)
477 *enabled = 1;
478
479 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
480 *aspace = VME_A16;
481 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
482 *aspace = VME_A24;
483 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
484 *aspace = VME_A32;
485 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
486 *aspace = VME_USER1;
487 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
488 *aspace = VME_USER2;
489
490 if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
491 *cycle |= VME_SUPER;
492 if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
493 *cycle |= VME_USER;
494 if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
495 *cycle |= VME_PROG;
496 if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
497 *cycle |= VME_DATA;
498
499 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100500}
501
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100502/*
503 * Allocate and map PCI Resource
504 */
505static int ca91cx42_alloc_resource(struct vme_master_resource *image,
506 unsigned long long size)
Martyn Welch60479692009-07-31 09:28:17 +0100507{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100508 unsigned long long existing_size;
509 int retval = 0;
510 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000511 struct vme_bridge *ca91cx42_bridge;
512
513 ca91cx42_bridge = image->parent;
Martyn Welch60479692009-07-31 09:28:17 +0100514
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100515 /* Find pci_dev container of dev */
516 if (ca91cx42_bridge->parent == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000517 dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100518 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100519 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100520 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
521
Martyn Welch8fafb472010-02-18 15:13:12 +0000522 existing_size = (unsigned long long)(image->bus_resource.end -
523 image->bus_resource.start);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100524
525 /* If the existing size is OK, return */
526 if (existing_size == (size - 1))
527 return 0;
528
529 if (existing_size != 0) {
530 iounmap(image->kern_base);
531 image->kern_base = NULL;
Ilia Mirkin794a8942011-03-13 00:29:13 -0500532 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000533 release_resource(&image->bus_resource);
534 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch60479692009-07-31 09:28:17 +0100535 }
536
Martyn Welch8fafb472010-02-18 15:13:12 +0000537 if (image->bus_resource.name == NULL) {
Julia Lawall0aa3f132010-05-30 22:27:46 +0200538 image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
Martyn Welch8fafb472010-02-18 15:13:12 +0000539 if (image->bus_resource.name == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000540 dev_err(ca91cx42_bridge->parent, "Unable to allocate "
541 "memory for resource name\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100542 retval = -ENOMEM;
543 goto err_name;
544 }
Martyn Welch60479692009-07-31 09:28:17 +0100545 }
546
Martyn Welch8fafb472010-02-18 15:13:12 +0000547 sprintf((char *)image->bus_resource.name, "%s.%d",
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100548 ca91cx42_bridge->name, image->number);
549
Martyn Welch8fafb472010-02-18 15:13:12 +0000550 image->bus_resource.start = 0;
551 image->bus_resource.end = (unsigned long)size;
552 image->bus_resource.flags = IORESOURCE_MEM;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100553
554 retval = pci_bus_alloc_resource(pdev->bus,
Emilio G. Cota886953e2010-11-12 11:14:07 +0000555 &image->bus_resource, size, size, PCIBIOS_MIN_MEM,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100556 0, NULL, NULL);
557 if (retval) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000558 dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
559 "resource for window %d size 0x%lx start 0x%lx\n",
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100560 image->number, (unsigned long)size,
Martyn Welch8fafb472010-02-18 15:13:12 +0000561 (unsigned long)image->bus_resource.start);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100562 goto err_resource;
Martyn Welch60479692009-07-31 09:28:17 +0100563 }
564
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100565 image->kern_base = ioremap_nocache(
Martyn Welch8fafb472010-02-18 15:13:12 +0000566 image->bus_resource.start, size);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100567 if (image->kern_base == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000568 dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100569 retval = -ENOMEM;
570 goto err_remap;
Martyn Welch60479692009-07-31 09:28:17 +0100571 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100572
573 return 0;
574
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100575err_remap:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000576 release_resource(&image->bus_resource);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100577err_resource:
Martyn Welch8fafb472010-02-18 15:13:12 +0000578 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000579 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100580err_name:
581 return retval;
582}
583
584/*
Martyn Welch4860ab72010-02-18 15:13:25 +0000585 * Free and unmap PCI Resource
586 */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100587static void ca91cx42_free_resource(struct vme_master_resource *image)
588{
589 iounmap(image->kern_base);
590 image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000591 release_resource(&image->bus_resource);
Martyn Welch8fafb472010-02-18 15:13:12 +0000592 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000593 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100594}
595
596
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000597static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000598 unsigned long long vme_base, unsigned long long size, u32 aspace,
599 u32 cycle, u32 dwidth)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100600{
601 int retval = 0;
Martyn Welch21e0cf62010-02-18 15:13:32 +0000602 unsigned int i, granularity = 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100603 unsigned int temp_ctl = 0;
604 unsigned long long pci_bound, vme_offset, pci_base;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000605 struct vme_bridge *ca91cx42_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000606 struct ca91cx42_driver *bridge;
607
Martyn Welch48d9356e2010-03-22 14:58:50 +0000608 ca91cx42_bridge = image->parent;
609
610 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100611
Martyn Welch21e0cf62010-02-18 15:13:32 +0000612 i = image->number;
613
614 if ((i == 0) || (i == 4))
615 granularity = 0x1000;
616 else
617 granularity = 0x10000;
618
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100619 /* Verify input data */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000620 if (vme_base & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000621 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
622 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100623 retval = -EINVAL;
624 goto err_window;
625 }
Martyn Welch21e0cf62010-02-18 15:13:32 +0000626 if (size & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000627 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
628 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100629 retval = -EINVAL;
630 goto err_window;
631 }
632
Emilio G. Cota886953e2010-11-12 11:14:07 +0000633 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100634
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100635 /*
636 * Let's allocate the resource here rather than further up the stack as
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300637 * it avoids pushing loads of bus dependent stuff up the stack
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100638 */
639 retval = ca91cx42_alloc_resource(image, size);
640 if (retval) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000641 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000642 dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
643 "for resource name\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100644 retval = -ENOMEM;
645 goto err_res;
646 }
647
Martyn Welch8fafb472010-02-18 15:13:12 +0000648 pci_base = (unsigned long long)image->bus_resource.start;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100649
650 /*
651 * Bound address is a valid address for the window, adjust
652 * according to window granularity.
653 */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000654 pci_bound = pci_base + size;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100655 vme_offset = vme_base - pci_base;
656
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100657 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000658 temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100659 temp_ctl &= ~CA91CX42_LSI_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000660 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100661
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100662 /* Setup cycle types */
663 temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
664 if (cycle & VME_BLT)
665 temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
666 if (cycle & VME_MBLT)
667 temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
Martyn Welch60479692009-07-31 09:28:17 +0100668
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100669 /* Setup data width */
670 temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
671 switch (dwidth) {
672 case VME_D8:
673 temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
Martyn Welch60479692009-07-31 09:28:17 +0100674 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100675 case VME_D16:
676 temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
Martyn Welch60479692009-07-31 09:28:17 +0100677 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100678 case VME_D32:
679 temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
Martyn Welch60479692009-07-31 09:28:17 +0100680 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100681 case VME_D64:
682 temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
Martyn Welch60479692009-07-31 09:28:17 +0100683 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100684 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000685 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000686 dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100687 retval = -EINVAL;
688 goto err_dwidth;
Martyn Welch60479692009-07-31 09:28:17 +0100689 break;
690 }
691
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100692 /* Setup address space */
693 temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
694 switch (aspace) {
695 case VME_A16:
696 temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
697 break;
698 case VME_A24:
699 temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
700 break;
701 case VME_A32:
702 temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
703 break;
704 case VME_CRCSR:
705 temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
706 break;
707 case VME_USER1:
708 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
709 break;
710 case VME_USER2:
711 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
712 break;
Martyn Welch60479692009-07-31 09:28:17 +0100713 case VME_A64:
714 case VME_USER3:
715 case VME_USER4:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100716 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000717 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000718 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100719 retval = -EINVAL;
720 goto err_aspace;
Martyn Welch60479692009-07-31 09:28:17 +0100721 break;
722 }
723
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100724 temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
725 if (cycle & VME_SUPER)
726 temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
727 if (cycle & VME_PROG)
728 temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
Martyn Welch60479692009-07-31 09:28:17 +0100729
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100730 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000731 iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
732 iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
733 iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100734
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100735 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000736 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100737
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100738 if (enabled)
739 temp_ctl |= CA91CX42_LSI_CTL_EN;
Martyn Welch60479692009-07-31 09:28:17 +0100740
Martyn Welch29848ac2010-02-18 15:13:05 +0000741 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100742
Emilio G. Cota886953e2010-11-12 11:14:07 +0000743 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100744 return 0;
745
746err_aspace:
747err_dwidth:
748 ca91cx42_free_resource(image);
749err_res:
750err_window:
751 return retval;
Martyn Welch60479692009-07-31 09:28:17 +0100752}
753
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000754static int __ca91cx42_master_get(struct vme_master_resource *image,
755 int *enabled, unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000756 u32 *aspace, u32 *cycle, u32 *dwidth)
Martyn Welch60479692009-07-31 09:28:17 +0100757{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100758 unsigned int i, ctl;
759 unsigned long long pci_base, pci_bound, vme_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000760 struct ca91cx42_driver *bridge;
761
762 bridge = image->parent->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100763
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100764 i = image->number;
765
Martyn Welch29848ac2010-02-18 15:13:05 +0000766 ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100767
Martyn Welch29848ac2010-02-18 15:13:05 +0000768 pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
769 vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
770 pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100771
772 *vme_base = pci_base + vme_offset;
Martyn Welch21e0cf62010-02-18 15:13:32 +0000773 *size = (unsigned long long)(pci_bound - pci_base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100774
775 *enabled = 0;
776 *aspace = 0;
777 *cycle = 0;
778 *dwidth = 0;
779
780 if (ctl & CA91CX42_LSI_CTL_EN)
781 *enabled = 1;
782
783 /* Setup address space */
784 switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
785 case CA91CX42_LSI_CTL_VAS_A16:
786 *aspace = VME_A16;
787 break;
788 case CA91CX42_LSI_CTL_VAS_A24:
789 *aspace = VME_A24;
790 break;
791 case CA91CX42_LSI_CTL_VAS_A32:
792 *aspace = VME_A32;
793 break;
794 case CA91CX42_LSI_CTL_VAS_CRCSR:
795 *aspace = VME_CRCSR;
796 break;
797 case CA91CX42_LSI_CTL_VAS_USER1:
798 *aspace = VME_USER1;
799 break;
800 case CA91CX42_LSI_CTL_VAS_USER2:
801 *aspace = VME_USER2;
802 break;
Martyn Welch60479692009-07-31 09:28:17 +0100803 }
Martyn Welch60479692009-07-31 09:28:17 +0100804
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100805 /* XXX Not sure howto check for MBLT */
806 /* Setup cycle types */
807 if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
808 *cycle |= VME_BLT;
809 else
810 *cycle |= VME_SCT;
811
812 if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
813 *cycle |= VME_SUPER;
814 else
815 *cycle |= VME_USER;
816
817 if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
818 *cycle = VME_PROG;
819 else
820 *cycle = VME_DATA;
821
822 /* Setup data width */
823 switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
824 case CA91CX42_LSI_CTL_VDW_D8:
825 *dwidth = VME_D8;
826 break;
827 case CA91CX42_LSI_CTL_VDW_D16:
828 *dwidth = VME_D16;
829 break;
830 case CA91CX42_LSI_CTL_VDW_D32:
831 *dwidth = VME_D32;
832 break;
833 case CA91CX42_LSI_CTL_VDW_D64:
834 *dwidth = VME_D64;
835 break;
836 }
837
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100838 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100839}
840
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000841static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000842 unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
843 u32 *cycle, u32 *dwidth)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100844{
845 int retval;
846
Emilio G. Cota886953e2010-11-12 11:14:07 +0000847 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100848
849 retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
850 cycle, dwidth);
851
Emilio G. Cota886953e2010-11-12 11:14:07 +0000852 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100853
854 return retval;
855}
856
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000857static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
858 void *buf, size_t count, loff_t offset)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100859{
Martyn Welch21e0cf62010-02-18 15:13:32 +0000860 ssize_t retval;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200861 void *addr = image->kern_base + offset;
862 unsigned int done = 0;
863 unsigned int count32;
864
865 if (count == 0)
866 return 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100867
Emilio G. Cota886953e2010-11-12 11:14:07 +0000868 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100869
Arthur Benilov53059aa2010-09-24 19:26:13 +0200870 /* The following code handles VME address alignment problem
871 * in order to assure the maximal data width cycle.
872 * We cannot use memcpy_xxx directly here because it
873 * may cut data transfer in 8-bits cycles, thus making
874 * D16 cycle impossible.
875 * From the other hand, the bridge itself assures that
876 * maximal configured data cycle is used and splits it
877 * automatically for non-aligned addresses.
878 */
Manohar Vangab91a9362011-11-02 16:50:39 +0100879 if ((uintptr_t)addr & 0x1) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200880 *(u8 *)buf = ioread8(addr);
881 done += 1;
882 if (done == count)
883 goto out;
884 }
Manohar Vangab91a9362011-11-02 16:50:39 +0100885 if ((uintptr_t)addr & 0x2) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200886 if ((count - done) < 2) {
887 *(u8 *)(buf + done) = ioread8(addr + done);
888 done += 1;
889 goto out;
890 } else {
891 *(u16 *)(buf + done) = ioread16(addr + done);
892 done += 2;
893 }
894 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100895
Arthur Benilov53059aa2010-09-24 19:26:13 +0200896 count32 = (count - done) & ~0x3;
897 if (count32 > 0) {
898 memcpy_fromio(buf + done, addr + done, (unsigned int)count);
899 done += count32;
900 }
901
902 if ((count - done) & 0x2) {
903 *(u16 *)(buf + done) = ioread16(addr + done);
904 done += 2;
905 }
906 if ((count - done) & 0x1) {
907 *(u8 *)(buf + done) = ioread8(addr + done);
908 done += 1;
909 }
910out:
911 retval = count;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000912 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100913
914 return retval;
915}
916
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000917static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
918 void *buf, size_t count, loff_t offset)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100919{
Arthur Benilov53059aa2010-09-24 19:26:13 +0200920 ssize_t retval;
921 void *addr = image->kern_base + offset;
922 unsigned int done = 0;
923 unsigned int count32;
924
925 if (count == 0)
926 return 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100927
Emilio G. Cota886953e2010-11-12 11:14:07 +0000928 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100929
Arthur Benilov53059aa2010-09-24 19:26:13 +0200930 /* Here we apply for the same strategy we do in master_read
931 * function in order to assure D16 cycle when required.
932 */
Manohar Vangab91a9362011-11-02 16:50:39 +0100933 if ((uintptr_t)addr & 0x1) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200934 iowrite8(*(u8 *)buf, addr);
935 done += 1;
936 if (done == count)
937 goto out;
938 }
Manohar Vangab91a9362011-11-02 16:50:39 +0100939 if ((uintptr_t)addr & 0x2) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200940 if ((count - done) < 2) {
941 iowrite8(*(u8 *)(buf + done), addr + done);
942 done += 1;
943 goto out;
944 } else {
945 iowrite16(*(u16 *)(buf + done), addr + done);
946 done += 2;
947 }
948 }
949
950 count32 = (count - done) & ~0x3;
951 if (count32 > 0) {
952 memcpy_toio(addr + done, buf + done, count32);
953 done += count32;
954 }
955
956 if ((count - done) & 0x2) {
957 iowrite16(*(u16 *)(buf + done), addr + done);
958 done += 2;
959 }
960 if ((count - done) & 0x1) {
961 iowrite8(*(u8 *)(buf + done), addr + done);
962 done += 1;
963 }
964out:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100965 retval = count;
966
Emilio G. Cota886953e2010-11-12 11:14:07 +0000967 spin_unlock(&image->lock);
968
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100969 return retval;
970}
971
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000972static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
Martyn Welch04e10e12010-02-18 15:13:38 +0000973 unsigned int mask, unsigned int compare, unsigned int swap,
974 loff_t offset)
975{
Manohar Vangab91a9362011-11-02 16:50:39 +0100976 u32 result;
977 uintptr_t pci_addr;
Martyn Welch04e10e12010-02-18 15:13:38 +0000978 int i;
979 struct ca91cx42_driver *bridge;
980 struct device *dev;
981
982 bridge = image->parent->driver_priv;
983 dev = image->parent->parent;
984
985 /* Find the PCI address that maps to the desired VME address */
986 i = image->number;
987
988 /* Locking as we can only do one of these at a time */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000989 mutex_lock(&bridge->vme_rmw);
Martyn Welch04e10e12010-02-18 15:13:38 +0000990
991 /* Lock image */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000992 spin_lock(&image->lock);
Martyn Welch04e10e12010-02-18 15:13:38 +0000993
Manohar Vangab91a9362011-11-02 16:50:39 +0100994 pci_addr = (uintptr_t)image->kern_base + offset;
Martyn Welch04e10e12010-02-18 15:13:38 +0000995
996 /* Address must be 4-byte aligned */
997 if (pci_addr & 0x3) {
998 dev_err(dev, "RMW Address not 4-byte aligned\n");
Julia Lawall7c0ace52010-05-26 17:59:11 +0200999 result = -EINVAL;
1000 goto out;
Martyn Welch04e10e12010-02-18 15:13:38 +00001001 }
1002
1003 /* Ensure RMW Disabled whilst configuring */
1004 iowrite32(0, bridge->base + SCYC_CTL);
1005
1006 /* Configure registers */
1007 iowrite32(mask, bridge->base + SCYC_EN);
1008 iowrite32(compare, bridge->base + SCYC_CMP);
1009 iowrite32(swap, bridge->base + SCYC_SWP);
1010 iowrite32(pci_addr, bridge->base + SCYC_ADDR);
1011
1012 /* Enable RMW */
1013 iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
1014
1015 /* Kick process off with a read to the required address. */
1016 result = ioread32(image->kern_base + offset);
1017
1018 /* Disable RMW */
1019 iowrite32(0, bridge->base + SCYC_CTL);
1020
Julia Lawall7c0ace52010-05-26 17:59:11 +02001021out:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001022 spin_unlock(&image->lock);
Martyn Welch04e10e12010-02-18 15:13:38 +00001023
Emilio G. Cota886953e2010-11-12 11:14:07 +00001024 mutex_unlock(&bridge->vme_rmw);
Martyn Welch04e10e12010-02-18 15:13:38 +00001025
1026 return result;
1027}
1028
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001029static int ca91cx42_dma_list_add(struct vme_dma_list *list,
1030 struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
Martyn Welch4860ab72010-02-18 15:13:25 +00001031{
1032 struct ca91cx42_dma_entry *entry, *prev;
1033 struct vme_dma_pci *pci_attr;
1034 struct vme_dma_vme *vme_attr;
1035 dma_addr_t desc_ptr;
1036 int retval = 0;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001037 struct device *dev;
1038
1039 dev = list->parent->parent->parent;
Martyn Welch4860ab72010-02-18 15:13:25 +00001040
1041 /* XXX descriptor must be aligned on 64-bit boundaries */
Julia Lawall32414872010-05-11 20:26:57 +02001042 entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
Martyn Welch4860ab72010-02-18 15:13:25 +00001043 if (entry == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001044 dev_err(dev, "Failed to allocate memory for dma resource "
Martyn Welch4860ab72010-02-18 15:13:25 +00001045 "structure\n");
1046 retval = -ENOMEM;
1047 goto err_mem;
1048 }
1049
1050 /* Test descriptor alignment */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001051 if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001052 dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
Emilio G. Cota886953e2010-11-12 11:14:07 +00001053 "required: %p\n", &entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001054 retval = -EINVAL;
1055 goto err_align;
1056 }
1057
Emilio G. Cota886953e2010-11-12 11:14:07 +00001058 memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
Martyn Welch4860ab72010-02-18 15:13:25 +00001059
1060 if (dest->type == VME_DMA_VME) {
1061 entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
Kulikov Vasiliyfeffce42010-06-29 14:16:16 +04001062 vme_attr = dest->private;
1063 pci_attr = src->private;
Martyn Welch4860ab72010-02-18 15:13:25 +00001064 } else {
Kulikov Vasiliyfeffce42010-06-29 14:16:16 +04001065 vme_attr = src->private;
1066 pci_attr = dest->private;
Martyn Welch4860ab72010-02-18 15:13:25 +00001067 }
1068
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001069 /* Check we can do fulfill required attributes */
Martyn Welch4860ab72010-02-18 15:13:25 +00001070 if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
1071 VME_USER2)) != 0) {
1072
Martyn Welch48d9356e2010-03-22 14:58:50 +00001073 dev_err(dev, "Unsupported cycle type\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001074 retval = -EINVAL;
1075 goto err_aspace;
1076 }
1077
1078 if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
1079 VME_PROG | VME_DATA)) != 0) {
1080
Martyn Welch48d9356e2010-03-22 14:58:50 +00001081 dev_err(dev, "Unsupported cycle type\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001082 retval = -EINVAL;
1083 goto err_cycle;
1084 }
1085
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001086 /* Check to see if we can fulfill source and destination */
Martyn Welch4860ab72010-02-18 15:13:25 +00001087 if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
1088 ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
1089
Martyn Welch48d9356e2010-03-22 14:58:50 +00001090 dev_err(dev, "Cannot perform transfer with this "
Martyn Welch4860ab72010-02-18 15:13:25 +00001091 "source-destination combination\n");
1092 retval = -EINVAL;
1093 goto err_direct;
1094 }
1095
1096 /* Setup cycle types */
1097 if (vme_attr->cycle & VME_BLT)
1098 entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
1099
1100 /* Setup data width */
1101 switch (vme_attr->dwidth) {
1102 case VME_D8:
1103 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
1104 break;
1105 case VME_D16:
1106 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
1107 break;
1108 case VME_D32:
1109 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
1110 break;
1111 case VME_D64:
1112 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
1113 break;
1114 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001115 dev_err(dev, "Invalid data width\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001116 return -EINVAL;
1117 }
1118
1119 /* Setup address space */
1120 switch (vme_attr->aspace) {
1121 case VME_A16:
1122 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
1123 break;
1124 case VME_A24:
1125 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
1126 break;
1127 case VME_A32:
1128 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
1129 break;
1130 case VME_USER1:
1131 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
1132 break;
1133 case VME_USER2:
1134 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
1135 break;
1136 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001137 dev_err(dev, "Invalid address space\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001138 return -EINVAL;
1139 break;
1140 }
1141
1142 if (vme_attr->cycle & VME_SUPER)
1143 entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
1144 if (vme_attr->cycle & VME_PROG)
1145 entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
1146
1147 entry->descriptor.dtbc = count;
1148 entry->descriptor.dla = pci_attr->address;
1149 entry->descriptor.dva = vme_attr->address;
1150 entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
1151
1152 /* Add to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001153 list_add_tail(&entry->list, &list->entries);
Martyn Welch4860ab72010-02-18 15:13:25 +00001154
1155 /* Fill out previous descriptors "Next Address" */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001156 if (entry->list.prev != &list->entries) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001157 prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
1158 list);
1159 /* We need the bus address for the pointer */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001160 desc_ptr = virt_to_bus(&entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001161 prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
1162 }
1163
1164 return 0;
1165
1166err_cycle:
1167err_aspace:
1168err_direct:
1169err_align:
1170 kfree(entry);
1171err_mem:
1172 return retval;
1173}
1174
1175static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
1176{
1177 u32 tmp;
1178 struct ca91cx42_driver *bridge;
1179
1180 bridge = ca91cx42_bridge->driver_priv;
1181
1182 tmp = ioread32(bridge->base + DGCS);
1183
1184 if (tmp & CA91CX42_DGCS_ACT)
1185 return 0;
1186 else
1187 return 1;
1188}
1189
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001190static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
Martyn Welch4860ab72010-02-18 15:13:25 +00001191{
1192 struct vme_dma_resource *ctrlr;
1193 struct ca91cx42_dma_entry *entry;
1194 int retval = 0;
1195 dma_addr_t bus_addr;
1196 u32 val;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001197 struct device *dev;
Martyn Welch4860ab72010-02-18 15:13:25 +00001198 struct ca91cx42_driver *bridge;
1199
1200 ctrlr = list->parent;
1201
1202 bridge = ctrlr->parent->driver_priv;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001203 dev = ctrlr->parent->parent;
Martyn Welch4860ab72010-02-18 15:13:25 +00001204
Emilio G. Cota886953e2010-11-12 11:14:07 +00001205 mutex_lock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001206
Emilio G. Cota886953e2010-11-12 11:14:07 +00001207 if (!(list_empty(&ctrlr->running))) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001208 /*
1209 * XXX We have an active DMA transfer and currently haven't
1210 * sorted out the mechanism for "pending" DMA transfers.
1211 * Return busy.
1212 */
1213 /* Need to add to pending here */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001214 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001215 return -EBUSY;
1216 } else {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001217 list_add(&list->list, &ctrlr->running);
Martyn Welch4860ab72010-02-18 15:13:25 +00001218 }
1219
1220 /* Get first bus address and write into registers */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001221 entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
Martyn Welch4860ab72010-02-18 15:13:25 +00001222 list);
1223
Emilio G. Cota886953e2010-11-12 11:14:07 +00001224 bus_addr = virt_to_bus(&entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001225
Emilio G. Cota886953e2010-11-12 11:14:07 +00001226 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001227
1228 iowrite32(0, bridge->base + DTBC);
1229 iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
1230
1231 /* Start the operation */
1232 val = ioread32(bridge->base + DGCS);
1233
1234 /* XXX Could set VMEbus On and Off Counters here */
1235 val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
1236
1237 val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
1238 CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1239 CA91CX42_DGCS_PERR);
1240
1241 iowrite32(val, bridge->base + DGCS);
1242
1243 val |= CA91CX42_DGCS_GO;
1244
1245 iowrite32(val, bridge->base + DGCS);
1246
1247 wait_event_interruptible(bridge->dma_queue,
1248 ca91cx42_dma_busy(ctrlr->parent));
1249
1250 /*
1251 * Read status register, this register is valid until we kick off a
1252 * new transfer.
1253 */
1254 val = ioread32(bridge->base + DGCS);
1255
1256 if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1257 CA91CX42_DGCS_PERR)) {
1258
Martyn Welch48d9356e2010-03-22 14:58:50 +00001259 dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
Martyn Welch4860ab72010-02-18 15:13:25 +00001260 val = ioread32(bridge->base + DCTL);
1261 }
1262
1263 /* Remove list from running list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001264 mutex_lock(&ctrlr->mtx);
1265 list_del(&list->list);
1266 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001267
1268 return retval;
1269
1270}
1271
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001272static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
Martyn Welch4860ab72010-02-18 15:13:25 +00001273{
1274 struct list_head *pos, *temp;
1275 struct ca91cx42_dma_entry *entry;
1276
1277 /* detach and free each entry */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001278 list_for_each_safe(pos, temp, &list->entries) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001279 list_del(pos);
1280 entry = list_entry(pos, struct ca91cx42_dma_entry, list);
1281 kfree(entry);
1282 }
1283
1284 return 0;
1285}
1286
Martyn Welch2b82beb2010-02-18 15:13:19 +00001287/*
1288 * All 4 location monitors reside at the same base - this is therefore a
1289 * system wide configuration.
1290 *
1291 * This does not enable the LM monitor - that should be done when the first
1292 * callback is attached and disabled when the last callback is removed.
1293 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001294static int ca91cx42_lm_set(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001295 unsigned long long lm_base, u32 aspace, u32 cycle)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001296{
1297 u32 temp_base, lm_ctl = 0;
1298 int i;
1299 struct ca91cx42_driver *bridge;
1300 struct device *dev;
1301
1302 bridge = lm->parent->driver_priv;
1303 dev = lm->parent->parent;
1304
1305 /* Check the alignment of the location monitor */
1306 temp_base = (u32)lm_base;
1307 if (temp_base & 0xffff) {
1308 dev_err(dev, "Location monitor must be aligned to 64KB "
1309 "boundary");
1310 return -EINVAL;
1311 }
1312
Emilio G. Cota886953e2010-11-12 11:14:07 +00001313 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001314
1315 /* If we already have a callback attached, we can't move it! */
1316 for (i = 0; i < lm->monitors; i++) {
1317 if (bridge->lm_callback[i] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001318 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001319 dev_err(dev, "Location monitor callback attached, "
1320 "can't reset\n");
1321 return -EBUSY;
1322 }
1323 }
1324
1325 switch (aspace) {
1326 case VME_A16:
1327 lm_ctl |= CA91CX42_LM_CTL_AS_A16;
1328 break;
1329 case VME_A24:
1330 lm_ctl |= CA91CX42_LM_CTL_AS_A24;
1331 break;
1332 case VME_A32:
1333 lm_ctl |= CA91CX42_LM_CTL_AS_A32;
1334 break;
1335 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001336 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001337 dev_err(dev, "Invalid address space\n");
1338 return -EINVAL;
1339 break;
1340 }
1341
1342 if (cycle & VME_SUPER)
1343 lm_ctl |= CA91CX42_LM_CTL_SUPR;
1344 if (cycle & VME_USER)
1345 lm_ctl |= CA91CX42_LM_CTL_NPRIV;
1346 if (cycle & VME_PROG)
1347 lm_ctl |= CA91CX42_LM_CTL_PGM;
1348 if (cycle & VME_DATA)
1349 lm_ctl |= CA91CX42_LM_CTL_DATA;
1350
1351 iowrite32(lm_base, bridge->base + LM_BS);
1352 iowrite32(lm_ctl, bridge->base + LM_CTL);
1353
Emilio G. Cota886953e2010-11-12 11:14:07 +00001354 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001355
1356 return 0;
1357}
1358
1359/* Get configuration of the callback monitor and return whether it is enabled
1360 * or disabled.
1361 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001362static int ca91cx42_lm_get(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001363 unsigned long long *lm_base, u32 *aspace, u32 *cycle)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001364{
1365 u32 lm_ctl, enabled = 0;
1366 struct ca91cx42_driver *bridge;
1367
1368 bridge = lm->parent->driver_priv;
1369
Emilio G. Cota886953e2010-11-12 11:14:07 +00001370 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001371
1372 *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
1373 lm_ctl = ioread32(bridge->base + LM_CTL);
1374
1375 if (lm_ctl & CA91CX42_LM_CTL_EN)
1376 enabled = 1;
1377
1378 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
1379 *aspace = VME_A16;
1380 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
1381 *aspace = VME_A24;
1382 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
1383 *aspace = VME_A32;
1384
1385 *cycle = 0;
1386 if (lm_ctl & CA91CX42_LM_CTL_SUPR)
1387 *cycle |= VME_SUPER;
1388 if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
1389 *cycle |= VME_USER;
1390 if (lm_ctl & CA91CX42_LM_CTL_PGM)
1391 *cycle |= VME_PROG;
1392 if (lm_ctl & CA91CX42_LM_CTL_DATA)
1393 *cycle |= VME_DATA;
1394
Emilio G. Cota886953e2010-11-12 11:14:07 +00001395 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001396
1397 return enabled;
1398}
1399
1400/*
1401 * Attach a callback to a specific location monitor.
1402 *
1403 * Callback will be passed the monitor triggered.
1404 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001405static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
Martyn Welch2b82beb2010-02-18 15:13:19 +00001406 void (*callback)(int))
1407{
1408 u32 lm_ctl, tmp;
1409 struct ca91cx42_driver *bridge;
1410 struct device *dev;
1411
1412 bridge = lm->parent->driver_priv;
1413 dev = lm->parent->parent;
1414
Emilio G. Cota886953e2010-11-12 11:14:07 +00001415 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001416
1417 /* Ensure that the location monitor is configured - need PGM or DATA */
1418 lm_ctl = ioread32(bridge->base + LM_CTL);
1419 if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001420 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001421 dev_err(dev, "Location monitor not properly configured\n");
1422 return -EINVAL;
1423 }
1424
1425 /* Check that a callback isn't already attached */
1426 if (bridge->lm_callback[monitor] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001427 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001428 dev_err(dev, "Existing callback attached\n");
1429 return -EBUSY;
1430 }
1431
1432 /* Attach callback */
1433 bridge->lm_callback[monitor] = callback;
1434
1435 /* Enable Location Monitor interrupt */
1436 tmp = ioread32(bridge->base + LINT_EN);
1437 tmp |= CA91CX42_LINT_LM[monitor];
1438 iowrite32(tmp, bridge->base + LINT_EN);
1439
1440 /* Ensure that global Location Monitor Enable set */
1441 if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
1442 lm_ctl |= CA91CX42_LM_CTL_EN;
1443 iowrite32(lm_ctl, bridge->base + LM_CTL);
1444 }
1445
Emilio G. Cota886953e2010-11-12 11:14:07 +00001446 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001447
1448 return 0;
1449}
1450
1451/*
1452 * Detach a callback function forn a specific location monitor.
1453 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001454static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001455{
1456 u32 tmp;
1457 struct ca91cx42_driver *bridge;
1458
1459 bridge = lm->parent->driver_priv;
1460
Emilio G. Cota886953e2010-11-12 11:14:07 +00001461 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001462
1463 /* Disable Location Monitor and ensure previous interrupts are clear */
1464 tmp = ioread32(bridge->base + LINT_EN);
1465 tmp &= ~CA91CX42_LINT_LM[monitor];
1466 iowrite32(tmp, bridge->base + LINT_EN);
1467
1468 iowrite32(CA91CX42_LINT_LM[monitor],
1469 bridge->base + LINT_STAT);
1470
1471 /* Detach callback */
1472 bridge->lm_callback[monitor] = NULL;
1473
1474 /* If all location monitors disabled, disable global Location Monitor */
1475 if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
1476 CA91CX42_LINT_LM3)) == 0) {
1477 tmp = ioread32(bridge->base + LM_CTL);
1478 tmp &= ~CA91CX42_LM_CTL_EN;
1479 iowrite32(tmp, bridge->base + LM_CTL);
1480 }
1481
Emilio G. Cota886953e2010-11-12 11:14:07 +00001482 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001483
1484 return 0;
1485}
1486
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001487static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001488{
1489 u32 slot = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +00001490 struct ca91cx42_driver *bridge;
1491
1492 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001493
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001494 if (!geoid) {
Martyn Welch29848ac2010-02-18 15:13:05 +00001495 slot = ioread32(bridge->base + VCSR_BS);
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001496 slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
1497 } else
1498 slot = geoid;
1499
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001500 return (int)slot;
1501
1502}
1503
H Hartley Sweetena11cfdf2012-05-02 17:12:22 -07001504static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
Manohar Vanga7f58f022011-08-10 11:33:46 +02001505 dma_addr_t *dma)
1506{
1507 struct pci_dev *pdev;
1508
1509 /* Find pci_dev container of dev */
1510 pdev = container_of(parent, struct pci_dev, dev);
1511
1512 return pci_alloc_consistent(pdev, size, dma);
1513}
1514
H Hartley Sweetena11cfdf2012-05-02 17:12:22 -07001515static void ca91cx42_free_consistent(struct device *parent, size_t size,
1516 void *vaddr, dma_addr_t dma)
Manohar Vanga7f58f022011-08-10 11:33:46 +02001517{
1518 struct pci_dev *pdev;
1519
1520 /* Find pci_dev container of dev */
1521 pdev = container_of(parent, struct pci_dev, dev);
1522
1523 pci_free_consistent(pdev, size, vaddr, dma);
1524}
1525
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001526static int __init ca91cx42_init(void)
1527{
1528 return pci_register_driver(&ca91cx42_driver);
1529}
1530
1531/*
1532 * Configure CR/CSR space
1533 *
1534 * Access to the CR/CSR can be configured at power-up. The location of the
1535 * CR/CSR registers in the CR/CSR address space is determined by the boards
1536 * Auto-ID or Geographic address. This function ensures that the window is
1537 * enabled at an offset consistent with the boards geopgraphic address.
1538 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001539static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
1540 struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001541{
1542 unsigned int crcsr_addr;
1543 int tmp, slot;
Martyn Welch29848ac2010-02-18 15:13:05 +00001544 struct ca91cx42_driver *bridge;
1545
1546 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001547
Martyn Welch29848ac2010-02-18 15:13:05 +00001548 slot = ca91cx42_slot_get(ca91cx42_bridge);
Martyn Welch25331ba2010-02-18 15:13:45 +00001549
1550 /* Write CSR Base Address if slot ID is supplied as a module param */
1551 if (geoid)
1552 iowrite32(geoid << 27, bridge->base + VCSR_BS);
1553
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001554 dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
1555 if (slot == 0) {
1556 dev_err(&pdev->dev, "Slot number is unset, not configuring "
1557 "CR/CSR space\n");
1558 return -EINVAL;
1559 }
1560
1561 /* Allocate mem for CR/CSR image */
Martyn Welch29848ac2010-02-18 15:13:05 +00001562 bridge->crcsr_kernel = pci_alloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
Emilio G. Cota886953e2010-11-12 11:14:07 +00001563 &bridge->crcsr_bus);
Martyn Welch29848ac2010-02-18 15:13:05 +00001564 if (bridge->crcsr_kernel == NULL) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001565 dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
1566 "image\n");
1567 return -ENOMEM;
1568 }
1569
Martyn Welch29848ac2010-02-18 15:13:05 +00001570 memset(bridge->crcsr_kernel, 0, VME_CRCSR_BUF_SIZE);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001571
1572 crcsr_addr = slot * (512 * 1024);
Martyn Welch29848ac2010-02-18 15:13:05 +00001573 iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001574
Martyn Welch29848ac2010-02-18 15:13:05 +00001575 tmp = ioread32(bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001576 tmp |= CA91CX42_VCSR_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001577 iowrite32(tmp, bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001578
1579 return 0;
1580}
1581
Martyn Welch29848ac2010-02-18 15:13:05 +00001582static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
1583 struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001584{
1585 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +00001586 struct ca91cx42_driver *bridge;
1587
1588 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001589
1590 /* Turn off CR/CSR space */
Martyn Welch29848ac2010-02-18 15:13:05 +00001591 tmp = ioread32(bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001592 tmp &= ~CA91CX42_VCSR_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001593 iowrite32(tmp, bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001594
1595 /* Free image */
Martyn Welch29848ac2010-02-18 15:13:05 +00001596 iowrite32(0, bridge->base + VCSR_TO);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001597
Martyn Welch29848ac2010-02-18 15:13:05 +00001598 pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
1599 bridge->crcsr_bus);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001600}
1601
1602static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1603{
1604 int retval, i;
1605 u32 data;
Wei Yongjun43f5e462012-08-21 12:17:34 +08001606 struct list_head *pos = NULL, *n;
Martyn Welch29848ac2010-02-18 15:13:05 +00001607 struct vme_bridge *ca91cx42_bridge;
1608 struct ca91cx42_driver *ca91cx42_device;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001609 struct vme_master_resource *master_image;
1610 struct vme_slave_resource *slave_image;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001611 struct vme_dma_resource *dma_ctrlr;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001612 struct vme_lm_resource *lm;
1613
1614 /* We want to support more than one of each bridge so we need to
1615 * dynamically allocate the bridge structure
1616 */
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02001617 ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001618
1619 if (ca91cx42_bridge == NULL) {
1620 dev_err(&pdev->dev, "Failed to allocate memory for device "
1621 "structure\n");
1622 retval = -ENOMEM;
1623 goto err_struct;
1624 }
1625
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02001626 ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001627
1628 if (ca91cx42_device == NULL) {
1629 dev_err(&pdev->dev, "Failed to allocate memory for device "
1630 "structure\n");
1631 retval = -ENOMEM;
1632 goto err_driver;
1633 }
1634
Martyn Welch29848ac2010-02-18 15:13:05 +00001635 ca91cx42_bridge->driver_priv = ca91cx42_device;
1636
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001637 /* Enable the device */
1638 retval = pci_enable_device(pdev);
1639 if (retval) {
1640 dev_err(&pdev->dev, "Unable to enable device\n");
1641 goto err_enable;
1642 }
1643
1644 /* Map Registers */
1645 retval = pci_request_regions(pdev, driver_name);
1646 if (retval) {
1647 dev_err(&pdev->dev, "Unable to reserve resources\n");
1648 goto err_resource;
1649 }
1650
1651 /* map registers in BAR 0 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001652 ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001653 4096);
Martyn Welch29848ac2010-02-18 15:13:05 +00001654 if (!ca91cx42_device->base) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001655 dev_err(&pdev->dev, "Unable to remap CRG region\n");
1656 retval = -EIO;
1657 goto err_remap;
1658 }
1659
1660 /* Check to see if the mapping worked out */
Martyn Welch29848ac2010-02-18 15:13:05 +00001661 data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001662 if (data != PCI_VENDOR_ID_TUNDRA) {
1663 dev_err(&pdev->dev, "PCI_ID check failed\n");
1664 retval = -EIO;
1665 goto err_test;
1666 }
1667
1668 /* Initialize wait queues & mutual exclusion flags */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001669 init_waitqueue_head(&ca91cx42_device->dma_queue);
1670 init_waitqueue_head(&ca91cx42_device->iack_queue);
1671 mutex_init(&ca91cx42_device->vme_int);
1672 mutex_init(&ca91cx42_device->vme_rmw);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001673
Emilio G. Cota886953e2010-11-12 11:14:07 +00001674 ca91cx42_bridge->parent = &pdev->dev;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001675 strcpy(ca91cx42_bridge->name, driver_name);
1676
1677 /* Setup IRQ */
1678 retval = ca91cx42_irq_init(ca91cx42_bridge);
1679 if (retval != 0) {
1680 dev_err(&pdev->dev, "Chip Initialization failed.\n");
1681 goto err_irq;
1682 }
1683
1684 /* Add master windows to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001685 INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001686 for (i = 0; i < CA91C142_MAX_MASTER; i++) {
1687 master_image = kmalloc(sizeof(struct vme_master_resource),
1688 GFP_KERNEL);
1689 if (master_image == NULL) {
1690 dev_err(&pdev->dev, "Failed to allocate memory for "
1691 "master resource structure\n");
1692 retval = -ENOMEM;
1693 goto err_master;
1694 }
1695 master_image->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001696 spin_lock_init(&master_image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001697 master_image->locked = 0;
1698 master_image->number = i;
1699 master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
1700 VME_CRCSR | VME_USER1 | VME_USER2;
1701 master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1702 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
1703 master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001704 memset(&master_image->bus_resource, 0,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001705 sizeof(struct resource));
1706 master_image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001707 list_add_tail(&master_image->list,
1708 &ca91cx42_bridge->master_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001709 }
1710
1711 /* Add slave windows to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001712 INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001713 for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
1714 slave_image = kmalloc(sizeof(struct vme_slave_resource),
1715 GFP_KERNEL);
1716 if (slave_image == NULL) {
1717 dev_err(&pdev->dev, "Failed to allocate memory for "
1718 "slave resource structure\n");
1719 retval = -ENOMEM;
1720 goto err_slave;
1721 }
1722 slave_image->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001723 mutex_init(&slave_image->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001724 slave_image->locked = 0;
1725 slave_image->number = i;
1726 slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
1727 VME_USER2;
1728
1729 /* Only windows 0 and 4 support A16 */
1730 if (i == 0 || i == 4)
1731 slave_image->address_attr |= VME_A16;
1732
1733 slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1734 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001735 list_add_tail(&slave_image->list,
1736 &ca91cx42_bridge->slave_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001737 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001738
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001739 /* Add dma engines to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001740 INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001741 for (i = 0; i < CA91C142_MAX_DMA; i++) {
1742 dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
1743 GFP_KERNEL);
1744 if (dma_ctrlr == NULL) {
1745 dev_err(&pdev->dev, "Failed to allocate memory for "
1746 "dma resource structure\n");
1747 retval = -ENOMEM;
1748 goto err_dma;
1749 }
1750 dma_ctrlr->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001751 mutex_init(&dma_ctrlr->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001752 dma_ctrlr->locked = 0;
1753 dma_ctrlr->number = i;
Martyn Welch4f723df2010-02-18 15:12:58 +00001754 dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
1755 VME_DMA_MEM_TO_VME;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001756 INIT_LIST_HEAD(&dma_ctrlr->pending);
1757 INIT_LIST_HEAD(&dma_ctrlr->running);
1758 list_add_tail(&dma_ctrlr->list,
1759 &ca91cx42_bridge->dma_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001760 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001761
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001762 /* Add location monitor to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001763 INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001764 lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
1765 if (lm == NULL) {
1766 dev_err(&pdev->dev, "Failed to allocate memory for "
1767 "location monitor resource structure\n");
1768 retval = -ENOMEM;
1769 goto err_lm;
1770 }
1771 lm->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001772 mutex_init(&lm->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001773 lm->locked = 0;
1774 lm->number = 1;
1775 lm->monitors = 4;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001776 list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001777
1778 ca91cx42_bridge->slave_get = ca91cx42_slave_get;
1779 ca91cx42_bridge->slave_set = ca91cx42_slave_set;
1780 ca91cx42_bridge->master_get = ca91cx42_master_get;
1781 ca91cx42_bridge->master_set = ca91cx42_master_set;
1782 ca91cx42_bridge->master_read = ca91cx42_master_read;
1783 ca91cx42_bridge->master_write = ca91cx42_master_write;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001784 ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
1785 ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
1786 ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
1787 ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
Martyn Welchc813f592009-10-29 16:34:54 +00001788 ca91cx42_bridge->irq_set = ca91cx42_irq_set;
1789 ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001790 ca91cx42_bridge->lm_set = ca91cx42_lm_set;
1791 ca91cx42_bridge->lm_get = ca91cx42_lm_get;
1792 ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
1793 ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001794 ca91cx42_bridge->slot_get = ca91cx42_slot_get;
Manohar Vanga7f58f022011-08-10 11:33:46 +02001795 ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
1796 ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001797
Martyn Welch29848ac2010-02-18 15:13:05 +00001798 data = ioread32(ca91cx42_device->base + MISC_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001799 dev_info(&pdev->dev, "Board is%s the VME system controller\n",
1800 (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
Martyn Welch29848ac2010-02-18 15:13:05 +00001801 dev_info(&pdev->dev, "Slot ID is %d\n",
1802 ca91cx42_slot_get(ca91cx42_bridge));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001803
Martyn Welch79463282010-03-22 14:58:57 +00001804 if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001805 dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001806
1807 /* Need to save ca91cx42_bridge pointer locally in link list for use in
1808 * ca91cx42_remove()
1809 */
1810 retval = vme_register_bridge(ca91cx42_bridge);
1811 if (retval != 0) {
1812 dev_err(&pdev->dev, "Chip Registration failed.\n");
1813 goto err_reg;
1814 }
1815
Martyn Welch29848ac2010-02-18 15:13:05 +00001816 pci_set_drvdata(pdev, ca91cx42_bridge);
1817
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001818 return 0;
1819
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001820err_reg:
Martyn Welch29848ac2010-02-18 15:13:05 +00001821 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001822err_lm:
1823 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001824 list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001825 lm = list_entry(pos, struct vme_lm_resource, list);
1826 list_del(pos);
1827 kfree(lm);
1828 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001829err_dma:
1830 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001831 list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001832 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1833 list_del(pos);
1834 kfree(dma_ctrlr);
1835 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001836err_slave:
1837 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001838 list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001839 slave_image = list_entry(pos, struct vme_slave_resource, list);
1840 list_del(pos);
1841 kfree(slave_image);
1842 }
1843err_master:
1844 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001845 list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001846 master_image = list_entry(pos, struct vme_master_resource,
1847 list);
1848 list_del(pos);
1849 kfree(master_image);
1850 }
1851
Martyn Welch29848ac2010-02-18 15:13:05 +00001852 ca91cx42_irq_exit(ca91cx42_device, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001853err_irq:
1854err_test:
Martyn Welch29848ac2010-02-18 15:13:05 +00001855 iounmap(ca91cx42_device->base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001856err_remap:
1857 pci_release_regions(pdev);
1858err_resource:
1859 pci_disable_device(pdev);
1860err_enable:
Martyn Welch29848ac2010-02-18 15:13:05 +00001861 kfree(ca91cx42_device);
1862err_driver:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001863 kfree(ca91cx42_bridge);
1864err_struct:
1865 return retval;
1866
1867}
1868
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001869static void ca91cx42_remove(struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001870{
Wei Yongjun43f5e462012-08-21 12:17:34 +08001871 struct list_head *pos = NULL, *n;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001872 struct vme_master_resource *master_image;
1873 struct vme_slave_resource *slave_image;
1874 struct vme_dma_resource *dma_ctrlr;
1875 struct vme_lm_resource *lm;
Martyn Welch29848ac2010-02-18 15:13:05 +00001876 struct ca91cx42_driver *bridge;
1877 struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
1878
1879 bridge = ca91cx42_bridge->driver_priv;
1880
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001881
1882 /* Turn off Ints */
Martyn Welch29848ac2010-02-18 15:13:05 +00001883 iowrite32(0, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001884
1885 /* Turn off the windows */
Martyn Welch29848ac2010-02-18 15:13:05 +00001886 iowrite32(0x00800000, bridge->base + LSI0_CTL);
1887 iowrite32(0x00800000, bridge->base + LSI1_CTL);
1888 iowrite32(0x00800000, bridge->base + LSI2_CTL);
1889 iowrite32(0x00800000, bridge->base + LSI3_CTL);
1890 iowrite32(0x00800000, bridge->base + LSI4_CTL);
1891 iowrite32(0x00800000, bridge->base + LSI5_CTL);
1892 iowrite32(0x00800000, bridge->base + LSI6_CTL);
1893 iowrite32(0x00800000, bridge->base + LSI7_CTL);
1894 iowrite32(0x00F00000, bridge->base + VSI0_CTL);
1895 iowrite32(0x00F00000, bridge->base + VSI1_CTL);
1896 iowrite32(0x00F00000, bridge->base + VSI2_CTL);
1897 iowrite32(0x00F00000, bridge->base + VSI3_CTL);
1898 iowrite32(0x00F00000, bridge->base + VSI4_CTL);
1899 iowrite32(0x00F00000, bridge->base + VSI5_CTL);
1900 iowrite32(0x00F00000, bridge->base + VSI6_CTL);
1901 iowrite32(0x00F00000, bridge->base + VSI7_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001902
1903 vme_unregister_bridge(ca91cx42_bridge);
Martyn Welchbb9ea892010-02-18 16:22:13 +00001904
1905 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
1906
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001907 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001908 list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001909 lm = list_entry(pos, struct vme_lm_resource, list);
1910 list_del(pos);
1911 kfree(lm);
1912 }
1913
1914 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001915 list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001916 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1917 list_del(pos);
1918 kfree(dma_ctrlr);
1919 }
1920
1921 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001922 list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001923 slave_image = list_entry(pos, struct vme_slave_resource, list);
1924 list_del(pos);
1925 kfree(slave_image);
1926 }
1927
1928 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001929 list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001930 master_image = list_entry(pos, struct vme_master_resource,
1931 list);
1932 list_del(pos);
1933 kfree(master_image);
1934 }
1935
Martyn Welch29848ac2010-02-18 15:13:05 +00001936 ca91cx42_irq_exit(bridge, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001937
Martyn Welch29848ac2010-02-18 15:13:05 +00001938 iounmap(bridge->base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001939
1940 pci_release_regions(pdev);
1941
1942 pci_disable_device(pdev);
1943
1944 kfree(ca91cx42_bridge);
1945}
1946
1947static void __exit ca91cx42_exit(void)
1948{
1949 pci_unregister_driver(&ca91cx42_driver);
1950}
1951
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001952MODULE_PARM_DESC(geoid, "Override geographical addressing");
1953module_param(geoid, int, 0);
1954
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001955MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
1956MODULE_LICENSE("GPL");
1957
1958module_init(ca91cx42_init);
1959module_exit(ca91cx42_exit);