blob: 644336d76aca67c4f0582c399ab60c77c74c545f [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
Christian Königb07c60c2016-01-31 12:29:04 +010058int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059 unsigned size, struct amdgpu_ib *ib)
60{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 int r;
62
63 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080064 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065 &ib->sa_bo, size, 256);
66 if (r) {
67 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
68 return r;
69 }
70
71 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
72
73 if (!vm)
74 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 }
76
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 ib->vm = vm;
Christian König4ff37a82016-02-26 16:18:26 +010078 ib->vm_id = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
80 return 0;
81}
82
83/**
84 * amdgpu_ib_free - free an IB (Indirect Buffer)
85 *
86 * @adev: amdgpu_device pointer
87 * @ib: IB object to free
Monk Liucc55c452016-03-17 10:47:07 +080088 * @f: the fence SA bo need wait on for the ib alloation
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 *
90 * Free an IB (all asics).
91 */
Monk Liucc55c452016-03-17 10:47:07 +080092void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093{
Monk Liucc55c452016-03-17 10:47:07 +080094 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095}
96
97/**
98 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
99 *
100 * @adev: amdgpu_device pointer
101 * @num_ibs: number of IBs to schedule
102 * @ibs: IB objects to schedule
Christian Königec72b802016-02-01 11:56:35 +0100103 * @f: fence created during this submission
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 *
105 * Schedule an IB on the associated ring (all asics).
106 * Returns 0 on success, error on failure.
107 *
108 * On SI, there are two parallel engines fed from the primary ring,
109 * the CE (Constant Engine) and the DE (Drawing Engine). Since
110 * resource descriptors have moved to memory, the CE allows you to
111 * prime the caches while the DE is updating register state so that
112 * the resource descriptors will be already in cache when the draw is
113 * processed. To accomplish this, the userspace driver submits two
114 * IBs, one for the CE and one for the DE. If there is a CE IB (called
115 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
116 * to SI there was just a DE IB.
117 */
Christian Königb07c60c2016-01-31 12:29:04 +0100118int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +0100119 struct amdgpu_ib *ibs, struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +0100120 struct fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian Königb07c60c2016-01-31 12:29:04 +0100122 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_ib *ib = &ibs[0];
Christian König3cb485f2015-05-11 15:34:59 +0200124 struct amdgpu_ctx *ctx, *old_ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200125 struct amdgpu_vm *vm;
Monk Liu73cfa5f2016-03-17 13:48:13 +0800126 struct fence *hwf;
Monk Liu03ccf482016-01-14 19:07:38 +0800127 unsigned i, patch_offset = ~0;
128
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130
131 if (num_ibs == 0)
132 return -EINVAL;
133
Christian König3cb485f2015-05-11 15:34:59 +0200134 ctx = ibs->ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200135 vm = ibs->vm;
136
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 if (!ring->ready) {
138 dev_err(adev->dev, "couldn't schedule ib\n");
139 return -EINVAL;
140 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800141
Christian König4ff37a82016-02-26 16:18:26 +0100142 if (vm && !ibs->vm_id) {
Christian König8d0a7ce2015-11-03 20:58:50 +0100143 dev_err(adev->dev, "VM IB without ID\n");
144 return -EINVAL;
145 }
146
Christian König867d0512016-02-03 15:12:58 +0100147 r = amdgpu_ring_alloc(ring, 256 * num_ibs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148 if (r) {
149 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
150 return r;
151 }
152
Monk Liu03ccf482016-01-14 19:07:38 +0800153 if (ring->type == AMDGPU_RING_TYPE_SDMA && ring->funcs->init_cond_exec)
154 patch_offset = amdgpu_ring_init_cond_exec(ring);
155
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 if (vm) {
157 /* do context switch */
Christian Königcffadc82016-03-01 13:34:49 +0100158 amdgpu_vm_flush(ring, ib->vm_id, ib->vm_pd_addr,
159 ib->gds_base, ib->gds_size,
160 ib->gws_base, ib->gws_size,
161 ib->oa_base, ib->oa_size);
monk.liue722b712015-07-17 17:10:09 +0800162
163 if (ring->funcs->emit_hdp_flush)
164 amdgpu_ring_emit_hdp_flush(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 }
166
Monk Liu128cff12016-01-14 18:08:16 +0800167 /* always set cond_exec_polling to CONTINUE */
168 *ring->cond_exe_cpu_addr = 1;
169
Christian König3cb485f2015-05-11 15:34:59 +0200170 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 for (i = 0; i < num_ibs; ++i) {
172 ib = &ibs[i];
173
Christian Königb07c60c2016-01-31 12:29:04 +0100174 if (ib->ctx != ctx || ib->vm != vm) {
Christian König3cb485f2015-05-11 15:34:59 +0200175 ring->current_ctx = old_ctx;
Christian König971fe9a92016-03-01 15:09:25 +0100176 if (ib->vm_id)
177 amdgpu_vm_reset_id(adev, ib->vm_id);
Christian Königa27de352016-01-21 11:28:53 +0100178 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179 return -EINVAL;
180 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200182 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183 }
184
Chunming Zhou11afbde2016-03-03 11:38:48 +0800185 if (vm) {
186 if (ring->funcs->emit_hdp_invalidate)
187 amdgpu_ring_emit_hdp_invalidate(ring);
188 }
189
Monk Liu73cfa5f2016-03-17 13:48:13 +0800190 r = amdgpu_fence_emit(ring, &hwf);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 if (r) {
192 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200193 ring->current_ctx = old_ctx;
Christian König971fe9a92016-03-01 15:09:25 +0100194 if (ib->vm_id)
195 amdgpu_vm_reset_id(adev, ib->vm_id);
Christian Königa27de352016-01-21 11:28:53 +0100196 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197 return r;
198 }
199
200 /* wrap the last IB with fence */
201 if (ib->user) {
202 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
203 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200204 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800205 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 }
207
Christian Königec72b802016-02-01 11:56:35 +0100208 if (f)
Monk Liu73cfa5f2016-03-17 13:48:13 +0800209 *f = fence_get(hwf);
Christian Königec72b802016-02-01 11:56:35 +0100210
Monk Liu03ccf482016-01-14 19:07:38 +0800211 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
212 amdgpu_ring_patch_cond_exec(ring, patch_offset);
213
Christian Königa27de352016-01-21 11:28:53 +0100214 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400215 return 0;
216}
217
218/**
219 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
220 *
221 * @adev: amdgpu_device pointer
222 *
223 * Initialize the suballocator to manage a pool of memory
224 * for use as IBs (all asics).
225 * Returns 0 on success, error on failure.
226 */
227int amdgpu_ib_pool_init(struct amdgpu_device *adev)
228{
229 int r;
230
231 if (adev->ib_pool_ready) {
232 return 0;
233 }
234 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
235 AMDGPU_IB_POOL_SIZE*64*1024,
236 AMDGPU_GPU_PAGE_SIZE,
237 AMDGPU_GEM_DOMAIN_GTT);
238 if (r) {
239 return r;
240 }
241
242 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
243 if (r) {
244 return r;
245 }
246
247 adev->ib_pool_ready = true;
248 if (amdgpu_debugfs_sa_init(adev)) {
249 dev_err(adev->dev, "failed to register debugfs file for SA\n");
250 }
251 return 0;
252}
253
254/**
255 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
256 *
257 * @adev: amdgpu_device pointer
258 *
259 * Tear down the suballocator managing the pool of memory
260 * for use as IBs (all asics).
261 */
262void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
263{
264 if (adev->ib_pool_ready) {
265 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
266 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
267 adev->ib_pool_ready = false;
268 }
269}
270
271/**
272 * amdgpu_ib_ring_tests - test IBs on the rings
273 *
274 * @adev: amdgpu_device pointer
275 *
276 * Test an IB (Indirect Buffer) on each ring.
277 * If the test fails, disable the ring.
278 * Returns 0 on success, error if the primary GFX ring
279 * IB test fails.
280 */
281int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
282{
283 unsigned i;
284 int r;
285
286 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
287 struct amdgpu_ring *ring = adev->rings[i];
288
289 if (!ring || !ring->ready)
290 continue;
291
292 r = amdgpu_ring_test_ib(ring);
293 if (r) {
294 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295
296 if (ring == &adev->gfx.gfx_ring[0]) {
297 /* oh, oh, that's really bad */
298 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
299 adev->accel_working = false;
300 return r;
301
302 } else {
303 /* still not good, but we can live with it */
304 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
305 }
306 }
307 }
308 return 0;
309}
310
311/*
312 * Debugfs info
313 */
314#if defined(CONFIG_DEBUG_FS)
315
316static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
317{
318 struct drm_info_node *node = (struct drm_info_node *) m->private;
319 struct drm_device *dev = node->minor->dev;
320 struct amdgpu_device *adev = dev->dev_private;
321
322 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
323
324 return 0;
325
326}
327
328static struct drm_info_list amdgpu_debugfs_sa_list[] = {
329 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
330};
331
332#endif
333
334static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
335{
336#if defined(CONFIG_DEBUG_FS)
337 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
338#else
339 return 0;
340#endif
341}