blob: 1582df7aba7b143677bb17da3185e4a6171a7cff [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2006-2008 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
17#include <linux/i2c-algo-bit.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080018#include <linux/mii.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
22#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include "spi.h"
24#include "falcon.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000025#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000026#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "mdio_10g.h"
28#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010029#include "workarounds.h"
30
31/* Falcon hardware control.
32 * Falcon is the internal codename for the SFC4000 controller that is
33 * present in SFE400X evaluation boards
34 */
35
36/**
37 * struct falcon_nic_data - Falcon NIC state
Ben Hutchings8ceee662008-04-27 12:55:59 +010038 * @pci_dev2: The secondary PCI device if present
Ben Hutchings37b5a602008-05-30 22:27:04 +010039 * @i2c_data: Operations and state for I2C bit-bashing algorithm
Ben Hutchings8ceee662008-04-27 12:55:59 +010040 */
41struct falcon_nic_data {
Ben Hutchings8ceee662008-04-27 12:55:59 +010042 struct pci_dev *pci_dev2;
Ben Hutchings37b5a602008-05-30 22:27:04 +010043 struct i2c_algo_bit_data i2c_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010044};
45
46/**************************************************************************
47 *
48 * Configurable values
49 *
50 **************************************************************************
51 */
52
53static int disable_dma_stats;
54
55/* This is set to 16 for a good reason. In summary, if larger than
56 * 16, the descriptor cache holds more than a default socket
57 * buffer's worth of packets (for UDP we can only have at most one
58 * socket buffer's worth outstanding). This combined with the fact
59 * that we only get 1 TX event per descriptor cache means the NIC
60 * goes idle.
61 */
62#define TX_DC_ENTRIES 16
63#define TX_DC_ENTRIES_ORDER 0
64#define TX_DC_BASE 0x130000
65
66#define RX_DC_ENTRIES 64
67#define RX_DC_ENTRIES_ORDER 2
68#define RX_DC_BASE 0x100000
69
Ben Hutchings2f7f5732008-12-12 21:34:25 -080070static const unsigned int
71/* "Large" EEPROM device: Atmel AT25640 or similar
72 * 8 KB, 16-bit address, 32 B write block */
73large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
74 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
75 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
76/* Default flash device: Atmel AT25F1024
77 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
78default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
79 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
80 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
81 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
82 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
83
Ben Hutchings8ceee662008-04-27 12:55:59 +010084/* RX FIFO XOFF watermark
85 *
86 * When the amount of the RX FIFO increases used increases past this
87 * watermark send XOFF. Only used if RX flow control is enabled (ethtool -A)
88 * This also has an effect on RX/TX arbitration
89 */
90static int rx_xoff_thresh_bytes = -1;
91module_param(rx_xoff_thresh_bytes, int, 0644);
92MODULE_PARM_DESC(rx_xoff_thresh_bytes, "RX fifo XOFF threshold");
93
94/* RX FIFO XON watermark
95 *
96 * When the amount of the RX FIFO used decreases below this
97 * watermark send XON. Only used if TX flow control is enabled (ethtool -A)
98 * This also has an effect on RX/TX arbitration
99 */
100static int rx_xon_thresh_bytes = -1;
101module_param(rx_xon_thresh_bytes, int, 0644);
102MODULE_PARM_DESC(rx_xon_thresh_bytes, "RX fifo XON threshold");
103
Ben Hutchings2c3c3d02009-03-04 10:01:57 +0000104/* If FALCON_MAX_INT_ERRORS internal errors occur within
105 * FALCON_INT_ERROR_EXPIRE seconds, we consider the NIC broken and
106 * disable it.
107 */
108#define FALCON_INT_ERROR_EXPIRE 3600
109#define FALCON_MAX_INT_ERRORS 5
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100111/* We poll for events every FLUSH_INTERVAL ms, and check FLUSH_POLL_COUNT times
112 */
113#define FALCON_FLUSH_INTERVAL 10
114#define FALCON_FLUSH_POLL_COUNT 100
Ben Hutchings8ceee662008-04-27 12:55:59 +0100115
116/**************************************************************************
117 *
118 * Falcon constants
119 *
120 **************************************************************************
121 */
122
Ben Hutchings8ceee662008-04-27 12:55:59 +0100123/* Size and alignment of special buffers (4KB) */
124#define FALCON_BUF_SIZE 4096
125
126/* Dummy SRAM size code */
127#define SRM_NB_BSZ_ONCHIP_ONLY (-1)
128
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129#define FALCON_IS_DUAL_FUNC(efx) \
Ben Hutchings55668612008-05-16 21:16:10 +0100130 (falcon_rev(efx) < FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100131
132/**************************************************************************
133 *
134 * Falcon hardware access
135 *
136 **************************************************************************/
137
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000138static inline void falcon_write_buf_tbl(struct efx_nic *efx, efx_qword_t *value,
139 unsigned int index)
140{
141 efx_sram_writeq(efx, efx->membase + efx->type->buf_tbl_base,
142 value, index);
143}
144
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145/* Read the current event from the event queue */
146static inline efx_qword_t *falcon_event(struct efx_channel *channel,
147 unsigned int index)
148{
149 return (((efx_qword_t *) (channel->eventq.addr)) + index);
150}
151
152/* See if an event is present
153 *
154 * We check both the high and low dword of the event for all ones. We
155 * wrote all ones when we cleared the event, and no valid event can
156 * have all ones in either its high or low dwords. This approach is
157 * robust against reordering.
158 *
159 * Note that using a single 64-bit comparison is incorrect; even
160 * though the CPU read will be atomic, the DMA write may not be.
161 */
162static inline int falcon_event_present(efx_qword_t *event)
163{
164 return (!(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
165 EFX_DWORD_IS_ALL_ONES(event->dword[1])));
166}
167
168/**************************************************************************
169 *
170 * I2C bus - this is a bit-bashing interface using GPIO pins
171 * Note that it uses the output enables to tristate the outputs
172 * SDA is the data pin and SCL is the clock
173 *
174 **************************************************************************
175 */
Ben Hutchings37b5a602008-05-30 22:27:04 +0100176static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100178 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179 efx_oword_t reg;
180
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000181 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000182 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000183 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100184}
185
Ben Hutchings37b5a602008-05-30 22:27:04 +0100186static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100187{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100188 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100189 efx_oword_t reg;
190
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000191 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000192 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000193 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +0100194}
195
196static int falcon_getsda(void *data)
197{
198 struct efx_nic *efx = (struct efx_nic *)data;
199 efx_oword_t reg;
200
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000201 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000202 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100203}
204
Ben Hutchings37b5a602008-05-30 22:27:04 +0100205static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100206{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100207 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100208 efx_oword_t reg;
209
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000210 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000211 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100212}
213
Ben Hutchings37b5a602008-05-30 22:27:04 +0100214static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
215 .setsda = falcon_setsda,
216 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217 .getsda = falcon_getsda,
218 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +0100219 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +0100220 /* Wait up to 50 ms for slave to let us pull SCL high */
221 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100222};
223
224/**************************************************************************
225 *
226 * Falcon special buffer handling
227 * Special buffers are used for event queues and the TX and RX
228 * descriptor rings.
229 *
230 *************************************************************************/
231
232/*
233 * Initialise a Falcon special buffer
234 *
235 * This will define a buffer (previously allocated via
236 * falcon_alloc_special_buffer()) in Falcon's buffer table, allowing
237 * it to be used for event queues, descriptor rings etc.
238 */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100239static void
Ben Hutchings8ceee662008-04-27 12:55:59 +0100240falcon_init_special_buffer(struct efx_nic *efx,
241 struct efx_special_buffer *buffer)
242{
243 efx_qword_t buf_desc;
244 int index;
245 dma_addr_t dma_addr;
246 int i;
247
248 EFX_BUG_ON_PARANOID(!buffer->addr);
249
250 /* Write buffer descriptors to NIC */
251 for (i = 0; i < buffer->entries; i++) {
252 index = buffer->index + i;
253 dma_addr = buffer->dma_addr + (i * 4096);
254 EFX_LOG(efx, "mapping special buffer %d at %llx\n",
255 index, (unsigned long long)dma_addr);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000256 EFX_POPULATE_QWORD_3(buf_desc,
257 FRF_AZ_BUF_ADR_REGION, 0,
258 FRF_AZ_BUF_ADR_FBUF, dma_addr >> 12,
259 FRF_AZ_BUF_OWNER_ID_FBUF, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000260 falcon_write_buf_tbl(efx, &buf_desc, index);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100261 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262}
263
264/* Unmaps a buffer from Falcon and clears the buffer table entries */
265static void
266falcon_fini_special_buffer(struct efx_nic *efx,
267 struct efx_special_buffer *buffer)
268{
269 efx_oword_t buf_tbl_upd;
270 unsigned int start = buffer->index;
271 unsigned int end = (buffer->index + buffer->entries - 1);
272
273 if (!buffer->entries)
274 return;
275
276 EFX_LOG(efx, "unmapping special buffers %d-%d\n",
277 buffer->index, buffer->index + buffer->entries - 1);
278
279 EFX_POPULATE_OWORD_4(buf_tbl_upd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000280 FRF_AZ_BUF_UPD_CMD, 0,
281 FRF_AZ_BUF_CLR_CMD, 1,
282 FRF_AZ_BUF_CLR_END_ID, end,
283 FRF_AZ_BUF_CLR_START_ID, start);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000284 efx_writeo(efx, &buf_tbl_upd, FR_AZ_BUF_TBL_UPD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100285}
286
287/*
288 * Allocate a new Falcon special buffer
289 *
290 * This allocates memory for a new buffer, clears it and allocates a
291 * new buffer ID range. It does not write into Falcon's buffer table.
292 *
293 * This call will allocate 4KB buffers, since Falcon can't use 8KB
294 * buffers for event queues and descriptor rings.
295 */
296static int falcon_alloc_special_buffer(struct efx_nic *efx,
297 struct efx_special_buffer *buffer,
298 unsigned int len)
299{
Ben Hutchings8ceee662008-04-27 12:55:59 +0100300 len = ALIGN(len, FALCON_BUF_SIZE);
301
302 buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
303 &buffer->dma_addr);
304 if (!buffer->addr)
305 return -ENOMEM;
306 buffer->len = len;
307 buffer->entries = len / FALCON_BUF_SIZE;
308 BUG_ON(buffer->dma_addr & (FALCON_BUF_SIZE - 1));
309
310 /* All zeros is a potentially valid event so memset to 0xff */
311 memset(buffer->addr, 0xff, len);
312
313 /* Select new buffer ID */
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000314 buffer->index = efx->next_buffer_table;
315 efx->next_buffer_table += buffer->entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100316
317 EFX_LOG(efx, "allocating special buffers %d-%d at %llx+%x "
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530318 "(virt %p phys %llx)\n", buffer->index,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100319 buffer->index + buffer->entries - 1,
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530320 (u64)buffer->dma_addr, len,
321 buffer->addr, (u64)virt_to_phys(buffer->addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322
323 return 0;
324}
325
326static void falcon_free_special_buffer(struct efx_nic *efx,
327 struct efx_special_buffer *buffer)
328{
329 if (!buffer->addr)
330 return;
331
332 EFX_LOG(efx, "deallocating special buffers %d-%d at %llx+%x "
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530333 "(virt %p phys %llx)\n", buffer->index,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100334 buffer->index + buffer->entries - 1,
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530335 (u64)buffer->dma_addr, buffer->len,
336 buffer->addr, (u64)virt_to_phys(buffer->addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100337
338 pci_free_consistent(efx->pci_dev, buffer->len, buffer->addr,
339 buffer->dma_addr);
340 buffer->addr = NULL;
341 buffer->entries = 0;
342}
343
344/**************************************************************************
345 *
346 * Falcon generic buffer handling
347 * These buffers are used for interrupt status and MAC stats
348 *
349 **************************************************************************/
350
351static int falcon_alloc_buffer(struct efx_nic *efx,
352 struct efx_buffer *buffer, unsigned int len)
353{
354 buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
355 &buffer->dma_addr);
356 if (!buffer->addr)
357 return -ENOMEM;
358 buffer->len = len;
359 memset(buffer->addr, 0, len);
360 return 0;
361}
362
363static void falcon_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
364{
365 if (buffer->addr) {
366 pci_free_consistent(efx->pci_dev, buffer->len,
367 buffer->addr, buffer->dma_addr);
368 buffer->addr = NULL;
369 }
370}
371
372/**************************************************************************
373 *
374 * Falcon TX path
375 *
376 **************************************************************************/
377
378/* Returns a pointer to the specified transmit descriptor in the TX
379 * descriptor queue belonging to the specified channel.
380 */
381static inline efx_qword_t *falcon_tx_desc(struct efx_tx_queue *tx_queue,
382 unsigned int index)
383{
384 return (((efx_qword_t *) (tx_queue->txd.addr)) + index);
385}
386
387/* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
388static inline void falcon_notify_tx_desc(struct efx_tx_queue *tx_queue)
389{
390 unsigned write_ptr;
391 efx_dword_t reg;
392
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000393 write_ptr = tx_queue->write_count & EFX_TXQ_MASK;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000394 EFX_POPULATE_DWORD_1(reg, FRF_AZ_TX_DESC_WPTR_DWORD, write_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000395 efx_writed_page(tx_queue->efx, &reg,
396 FR_AZ_TX_DESC_UPD_DWORD_P0, tx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100397}
398
399
400/* For each entry inserted into the software descriptor ring, create a
401 * descriptor in the hardware TX descriptor ring (in host memory), and
402 * write a doorbell.
403 */
404void falcon_push_buffers(struct efx_tx_queue *tx_queue)
405{
406
407 struct efx_tx_buffer *buffer;
408 efx_qword_t *txd;
409 unsigned write_ptr;
410
411 BUG_ON(tx_queue->write_count == tx_queue->insert_count);
412
413 do {
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000414 write_ptr = tx_queue->write_count & EFX_TXQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100415 buffer = &tx_queue->buffer[write_ptr];
416 txd = falcon_tx_desc(tx_queue, write_ptr);
417 ++tx_queue->write_count;
418
419 /* Create TX descriptor ring entry */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000420 EFX_POPULATE_QWORD_4(*txd,
421 FSF_AZ_TX_KER_CONT, buffer->continuation,
422 FSF_AZ_TX_KER_BYTE_COUNT, buffer->len,
423 FSF_AZ_TX_KER_BUF_REGION, 0,
424 FSF_AZ_TX_KER_BUF_ADDR, buffer->dma_addr);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100425 } while (tx_queue->write_count != tx_queue->insert_count);
426
427 wmb(); /* Ensure descriptors are written before they are fetched */
428 falcon_notify_tx_desc(tx_queue);
429}
430
431/* Allocate hardware resources for a TX queue */
432int falcon_probe_tx(struct efx_tx_queue *tx_queue)
433{
434 struct efx_nic *efx = tx_queue->efx;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000435 BUILD_BUG_ON(EFX_TXQ_SIZE < 512 || EFX_TXQ_SIZE > 4096 ||
436 EFX_TXQ_SIZE & EFX_TXQ_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100437 return falcon_alloc_special_buffer(efx, &tx_queue->txd,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000438 EFX_TXQ_SIZE * sizeof(efx_qword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439}
440
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100441void falcon_init_tx(struct efx_tx_queue *tx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100442{
443 efx_oword_t tx_desc_ptr;
444 struct efx_nic *efx = tx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100445
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100446 tx_queue->flushed = false;
447
Ben Hutchings8ceee662008-04-27 12:55:59 +0100448 /* Pin TX descriptor ring */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100449 falcon_init_special_buffer(efx, &tx_queue->txd);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100450
451 /* Push TX descriptor ring to card */
452 EFX_POPULATE_OWORD_10(tx_desc_ptr,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000453 FRF_AZ_TX_DESCQ_EN, 1,
454 FRF_AZ_TX_ISCSI_DDIG_EN, 0,
455 FRF_AZ_TX_ISCSI_HDIG_EN, 0,
456 FRF_AZ_TX_DESCQ_BUF_BASE_ID, tx_queue->txd.index,
457 FRF_AZ_TX_DESCQ_EVQ_ID,
458 tx_queue->channel->channel,
459 FRF_AZ_TX_DESCQ_OWNER_ID, 0,
460 FRF_AZ_TX_DESCQ_LABEL, tx_queue->queue,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000461 FRF_AZ_TX_DESCQ_SIZE,
462 __ffs(tx_queue->txd.entries),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000463 FRF_AZ_TX_DESCQ_TYPE, 0,
464 FRF_BZ_TX_NON_IP_DROP_DIS, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100465
Ben Hutchings55668612008-05-16 21:16:10 +0100466 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings60ac1062008-09-01 12:44:59 +0100467 int csum = tx_queue->queue == EFX_TX_QUEUE_OFFLOAD_CSUM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000468 EFX_SET_OWORD_FIELD(tx_desc_ptr, FRF_BZ_TX_IP_CHKSM_DIS, !csum);
469 EFX_SET_OWORD_FIELD(tx_desc_ptr, FRF_BZ_TX_TCP_CHKSM_DIS,
470 !csum);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100471 }
472
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000473 efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
474 tx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100475
Ben Hutchings55668612008-05-16 21:16:10 +0100476 if (falcon_rev(efx) < FALCON_REV_B0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100477 efx_oword_t reg;
478
Ben Hutchings60ac1062008-09-01 12:44:59 +0100479 /* Only 128 bits in this register */
480 BUILD_BUG_ON(EFX_TX_QUEUE_COUNT >= 128);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100481
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000482 efx_reado(efx, &reg, FR_AA_TX_CHKSM_CFG);
Ben Hutchings60ac1062008-09-01 12:44:59 +0100483 if (tx_queue->queue == EFX_TX_QUEUE_OFFLOAD_CSUM)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484 clear_bit_le(tx_queue->queue, (void *)&reg);
485 else
486 set_bit_le(tx_queue->queue, (void *)&reg);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000487 efx_writeo(efx, &reg, FR_AA_TX_CHKSM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100489}
490
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100491static void falcon_flush_tx_queue(struct efx_tx_queue *tx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100492{
493 struct efx_nic *efx = tx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100494 efx_oword_t tx_flush_descq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100495
496 /* Post a flush command */
497 EFX_POPULATE_OWORD_2(tx_flush_descq,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000498 FRF_AZ_TX_FLUSH_DESCQ_CMD, 1,
499 FRF_AZ_TX_FLUSH_DESCQ, tx_queue->queue);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000500 efx_writeo(efx, &tx_flush_descq, FR_AZ_TX_FLUSH_DESCQ);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100501}
502
503void falcon_fini_tx(struct efx_tx_queue *tx_queue)
504{
505 struct efx_nic *efx = tx_queue->efx;
506 efx_oword_t tx_desc_ptr;
507
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100508 /* The queue should have been flushed */
509 WARN_ON(!tx_queue->flushed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100510
511 /* Remove TX descriptor ring from card */
512 EFX_ZERO_OWORD(tx_desc_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000513 efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
514 tx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100515
516 /* Unpin TX descriptor ring */
517 falcon_fini_special_buffer(efx, &tx_queue->txd);
518}
519
520/* Free buffers backing TX queue */
521void falcon_remove_tx(struct efx_tx_queue *tx_queue)
522{
523 falcon_free_special_buffer(tx_queue->efx, &tx_queue->txd);
524}
525
526/**************************************************************************
527 *
528 * Falcon RX path
529 *
530 **************************************************************************/
531
532/* Returns a pointer to the specified descriptor in the RX descriptor queue */
533static inline efx_qword_t *falcon_rx_desc(struct efx_rx_queue *rx_queue,
534 unsigned int index)
535{
536 return (((efx_qword_t *) (rx_queue->rxd.addr)) + index);
537}
538
539/* This creates an entry in the RX descriptor queue */
540static inline void falcon_build_rx_desc(struct efx_rx_queue *rx_queue,
541 unsigned index)
542{
543 struct efx_rx_buffer *rx_buf;
544 efx_qword_t *rxd;
545
546 rxd = falcon_rx_desc(rx_queue, index);
547 rx_buf = efx_rx_buffer(rx_queue, index);
548 EFX_POPULATE_QWORD_3(*rxd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000549 FSF_AZ_RX_KER_BUF_SIZE,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100550 rx_buf->len -
551 rx_queue->efx->type->rx_buffer_padding,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000552 FSF_AZ_RX_KER_BUF_REGION, 0,
553 FSF_AZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100554}
555
556/* This writes to the RX_DESC_WPTR register for the specified receive
557 * descriptor ring.
558 */
559void falcon_notify_rx_desc(struct efx_rx_queue *rx_queue)
560{
561 efx_dword_t reg;
562 unsigned write_ptr;
563
564 while (rx_queue->notified_count != rx_queue->added_count) {
565 falcon_build_rx_desc(rx_queue,
566 rx_queue->notified_count &
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000567 EFX_RXQ_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100568 ++rx_queue->notified_count;
569 }
570
571 wmb();
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000572 write_ptr = rx_queue->added_count & EFX_RXQ_MASK;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000573 EFX_POPULATE_DWORD_1(reg, FRF_AZ_RX_DESC_WPTR_DWORD, write_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000574 efx_writed_page(rx_queue->efx, &reg,
575 FR_AZ_RX_DESC_UPD_DWORD_P0, rx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100576}
577
578int falcon_probe_rx(struct efx_rx_queue *rx_queue)
579{
580 struct efx_nic *efx = rx_queue->efx;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000581 BUILD_BUG_ON(EFX_RXQ_SIZE < 512 || EFX_RXQ_SIZE > 4096 ||
582 EFX_RXQ_SIZE & EFX_RXQ_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100583 return falcon_alloc_special_buffer(efx, &rx_queue->rxd,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000584 EFX_RXQ_SIZE * sizeof(efx_qword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100585}
586
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100587void falcon_init_rx(struct efx_rx_queue *rx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100588{
589 efx_oword_t rx_desc_ptr;
590 struct efx_nic *efx = rx_queue->efx;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100591 bool is_b0 = falcon_rev(efx) >= FALCON_REV_B0;
592 bool iscsi_digest_en = is_b0;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100593
594 EFX_LOG(efx, "RX queue %d ring in special buffers %d-%d\n",
595 rx_queue->queue, rx_queue->rxd.index,
596 rx_queue->rxd.index + rx_queue->rxd.entries - 1);
597
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100598 rx_queue->flushed = false;
599
Ben Hutchings8ceee662008-04-27 12:55:59 +0100600 /* Pin RX descriptor ring */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100601 falcon_init_special_buffer(efx, &rx_queue->rxd);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100602
603 /* Push RX descriptor ring to card */
604 EFX_POPULATE_OWORD_10(rx_desc_ptr,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000605 FRF_AZ_RX_ISCSI_DDIG_EN, iscsi_digest_en,
606 FRF_AZ_RX_ISCSI_HDIG_EN, iscsi_digest_en,
607 FRF_AZ_RX_DESCQ_BUF_BASE_ID, rx_queue->rxd.index,
608 FRF_AZ_RX_DESCQ_EVQ_ID,
609 rx_queue->channel->channel,
610 FRF_AZ_RX_DESCQ_OWNER_ID, 0,
611 FRF_AZ_RX_DESCQ_LABEL, rx_queue->queue,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000612 FRF_AZ_RX_DESCQ_SIZE,
613 __ffs(rx_queue->rxd.entries),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000614 FRF_AZ_RX_DESCQ_TYPE, 0 /* kernel queue */ ,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100615 /* For >=B0 this is scatter so disable */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000616 FRF_AZ_RX_DESCQ_JUMBO, !is_b0,
617 FRF_AZ_RX_DESCQ_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000618 efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
619 rx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100620}
621
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100622static void falcon_flush_rx_queue(struct efx_rx_queue *rx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100623{
624 struct efx_nic *efx = rx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100625 efx_oword_t rx_flush_descq;
626
627 /* Post a flush command */
628 EFX_POPULATE_OWORD_2(rx_flush_descq,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000629 FRF_AZ_RX_FLUSH_DESCQ_CMD, 1,
630 FRF_AZ_RX_FLUSH_DESCQ, rx_queue->queue);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000631 efx_writeo(efx, &rx_flush_descq, FR_AZ_RX_FLUSH_DESCQ);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100632}
633
634void falcon_fini_rx(struct efx_rx_queue *rx_queue)
635{
636 efx_oword_t rx_desc_ptr;
637 struct efx_nic *efx = rx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100638
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100639 /* The queue should already have been flushed */
640 WARN_ON(!rx_queue->flushed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100641
642 /* Remove RX descriptor ring from card */
643 EFX_ZERO_OWORD(rx_desc_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000644 efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
645 rx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100646
647 /* Unpin RX descriptor ring */
648 falcon_fini_special_buffer(efx, &rx_queue->rxd);
649}
650
651/* Free buffers backing RX queue */
652void falcon_remove_rx(struct efx_rx_queue *rx_queue)
653{
654 falcon_free_special_buffer(rx_queue->efx, &rx_queue->rxd);
655}
656
657/**************************************************************************
658 *
659 * Falcon event queue processing
660 * Event queues are processed by per-channel tasklets.
661 *
662 **************************************************************************/
663
664/* Update a channel's event queue's read pointer (RPTR) register
665 *
666 * This writes the EVQ_RPTR_REG register for the specified channel's
667 * event queue.
668 *
669 * Note that EVQ_RPTR_REG contains the index of the "last read" event,
670 * whereas channel->eventq_read_ptr contains the index of the "next to
671 * read" event.
672 */
673void falcon_eventq_read_ack(struct efx_channel *channel)
674{
675 efx_dword_t reg;
676 struct efx_nic *efx = channel->efx;
677
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000678 EFX_POPULATE_DWORD_1(reg, FRF_AZ_EVQ_RPTR, channel->eventq_read_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000679 efx_writed_table(efx, &reg, efx->type->evq_rptr_tbl_base,
Ben Hutchingsd3074022008-09-01 12:48:03 +0100680 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100681}
682
683/* Use HW to insert a SW defined event */
684void falcon_generate_event(struct efx_channel *channel, efx_qword_t *event)
685{
686 efx_oword_t drv_ev_reg;
687
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000688 BUILD_BUG_ON(FRF_AZ_DRV_EV_DATA_LBN != 0 ||
689 FRF_AZ_DRV_EV_DATA_WIDTH != 64);
690 drv_ev_reg.u32[0] = event->u32[0];
691 drv_ev_reg.u32[1] = event->u32[1];
692 drv_ev_reg.u32[2] = 0;
693 drv_ev_reg.u32[3] = 0;
694 EFX_SET_OWORD_FIELD(drv_ev_reg, FRF_AZ_DRV_EV_QID, channel->channel);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000695 efx_writeo(channel->efx, &drv_ev_reg, FR_AZ_DRV_EV);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100696}
697
698/* Handle a transmit completion event
699 *
700 * Falcon batches TX completion events; the message we receive is of
701 * the form "complete all TX events up to this index".
702 */
Ben Hutchings4d566062008-09-01 12:47:12 +0100703static void falcon_handle_tx_event(struct efx_channel *channel,
704 efx_qword_t *event)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100705{
706 unsigned int tx_ev_desc_ptr;
707 unsigned int tx_ev_q_label;
708 struct efx_tx_queue *tx_queue;
709 struct efx_nic *efx = channel->efx;
710
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000711 if (likely(EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_COMP))) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 /* Transmit completion */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000713 tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_DESC_PTR);
714 tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 tx_queue = &efx->tx_queue[tx_ev_q_label];
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000716 channel->irq_mod_score +=
717 (tx_ev_desc_ptr - tx_queue->read_count) &
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000718 EFX_TXQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100719 efx_xmit_done(tx_queue, tx_ev_desc_ptr);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000720 } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_WQ_FF_FULL)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100721 /* Rewrite the FIFO write pointer */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000722 tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100723 tx_queue = &efx->tx_queue[tx_ev_q_label];
724
Ben Hutchings55668612008-05-16 21:16:10 +0100725 if (efx_dev_registered(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100726 netif_tx_lock(efx->net_dev);
727 falcon_notify_tx_desc(tx_queue);
Ben Hutchings55668612008-05-16 21:16:10 +0100728 if (efx_dev_registered(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 netif_tx_unlock(efx->net_dev);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000730 } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_PKT_ERR) &&
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731 EFX_WORKAROUND_10727(efx)) {
732 efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
733 } else {
734 EFX_ERR(efx, "channel %d unexpected TX event "
735 EFX_QWORD_FMT"\n", channel->channel,
736 EFX_QWORD_VAL(*event));
737 }
738}
739
Ben Hutchings8ceee662008-04-27 12:55:59 +0100740/* Detect errors included in the rx_evt_pkt_ok bit. */
741static void falcon_handle_rx_not_ok(struct efx_rx_queue *rx_queue,
742 const efx_qword_t *event,
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100743 bool *rx_ev_pkt_ok,
744 bool *discard)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100745{
746 struct efx_nic *efx = rx_queue->efx;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100747 bool rx_ev_buf_owner_id_err, rx_ev_ip_hdr_chksum_err;
748 bool rx_ev_tcp_udp_chksum_err, rx_ev_eth_crc_err;
749 bool rx_ev_frm_trunc, rx_ev_drib_nib, rx_ev_tobe_disc;
750 bool rx_ev_other_err, rx_ev_pause_frm;
751 bool rx_ev_ip_frag_err, rx_ev_hdr_type, rx_ev_mcast_pkt;
752 unsigned rx_ev_pkt_type;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100753
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000754 rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
755 rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
756 rx_ev_tobe_disc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_TOBE_DISC);
757 rx_ev_pkt_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_TYPE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100758 rx_ev_buf_owner_id_err = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000759 FSF_AZ_RX_EV_BUF_OWNER_ID_ERR);
760 rx_ev_ip_frag_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_IP_FRAG_ERR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100761 rx_ev_ip_hdr_chksum_err = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000762 FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100763 rx_ev_tcp_udp_chksum_err = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000764 FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR);
765 rx_ev_eth_crc_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_ETH_CRC_ERR);
766 rx_ev_frm_trunc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_FRM_TRUNC);
Ben Hutchings55668612008-05-16 21:16:10 +0100767 rx_ev_drib_nib = ((falcon_rev(efx) >= FALCON_REV_B0) ?
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000768 0 : EFX_QWORD_FIELD(*event, FSF_AA_RX_EV_DRIB_NIB));
769 rx_ev_pause_frm = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PAUSE_FRM_ERR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770
771 /* Every error apart from tobe_disc and pause_frm */
772 rx_ev_other_err = (rx_ev_drib_nib | rx_ev_tcp_udp_chksum_err |
773 rx_ev_buf_owner_id_err | rx_ev_eth_crc_err |
774 rx_ev_frm_trunc | rx_ev_ip_hdr_chksum_err);
775
Ben Hutchings50050872008-12-12 21:42:42 -0800776 /* Count errors that are not in MAC stats. Ignore expected
777 * checksum errors during self-test. */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778 if (rx_ev_frm_trunc)
779 ++rx_queue->channel->n_rx_frm_trunc;
780 else if (rx_ev_tobe_disc)
781 ++rx_queue->channel->n_rx_tobe_disc;
Ben Hutchings50050872008-12-12 21:42:42 -0800782 else if (!efx->loopback_selftest) {
783 if (rx_ev_ip_hdr_chksum_err)
784 ++rx_queue->channel->n_rx_ip_hdr_chksum_err;
785 else if (rx_ev_tcp_udp_chksum_err)
786 ++rx_queue->channel->n_rx_tcp_udp_chksum_err;
787 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100788 if (rx_ev_ip_frag_err)
789 ++rx_queue->channel->n_rx_ip_frag_err;
790
791 /* The frame must be discarded if any of these are true. */
792 *discard = (rx_ev_eth_crc_err | rx_ev_frm_trunc | rx_ev_drib_nib |
793 rx_ev_tobe_disc | rx_ev_pause_frm);
794
795 /* TOBE_DISC is expected on unicast mismatches; don't print out an
796 * error message. FRM_TRUNC indicates RXDP dropped the packet due
797 * to a FIFO overflow.
798 */
799#ifdef EFX_ENABLE_DEBUG
800 if (rx_ev_other_err) {
801 EFX_INFO_RL(efx, " RX queue %d unexpected RX event "
Ben Hutchings5b39fe32008-09-01 12:46:03 +0100802 EFX_QWORD_FMT "%s%s%s%s%s%s%s%s\n",
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803 rx_queue->queue, EFX_QWORD_VAL(*event),
804 rx_ev_buf_owner_id_err ? " [OWNER_ID_ERR]" : "",
805 rx_ev_ip_hdr_chksum_err ?
806 " [IP_HDR_CHKSUM_ERR]" : "",
807 rx_ev_tcp_udp_chksum_err ?
808 " [TCP_UDP_CHKSUM_ERR]" : "",
809 rx_ev_eth_crc_err ? " [ETH_CRC_ERR]" : "",
810 rx_ev_frm_trunc ? " [FRM_TRUNC]" : "",
811 rx_ev_drib_nib ? " [DRIB_NIB]" : "",
812 rx_ev_tobe_disc ? " [TOBE_DISC]" : "",
Ben Hutchings5b39fe32008-09-01 12:46:03 +0100813 rx_ev_pause_frm ? " [PAUSE]" : "");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100814 }
815#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100816}
817
818/* Handle receive events that are not in-order. */
819static void falcon_handle_rx_bad_index(struct efx_rx_queue *rx_queue,
820 unsigned index)
821{
822 struct efx_nic *efx = rx_queue->efx;
823 unsigned expected, dropped;
824
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000825 expected = rx_queue->removed_count & EFX_RXQ_MASK;
826 dropped = (index - expected) & EFX_RXQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827 EFX_INFO(efx, "dropped %d events (index=%d expected=%d)\n",
828 dropped, index, expected);
829
830 efx_schedule_reset(efx, EFX_WORKAROUND_5676(efx) ?
831 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
832}
833
834/* Handle a packet received event
835 *
836 * Falcon silicon gives a "discard" flag if it's a unicast packet with the
837 * wrong destination address
838 * Also "is multicast" and "matches multicast filter" flags can be used to
839 * discard non-matching multicast packets.
840 */
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100841static void falcon_handle_rx_event(struct efx_channel *channel,
842 const efx_qword_t *event)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100843{
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100844 unsigned int rx_ev_desc_ptr, rx_ev_byte_cnt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100845 unsigned int rx_ev_hdr_type, rx_ev_mcast_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100846 unsigned expected_ptr;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100847 bool rx_ev_pkt_ok, discard = false, checksummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100848 struct efx_rx_queue *rx_queue;
849 struct efx_nic *efx = channel->efx;
850
851 /* Basic packet information */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000852 rx_ev_byte_cnt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_BYTE_CNT);
853 rx_ev_pkt_ok = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_OK);
854 rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
855 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_JUMBO_CONT));
856 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_SOP) != 1);
857 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_Q_LABEL) !=
858 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100859
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100860 rx_queue = &efx->rx_queue[channel->channel];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100861
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000862 rx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_DESC_PTR);
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000863 expected_ptr = rx_queue->removed_count & EFX_RXQ_MASK;
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100864 if (unlikely(rx_ev_desc_ptr != expected_ptr))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100865 falcon_handle_rx_bad_index(rx_queue, rx_ev_desc_ptr);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100866
867 if (likely(rx_ev_pkt_ok)) {
868 /* If packet is marked as OK and packet type is TCP/IPv4 or
869 * UDP/IPv4, then we can rely on the hardware checksum.
870 */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000871 checksummed =
872 rx_ev_hdr_type == FSE_AB_RX_EV_HDR_TYPE_IPV4_TCP ||
873 rx_ev_hdr_type == FSE_AB_RX_EV_HDR_TYPE_IPV4_UDP;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100874 } else {
875 falcon_handle_rx_not_ok(rx_queue, event, &rx_ev_pkt_ok,
Ben Hutchings5b39fe32008-09-01 12:46:03 +0100876 &discard);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100877 checksummed = false;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878 }
879
880 /* Detect multicast packets that didn't match the filter */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000881 rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100882 if (rx_ev_mcast_pkt) {
883 unsigned int rx_ev_mcast_hash_match =
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000884 EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_HASH_MATCH);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100885
886 if (unlikely(!rx_ev_mcast_hash_match))
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100887 discard = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100888 }
889
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000890 channel->irq_mod_score += 2;
891
Ben Hutchings8ceee662008-04-27 12:55:59 +0100892 /* Handle received packet */
893 efx_rx_packet(rx_queue, rx_ev_desc_ptr, rx_ev_byte_cnt,
894 checksummed, discard);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100895}
896
897/* Global events are basically PHY events */
898static void falcon_handle_global_event(struct efx_channel *channel,
899 efx_qword_t *event)
900{
901 struct efx_nic *efx = channel->efx;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800902 bool handled = false;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100903
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000904 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
905 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
906 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR)) {
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800907 efx->phy_op->clear_interrupt(efx);
908 queue_work(efx->workqueue, &efx->phy_work);
909 handled = true;
910 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100911
Ben Hutchings55668612008-05-16 21:16:10 +0100912 if ((falcon_rev(efx) >= FALCON_REV_B0) &&
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000913 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800914 queue_work(efx->workqueue, &efx->mac_work);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100915 handled = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100916 }
917
Ben Hutchings56241ce2009-10-23 08:30:06 +0000918 if (falcon_rev(efx) <= FALCON_REV_A1 ?
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000919 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
920 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100921 EFX_ERR(efx, "channel %d seen global RX_RESET "
922 "event. Resetting.\n", channel->channel);
923
924 atomic_inc(&efx->rx_reset);
925 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
926 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100927 handled = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100928 }
929
930 if (!handled)
931 EFX_ERR(efx, "channel %d unknown global event "
932 EFX_QWORD_FMT "\n", channel->channel,
933 EFX_QWORD_VAL(*event));
934}
935
936static void falcon_handle_driver_event(struct efx_channel *channel,
937 efx_qword_t *event)
938{
939 struct efx_nic *efx = channel->efx;
940 unsigned int ev_sub_code;
941 unsigned int ev_sub_data;
942
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000943 ev_sub_code = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBCODE);
944 ev_sub_data = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945
946 switch (ev_sub_code) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000947 case FSE_AZ_TX_DESCQ_FLS_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100948 EFX_TRACE(efx, "channel %d TXQ %d flushed\n",
949 channel->channel, ev_sub_data);
950 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000951 case FSE_AZ_RX_DESCQ_FLS_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100952 EFX_TRACE(efx, "channel %d RXQ %d flushed\n",
953 channel->channel, ev_sub_data);
954 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000955 case FSE_AZ_EVQ_INIT_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100956 EFX_LOG(efx, "channel %d EVQ %d initialised\n",
957 channel->channel, ev_sub_data);
958 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000959 case FSE_AZ_SRM_UPD_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100960 EFX_TRACE(efx, "channel %d SRAM update done\n",
961 channel->channel);
962 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000963 case FSE_AZ_WAKE_UP_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100964 EFX_TRACE(efx, "channel %d RXQ %d wakeup event\n",
965 channel->channel, ev_sub_data);
966 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000967 case FSE_AZ_TIMER_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100968 EFX_TRACE(efx, "channel %d RX queue %d timer expired\n",
969 channel->channel, ev_sub_data);
970 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000971 case FSE_AA_RX_RECOVER_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100972 EFX_ERR(efx, "channel %d seen DRIVER RX_RESET event. "
973 "Resetting.\n", channel->channel);
Ben Hutchings05e3ec02008-05-07 13:00:39 +0100974 atomic_inc(&efx->rx_reset);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100975 efx_schedule_reset(efx,
976 EFX_WORKAROUND_6555(efx) ?
977 RESET_TYPE_RX_RECOVERY :
978 RESET_TYPE_DISABLE);
979 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000980 case FSE_BZ_RX_DSC_ERROR_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100981 EFX_ERR(efx, "RX DMA Q %d reports descriptor fetch error."
982 " RX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
983 efx_schedule_reset(efx, RESET_TYPE_RX_DESC_FETCH);
984 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000985 case FSE_BZ_TX_DSC_ERROR_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100986 EFX_ERR(efx, "TX DMA Q %d reports descriptor fetch error."
987 " TX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
988 efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
989 break;
990 default:
991 EFX_TRACE(efx, "channel %d unknown driver event code %d "
992 "data %04x\n", channel->channel, ev_sub_code,
993 ev_sub_data);
994 break;
995 }
996}
997
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100998int falcon_process_eventq(struct efx_channel *channel, int rx_quota)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100999{
1000 unsigned int read_ptr;
1001 efx_qword_t event, *p_event;
1002 int ev_code;
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001003 int rx_packets = 0;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001004
1005 read_ptr = channel->eventq_read_ptr;
1006
1007 do {
1008 p_event = falcon_event(channel, read_ptr);
1009 event = *p_event;
1010
1011 if (!falcon_event_present(&event))
1012 /* End of events */
1013 break;
1014
1015 EFX_TRACE(channel->efx, "channel %d event is "EFX_QWORD_FMT"\n",
1016 channel->channel, EFX_QWORD_VAL(event));
1017
1018 /* Clear this event by marking it all ones */
1019 EFX_SET_QWORD(*p_event);
1020
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001021 ev_code = EFX_QWORD_FIELD(event, FSF_AZ_EV_CODE);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001022
1023 switch (ev_code) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001024 case FSE_AZ_EV_CODE_RX_EV:
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001025 falcon_handle_rx_event(channel, &event);
1026 ++rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001027 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001028 case FSE_AZ_EV_CODE_TX_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001029 falcon_handle_tx_event(channel, &event);
1030 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001031 case FSE_AZ_EV_CODE_DRV_GEN_EV:
1032 channel->eventq_magic = EFX_QWORD_FIELD(
1033 event, FSF_AZ_DRV_GEN_EV_MAGIC);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001034 EFX_LOG(channel->efx, "channel %d received generated "
1035 "event "EFX_QWORD_FMT"\n", channel->channel,
1036 EFX_QWORD_VAL(event));
1037 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001038 case FSE_AZ_EV_CODE_GLOBAL_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001039 falcon_handle_global_event(channel, &event);
1040 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001041 case FSE_AZ_EV_CODE_DRIVER_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001042 falcon_handle_driver_event(channel, &event);
1043 break;
1044 default:
1045 EFX_ERR(channel->efx, "channel %d unknown event type %d"
1046 " (data " EFX_QWORD_FMT ")\n", channel->channel,
1047 ev_code, EFX_QWORD_VAL(event));
1048 }
1049
1050 /* Increment read pointer */
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001051 read_ptr = (read_ptr + 1) & EFX_EVQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001052
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001053 } while (rx_packets < rx_quota);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001054
1055 channel->eventq_read_ptr = read_ptr;
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001056 return rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001057}
1058
1059void falcon_set_int_moderation(struct efx_channel *channel)
1060{
1061 efx_dword_t timer_cmd;
1062 struct efx_nic *efx = channel->efx;
1063
1064 /* Set timer register */
1065 if (channel->irq_moderation) {
1066 /* Round to resolution supported by hardware. The value we
1067 * program is based at 0. So actual interrupt moderation
1068 * achieved is ((x + 1) * res).
1069 */
Ben Hutchings6fb70fd2009-03-20 13:30:37 +00001070 channel->irq_moderation -= (channel->irq_moderation %
1071 FALCON_IRQ_MOD_RESOLUTION);
1072 if (channel->irq_moderation < FALCON_IRQ_MOD_RESOLUTION)
1073 channel->irq_moderation = FALCON_IRQ_MOD_RESOLUTION;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001074 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001075 FRF_AB_TC_TIMER_MODE,
1076 FFE_BB_TIMER_MODE_INT_HLDOFF,
1077 FRF_AB_TC_TIMER_VAL,
Ben Hutchings6fb70fd2009-03-20 13:30:37 +00001078 channel->irq_moderation /
1079 FALCON_IRQ_MOD_RESOLUTION - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001080 } else {
1081 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001082 FRF_AB_TC_TIMER_MODE,
1083 FFE_BB_TIMER_MODE_DIS,
1084 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001085 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001086 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001087 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
1088 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001089
1090}
1091
1092/* Allocate buffer table entries for event queue */
1093int falcon_probe_eventq(struct efx_channel *channel)
1094{
1095 struct efx_nic *efx = channel->efx;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001096 BUILD_BUG_ON(EFX_EVQ_SIZE < 512 || EFX_EVQ_SIZE > 32768 ||
1097 EFX_EVQ_SIZE & EFX_EVQ_MASK);
1098 return falcon_alloc_special_buffer(efx, &channel->eventq,
1099 EFX_EVQ_SIZE * sizeof(efx_qword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001100}
1101
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +01001102void falcon_init_eventq(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001103{
1104 efx_oword_t evq_ptr;
1105 struct efx_nic *efx = channel->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001106
1107 EFX_LOG(efx, "channel %d event queue in special buffers %d-%d\n",
1108 channel->channel, channel->eventq.index,
1109 channel->eventq.index + channel->eventq.entries - 1);
1110
1111 /* Pin event queue buffer */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +01001112 falcon_init_special_buffer(efx, &channel->eventq);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001113
1114 /* Fill event queue with all ones (i.e. empty events) */
1115 memset(channel->eventq.addr, 0xff, channel->eventq.len);
1116
1117 /* Push event queue to card */
1118 EFX_POPULATE_OWORD_3(evq_ptr,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001119 FRF_AZ_EVQ_EN, 1,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001120 FRF_AZ_EVQ_SIZE, __ffs(channel->eventq.entries),
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001121 FRF_AZ_EVQ_BUF_BASE_ID, channel->eventq.index);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001122 efx_writeo_table(efx, &evq_ptr, efx->type->evq_ptr_tbl_base,
1123 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001124
1125 falcon_set_int_moderation(channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001126}
1127
1128void falcon_fini_eventq(struct efx_channel *channel)
1129{
1130 efx_oword_t eventq_ptr;
1131 struct efx_nic *efx = channel->efx;
1132
1133 /* Remove event queue from card */
1134 EFX_ZERO_OWORD(eventq_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001135 efx_writeo_table(efx, &eventq_ptr, efx->type->evq_ptr_tbl_base,
1136 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001137
1138 /* Unpin event queue */
1139 falcon_fini_special_buffer(efx, &channel->eventq);
1140}
1141
1142/* Free buffers backing event queue */
1143void falcon_remove_eventq(struct efx_channel *channel)
1144{
1145 falcon_free_special_buffer(channel->efx, &channel->eventq);
1146}
1147
1148
1149/* Generates a test event on the event queue. A subsequent call to
1150 * process_eventq() should pick up the event and place the value of
1151 * "magic" into channel->eventq_magic;
1152 */
1153void falcon_generate_test_event(struct efx_channel *channel, unsigned int magic)
1154{
1155 efx_qword_t test_event;
1156
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001157 EFX_POPULATE_QWORD_2(test_event, FSF_AZ_EV_CODE,
1158 FSE_AZ_EV_CODE_DRV_GEN_EV,
1159 FSF_AZ_DRV_GEN_EV_MAGIC, magic);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001160 falcon_generate_event(channel, &test_event);
1161}
1162
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001163void falcon_sim_phy_event(struct efx_nic *efx)
1164{
1165 efx_qword_t phy_event;
1166
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001167 EFX_POPULATE_QWORD_1(phy_event, FSF_AZ_EV_CODE,
1168 FSE_AZ_EV_CODE_GLOBAL_EV);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001169 if (EFX_IS10G(efx))
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001170 EFX_SET_QWORD_FIELD(phy_event, FSF_AB_GLB_EV_XG_PHY0_INTR, 1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001171 else
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001172 EFX_SET_QWORD_FIELD(phy_event, FSF_AB_GLB_EV_G_PHY0_INTR, 1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001173
1174 falcon_generate_event(&efx->channel[0], &phy_event);
1175}
1176
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001177/**************************************************************************
1178 *
1179 * Flush handling
1180 *
1181 **************************************************************************/
1182
1183
1184static void falcon_poll_flush_events(struct efx_nic *efx)
1185{
1186 struct efx_channel *channel = &efx->channel[0];
1187 struct efx_tx_queue *tx_queue;
1188 struct efx_rx_queue *rx_queue;
Ben Hutchings4720bc62009-03-04 10:01:15 +00001189 unsigned int read_ptr = channel->eventq_read_ptr;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001190 unsigned int end_ptr = (read_ptr - 1) & EFX_EVQ_MASK;
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001191
Ben Hutchings4720bc62009-03-04 10:01:15 +00001192 do {
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001193 efx_qword_t *event = falcon_event(channel, read_ptr);
1194 int ev_code, ev_sub_code, ev_queue;
1195 bool ev_failed;
Ben Hutchings4720bc62009-03-04 10:01:15 +00001196
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001197 if (!falcon_event_present(event))
1198 break;
1199
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001200 ev_code = EFX_QWORD_FIELD(*event, FSF_AZ_EV_CODE);
1201 ev_sub_code = EFX_QWORD_FIELD(*event,
1202 FSF_AZ_DRIVER_EV_SUBCODE);
1203 if (ev_code == FSE_AZ_EV_CODE_DRIVER_EV &&
1204 ev_sub_code == FSE_AZ_TX_DESCQ_FLS_DONE_EV) {
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001205 ev_queue = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001206 FSF_AZ_DRIVER_EV_SUBDATA);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001207 if (ev_queue < EFX_TX_QUEUE_COUNT) {
1208 tx_queue = efx->tx_queue + ev_queue;
1209 tx_queue->flushed = true;
1210 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001211 } else if (ev_code == FSE_AZ_EV_CODE_DRIVER_EV &&
1212 ev_sub_code == FSE_AZ_RX_DESCQ_FLS_DONE_EV) {
1213 ev_queue = EFX_QWORD_FIELD(
1214 *event, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
1215 ev_failed = EFX_QWORD_FIELD(
1216 *event, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001217 if (ev_queue < efx->n_rx_queues) {
1218 rx_queue = efx->rx_queue + ev_queue;
1219
1220 /* retry the rx flush */
1221 if (ev_failed)
1222 falcon_flush_rx_queue(rx_queue);
1223 else
1224 rx_queue->flushed = true;
1225 }
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001226 }
1227
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001228 read_ptr = (read_ptr + 1) & EFX_EVQ_MASK;
Ben Hutchings4720bc62009-03-04 10:01:15 +00001229 } while (read_ptr != end_ptr);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001230}
1231
1232/* Handle tx and rx flushes at the same time, since they run in
1233 * parallel in the hardware and there's no reason for us to
1234 * serialise them */
1235int falcon_flush_queues(struct efx_nic *efx)
1236{
1237 struct efx_rx_queue *rx_queue;
1238 struct efx_tx_queue *tx_queue;
1239 int i;
1240 bool outstanding;
1241
1242 /* Issue flush requests */
1243 efx_for_each_tx_queue(tx_queue, efx) {
1244 tx_queue->flushed = false;
1245 falcon_flush_tx_queue(tx_queue);
1246 }
1247 efx_for_each_rx_queue(rx_queue, efx) {
1248 rx_queue->flushed = false;
1249 falcon_flush_rx_queue(rx_queue);
1250 }
1251
1252 /* Poll the evq looking for flush completions. Since we're not pushing
1253 * any more rx or tx descriptors at this point, we're in no danger of
1254 * overflowing the evq whilst we wait */
1255 for (i = 0; i < FALCON_FLUSH_POLL_COUNT; ++i) {
1256 msleep(FALCON_FLUSH_INTERVAL);
1257 falcon_poll_flush_events(efx);
1258
1259 /* Check if every queue has been succesfully flushed */
1260 outstanding = false;
1261 efx_for_each_tx_queue(tx_queue, efx)
1262 outstanding |= !tx_queue->flushed;
1263 efx_for_each_rx_queue(rx_queue, efx)
1264 outstanding |= !rx_queue->flushed;
1265 if (!outstanding)
1266 return 0;
1267 }
1268
1269 /* Mark the queues as all flushed. We're going to return failure
1270 * leading to a reset, or fake up success anyway. "flushed" now
1271 * indicates that we tried to flush. */
1272 efx_for_each_tx_queue(tx_queue, efx) {
1273 if (!tx_queue->flushed)
1274 EFX_ERR(efx, "tx queue %d flush command timed out\n",
1275 tx_queue->queue);
1276 tx_queue->flushed = true;
1277 }
1278 efx_for_each_rx_queue(rx_queue, efx) {
1279 if (!rx_queue->flushed)
1280 EFX_ERR(efx, "rx queue %d flush command timed out\n",
1281 rx_queue->queue);
1282 rx_queue->flushed = true;
1283 }
1284
1285 if (EFX_WORKAROUND_7803(efx))
1286 return 0;
1287
1288 return -ETIMEDOUT;
1289}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001290
1291/**************************************************************************
1292 *
1293 * Falcon hardware interrupts
1294 * The hardware interrupt handler does very little work; all the event
1295 * queue processing is carried out by per-channel tasklets.
1296 *
1297 **************************************************************************/
1298
1299/* Enable/disable/generate Falcon interrupts */
1300static inline void falcon_interrupts(struct efx_nic *efx, int enabled,
1301 int force)
1302{
1303 efx_oword_t int_en_reg_ker;
1304
1305 EFX_POPULATE_OWORD_2(int_en_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001306 FRF_AZ_KER_INT_KER, force,
1307 FRF_AZ_DRV_INT_EN_KER, enabled);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001308 efx_writeo(efx, &int_en_reg_ker, FR_AZ_INT_EN_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001309}
1310
1311void falcon_enable_interrupts(struct efx_nic *efx)
1312{
1313 efx_oword_t int_adr_reg_ker;
1314 struct efx_channel *channel;
1315
1316 EFX_ZERO_OWORD(*((efx_oword_t *) efx->irq_status.addr));
1317 wmb(); /* Ensure interrupt vector is clear before interrupts enabled */
1318
1319 /* Program address */
1320 EFX_POPULATE_OWORD_2(int_adr_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001321 FRF_AZ_NORM_INT_VEC_DIS_KER,
1322 EFX_INT_MODE_USE_MSI(efx),
1323 FRF_AZ_INT_ADR_KER, efx->irq_status.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001324 efx_writeo(efx, &int_adr_reg_ker, FR_AZ_INT_ADR_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001325
1326 /* Enable interrupts */
1327 falcon_interrupts(efx, 1, 0);
1328
1329 /* Force processing of all the channels to get the EVQ RPTRs up to
1330 date */
Ben Hutchings64ee3122008-09-01 12:47:38 +01001331 efx_for_each_channel(channel, efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001332 efx_schedule_channel(channel);
1333}
1334
1335void falcon_disable_interrupts(struct efx_nic *efx)
1336{
1337 /* Disable interrupts */
1338 falcon_interrupts(efx, 0, 0);
1339}
1340
1341/* Generate a Falcon test interrupt
1342 * Interrupt must already have been enabled, otherwise nasty things
1343 * may happen.
1344 */
1345void falcon_generate_interrupt(struct efx_nic *efx)
1346{
1347 falcon_interrupts(efx, 1, 1);
1348}
1349
1350/* Acknowledge a legacy interrupt from Falcon
1351 *
1352 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
1353 *
1354 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
1355 * BIU. Interrupt acknowledge is read sensitive so must write instead
1356 * (then read to ensure the BIU collector is flushed)
1357 *
1358 * NB most hardware supports MSI interrupts
1359 */
1360static inline void falcon_irq_ack_a1(struct efx_nic *efx)
1361{
1362 efx_dword_t reg;
1363
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001364 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001365 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
1366 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001367}
1368
1369/* Process a fatal interrupt
1370 * Disable bus mastering ASAP and schedule a reset
1371 */
1372static irqreturn_t falcon_fatal_interrupt(struct efx_nic *efx)
1373{
1374 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001375 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001376 efx_oword_t fatal_intr;
1377 int error, mem_perr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001378
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001379 efx_reado(efx, &fatal_intr, FR_AZ_FATAL_INTR_KER);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001380 error = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_FATAL_INTR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001381
1382 EFX_ERR(efx, "SYSTEM ERROR " EFX_OWORD_FMT " status "
1383 EFX_OWORD_FMT ": %s\n", EFX_OWORD_VAL(*int_ker),
1384 EFX_OWORD_VAL(fatal_intr),
1385 error ? "disabling bus mastering" : "no recognised error");
1386 if (error == 0)
1387 goto out;
1388
1389 /* If this is a memory parity error dump which blocks are offending */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001390 mem_perr = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_MEM_PERR_INT_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001391 if (mem_perr) {
1392 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001393 efx_reado(efx, &reg, FR_AZ_MEM_STAT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001394 EFX_ERR(efx, "SYSTEM ERROR: memory parity error "
1395 EFX_OWORD_FMT "\n", EFX_OWORD_VAL(reg));
1396 }
1397
Ben Hutchings0a62f1a2008-09-01 12:50:14 +01001398 /* Disable both devices */
Ben Hutchingsef1bba22008-12-23 03:09:53 +00001399 pci_clear_master(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001400 if (FALCON_IS_DUAL_FUNC(efx))
Ben Hutchingsef1bba22008-12-23 03:09:53 +00001401 pci_clear_master(nic_data->pci_dev2);
Ben Hutchings0a62f1a2008-09-01 12:50:14 +01001402 falcon_disable_interrupts(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001403
Ben Hutchings2c3c3d02009-03-04 10:01:57 +00001404 /* Count errors and reset or disable the NIC accordingly */
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001405 if (efx->int_error_count == 0 ||
1406 time_after(jiffies, efx->int_error_expire)) {
1407 efx->int_error_count = 0;
1408 efx->int_error_expire =
Ben Hutchings2c3c3d02009-03-04 10:01:57 +00001409 jiffies + FALCON_INT_ERROR_EXPIRE * HZ;
1410 }
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001411 if (++efx->int_error_count < FALCON_MAX_INT_ERRORS) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001412 EFX_ERR(efx, "SYSTEM ERROR - reset scheduled\n");
1413 efx_schedule_reset(efx, RESET_TYPE_INT_ERROR);
1414 } else {
1415 EFX_ERR(efx, "SYSTEM ERROR - max number of errors seen."
1416 "NIC will be disabled\n");
1417 efx_schedule_reset(efx, RESET_TYPE_DISABLE);
1418 }
1419out:
1420 return IRQ_HANDLED;
1421}
1422
1423/* Handle a legacy interrupt from Falcon
1424 * Acknowledges the interrupt and schedule event queue processing.
1425 */
1426static irqreturn_t falcon_legacy_interrupt_b0(int irq, void *dev_id)
1427{
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001428 struct efx_nic *efx = dev_id;
1429 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001430 irqreturn_t result = IRQ_NONE;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001431 struct efx_channel *channel;
1432 efx_dword_t reg;
1433 u32 queues;
1434 int syserr;
1435
1436 /* Read the ISR which also ACKs the interrupts */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001437 efx_readd(efx, &reg, FR_BZ_INT_ISR0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001438 queues = EFX_EXTRACT_DWORD(reg, 0, 31);
1439
1440 /* Check to see if we have a serious error condition */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001441 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001442 if (unlikely(syserr))
1443 return falcon_fatal_interrupt(efx);
1444
Ben Hutchings8ceee662008-04-27 12:55:59 +01001445 /* Schedule processing of any interrupting queues */
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001446 efx_for_each_channel(channel, efx) {
1447 if ((queues & 1) ||
1448 falcon_event_present(
1449 falcon_event(channel, channel->eventq_read_ptr))) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001450 efx_schedule_channel(channel);
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001451 result = IRQ_HANDLED;
1452 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001453 queues >>= 1;
1454 }
1455
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001456 if (result == IRQ_HANDLED) {
1457 efx->last_irq_cpu = raw_smp_processor_id();
1458 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
1459 irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
1460 }
1461
1462 return result;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001463}
1464
1465
1466static irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
1467{
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001468 struct efx_nic *efx = dev_id;
1469 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001470 struct efx_channel *channel;
1471 int syserr;
1472 int queues;
1473
1474 /* Check to see if this is our interrupt. If it isn't, we
1475 * exit without having touched the hardware.
1476 */
1477 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
1478 EFX_TRACE(efx, "IRQ %d on CPU %d not for me\n", irq,
1479 raw_smp_processor_id());
1480 return IRQ_NONE;
1481 }
1482 efx->last_irq_cpu = raw_smp_processor_id();
1483 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1484 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1485
1486 /* Check to see if we have a serious error condition */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001487 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001488 if (unlikely(syserr))
1489 return falcon_fatal_interrupt(efx);
1490
1491 /* Determine interrupting queues, clear interrupt status
1492 * register and acknowledge the device interrupt.
1493 */
1494 BUILD_BUG_ON(INT_EVQS_WIDTH > EFX_MAX_CHANNELS);
1495 queues = EFX_OWORD_FIELD(*int_ker, INT_EVQS);
1496 EFX_ZERO_OWORD(*int_ker);
1497 wmb(); /* Ensure the vector is cleared before interrupt ack */
1498 falcon_irq_ack_a1(efx);
1499
1500 /* Schedule processing of any interrupting queues */
1501 channel = &efx->channel[0];
1502 while (queues) {
1503 if (queues & 0x01)
1504 efx_schedule_channel(channel);
1505 channel++;
1506 queues >>= 1;
1507 }
1508
1509 return IRQ_HANDLED;
1510}
1511
1512/* Handle an MSI interrupt from Falcon
1513 *
1514 * Handle an MSI hardware interrupt. This routine schedules event
1515 * queue processing. No interrupt acknowledgement cycle is necessary.
1516 * Also, we never need to check that the interrupt is for us, since
1517 * MSI interrupts cannot be shared.
1518 */
1519static irqreturn_t falcon_msi_interrupt(int irq, void *dev_id)
1520{
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001521 struct efx_channel *channel = dev_id;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001522 struct efx_nic *efx = channel->efx;
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001523 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001524 int syserr;
1525
1526 efx->last_irq_cpu = raw_smp_processor_id();
1527 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1528 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1529
1530 /* Check to see if we have a serious error condition */
1531 syserr = EFX_OWORD_FIELD(*int_ker, FATAL_INT);
1532 if (unlikely(syserr))
1533 return falcon_fatal_interrupt(efx);
1534
1535 /* Schedule processing of the channel */
1536 efx_schedule_channel(channel);
1537
1538 return IRQ_HANDLED;
1539}
1540
1541
1542/* Setup RSS indirection table.
1543 * This maps from the hash value of the packet to RXQ
1544 */
1545static void falcon_setup_rss_indir_table(struct efx_nic *efx)
1546{
1547 int i = 0;
1548 unsigned long offset;
1549 efx_dword_t dword;
1550
Ben Hutchings55668612008-05-16 21:16:10 +01001551 if (falcon_rev(efx) < FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001552 return;
1553
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001554 for (offset = FR_BZ_RX_INDIRECTION_TBL;
1555 offset < FR_BZ_RX_INDIRECTION_TBL + 0x800;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001556 offset += 0x10) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001557 EFX_POPULATE_DWORD_1(dword, FRF_BZ_IT_QUEUE,
Ben Hutchings8831da72008-09-01 12:47:48 +01001558 i % efx->n_rx_queues);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001559 efx_writed(efx, &dword, offset);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001560 i++;
1561 }
1562}
1563
1564/* Hook interrupt handler(s)
1565 * Try MSI and then legacy interrupts.
1566 */
1567int falcon_init_interrupt(struct efx_nic *efx)
1568{
1569 struct efx_channel *channel;
1570 int rc;
1571
1572 if (!EFX_INT_MODE_USE_MSI(efx)) {
1573 irq_handler_t handler;
Ben Hutchings55668612008-05-16 21:16:10 +01001574 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001575 handler = falcon_legacy_interrupt_b0;
1576 else
1577 handler = falcon_legacy_interrupt_a1;
1578
1579 rc = request_irq(efx->legacy_irq, handler, IRQF_SHARED,
1580 efx->name, efx);
1581 if (rc) {
1582 EFX_ERR(efx, "failed to hook legacy IRQ %d\n",
1583 efx->pci_dev->irq);
1584 goto fail1;
1585 }
1586 return 0;
1587 }
1588
1589 /* Hook MSI or MSI-X interrupt */
Ben Hutchings64ee3122008-09-01 12:47:38 +01001590 efx_for_each_channel(channel, efx) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001591 rc = request_irq(channel->irq, falcon_msi_interrupt,
1592 IRQF_PROBE_SHARED, /* Not shared */
Ben Hutchings56536e92008-12-12 21:37:02 -08001593 channel->name, channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001594 if (rc) {
1595 EFX_ERR(efx, "failed to hook IRQ %d\n", channel->irq);
1596 goto fail2;
1597 }
1598 }
1599
1600 return 0;
1601
1602 fail2:
Ben Hutchings64ee3122008-09-01 12:47:38 +01001603 efx_for_each_channel(channel, efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001604 free_irq(channel->irq, channel);
1605 fail1:
1606 return rc;
1607}
1608
1609void falcon_fini_interrupt(struct efx_nic *efx)
1610{
1611 struct efx_channel *channel;
1612 efx_oword_t reg;
1613
1614 /* Disable MSI/MSI-X interrupts */
Ben Hutchings64ee3122008-09-01 12:47:38 +01001615 efx_for_each_channel(channel, efx) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001616 if (channel->irq)
1617 free_irq(channel->irq, channel);
Ben Hutchingsb3475642008-05-16 21:15:49 +01001618 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001619
1620 /* ACK legacy interrupt */
Ben Hutchings55668612008-05-16 21:16:10 +01001621 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001622 efx_reado(efx, &reg, FR_BZ_INT_ISR0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001623 else
1624 falcon_irq_ack_a1(efx);
1625
1626 /* Disable legacy interrupt */
1627 if (efx->legacy_irq)
1628 free_irq(efx->legacy_irq, efx);
1629}
1630
1631/**************************************************************************
1632 *
1633 * EEPROM/flash
1634 *
1635 **************************************************************************
1636 */
1637
Ben Hutchings23d30f02008-12-12 21:56:11 -08001638#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001639
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001640static int falcon_spi_poll(struct efx_nic *efx)
1641{
1642 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001643 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001644 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001645}
1646
Ben Hutchings8ceee662008-04-27 12:55:59 +01001647/* Wait for SPI command completion */
1648static int falcon_spi_wait(struct efx_nic *efx)
1649{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001650 /* Most commands will finish quickly, so we start polling at
1651 * very short intervals. Sometimes the command may have to
1652 * wait for VPD or expansion ROM access outside of our
1653 * control, so we allow up to 100 ms. */
1654 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
1655 int i;
1656
1657 for (i = 0; i < 10; i++) {
1658 if (!falcon_spi_poll(efx))
1659 return 0;
1660 udelay(10);
1661 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001662
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001663 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001664 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001665 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001666 if (time_after_eq(jiffies, timeout)) {
1667 EFX_ERR(efx, "timed out waiting for SPI\n");
1668 return -ETIMEDOUT;
1669 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001670 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001671 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001672}
1673
Ben Hutchingsf4150722008-11-04 20:34:28 +00001674int falcon_spi_cmd(const struct efx_spi_device *spi,
1675 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -08001676 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001677{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001678 struct efx_nic *efx = spi->efx;
1679 bool addressed = (address >= 0);
1680 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001681 efx_oword_t reg;
1682 int rc;
1683
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001684 /* Input validation */
1685 if (len > FALCON_SPI_MAX_LEN)
1686 return -EINVAL;
Ben Hutchingsf4150722008-11-04 20:34:28 +00001687 BUG_ON(!mutex_is_locked(&efx->spi_lock));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001688
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001689 /* Check that previous command is not still running */
1690 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001691 if (rc)
1692 return rc;
1693
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001694 /* Program address register, if we have an address */
1695 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001696 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001697 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001698 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001699
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001700 /* Program data register, if we have data */
1701 if (in != NULL) {
1702 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001703 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001704 }
1705
1706 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001707 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001708 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
1709 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
1710 FRF_AB_EE_SPI_HCMD_DABCNT, len,
1711 FRF_AB_EE_SPI_HCMD_READ, reading,
1712 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
1713 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001714 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001715 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001716 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001717
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001718 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001719 rc = falcon_spi_wait(efx);
1720 if (rc)
1721 return rc;
1722
1723 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001724 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001725 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001726 memcpy(out, &reg, len);
1727 }
1728
Ben Hutchings8ceee662008-04-27 12:55:59 +01001729 return 0;
1730}
1731
Ben Hutchings23d30f02008-12-12 21:56:11 -08001732static size_t
1733falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001734{
1735 return min(FALCON_SPI_MAX_LEN,
1736 (spi->block_size - (start & (spi->block_size - 1))));
1737}
1738
1739static inline u8
1740efx_spi_munge_command(const struct efx_spi_device *spi,
1741 const u8 command, const unsigned int address)
1742{
1743 return command | (((address >> 8) & spi->munge_address) << 3);
1744}
1745
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001746/* Wait up to 10 ms for buffered write completion */
1747int falcon_spi_wait_write(const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001748{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001749 struct efx_nic *efx = spi->efx;
1750 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001751 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001752 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001753
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001754 for (;;) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001755 rc = falcon_spi_cmd(spi, SPI_RDSR, -1, NULL,
1756 &status, sizeof(status));
1757 if (rc)
1758 return rc;
1759 if (!(status & SPI_STATUS_NRDY))
1760 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001761 if (time_after_eq(jiffies, timeout)) {
1762 EFX_ERR(efx, "SPI write timeout on device %d"
1763 " last status=0x%02x\n",
1764 spi->device_id, status);
1765 return -ETIMEDOUT;
1766 }
1767 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001768 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001769}
1770
1771int falcon_spi_read(const struct efx_spi_device *spi, loff_t start,
1772 size_t len, size_t *retlen, u8 *buffer)
1773{
Ben Hutchings23d30f02008-12-12 21:56:11 -08001774 size_t block_len, pos = 0;
1775 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001776 int rc = 0;
1777
1778 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -08001779 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001780
1781 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
1782 rc = falcon_spi_cmd(spi, command, start + pos, NULL,
1783 buffer + pos, block_len);
1784 if (rc)
1785 break;
1786 pos += block_len;
1787
1788 /* Avoid locking up the system */
1789 cond_resched();
1790 if (signal_pending(current)) {
1791 rc = -EINTR;
1792 break;
1793 }
1794 }
1795
1796 if (retlen)
1797 *retlen = pos;
1798 return rc;
1799}
1800
1801int falcon_spi_write(const struct efx_spi_device *spi, loff_t start,
1802 size_t len, size_t *retlen, const u8 *buffer)
1803{
1804 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -08001805 size_t block_len, pos = 0;
1806 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001807 int rc = 0;
1808
1809 while (pos < len) {
1810 rc = falcon_spi_cmd(spi, SPI_WREN, -1, NULL, NULL, 0);
1811 if (rc)
1812 break;
1813
Ben Hutchings23d30f02008-12-12 21:56:11 -08001814 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001815 falcon_spi_write_limit(spi, start + pos));
1816 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
1817 rc = falcon_spi_cmd(spi, command, start + pos,
1818 buffer + pos, NULL, block_len);
1819 if (rc)
1820 break;
1821
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001822 rc = falcon_spi_wait_write(spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001823 if (rc)
1824 break;
1825
1826 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
1827 rc = falcon_spi_cmd(spi, command, start + pos,
1828 NULL, verify_buffer, block_len);
1829 if (memcmp(verify_buffer, buffer + pos, block_len)) {
1830 rc = -EIO;
1831 break;
1832 }
1833
1834 pos += block_len;
1835
1836 /* Avoid locking up the system */
1837 cond_resched();
1838 if (signal_pending(current)) {
1839 rc = -EINTR;
1840 break;
1841 }
1842 }
1843
1844 if (retlen)
1845 *retlen = pos;
1846 return rc;
1847}
1848
Ben Hutchings8ceee662008-04-27 12:55:59 +01001849/**************************************************************************
1850 *
1851 * MAC wrapper
1852 *
1853 **************************************************************************
1854 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001855
1856static int falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001857{
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001858 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001859 int count;
1860
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001861 if (falcon_rev(efx) < FALCON_REV_B0) {
1862 /* It's not safe to use GLB_CTL_REG to reset the
1863 * macs, so instead use the internal MAC resets
1864 */
1865 if (!EFX_IS10G(efx)) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001866 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001867 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001868 udelay(1000);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001869
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001870 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001871 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001872 udelay(1000);
1873 return 0;
1874 } else {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001875 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001876 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001877
1878 for (count = 0; count < 10000; count++) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001879 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001880 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
1881 0)
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001882 return 0;
1883 udelay(10);
1884 }
1885
1886 EFX_ERR(efx, "timed out waiting for XMAC core reset\n");
1887 return -ETIMEDOUT;
1888 }
1889 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001890
1891 /* MAC stats will fail whilst the TX fifo is draining. Serialise
1892 * the drain sequence with the statistics fetch */
Ben Hutchings1974cc22009-01-29 18:00:07 +00001893 efx_stats_disable(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001894
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001895 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001896 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001897 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001898
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001899 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001900 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
1901 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
1902 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001903 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001904
1905 count = 0;
1906 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001907 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001908 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
1909 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
1910 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001911 EFX_LOG(efx, "Completed MAC reset after %d loops\n",
1912 count);
1913 break;
1914 }
1915 if (count > 20) {
1916 EFX_ERR(efx, "MAC reset failed\n");
1917 break;
1918 }
1919 count++;
1920 udelay(10);
1921 }
1922
Ben Hutchings1974cc22009-01-29 18:00:07 +00001923 efx_stats_enable(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001924
1925 /* If we've reset the EM block and the link is up, then
1926 * we'll have to kick the XAUI link so the PHY can recover */
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001927 if (efx->link_up && EFX_IS10G(efx) && EFX_WORKAROUND_5147(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001928 falcon_reset_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001929
1930 return 0;
1931}
1932
1933void falcon_drain_tx_fifo(struct efx_nic *efx)
1934{
1935 efx_oword_t reg;
1936
1937 if ((falcon_rev(efx) < FALCON_REV_B0) ||
1938 (efx->loopback_mode != LOOPBACK_NONE))
1939 return;
1940
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001941 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001942 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001943 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001944 return;
1945
1946 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001947}
1948
1949void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
1950{
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001951 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001952
Ben Hutchings55668612008-05-16 21:16:10 +01001953 if (falcon_rev(efx) < FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001954 return;
1955
1956 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001957 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001958 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001959 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001960
1961 if (!efx->link_up)
1962 falcon_drain_tx_fifo(efx);
1963}
1964
1965void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
1966{
1967 efx_oword_t reg;
1968 int link_speed;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001969 bool tx_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001970
Ben Hutchingsf31a45d2008-12-12 21:43:33 -08001971 switch (efx->link_speed) {
1972 case 10000: link_speed = 3; break;
1973 case 1000: link_speed = 2; break;
1974 case 100: link_speed = 1; break;
1975 default: link_speed = 0; break;
1976 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001977 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
1978 * as advertised. Disable to ensure packets are not
1979 * indefinitely held and TX queue can be flushed at any point
1980 * while the link is down. */
1981 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001982 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
1983 FRF_AB_MAC_BCAD_ACPT, 1,
1984 FRF_AB_MAC_UC_PROM, efx->promiscuous,
1985 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
1986 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001987 /* On B0, MAC backpressure can be disabled and packets get
1988 * discarded. */
Ben Hutchings55668612008-05-16 21:16:10 +01001989 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001990 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001991 !efx->link_up);
1992 }
1993
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001994 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001995
1996 /* Restore the multicast hash registers. */
1997 falcon_set_multicast_hash(efx);
1998
1999 /* Transmission of pause frames when RX crosses the threshold is
2000 * covered by RX_XOFF_MAC_EN and XM_TX_CFG_REG:XM_FCNTL.
2001 * Action on receipt of pause frames is controller by XM_DIS_FCNTL */
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08002002 tx_fc = !!(efx->link_fc & EFX_FC_TX);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002003 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002004 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, tx_fc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002005
2006 /* Unisolate the MAC -> RX */
Ben Hutchings55668612008-05-16 21:16:10 +01002007 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002008 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002009 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002010}
2011
2012int falcon_dma_stats(struct efx_nic *efx, unsigned int done_offset)
2013{
2014 efx_oword_t reg;
2015 u32 *dma_done;
2016 int i;
2017
2018 if (disable_dma_stats)
2019 return 0;
2020
2021 /* Statistics fetch will fail if the MAC is in TX drain */
Ben Hutchings55668612008-05-16 21:16:10 +01002022 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002023 efx_oword_t temp;
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002024 efx_reado(efx, &temp, FR_AB_MAC_CTRL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002025 if (EFX_OWORD_FIELD(temp, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings8ceee662008-04-27 12:55:59 +01002026 return 0;
2027 }
2028
2029 dma_done = (efx->stats_buffer.addr + done_offset);
2030 *dma_done = FALCON_STATS_NOT_DONE;
2031 wmb(); /* ensure done flag is clear */
2032
2033 /* Initiate DMA transfer of stats */
2034 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002035 FRF_AB_MAC_STAT_DMA_CMD, 1,
2036 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002037 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002038 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002039
2040 /* Wait for transfer to complete */
2041 for (i = 0; i < 400; i++) {
Ben Hutchings1d0680f2008-09-01 12:50:08 +01002042 if (*(volatile u32 *)dma_done == FALCON_STATS_DONE) {
2043 rmb(); /* Ensure the stats are valid. */
Ben Hutchings8ceee662008-04-27 12:55:59 +01002044 return 0;
Ben Hutchings1d0680f2008-09-01 12:50:08 +01002045 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002046 udelay(10);
2047 }
2048
2049 EFX_ERR(efx, "timed out waiting for statistics\n");
2050 return -ETIMEDOUT;
2051}
2052
2053/**************************************************************************
2054 *
2055 * PHY access via GMII
2056 *
2057 **************************************************************************
2058 */
2059
Ben Hutchings8ceee662008-04-27 12:55:59 +01002060/* Wait for GMII access to complete */
2061static int falcon_gmii_wait(struct efx_nic *efx)
2062{
2063 efx_dword_t md_stat;
2064 int count;
2065
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002066 /* wait upto 50ms - taken max from datasheet */
2067 for (count = 0; count < 5000; count++) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002068 efx_readd(efx, &md_stat, FR_AB_MD_STAT);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002069 if (EFX_DWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
2070 if (EFX_DWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
2071 EFX_DWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002072 EFX_ERR(efx, "error from GMII access "
2073 EFX_DWORD_FMT"\n",
2074 EFX_DWORD_VAL(md_stat));
2075 return -EIO;
2076 }
2077 return 0;
2078 }
2079 udelay(10);
2080 }
2081 EFX_ERR(efx, "timed out waiting for GMII\n");
2082 return -ETIMEDOUT;
2083}
2084
Ben Hutchings68e7f452009-04-29 08:05:08 +00002085/* Write an MDIO register of a PHY connected to Falcon. */
2086static int falcon_mdio_write(struct net_device *net_dev,
2087 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002088{
Ben Hutchings767e4682008-09-01 12:43:14 +01002089 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002090 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002091 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002092
Ben Hutchings68e7f452009-04-29 08:05:08 +00002093 EFX_REGDUMP(efx, "writing MDIO %d register %d.%d with 0x%04x\n",
2094 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002095
2096 spin_lock_bh(&efx->phy_lock);
2097
Ben Hutchings68e7f452009-04-29 08:05:08 +00002098 /* Check MDIO not currently being accessed */
2099 rc = falcon_gmii_wait(efx);
2100 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002101 goto out;
2102
2103 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002104 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002105 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002106
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002107 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
2108 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002109 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002110
2111 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002112 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002113 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002114
2115 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002116 FRF_AB_MD_WRC, 1,
2117 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002118 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002119
2120 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +00002121 rc = falcon_gmii_wait(efx);
2122 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002123 /* Abort the write operation */
2124 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002125 FRF_AB_MD_WRC, 0,
2126 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002127 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002128 udelay(10);
2129 }
2130
2131 out:
2132 spin_unlock_bh(&efx->phy_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00002133 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002134}
2135
Ben Hutchings68e7f452009-04-29 08:05:08 +00002136/* Read an MDIO register of a PHY connected to Falcon. */
2137static int falcon_mdio_read(struct net_device *net_dev,
2138 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002139{
Ben Hutchings767e4682008-09-01 12:43:14 +01002140 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002141 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002142 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002143
2144 spin_lock_bh(&efx->phy_lock);
2145
Ben Hutchings68e7f452009-04-29 08:05:08 +00002146 /* Check MDIO not currently being accessed */
2147 rc = falcon_gmii_wait(efx);
2148 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002149 goto out;
2150
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002151 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002152 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002153
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002154 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
2155 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002156 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002157
2158 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002159 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002160 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002161
2162 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +00002163 rc = falcon_gmii_wait(efx);
2164 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002165 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002166 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings68e7f452009-04-29 08:05:08 +00002167 EFX_REGDUMP(efx, "read from MDIO %d register %d.%d, got %04x\n",
2168 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002169 } else {
2170 /* Abort the read operation */
2171 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002172 FRF_AB_MD_RIC, 0,
2173 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002174 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002175
Ben Hutchings68e7f452009-04-29 08:05:08 +00002176 EFX_LOG(efx, "read from MDIO %d register %d.%d, got error %d\n",
2177 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002178 }
2179
2180 out:
2181 spin_unlock_bh(&efx->phy_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00002182 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002183}
2184
2185static int falcon_probe_phy(struct efx_nic *efx)
2186{
2187 switch (efx->phy_type) {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -08002188 case PHY_TYPE_SFX7101:
2189 efx->phy_op = &falcon_sfx7101_phy_ops;
2190 break;
2191 case PHY_TYPE_SFT9001A:
2192 case PHY_TYPE_SFT9001B:
2193 efx->phy_op = &falcon_sft9001_phy_ops;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002194 break;
Ben Hutchingsab377352008-12-12 22:06:54 -08002195 case PHY_TYPE_QT2022C2:
Ben Hutchingsd2d2c372009-02-27 13:07:33 +00002196 case PHY_TYPE_QT2025C:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002197 efx->phy_op = &falcon_xfp_phy_ops;
2198 break;
2199 default:
2200 EFX_ERR(efx, "Unknown PHY type %d\n",
2201 efx->phy_type);
2202 return -1;
2203 }
Ben Hutchings3273c2e2008-05-07 13:36:19 +01002204
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002205 if (efx->phy_op->macs & EFX_XMAC)
2206 efx->loopback_modes |= ((1 << LOOPBACK_XGMII) |
2207 (1 << LOOPBACK_XGXS) |
2208 (1 << LOOPBACK_XAUI));
2209 if (efx->phy_op->macs & EFX_GMAC)
2210 efx->loopback_modes |= (1 << LOOPBACK_GMAC);
2211 efx->loopback_modes |= efx->phy_op->loopbacks;
2212
Ben Hutchings8ceee662008-04-27 12:55:59 +01002213 return 0;
2214}
2215
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002216int falcon_switch_mac(struct efx_nic *efx)
2217{
2218 struct efx_mac_operations *old_mac_op = efx->mac_op;
2219 efx_oword_t nic_stat;
2220 unsigned strap_val;
Ben Hutchings1974cc22009-01-29 18:00:07 +00002221 int rc = 0;
2222
2223 /* Don't try to fetch MAC stats while we're switching MACs */
2224 efx_stats_disable(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002225
2226 /* Internal loopbacks override the phy speed setting */
2227 if (efx->loopback_mode == LOOPBACK_GMAC) {
2228 efx->link_speed = 1000;
2229 efx->link_fd = true;
2230 } else if (LOOPBACK_INTERNAL(efx)) {
2231 efx->link_speed = 10000;
2232 efx->link_fd = true;
2233 }
2234
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002235 WARN_ON(!mutex_is_locked(&efx->mac_lock));
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002236 efx->mac_op = (EFX_IS10G(efx) ?
2237 &falcon_xmac_operations : &falcon_gmac_operations);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002238
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002239 /* Always push the NIC_STAT_REG setting even if the mac hasn't
2240 * changed, because this function is run post online reset */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002241 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002242 strap_val = EFX_IS10G(efx) ? 5 : 3;
2243 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002244 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP_EN, 1);
2245 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP, strap_val);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002246 efx_writeo(efx, &nic_stat, FR_AB_NIC_STAT);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002247 } else {
2248 /* Falcon A1 does not support 1G/10G speed switching
2249 * and must not be used with a PHY that does. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002250 BUG_ON(EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_PINS) !=
2251 strap_val);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002252 }
2253
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002254 if (old_mac_op == efx->mac_op)
Ben Hutchings1974cc22009-01-29 18:00:07 +00002255 goto out;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002256
2257 EFX_LOG(efx, "selected %cMAC\n", EFX_IS10G(efx) ? 'X' : 'G');
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002258 /* Not all macs support a mac-level link state */
2259 efx->mac_up = true;
2260
Ben Hutchings1974cc22009-01-29 18:00:07 +00002261 rc = falcon_reset_macs(efx);
2262out:
2263 efx_stats_enable(efx);
2264 return rc;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002265}
2266
Ben Hutchings8ceee662008-04-27 12:55:59 +01002267/* This call is responsible for hooking in the MAC and PHY operations */
2268int falcon_probe_port(struct efx_nic *efx)
2269{
2270 int rc;
2271
2272 /* Hook in PHY operations table */
2273 rc = falcon_probe_phy(efx);
2274 if (rc)
2275 return rc;
2276
Ben Hutchings68e7f452009-04-29 08:05:08 +00002277 /* Set up MDIO structure for PHY */
2278 efx->mdio.mmds = efx->phy_op->mmds;
2279 efx->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
2280 efx->mdio.mdio_read = falcon_mdio_read;
2281 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002282
2283 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchings55668612008-05-16 21:16:10 +01002284 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08002285 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002286 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08002287 efx->wanted_fc = EFX_FC_RX;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002288
2289 /* Allocate buffer for stats */
2290 rc = falcon_alloc_buffer(efx, &efx->stats_buffer,
2291 FALCON_MAC_STATS_SIZE);
2292 if (rc)
2293 return rc;
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +05302294 EFX_LOG(efx, "stats buffer at %llx (virt %p phys %llx)\n",
2295 (u64)efx->stats_buffer.dma_addr,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002296 efx->stats_buffer.addr,
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +05302297 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002298
2299 return 0;
2300}
2301
2302void falcon_remove_port(struct efx_nic *efx)
2303{
2304 falcon_free_buffer(efx, &efx->stats_buffer);
2305}
2306
2307/**************************************************************************
2308 *
2309 * Multicast filtering
2310 *
2311 **************************************************************************
2312 */
2313
2314void falcon_set_multicast_hash(struct efx_nic *efx)
2315{
2316 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
2317
2318 /* Broadcast packets go through the multicast hash filter.
2319 * ether_crc_le() of the broadcast address is 0xbe2612ff
2320 * so we always add bit 0xff to the mask.
2321 */
2322 set_bit_le(0xff, mc_hash->byte);
2323
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002324 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
2325 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002326}
2327
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002328
2329/**************************************************************************
2330 *
2331 * Falcon test code
2332 *
2333 **************************************************************************/
2334
2335int falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
2336{
2337 struct falcon_nvconfig *nvconfig;
2338 struct efx_spi_device *spi;
2339 void *region;
2340 int rc, magic_num, struct_ver;
2341 __le16 *word, *limit;
2342 u32 csum;
2343
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002344 spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
2345 if (!spi)
2346 return -EINVAL;
2347
Ben Hutchings0a95f562008-11-04 20:33:11 +00002348 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002349 if (!region)
2350 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002351 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002352
Ben Hutchingsf4150722008-11-04 20:34:28 +00002353 mutex_lock(&efx->spi_lock);
Ben Hutchings0a95f562008-11-04 20:33:11 +00002354 rc = falcon_spi_read(spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchingsf4150722008-11-04 20:34:28 +00002355 mutex_unlock(&efx->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002356 if (rc) {
2357 EFX_ERR(efx, "Failed to read %s\n",
2358 efx->spi_flash ? "flash" : "EEPROM");
2359 rc = -EIO;
2360 goto out;
2361 }
2362
2363 magic_num = le16_to_cpu(nvconfig->board_magic_num);
2364 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
2365
2366 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002367 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002368 EFX_ERR(efx, "NVRAM bad magic 0x%x\n", magic_num);
2369 goto out;
2370 }
2371 if (struct_ver < 2) {
2372 EFX_ERR(efx, "NVRAM has ancient version 0x%x\n", struct_ver);
2373 goto out;
2374 } else if (struct_ver < 4) {
2375 word = &nvconfig->board_magic_num;
2376 limit = (__le16 *) (nvconfig + 1);
2377 } else {
2378 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +00002379 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002380 }
2381 for (csum = 0; word < limit; ++word)
2382 csum += le16_to_cpu(*word);
2383
2384 if (~csum & 0xffff) {
2385 EFX_ERR(efx, "NVRAM has incorrect checksum\n");
2386 goto out;
2387 }
2388
2389 rc = 0;
2390 if (nvconfig_out)
2391 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
2392
2393 out:
2394 kfree(region);
2395 return rc;
2396}
2397
2398/* Registers tested in the falcon register test */
2399static struct {
2400 unsigned address;
2401 efx_oword_t mask;
2402} efx_test_registers[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002403 { FR_AZ_ADR_REGION,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002404 EFX_OWORD32(0x0001FFFF, 0x0001FFFF, 0x0001FFFF, 0x0001FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002405 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002406 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002407 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002408 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002409 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002410 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002411 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002412 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002413 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002414 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002415 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002416 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002417 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002418 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002419 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002420 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002421 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002422 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002423 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002424 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002425 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002426 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002427 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002428 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002429 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002430 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002431 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002432 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002433 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002434 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002435 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002436 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002437 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002438 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
2439};
2440
2441static bool efx_masked_compare_oword(const efx_oword_t *a, const efx_oword_t *b,
2442 const efx_oword_t *mask)
2443{
2444 return ((a->u64[0] ^ b->u64[0]) & mask->u64[0]) ||
2445 ((a->u64[1] ^ b->u64[1]) & mask->u64[1]);
2446}
2447
2448int falcon_test_registers(struct efx_nic *efx)
2449{
2450 unsigned address = 0, i, j;
2451 efx_oword_t mask, imask, original, reg, buf;
2452
2453 /* Falcon should be in loopback to isolate the XMAC from the PHY */
2454 WARN_ON(!LOOPBACK_INTERNAL(efx));
2455
2456 for (i = 0; i < ARRAY_SIZE(efx_test_registers); ++i) {
2457 address = efx_test_registers[i].address;
2458 mask = imask = efx_test_registers[i].mask;
2459 EFX_INVERT_OWORD(imask);
2460
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002461 efx_reado(efx, &original, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002462
2463 /* bit sweep on and off */
2464 for (j = 0; j < 128; j++) {
2465 if (!EFX_EXTRACT_OWORD32(mask, j, j))
2466 continue;
2467
2468 /* Test this testable bit can be set in isolation */
2469 EFX_AND_OWORD(reg, original, mask);
2470 EFX_SET_OWORD32(reg, j, j, 1);
2471
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002472 efx_writeo(efx, &reg, address);
2473 efx_reado(efx, &buf, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002474
2475 if (efx_masked_compare_oword(&reg, &buf, &mask))
2476 goto fail;
2477
2478 /* Test this testable bit can be cleared in isolation */
2479 EFX_OR_OWORD(reg, original, mask);
2480 EFX_SET_OWORD32(reg, j, j, 0);
2481
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002482 efx_writeo(efx, &reg, address);
2483 efx_reado(efx, &buf, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002484
2485 if (efx_masked_compare_oword(&reg, &buf, &mask))
2486 goto fail;
2487 }
2488
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002489 efx_writeo(efx, &original, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002490 }
2491
2492 return 0;
2493
2494fail:
2495 EFX_ERR(efx, "wrote "EFX_OWORD_FMT" read "EFX_OWORD_FMT
2496 " at address 0x%x mask "EFX_OWORD_FMT"\n", EFX_OWORD_VAL(reg),
2497 EFX_OWORD_VAL(buf), address, EFX_OWORD_VAL(mask));
2498 return -EIO;
2499}
2500
Ben Hutchings8ceee662008-04-27 12:55:59 +01002501/**************************************************************************
2502 *
2503 * Device reset
2504 *
2505 **************************************************************************
2506 */
2507
2508/* Resets NIC to known state. This routine must be called in process
2509 * context and is allowed to sleep. */
2510int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
2511{
2512 struct falcon_nic_data *nic_data = efx->nic_data;
2513 efx_oword_t glb_ctl_reg_ker;
2514 int rc;
2515
2516 EFX_LOG(efx, "performing hardware reset (%d)\n", method);
2517
2518 /* Initiate device reset */
2519 if (method == RESET_TYPE_WORLD) {
2520 rc = pci_save_state(efx->pci_dev);
2521 if (rc) {
2522 EFX_ERR(efx, "failed to backup PCI state of primary "
2523 "function prior to hardware reset\n");
2524 goto fail1;
2525 }
2526 if (FALCON_IS_DUAL_FUNC(efx)) {
2527 rc = pci_save_state(nic_data->pci_dev2);
2528 if (rc) {
2529 EFX_ERR(efx, "failed to backup PCI state of "
2530 "secondary function prior to "
2531 "hardware reset\n");
2532 goto fail2;
2533 }
2534 }
2535
2536 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002537 FRF_AB_EXT_PHY_RST_DUR,
2538 FFE_AB_EXT_PHY_RST_DUR_10240US,
2539 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002540 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002541 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002542 /* exclude PHY from "invisible" reset */
2543 FRF_AB_EXT_PHY_RST_CTL,
2544 method == RESET_TYPE_INVISIBLE,
2545 /* exclude EEPROM/flash and PCIe */
2546 FRF_AB_PCIE_CORE_RST_CTL, 1,
2547 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
2548 FRF_AB_PCIE_SD_RST_CTL, 1,
2549 FRF_AB_EE_RST_CTL, 1,
2550 FRF_AB_EXT_PHY_RST_DUR,
2551 FFE_AB_EXT_PHY_RST_DUR_10240US,
2552 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002553 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002554 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002555
2556 EFX_LOG(efx, "waiting for hardware reset\n");
2557 schedule_timeout_uninterruptible(HZ / 20);
2558
2559 /* Restore PCI configuration if needed */
2560 if (method == RESET_TYPE_WORLD) {
2561 if (FALCON_IS_DUAL_FUNC(efx)) {
2562 rc = pci_restore_state(nic_data->pci_dev2);
2563 if (rc) {
2564 EFX_ERR(efx, "failed to restore PCI config for "
2565 "the secondary function\n");
2566 goto fail3;
2567 }
2568 }
2569 rc = pci_restore_state(efx->pci_dev);
2570 if (rc) {
2571 EFX_ERR(efx, "failed to restore PCI config for the "
2572 "primary function\n");
2573 goto fail4;
2574 }
2575 EFX_LOG(efx, "successfully restored PCI config\n");
2576 }
2577
2578 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002579 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002580 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002581 rc = -ETIMEDOUT;
2582 EFX_ERR(efx, "timed out waiting for hardware reset\n");
2583 goto fail5;
2584 }
2585 EFX_LOG(efx, "hardware reset complete\n");
2586
2587 return 0;
2588
2589 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
2590fail2:
2591fail3:
2592 pci_restore_state(efx->pci_dev);
2593fail1:
2594fail4:
2595fail5:
2596 return rc;
2597}
2598
2599/* Zeroes out the SRAM contents. This routine must be called in
2600 * process context and is allowed to sleep.
2601 */
2602static int falcon_reset_sram(struct efx_nic *efx)
2603{
2604 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
2605 int count;
2606
2607 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002608 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002609 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
2610 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002611 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002612
2613 /* Initiate SRAM reset */
2614 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002615 FRF_AZ_SRM_INIT_EN, 1,
2616 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002617 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002618
2619 /* Wait for SRAM reset to complete */
2620 count = 0;
2621 do {
2622 EFX_LOG(efx, "waiting for SRAM reset (attempt %d)...\n", count);
2623
2624 /* SRAM reset is slow; expect around 16ms */
2625 schedule_timeout_uninterruptible(HZ / 50);
2626
2627 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002628 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002629 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002630 EFX_LOG(efx, "SRAM reset complete\n");
2631
2632 return 0;
2633 }
2634 } while (++count < 20); /* wait upto 0.4 sec */
2635
2636 EFX_ERR(efx, "timed out waiting for SRAM reset\n");
2637 return -ETIMEDOUT;
2638}
2639
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002640static int falcon_spi_device_init(struct efx_nic *efx,
2641 struct efx_spi_device **spi_device_ret,
2642 unsigned int device_id, u32 device_type)
2643{
2644 struct efx_spi_device *spi_device;
2645
2646 if (device_type != 0) {
Ben Hutchings0c53d8c2008-12-12 22:08:50 -08002647 spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002648 if (!spi_device)
2649 return -ENOMEM;
2650 spi_device->device_id = device_id;
2651 spi_device->size =
2652 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
2653 spi_device->addr_len =
2654 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
2655 spi_device->munge_address = (spi_device->size == 1 << 9 &&
2656 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00002657 spi_device->erase_command =
2658 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
2659 spi_device->erase_size =
2660 1 << SPI_DEV_TYPE_FIELD(device_type,
2661 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002662 spi_device->block_size =
2663 1 << SPI_DEV_TYPE_FIELD(device_type,
2664 SPI_DEV_TYPE_BLOCK_SIZE);
2665
2666 spi_device->efx = efx;
2667 } else {
2668 spi_device = NULL;
2669 }
2670
2671 kfree(*spi_device_ret);
2672 *spi_device_ret = spi_device;
2673 return 0;
2674}
2675
2676
2677static void falcon_remove_spi_devices(struct efx_nic *efx)
2678{
2679 kfree(efx->spi_eeprom);
2680 efx->spi_eeprom = NULL;
2681 kfree(efx->spi_flash);
2682 efx->spi_flash = NULL;
2683}
2684
Ben Hutchings8ceee662008-04-27 12:55:59 +01002685/* Extract non-volatile configuration */
2686static int falcon_probe_nvconfig(struct efx_nic *efx)
2687{
2688 struct falcon_nvconfig *nvconfig;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002689 int board_rev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002690 int rc;
2691
Ben Hutchings8ceee662008-04-27 12:55:59 +01002692 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002693 if (!nvconfig)
2694 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002695
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002696 rc = falcon_read_nvram(efx, nvconfig);
2697 if (rc == -EINVAL) {
2698 EFX_ERR(efx, "NVRAM is invalid therefore using defaults\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01002699 efx->phy_type = PHY_TYPE_NONE;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002700 efx->mdio.prtad = MDIO_PRTAD_NONE;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002701 board_rev = 0;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002702 rc = 0;
2703 } else if (rc) {
2704 goto fail1;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002705 } else {
2706 struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002707 struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002708
2709 efx->phy_type = v2->port0_phy_type;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002710 efx->mdio.prtad = v2->port0_phy_addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002711 board_rev = le16_to_cpu(v2->board_revision);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002712
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002713 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002714 rc = falcon_spi_device_init(
2715 efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
2716 le32_to_cpu(v3->spi_device_type
2717 [FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002718 if (rc)
2719 goto fail2;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002720 rc = falcon_spi_device_init(
2721 efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
2722 le32_to_cpu(v3->spi_device_type
2723 [FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002724 if (rc)
2725 goto fail2;
2726 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002727 }
2728
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002729 /* Read the MAC addresses */
2730 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
2731
Ben Hutchings68e7f452009-04-29 08:05:08 +00002732 EFX_LOG(efx, "PHY is %d phy_id %d\n", efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002733
Ben Hutchings3473a5b2009-10-23 08:29:16 +00002734 falcon_probe_board(efx, board_rev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002735
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002736 kfree(nvconfig);
2737 return 0;
2738
2739 fail2:
2740 falcon_remove_spi_devices(efx);
2741 fail1:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002742 kfree(nvconfig);
2743 return rc;
2744}
2745
2746/* Probe the NIC variant (revision, ASIC vs FPGA, function count, port
2747 * count, port speed). Set workaround and feature flags accordingly.
2748 */
2749static int falcon_probe_nic_variant(struct efx_nic *efx)
2750{
2751 efx_oword_t altera_build;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002752 efx_oword_t nic_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002753
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002754 efx_reado(efx, &altera_build, FR_AZ_ALTERA_BUILD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002755 if (EFX_OWORD_FIELD(altera_build, FRF_AZ_ALTERA_BUILD_VER)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002756 EFX_ERR(efx, "Falcon FPGA not supported\n");
2757 return -ENODEV;
2758 }
2759
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002760 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002761
Ben Hutchings55668612008-05-16 21:16:10 +01002762 switch (falcon_rev(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002763 case FALCON_REV_A0:
2764 case 0xff:
2765 EFX_ERR(efx, "Falcon rev A0 not supported\n");
2766 return -ENODEV;
2767
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002768 case FALCON_REV_A1:
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002769 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002770 EFX_ERR(efx, "Falcon rev A1 PCI-X not supported\n");
2771 return -ENODEV;
2772 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002773 break;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002774
2775 case FALCON_REV_B0:
2776 break;
2777
2778 default:
Ben Hutchings55668612008-05-16 21:16:10 +01002779 EFX_ERR(efx, "Unknown Falcon rev %d\n", falcon_rev(efx));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002780 return -ENODEV;
2781 }
2782
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002783 /* Initial assumed speed */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002784 efx->link_speed = EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) ? 10000 : 1000;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002785
Ben Hutchings8ceee662008-04-27 12:55:59 +01002786 return 0;
2787}
2788
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002789/* Probe all SPI devices on the NIC */
2790static void falcon_probe_spi_devices(struct efx_nic *efx)
2791{
2792 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002793 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002794
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002795 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
2796 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
2797 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002798
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002799 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
2800 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
2801 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002802 EFX_LOG(efx, "Booted from %s\n",
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002803 boot_dev == FFE_AB_SPI_DEVICE_FLASH ? "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002804 } else {
2805 /* Disable VPD and set clock dividers to safe
2806 * values for initial programming. */
2807 boot_dev = -1;
2808 EFX_LOG(efx, "Booted from internal ASIC settings;"
2809 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002810 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002811 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002812 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002813 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002814 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002815 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002816 }
2817
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002818 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
2819 falcon_spi_device_init(efx, &efx->spi_flash,
2820 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002821 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002822 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
2823 falcon_spi_device_init(efx, &efx->spi_eeprom,
2824 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002825 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002826}
2827
Ben Hutchings8ceee662008-04-27 12:55:59 +01002828int falcon_probe_nic(struct efx_nic *efx)
2829{
2830 struct falcon_nic_data *nic_data;
2831 int rc;
2832
Ben Hutchings8ceee662008-04-27 12:55:59 +01002833 /* Allocate storage for hardware specific data */
2834 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01002835 if (!nic_data)
2836 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01002837 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002838
2839 /* Determine number of ports etc. */
2840 rc = falcon_probe_nic_variant(efx);
2841 if (rc)
2842 goto fail1;
2843
2844 /* Probe secondary function if expected */
2845 if (FALCON_IS_DUAL_FUNC(efx)) {
2846 struct pci_dev *dev = pci_dev_get(efx->pci_dev);
2847
2848 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
2849 dev))) {
2850 if (dev->bus == efx->pci_dev->bus &&
2851 dev->devfn == efx->pci_dev->devfn + 1) {
2852 nic_data->pci_dev2 = dev;
2853 break;
2854 }
2855 }
2856 if (!nic_data->pci_dev2) {
2857 EFX_ERR(efx, "failed to find secondary function\n");
2858 rc = -ENODEV;
2859 goto fail2;
2860 }
2861 }
2862
2863 /* Now we can reset the NIC */
2864 rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
2865 if (rc) {
2866 EFX_ERR(efx, "failed to reset NIC\n");
2867 goto fail3;
2868 }
2869
2870 /* Allocate memory for INT_KER */
2871 rc = falcon_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
2872 if (rc)
2873 goto fail4;
2874 BUG_ON(efx->irq_status.dma_addr & 0x0f);
2875
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +05302876 EFX_LOG(efx, "INT_KER at %llx (virt %p phys %llx)\n",
2877 (u64)efx->irq_status.dma_addr,
2878 efx->irq_status.addr, (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002879
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002880 falcon_probe_spi_devices(efx);
2881
Ben Hutchings8ceee662008-04-27 12:55:59 +01002882 /* Read in the non-volatile configuration */
2883 rc = falcon_probe_nvconfig(efx);
2884 if (rc)
2885 goto fail5;
2886
Ben Hutchings37b5a602008-05-30 22:27:04 +01002887 /* Initialise I2C adapter */
Ben Hutchingsb4531932008-12-12 22:05:01 -08002888 efx->i2c_adap.owner = THIS_MODULE;
Ben Hutchings37b5a602008-05-30 22:27:04 +01002889 nic_data->i2c_data = falcon_i2c_bit_operations;
2890 nic_data->i2c_data.data = efx;
Ben Hutchingsb4531932008-12-12 22:05:01 -08002891 efx->i2c_adap.algo_data = &nic_data->i2c_data;
Ben Hutchings37b5a602008-05-30 22:27:04 +01002892 efx->i2c_adap.dev.parent = &efx->pci_dev->dev;
Ben Hutchings9dadae62008-07-18 18:59:12 +01002893 strlcpy(efx->i2c_adap.name, "SFC4000 GPIO", sizeof(efx->i2c_adap.name));
Ben Hutchings37b5a602008-05-30 22:27:04 +01002894 rc = i2c_bit_add_bus(&efx->i2c_adap);
2895 if (rc)
2896 goto fail5;
2897
Ben Hutchings8ceee662008-04-27 12:55:59 +01002898 return 0;
2899
2900 fail5:
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002901 falcon_remove_spi_devices(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002902 falcon_free_buffer(efx, &efx->irq_status);
2903 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002904 fail3:
2905 if (nic_data->pci_dev2) {
2906 pci_dev_put(nic_data->pci_dev2);
2907 nic_data->pci_dev2 = NULL;
2908 }
2909 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002910 fail1:
2911 kfree(efx->nic_data);
2912 return rc;
2913}
2914
Ben Hutchings56241ce2009-10-23 08:30:06 +00002915static void falcon_init_rx_cfg(struct efx_nic *efx)
2916{
2917 /* Prior to Siena the RX DMA engine will split each frame at
2918 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
2919 * be so large that that never happens. */
2920 const unsigned huge_buf_size = (3 * 4096) >> 5;
2921 /* RX control FIFO thresholds (32 entries) */
2922 const unsigned ctrl_xon_thr = 20;
2923 const unsigned ctrl_xoff_thr = 25;
2924 /* RX data FIFO thresholds (256-byte units; size varies) */
Ben Hutchings625b4512009-10-23 08:30:17 +00002925 int data_xon_thr = rx_xon_thresh_bytes >> 8;
2926 int data_xoff_thr = rx_xoff_thresh_bytes >> 8;
Ben Hutchings56241ce2009-10-23 08:30:06 +00002927 efx_oword_t reg;
2928
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002929 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002930 if (falcon_rev(efx) <= FALCON_REV_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00002931 /* Data FIFO size is 5.5K */
2932 if (data_xon_thr < 0)
2933 data_xon_thr = 512 >> 8;
2934 if (data_xoff_thr < 0)
2935 data_xoff_thr = 2048 >> 8;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002936 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
2937 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
2938 huge_buf_size);
2939 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
2940 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
2941 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
2942 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002943 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00002944 /* Data FIFO size is 80K; register fields moved */
2945 if (data_xon_thr < 0)
2946 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
2947 if (data_xoff_thr < 0)
2948 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002949 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
2950 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
2951 huge_buf_size);
2952 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
2953 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
2954 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
2955 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
2956 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002957 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002958 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002959}
2960
Ben Hutchings8ceee662008-04-27 12:55:59 +01002961/* This call performs hardware-specific global initialisation, such as
2962 * defining the descriptor cache sizes and number of RSS channels.
2963 * It does not set up any buffers, descriptor rings or event queues.
2964 */
2965int falcon_init_nic(struct efx_nic *efx)
2966{
Ben Hutchings8ceee662008-04-27 12:55:59 +01002967 efx_oword_t temp;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002968 int rc;
2969
Ben Hutchings8ceee662008-04-27 12:55:59 +01002970 /* Use on-chip SRAM */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002971 efx_reado(efx, &temp, FR_AB_NIC_STAT);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002972 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002973 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002974
Ben Hutchings6f158d52008-12-12 22:00:49 -08002975 /* Set the source of the GMAC clock */
2976 if (falcon_rev(efx) == FALCON_REV_B0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002977 efx_reado(efx, &temp, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002978 EFX_SET_OWORD_FIELD(temp, FRF_AB_USE_NIC_CLK, true);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002979 efx_writeo(efx, &temp, FR_AB_GPIO_CTL);
Ben Hutchings6f158d52008-12-12 22:00:49 -08002980 }
2981
Ben Hutchings8ceee662008-04-27 12:55:59 +01002982 rc = falcon_reset_sram(efx);
2983 if (rc)
2984 return rc;
2985
2986 /* Set positions of descriptor caches in SRAM. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002987 EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_TX_DC_BASE_ADR, TX_DC_BASE / 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002988 efx_writeo(efx, &temp, FR_AZ_SRM_TX_DC_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002989 EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_RX_DC_BASE_ADR, RX_DC_BASE / 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002990 efx_writeo(efx, &temp, FR_AZ_SRM_RX_DC_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002991
2992 /* Set TX descriptor cache size. */
2993 BUILD_BUG_ON(TX_DC_ENTRIES != (16 << TX_DC_ENTRIES_ORDER));
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002994 EFX_POPULATE_OWORD_1(temp, FRF_AZ_TX_DC_SIZE, TX_DC_ENTRIES_ORDER);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002995 efx_writeo(efx, &temp, FR_AZ_TX_DC_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002996
2997 /* Set RX descriptor cache size. Set low watermark to size-8, as
2998 * this allows most efficient prefetching.
2999 */
3000 BUILD_BUG_ON(RX_DC_ENTRIES != (16 << RX_DC_ENTRIES_ORDER));
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003001 EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_SIZE, RX_DC_ENTRIES_ORDER);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003002 efx_writeo(efx, &temp, FR_AZ_RX_DC_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003003 EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_PF_LWM, RX_DC_ENTRIES - 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003004 efx_writeo(efx, &temp, FR_AZ_RX_DC_PF_WM);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003005
3006 /* Clear the parity enables on the TX data fifos as
3007 * they produce false parity errors because of timing issues
3008 */
3009 if (EFX_WORKAROUND_5129(efx)) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003010 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003011 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003012 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003013 }
3014
3015 /* Enable all the genuinely fatal interrupts. (They are still
3016 * masked by the overall interrupt mask, controlled by
3017 * falcon_interrupts()).
3018 *
3019 * Note: All other fatal interrupts are enabled
3020 */
3021 EFX_POPULATE_OWORD_3(temp,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003022 FRF_AZ_ILL_ADR_INT_KER_EN, 1,
3023 FRF_AZ_RBUF_OWN_INT_KER_EN, 1,
3024 FRF_AZ_TBUF_OWN_INT_KER_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003025 EFX_INVERT_OWORD(temp);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003026 efx_writeo(efx, &temp, FR_AZ_FATAL_INTR_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003027
Ben Hutchings8ceee662008-04-27 12:55:59 +01003028 if (EFX_WORKAROUND_7244(efx)) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003029 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003030 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
3031 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
3032 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
3033 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003034 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003035 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01003036
3037 falcon_setup_rss_indir_table(efx);
3038
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003039 /* XXX This is documented only for Falcon A0/A1 */
Ben Hutchings8ceee662008-04-27 12:55:59 +01003040 /* Setup RX. Wait for descriptor is broken and must
3041 * be disabled. RXDP recovery shouldn't be needed, but is.
3042 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003043 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003044 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
3045 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003046 if (EFX_WORKAROUND_5583(efx))
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003047 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003048 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003049
3050 /* Disable the ugly timer-based TX DMA backoff and allow TX DMA to be
3051 * controlled by the RX FIFO fill level. Set arbitration to one pkt/Q.
3052 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003053 efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003054 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER, 0xfe);
3055 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER_EN, 1);
3056 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_ONE_PKT_PER_Q, 1);
3057 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PUSH_EN, 0);
3058 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_DIS_NON_IP_EV, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003059 /* Enable SW_EV to inherit in char driver - assume harmless here */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003060 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_SOFT_EVT_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003061 /* Prefetch threshold 2 => fetch when descriptor cache half empty */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003062 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_THRESHOLD, 2);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003063 /* Squash TX of packets of 16 bytes or less */
Ben Hutchings55668612008-05-16 21:16:10 +01003064 if (falcon_rev(efx) >= FALCON_REV_B0 && EFX_WORKAROUND_9141(efx))
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003065 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003066 efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003067
3068 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
3069 * descriptors (which is bad).
3070 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003071 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003072 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003073 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003074
Ben Hutchings56241ce2009-10-23 08:30:06 +00003075 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003076
3077 /* Set destination of both TX and RX Flush events */
Ben Hutchings55668612008-05-16 21:16:10 +01003078 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003079 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003080 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003081 }
3082
3083 return 0;
3084}
3085
3086void falcon_remove_nic(struct efx_nic *efx)
3087{
3088 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings37b5a602008-05-30 22:27:04 +01003089 int rc;
3090
Ben Hutchings8c870372009-03-04 09:53:02 +00003091 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchings37b5a602008-05-30 22:27:04 +01003092 rc = i2c_del_adapter(&efx->i2c_adap);
3093 BUG_ON(rc);
Ben Hutchings8c870372009-03-04 09:53:02 +00003094 memset(&efx->i2c_adap, 0, sizeof(efx->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01003095
Ben Hutchings4a5b5042008-09-01 12:47:16 +01003096 falcon_remove_spi_devices(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003097 falcon_free_buffer(efx, &efx->irq_status);
3098
Ben Hutchings91ad7572008-05-16 21:14:27 +01003099 falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003100
3101 /* Release the second function after the reset */
3102 if (nic_data->pci_dev2) {
3103 pci_dev_put(nic_data->pci_dev2);
3104 nic_data->pci_dev2 = NULL;
3105 }
3106
3107 /* Tear down the private nic state */
3108 kfree(efx->nic_data);
3109 efx->nic_data = NULL;
3110}
3111
3112void falcon_update_nic_stats(struct efx_nic *efx)
3113{
3114 efx_oword_t cnt;
3115
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003116 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003117 efx->n_rx_nodesc_drop_cnt +=
3118 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003119}
3120
3121/**************************************************************************
3122 *
3123 * Revision-dependent attributes used by efx.c
3124 *
3125 **************************************************************************
3126 */
3127
3128struct efx_nic_type falcon_a_nic_type = {
3129 .mem_bar = 2,
3130 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003131 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
3132 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
3133 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
3134 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
3135 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00003136 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01003137 .rx_buffer_padding = 0x24,
3138 .max_interrupt_mode = EFX_INT_MODE_MSI,
3139 .phys_addr_channels = 4,
3140};
3141
3142struct efx_nic_type falcon_b_nic_type = {
3143 .mem_bar = 2,
3144 /* Map everything up to and including the RSS indirection
3145 * table. Don't map MSI-X table, MSI-X PBA since Linux
3146 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003147 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
3148 FR_BZ_RX_INDIRECTION_TBL_STEP *
3149 FR_BZ_RX_INDIRECTION_TBL_ROWS),
3150 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
3151 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
3152 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
3153 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
3154 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00003155 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01003156 .rx_buffer_padding = 0,
3157 .max_interrupt_mode = EFX_INT_MODE_MSIX,
3158 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
3159 * interrupt handler only supports 32
3160 * channels */
3161};
3162