blob: a15cf0ee22bd802c7aaefb4a04b067540eabcd1b [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-kirkwood/include/mach/kirkwood.h
3 *
4 * Generic definitions for Marvell Kirkwood SoC flavors:
5 * 88F6180, 88F6192 and 88F6281.
6 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#ifndef __ASM_ARCH_KIRKWOOD_H
13#define __ASM_ARCH_KIRKWOOD_H
14
15/*
16 * Marvell Kirkwood address maps.
17 *
18 * phys
19 * e0000000 PCIe Memory space
20 * f1000000 on-chip peripheral registers
21 * f2000000 PCIe I/O space
22 * f3000000 NAND controller address window
Nicolas Pitrec1191b02009-06-02 21:43:45 -040023 * f4000000 Security Accelerator SRAM
Russell Kinga09e64f2008-08-05 16:14:15 +010024 *
25 * virt phys size
26 * fee00000 f1000000 1M on-chip peripheral registers
27 * fef00000 f2000000 1M PCIe I/O space
28 */
29
Nicolas Pitrec1191b02009-06-02 21:43:45 -040030#define KIRKWOOD_SRAM_PHYS_BASE 0xf4000000
31#define KIRKWOOD_SRAM_SIZE SZ_2K
32
Russell Kinga09e64f2008-08-05 16:14:15 +010033#define KIRKWOOD_NAND_MEM_PHYS_BASE 0xf3000000
Nicolas Pitrefc63b722009-06-02 21:51:14 -040034#define KIRKWOOD_NAND_MEM_SIZE SZ_1K
Russell Kinga09e64f2008-08-05 16:14:15 +010035
36#define KIRKWOOD_PCIE_IO_PHYS_BASE 0xf2000000
37#define KIRKWOOD_PCIE_IO_VIRT_BASE 0xfef00000
38#define KIRKWOOD_PCIE_IO_BUS_BASE 0x00000000
39#define KIRKWOOD_PCIE_IO_SIZE SZ_1M
40
41#define KIRKWOOD_REGS_PHYS_BASE 0xf1000000
42#define KIRKWOOD_REGS_VIRT_BASE 0xfee00000
43#define KIRKWOOD_REGS_SIZE SZ_1M
44
45#define KIRKWOOD_PCIE_MEM_PHYS_BASE 0xe0000000
Lennert Buytenheka1897fa2009-11-07 14:50:00 +010046#define KIRKWOOD_PCIE_MEM_BUS_BASE 0xe0000000
Russell Kinga09e64f2008-08-05 16:14:15 +010047#define KIRKWOOD_PCIE_MEM_SIZE SZ_128M
48
49/*
Russell Kinga09e64f2008-08-05 16:14:15 +010050 * Register Map
51 */
52#define DDR_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x00000)
53#define DDR_WINDOW_CPU_BASE (DDR_VIRT_BASE | 0x1500)
Rabeeh Khourye50b6be2009-03-24 16:10:15 +020054#define DDR_OPERATION_BASE (DDR_VIRT_BASE | 0x1418)
Russell Kinga09e64f2008-08-05 16:14:15 +010055
56#define DEV_BUS_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x10000)
57#define DEV_BUS_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x10000)
58#define SAMPLE_AT_RESET (DEV_BUS_VIRT_BASE | 0x0030)
59#define DEVICE_ID (DEV_BUS_VIRT_BASE | 0x0034)
60#define RTC_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0300)
61#define SPI_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0600)
Martin Michlmayr6574e002009-03-23 19:13:21 +010062#define I2C_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x1000)
Russell Kinga09e64f2008-08-05 16:14:15 +010063#define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2000)
64#define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2000)
65#define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2100)
66#define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2100)
67
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010068#define BRIDGE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x20000)
69
Nicolas Pitreae5c8c82009-06-03 15:24:36 -040070#define CRYPTO_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x30000)
71
Russell Kinga09e64f2008-08-05 16:14:15 +010072#define PCIE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x40000)
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020073#define PCIE_LINK_CTRL (PCIE_VIRT_BASE | 0x70)
74#define PCIE_STATUS (PCIE_VIRT_BASE | 0x1a04)
Russell Kinga09e64f2008-08-05 16:14:15 +010075
76#define USB_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x50000)
77
Saeed Bishara09c0ed22008-06-23 04:26:07 -110078#define XOR0_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60800)
79#define XOR0_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60800)
80#define XOR1_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60900)
81#define XOR1_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60900)
82#define XOR0_HIGH_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60A00)
83#define XOR0_HIGH_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60A00)
84#define XOR1_HIGH_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60B00)
85#define XOR1_HIGH_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60B00)
86
Russell Kinga09e64f2008-08-05 16:14:15 +010087#define GE00_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x70000)
88#define GE01_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x74000)
89
90#define SATA_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x80000)
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020091#define SATA_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x80000)
92#define SATA0_IF_CTRL (SATA_VIRT_BASE | 0x2050)
93#define SATA0_PHY_MODE_2 (SATA_VIRT_BASE | 0x2330)
94#define SATA1_IF_CTRL (SATA_VIRT_BASE | 0x4050)
95#define SATA1_PHY_MODE_2 (SATA_VIRT_BASE | 0x4330)
Russell Kinga09e64f2008-08-05 16:14:15 +010096
Nicolas Pitre8235ee02009-02-14 03:15:55 -050097#define SDIO_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x90000)
98
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010099/*
100 * Supported devices and revisions.
101 */
102#define MV88F6281_DEV_ID 0x6281
103#define MV88F6281_REV_Z0 0
104#define MV88F6281_REV_A0 2
Siddarth Goreaec1bad2009-06-09 14:41:02 +0530105#define MV88F6281_REV_A1 3
Nicolas Pitrefdd8b072009-04-22 20:08:17 +0100106
107#define MV88F6192_DEV_ID 0x6192
108#define MV88F6192_REV_Z0 0
109#define MV88F6192_REV_A0 2
110
111#define MV88F6180_DEV_ID 0x6180
112#define MV88F6180_REV_A0 2
Russell Kinga09e64f2008-08-05 16:14:15 +0100113
Russell Kinga09e64f2008-08-05 16:14:15 +0100114#endif