blob: ad98510026a5fb449342f10b4db393035e854353 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyov075cb652007-02-17 02:40:22 +01002 * linux/drivers/ide/pci/siimage.c Version 1.11 Jan 27, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2003 Red Hat <alan@redhat.com>
Sergei Shtylyov075cb652007-02-17 02:40:22 +01006 * Copyright (C) 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * May be copied or modified under the terms of the GNU General Public License
9 *
Jeff Garzikbf4c7962005-11-18 22:55:47 +010010 * Documentation for CMD680:
11 * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
12 *
13 * Documentation for SiI 3112:
14 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
15 *
16 * Errata and other documentation only available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 *
19 * FAQ Items:
20 * If you are using Marvell SATA-IDE adapters with Maxtor drives
21 * ensure the system is set up for ATA100/UDMA5 not UDMA6.
22 *
23 * If you are using WD drives with SATA bridges you must set the
24 * drive to "Single". "Master" will hang
25 *
26 * If you have strange problems with nVidia chipset systems please
27 * see the SI support documentation and update your system BIOS
28 * if neccessary
29 */
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/types.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/delay.h>
35#include <linux/hdreg.h>
36#include <linux/ide.h>
37#include <linux/init.h>
38
39#include <asm/io.h>
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/**
42 * pdev_is_sata - check if device is SATA
43 * @pdev: PCI device to check
44 *
45 * Returns true if this is a SATA controller
46 */
47
48static int pdev_is_sata(struct pci_dev *pdev)
49{
50 switch(pdev->device)
51 {
52 case PCI_DEVICE_ID_SII_3112:
53 case PCI_DEVICE_ID_SII_1210SA:
54 return 1;
55 case PCI_DEVICE_ID_SII_680:
56 return 0;
57 }
58 BUG();
59 return 0;
60}
61
62/**
63 * is_sata - check if hwif is SATA
64 * @hwif: interface to check
65 *
66 * Returns true if this is a SATA controller
67 */
68
69static inline int is_sata(ide_hwif_t *hwif)
70{
71 return pdev_is_sata(hwif->pci_dev);
72}
73
74/**
75 * siimage_selreg - return register base
76 * @hwif: interface
77 * @r: config offset
78 *
79 * Turn a config register offset into the right address in either
80 * PCI space or MMIO space to access the control register in question
81 * Thankfully this is a configuration operation so isnt performance
82 * criticial.
83 */
84
85static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
86{
87 unsigned long base = (unsigned long)hwif->hwif_data;
88 base += 0xA0 + r;
89 if(hwif->mmio)
90 base += (hwif->channel << 6);
91 else
92 base += (hwif->channel << 4);
93 return base;
94}
95
96/**
97 * siimage_seldev - return register base
98 * @hwif: interface
99 * @r: config offset
100 *
101 * Turn a config register offset into the right address in either
102 * PCI space or MMIO space to access the control register in question
103 * including accounting for the unit shift.
104 */
105
106static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
107{
108 ide_hwif_t *hwif = HWIF(drive);
109 unsigned long base = (unsigned long)hwif->hwif_data;
110 base += 0xA0 + r;
111 if(hwif->mmio)
112 base += (hwif->channel << 6);
113 else
114 base += (hwif->channel << 4);
115 base |= drive->select.b.unit << drive->select.b.unit;
116 return base;
117}
118
119/**
120 * siimage_ratemask - Compute available modes
121 * @drive: IDE drive
122 *
123 * Compute the available speeds for the devices on the interface.
124 * For the CMD680 this depends on the clocking mode (scsc), for the
125 * SI3312 SATA controller life is a bit simpler. Enforce UDMA33
126 * as a limit if there is no 80pin cable present.
127 */
128
129static byte siimage_ratemask (ide_drive_t *drive)
130{
131 ide_hwif_t *hwif = HWIF(drive);
132 u8 mode = 0, scsc = 0;
133 unsigned long base = (unsigned long) hwif->hwif_data;
134
135 if (hwif->mmio)
136 scsc = hwif->INB(base + 0x4A);
137 else
138 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
139
140 if(is_sata(hwif))
141 {
142 if(strstr(drive->id->model, "Maxtor"))
143 return 3;
144 return 4;
145 }
146
147 if ((scsc & 0x30) == 0x10) /* 133 */
148 mode = 4;
149 else if ((scsc & 0x30) == 0x20) /* 2xPCI */
150 mode = 4;
151 else if ((scsc & 0x30) == 0x00) /* 100 */
152 mode = 3;
153 else /* Disabled ? */
154 BUG();
155
156 if (!eighty_ninty_three(drive))
157 mode = min(mode, (u8)1);
158 return mode;
159}
160
161/**
162 * siimage_taskfile_timing - turn timing data to a mode
163 * @hwif: interface to query
164 *
165 * Read the timing data for the interface and return the
166 * mode that is being used.
167 */
168
169static byte siimage_taskfile_timing (ide_hwif_t *hwif)
170{
171 u16 timing = 0x328a;
172 unsigned long addr = siimage_selreg(hwif, 2);
173
174 if (hwif->mmio)
175 timing = hwif->INW(addr);
176 else
177 pci_read_config_word(hwif->pci_dev, addr, &timing);
178
179 switch (timing) {
180 case 0x10c1: return 4;
181 case 0x10c3: return 3;
182 case 0x1104:
183 case 0x1281: return 2;
184 case 0x2283: return 1;
185 case 0x328a:
186 default: return 0;
187 }
188}
189
190/**
191 * simmage_tuneproc - tune a drive
192 * @drive: drive to tune
193 * @mode_wanted: the target operating mode
194 *
195 * Load the timing settings for this device mode into the
196 * controller. If we are in PIO mode 3 or 4 turn on IORDY
197 * monitoring (bit 9). The TF timing is bits 31:16
198 */
199
200static void siimage_tuneproc (ide_drive_t *drive, byte mode_wanted)
201{
202 ide_hwif_t *hwif = HWIF(drive);
203 u32 speedt = 0;
204 u16 speedp = 0;
205 unsigned long addr = siimage_seldev(drive, 0x04);
206 unsigned long tfaddr = siimage_selreg(hwif, 0x02);
207
208 /* cheat for now and use the docs */
Sergei Shtylyov075cb652007-02-17 02:40:22 +0100209 switch (mode_wanted) {
210 case 4:
211 speedp = 0x10c1;
212 speedt = 0x10c1;
213 break;
214 case 3:
215 speedp = 0x10c3;
216 speedt = 0x10c3;
217 break;
218 case 2:
219 speedp = 0x1104;
220 speedt = 0x1281;
221 break;
222 case 1:
223 speedp = 0x2283;
224 speedt = 0x2283;
225 break;
226 case 0:
227 default:
228 speedp = 0x328a;
229 speedt = 0x328a;
230 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 }
Sergei Shtylyov075cb652007-02-17 02:40:22 +0100232
233 if (hwif->mmio) {
234 hwif->OUTW(speedp, addr);
235 hwif->OUTW(speedt, tfaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 /* Now set up IORDY */
237 if(mode_wanted == 3 || mode_wanted == 4)
238 hwif->OUTW(hwif->INW(tfaddr-2)|0x200, tfaddr-2);
239 else
240 hwif->OUTW(hwif->INW(tfaddr-2)&~0x200, tfaddr-2);
Sergei Shtylyov075cb652007-02-17 02:40:22 +0100241 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 pci_write_config_word(hwif->pci_dev, addr, speedp);
243 pci_write_config_word(hwif->pci_dev, tfaddr, speedt);
244 pci_read_config_word(hwif->pci_dev, tfaddr-2, &speedp);
245 speedp &= ~0x200;
246 /* Set IORDY for mode 3 or 4 */
247 if(mode_wanted == 3 || mode_wanted == 4)
248 speedp |= 0x200;
249 pci_write_config_word(hwif->pci_dev, tfaddr-2, speedp);
250 }
251}
252
253/**
254 * config_siimage_chipset_for_pio - set drive timings
255 * @drive: drive to tune
256 * @speed we want
257 *
258 * Compute the best pio mode we can for a given device. Also honour
259 * the timings for the driver when dealing with mixed devices. Some
260 * of this is ugly but its all wrapped up here
261 *
262 * The SI680 can also do VDMA - we need to start using that
263 *
264 * FIXME: we use the BIOS channel timings to avoid driving the task
265 * files too fast at the disk. We need to compute the master/slave
266 * drive PIO mode properly so that we can up the speed on a hotplug
267 * system.
268 */
269
270static void config_siimage_chipset_for_pio (ide_drive_t *drive, byte set_speed)
271{
272 u8 channel_timings = siimage_taskfile_timing(HWIF(drive));
273 u8 speed = 0, set_pio = ide_get_best_pio_mode(drive, 4, 5, NULL);
274
275 /* WARNING PIO timing mess is going to happen b/w devices, argh */
276 if ((channel_timings != set_pio) && (set_pio > channel_timings))
277 set_pio = channel_timings;
278
279 siimage_tuneproc(drive, set_pio);
280 speed = XFER_PIO_0 + set_pio;
281 if (set_speed)
282 (void) ide_config_drive_speed(drive, speed);
283}
284
285static void config_chipset_for_pio (ide_drive_t *drive, byte set_speed)
286{
287 config_siimage_chipset_for_pio(drive, set_speed);
288}
289
290/**
291 * siimage_tune_chipset - set controller timings
292 * @drive: Drive to set up
293 * @xferspeed: speed we want to achieve
294 *
295 * Tune the SII chipset for the desired mode. If we can't achieve
296 * the desired mode then tune for a lower one, but ultimately
297 * make the thing work.
298 */
299
300static int siimage_tune_chipset (ide_drive_t *drive, byte xferspeed)
301{
302 u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
303 u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
304 u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
305
306 ide_hwif_t *hwif = HWIF(drive);
307 u16 ultra = 0, multi = 0;
308 u8 mode = 0, unit = drive->select.b.unit;
309 u8 speed = ide_rate_filter(siimage_ratemask(drive), xferspeed);
310 unsigned long base = (unsigned long)hwif->hwif_data;
311 u8 scsc = 0, addr_mask = ((hwif->channel) ?
312 ((hwif->mmio) ? 0xF4 : 0x84) :
313 ((hwif->mmio) ? 0xB4 : 0x80));
314
315 unsigned long ma = siimage_seldev(drive, 0x08);
316 unsigned long ua = siimage_seldev(drive, 0x0C);
317
318 if (hwif->mmio) {
319 scsc = hwif->INB(base + 0x4A);
320 mode = hwif->INB(base + addr_mask);
321 multi = hwif->INW(ma);
322 ultra = hwif->INW(ua);
323 } else {
324 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
325 pci_read_config_byte(hwif->pci_dev, addr_mask, &mode);
326 pci_read_config_word(hwif->pci_dev, ma, &multi);
327 pci_read_config_word(hwif->pci_dev, ua, &ultra);
328 }
329
330 mode &= ~((unit) ? 0x30 : 0x03);
331 ultra &= ~0x3F;
332 scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
333
334 scsc = is_sata(hwif) ? 1 : scsc;
335
336 switch(speed) {
337 case XFER_PIO_4:
338 case XFER_PIO_3:
339 case XFER_PIO_2:
340 case XFER_PIO_1:
341 case XFER_PIO_0:
342 siimage_tuneproc(drive, (speed - XFER_PIO_0));
343 mode |= ((unit) ? 0x10 : 0x01);
344 break;
345 case XFER_MW_DMA_2:
346 case XFER_MW_DMA_1:
347 case XFER_MW_DMA_0:
348 multi = dma[speed - XFER_MW_DMA_0];
349 mode |= ((unit) ? 0x20 : 0x02);
350 config_siimage_chipset_for_pio(drive, 0);
351 break;
352 case XFER_UDMA_6:
353 case XFER_UDMA_5:
354 case XFER_UDMA_4:
355 case XFER_UDMA_3:
356 case XFER_UDMA_2:
357 case XFER_UDMA_1:
358 case XFER_UDMA_0:
359 multi = dma[2];
360 ultra |= ((scsc) ? (ultra6[speed - XFER_UDMA_0]) :
361 (ultra5[speed - XFER_UDMA_0]));
362 mode |= ((unit) ? 0x30 : 0x03);
363 config_siimage_chipset_for_pio(drive, 0);
364 break;
365 default:
366 return 1;
367 }
368
369 if (hwif->mmio) {
370 hwif->OUTB(mode, base + addr_mask);
371 hwif->OUTW(multi, ma);
372 hwif->OUTW(ultra, ua);
373 } else {
374 pci_write_config_byte(hwif->pci_dev, addr_mask, mode);
375 pci_write_config_word(hwif->pci_dev, ma, multi);
376 pci_write_config_word(hwif->pci_dev, ua, ultra);
377 }
378 return (ide_config_drive_speed(drive, speed));
379}
380
381/**
382 * config_chipset_for_dma - configure for DMA
383 * @drive: drive to configure
384 *
385 * Called by the IDE layer when it wants the timings set up.
386 * For the CMD680 we also need to set up the PIO timings and
387 * enable DMA.
388 */
389
390static int config_chipset_for_dma (ide_drive_t *drive)
391{
392 u8 speed = ide_dma_speed(drive, siimage_ratemask(drive));
393
394 config_chipset_for_pio(drive, !speed);
395
396 if (!speed)
397 return 0;
398
Bartlomiej Zolnierkiewicz056a6972007-02-17 02:40:24 +0100399 if (siimage_tune_chipset(drive, speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return 0;
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 return ide_dma_enable(drive);
403}
404
405/**
406 * siimage_configure_drive_for_dma - set up for DMA transfers
407 * @drive: drive we are going to set up
408 *
409 * Set up the drive for DMA, tune the controller and drive as
410 * required. If the drive isn't suitable for DMA or we hit
411 * other problems then we will drop down to PIO and set up
412 * PIO appropriately
413 */
414
415static int siimage_config_drive_for_dma (ide_drive_t *drive)
416{
417 ide_hwif_t *hwif = HWIF(drive);
418 struct hd_driveid *id = drive->id;
419
420 if ((id->capability & 1) != 0 && drive->autodma) {
421
422 if (ide_use_dma(drive)) {
423 if (config_chipset_for_dma(drive))
424 return hwif->ide_dma_on(drive);
425 }
426
427 goto fast_ata_pio;
428
429 } else if ((id->capability & 8) || (id->field_valid & 2)) {
430fast_ata_pio:
431 config_chipset_for_pio(drive, 1);
432 return hwif->ide_dma_off_quietly(drive);
433 }
434 /* IORDY not supported */
435 return 0;
436}
437
438/* returns 1 if dma irq issued, 0 otherwise */
439static int siimage_io_ide_dma_test_irq (ide_drive_t *drive)
440{
441 ide_hwif_t *hwif = HWIF(drive);
442 u8 dma_altstat = 0;
443 unsigned long addr = siimage_selreg(hwif, 1);
444
445 /* return 1 if INTR asserted */
446 if ((hwif->INB(hwif->dma_status) & 4) == 4)
447 return 1;
448
449 /* return 1 if Device INTR asserted */
450 pci_read_config_byte(hwif->pci_dev, addr, &dma_altstat);
451 if (dma_altstat & 8)
452 return 0; //return 1;
453 return 0;
454}
455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456/**
457 * siimage_mmio_ide_dma_test_irq - check we caused an IRQ
458 * @drive: drive we are testing
459 *
460 * Check if we caused an IDE DMA interrupt. We may also have caused
461 * SATA status interrupts, if so we clean them up and continue.
462 */
463
464static int siimage_mmio_ide_dma_test_irq (ide_drive_t *drive)
465{
466 ide_hwif_t *hwif = HWIF(drive);
467 unsigned long base = (unsigned long)hwif->hwif_data;
468 unsigned long addr = siimage_selreg(hwif, 0x1);
469
470 if (SATA_ERROR_REG) {
471 u32 ext_stat = hwif->INL(base + 0x10);
472 u8 watchdog = 0;
473 if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
474 u32 sata_error = hwif->INL(SATA_ERROR_REG);
475 hwif->OUTL(sata_error, SATA_ERROR_REG);
476 watchdog = (sata_error & 0x00680000) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 printk(KERN_WARNING "%s: sata_error = 0x%08x, "
478 "watchdog = %d, %s\n",
479 drive->name, sata_error, watchdog,
480 __FUNCTION__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 } else {
483 watchdog = (ext_stat & 0x8000) ? 1 : 0;
484 }
485 ext_stat >>= 16;
486
487 if (!(ext_stat & 0x0404) && !watchdog)
488 return 0;
489 }
490
491 /* return 1 if INTR asserted */
492 if ((hwif->INB(hwif->dma_status) & 0x04) == 0x04)
493 return 1;
494
495 /* return 1 if Device INTR asserted */
496 if ((hwif->INB(addr) & 8) == 8)
497 return 0; //return 1;
498
499 return 0;
500}
501
502/**
503 * siimage_busproc - bus isolation ioctl
504 * @drive: drive to isolate/restore
505 * @state: bus state to set
506 *
507 * Used by the SII3112 to handle bus isolation. As this is a
508 * SATA controller the work required is quite limited, we
509 * just have to clean up the statistics
510 */
511
512static int siimage_busproc (ide_drive_t * drive, int state)
513{
514 ide_hwif_t *hwif = HWIF(drive);
515 u32 stat_config = 0;
516 unsigned long addr = siimage_selreg(hwif, 0);
517
518 if (hwif->mmio) {
519 stat_config = hwif->INL(addr);
520 } else
521 pci_read_config_dword(hwif->pci_dev, addr, &stat_config);
522
523 switch (state) {
524 case BUSSTATE_ON:
525 hwif->drives[0].failures = 0;
526 hwif->drives[1].failures = 0;
527 break;
528 case BUSSTATE_OFF:
529 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
530 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
531 break;
532 case BUSSTATE_TRISTATE:
533 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
534 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
535 break;
536 default:
537 return -EINVAL;
538 }
539 hwif->bus_state = state;
540 return 0;
541}
542
543/**
544 * siimage_reset_poll - wait for sata reset
545 * @drive: drive we are resetting
546 *
547 * Poll the SATA phy and see whether it has come back from the dead
548 * yet.
549 */
550
551static int siimage_reset_poll (ide_drive_t *drive)
552{
553 if (SATA_STATUS_REG) {
554 ide_hwif_t *hwif = HWIF(drive);
555
556 if ((hwif->INL(SATA_STATUS_REG) & 0x03) != 0x03) {
557 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
558 hwif->name, hwif->INL(SATA_STATUS_REG));
559 HWGROUP(drive)->polling = 0;
560 return ide_started;
561 }
562 return 0;
563 } else {
564 return 0;
565 }
566}
567
568/**
569 * siimage_pre_reset - reset hook
570 * @drive: IDE device being reset
571 *
572 * For the SATA devices we need to handle recalibration/geometry
573 * differently
574 */
575
576static void siimage_pre_reset (ide_drive_t *drive)
577{
578 if (drive->media != ide_disk)
579 return;
580
581 if (is_sata(HWIF(drive)))
582 {
583 drive->special.b.set_geometry = 0;
584 drive->special.b.recalibrate = 0;
585 }
586}
587
588/**
589 * siimage_reset - reset a device on an siimage controller
590 * @drive: drive to reset
591 *
592 * Perform a controller level reset fo the device. For
593 * SATA we must also check the PHY.
594 */
595
596static void siimage_reset (ide_drive_t *drive)
597{
598 ide_hwif_t *hwif = HWIF(drive);
599 u8 reset = 0;
600 unsigned long addr = siimage_selreg(hwif, 0);
601
602 if (hwif->mmio) {
603 reset = hwif->INB(addr);
604 hwif->OUTB((reset|0x03), addr);
605 /* FIXME:posting */
606 udelay(25);
607 hwif->OUTB(reset, addr);
608 (void) hwif->INB(addr);
609 } else {
610 pci_read_config_byte(hwif->pci_dev, addr, &reset);
611 pci_write_config_byte(hwif->pci_dev, addr, reset|0x03);
612 udelay(25);
613 pci_write_config_byte(hwif->pci_dev, addr, reset);
614 pci_read_config_byte(hwif->pci_dev, addr, &reset);
615 }
616
617 if (SATA_STATUS_REG) {
618 u32 sata_stat = hwif->INL(SATA_STATUS_REG);
619 printk(KERN_WARNING "%s: reset phy, status=0x%08x, %s\n",
620 hwif->name, sata_stat, __FUNCTION__);
621 if (!(sata_stat)) {
622 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
623 hwif->name, sata_stat);
624 drive->failures++;
625 }
626 }
627
628}
629
630/**
631 * proc_reports_siimage - add siimage controller to proc
632 * @dev: PCI device
633 * @clocking: SCSC value
634 * @name: controller name
635 *
636 * Report the clocking mode of the controller and add it to
637 * the /proc interface layer
638 */
639
640static void proc_reports_siimage (struct pci_dev *dev, u8 clocking, const char *name)
641{
642 if (!pdev_is_sata(dev)) {
643 printk(KERN_INFO "%s: BASE CLOCK ", name);
644 clocking &= 0x03;
645 switch (clocking) {
646 case 0x03: printk("DISABLED!\n"); break;
647 case 0x02: printk("== 2X PCI\n"); break;
648 case 0x01: printk("== 133\n"); break;
649 case 0x00: printk("== 100\n"); break;
650 }
651 }
652}
653
654/**
655 * setup_mmio_siimage - switch an SI controller into MMIO
656 * @dev: PCI device we are configuring
657 * @name: device name
658 *
659 * Attempt to put the device into mmio mode. There are some slight
660 * complications here with certain systems where the mmio bar isnt
661 * mapped so we have to be sure we can fall back to I/O.
662 */
663
664static unsigned int setup_mmio_siimage (struct pci_dev *dev, const char *name)
665{
666 unsigned long bar5 = pci_resource_start(dev, 5);
667 unsigned long barsize = pci_resource_len(dev, 5);
668 u8 tmpbyte = 0;
669 void __iomem *ioaddr;
John W. Linvilled868dd12005-11-10 00:19:14 +0100670 u32 tmp, irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 /*
673 * Drop back to PIO if we can't map the mmio. Some
674 * systems seem to get terminally confused in the PCI
675 * spaces.
676 */
677
678 if(!request_mem_region(bar5, barsize, name))
679 {
680 printk(KERN_WARNING "siimage: IDE controller MMIO ports not available.\n");
681 return 0;
682 }
683
684 ioaddr = ioremap(bar5, barsize);
685
686 if (ioaddr == NULL)
687 {
688 release_mem_region(bar5, barsize);
689 return 0;
690 }
691
692 pci_set_master(dev);
693 pci_set_drvdata(dev, (void *) ioaddr);
694
695 if (pdev_is_sata(dev)) {
John W. Linvilled868dd12005-11-10 00:19:14 +0100696 /* make sure IDE0/1 interrupts are not masked */
697 irq_mask = (1 << 22) | (1 << 23);
698 tmp = readl(ioaddr + 0x48);
699 if (tmp & irq_mask) {
700 tmp &= ~irq_mask;
701 writel(tmp, ioaddr + 0x48);
702 readl(ioaddr + 0x48); /* flush */
703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 writel(0, ioaddr + 0x148);
705 writel(0, ioaddr + 0x1C8);
706 }
707
708 writeb(0, ioaddr + 0xB4);
709 writeb(0, ioaddr + 0xF4);
710 tmpbyte = readb(ioaddr + 0x4A);
711
712 switch(tmpbyte & 0x30) {
713 case 0x00:
714 /* In 100 MHz clocking, try and switch to 133 */
715 writeb(tmpbyte|0x10, ioaddr + 0x4A);
716 break;
717 case 0x10:
718 /* On 133Mhz clocking */
719 break;
720 case 0x20:
721 /* On PCIx2 clocking */
722 break;
723 case 0x30:
724 /* Clocking is disabled */
725 /* 133 clock attempt to force it on */
726 writeb(tmpbyte & ~0x20, ioaddr + 0x4A);
727 break;
728 }
729
730 writeb( 0x72, ioaddr + 0xA1);
731 writew( 0x328A, ioaddr + 0xA2);
732 writel(0x62DD62DD, ioaddr + 0xA4);
733 writel(0x43924392, ioaddr + 0xA8);
734 writel(0x40094009, ioaddr + 0xAC);
735 writeb( 0x72, ioaddr + 0xE1);
736 writew( 0x328A, ioaddr + 0xE2);
737 writel(0x62DD62DD, ioaddr + 0xE4);
738 writel(0x43924392, ioaddr + 0xE8);
739 writel(0x40094009, ioaddr + 0xEC);
740
741 if (pdev_is_sata(dev)) {
742 writel(0xFFFF0000, ioaddr + 0x108);
743 writel(0xFFFF0000, ioaddr + 0x188);
744 writel(0x00680000, ioaddr + 0x148);
745 writel(0x00680000, ioaddr + 0x1C8);
746 }
747
748 tmpbyte = readb(ioaddr + 0x4A);
749
750 proc_reports_siimage(dev, (tmpbyte>>4), name);
751 return 1;
752}
753
754/**
755 * init_chipset_siimage - set up an SI device
756 * @dev: PCI device
757 * @name: device name
758 *
759 * Perform the initial PCI set up for this device. Attempt to switch
760 * to 133MHz clocking if the system isn't already set up to do it.
761 */
762
763static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev, const char *name)
764{
765 u32 class_rev = 0;
766 u8 tmpbyte = 0;
767 u8 BA5_EN = 0;
768
769 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
770 class_rev &= 0xff;
771 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (class_rev) ? 1 : 255);
772
773 pci_read_config_byte(dev, 0x8A, &BA5_EN);
774 if ((BA5_EN & 0x01) || (pci_resource_start(dev, 5))) {
775 if (setup_mmio_siimage(dev, name)) {
776 return 0;
777 }
778 }
779
780 pci_write_config_byte(dev, 0x80, 0x00);
781 pci_write_config_byte(dev, 0x84, 0x00);
782 pci_read_config_byte(dev, 0x8A, &tmpbyte);
783 switch(tmpbyte & 0x30) {
784 case 0x00:
785 /* 133 clock attempt to force it on */
786 pci_write_config_byte(dev, 0x8A, tmpbyte|0x10);
787 case 0x30:
788 /* if clocking is disabled */
789 /* 133 clock attempt to force it on */
790 pci_write_config_byte(dev, 0x8A, tmpbyte & ~0x20);
791 case 0x10:
792 /* 133 already */
793 break;
794 case 0x20:
795 /* BIOS set PCI x2 clocking */
796 break;
797 }
798
799 pci_read_config_byte(dev, 0x8A, &tmpbyte);
800
801 pci_write_config_byte(dev, 0xA1, 0x72);
802 pci_write_config_word(dev, 0xA2, 0x328A);
803 pci_write_config_dword(dev, 0xA4, 0x62DD62DD);
804 pci_write_config_dword(dev, 0xA8, 0x43924392);
805 pci_write_config_dword(dev, 0xAC, 0x40094009);
806 pci_write_config_byte(dev, 0xB1, 0x72);
807 pci_write_config_word(dev, 0xB2, 0x328A);
808 pci_write_config_dword(dev, 0xB4, 0x62DD62DD);
809 pci_write_config_dword(dev, 0xB8, 0x43924392);
810 pci_write_config_dword(dev, 0xBC, 0x40094009);
811
812 proc_reports_siimage(dev, (tmpbyte>>4), name);
813 return 0;
814}
815
816/**
817 * init_mmio_iops_siimage - set up the iops for MMIO
818 * @hwif: interface to set up
819 *
820 * The basic setup here is fairly simple, we can use standard MMIO
821 * operations. However we do have to set the taskfile register offsets
822 * by hand as there isnt a standard defined layout for them this
823 * time.
824 *
825 * The hardware supports buffered taskfiles and also some rather nice
Alan Cox19c1ef52006-06-28 04:26:59 -0700826 * extended PRD tables. For better SI3112 support use the libata driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 */
828
829static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
830{
831 struct pci_dev *dev = hwif->pci_dev;
832 void *addr = pci_get_drvdata(dev);
833 u8 ch = hwif->channel;
834 hw_regs_t hw;
835 unsigned long base;
836
837 /*
838 * Fill in the basic HWIF bits
839 */
840
841 default_hwif_mmiops(hwif);
842 hwif->hwif_data = addr;
843
844 /*
845 * Now set up the hw. We have to do this ourselves as
846 * the MMIO layout isnt the same as the the standard port
847 * based I/O
848 */
849
850 memset(&hw, 0, sizeof(hw_regs_t));
851
852 base = (unsigned long)addr;
853 if (ch)
854 base += 0xC0;
855 else
856 base += 0x80;
857
858 /*
859 * The buffered task file doesn't have status/control
860 * so we can't currently use it sanely since we want to
861 * use LBA48 mode.
862 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 hw.io_ports[IDE_DATA_OFFSET] = base;
864 hw.io_ports[IDE_ERROR_OFFSET] = base + 1;
865 hw.io_ports[IDE_NSECTOR_OFFSET] = base + 2;
866 hw.io_ports[IDE_SECTOR_OFFSET] = base + 3;
867 hw.io_ports[IDE_LCYL_OFFSET] = base + 4;
868 hw.io_ports[IDE_HCYL_OFFSET] = base + 5;
869 hw.io_ports[IDE_SELECT_OFFSET] = base + 6;
870 hw.io_ports[IDE_STATUS_OFFSET] = base + 7;
871 hw.io_ports[IDE_CONTROL_OFFSET] = base + 10;
872
873 hw.io_ports[IDE_IRQ_OFFSET] = 0;
874
875 if (pdev_is_sata(dev)) {
876 base = (unsigned long)addr;
877 if (ch)
878 base += 0x80;
879 hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
880 hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
881 hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
882 hwif->sata_misc[SATA_MISC_OFFSET] = base + 0x140;
883 hwif->sata_misc[SATA_PHY_OFFSET] = base + 0x144;
884 hwif->sata_misc[SATA_IEN_OFFSET] = base + 0x148;
885 }
886
887 hw.irq = hwif->pci_dev->irq;
888
889 memcpy(&hwif->hw, &hw, sizeof(hw));
890 memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->hw.io_ports));
891
892 hwif->irq = hw.irq;
893
894 base = (unsigned long) addr;
895
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 hwif->dma_base = base + (ch ? 0x08 : 0x00);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 hwif->mmio = 2;
898}
899
900static int is_dev_seagate_sata(ide_drive_t *drive)
901{
902 const char *s = &drive->id->model[0];
903 unsigned len;
904
905 if (!drive->present)
906 return 0;
907
908 len = strnlen(s, sizeof(drive->id->model));
909
910 if ((len > 4) && (!memcmp(s, "ST", 2))) {
911 if ((!memcmp(s + len - 2, "AS", 2)) ||
912 (!memcmp(s + len - 3, "ASL", 3))) {
913 printk(KERN_INFO "%s: applying pessimistic Seagate "
914 "errata fix\n", drive->name);
915 return 1;
916 }
917 }
918 return 0;
919}
920
921/**
922 * siimage_fixup - post probe fixups
923 * @hwif: interface to fix up
924 *
925 * Called after drive probe we use this to decide whether the
926 * Seagate fixup must be applied. This used to be in init_iops but
927 * that can occur before we know what drives are present.
928 */
929
930static void __devinit siimage_fixup(ide_hwif_t *hwif)
931{
932 /* Try and raise the rqsize */
933 if (!is_sata(hwif) || !is_dev_seagate_sata(&hwif->drives[0]))
934 hwif->rqsize = 128;
935}
936
937/**
938 * init_iops_siimage - set up iops
939 * @hwif: interface to set up
940 *
941 * Do the basic setup for the SIIMAGE hardware interface
942 * and then do the MMIO setup if we can. This is the first
943 * look in we get for setting up the hwif so that we
944 * can get the iops right before using them.
945 */
946
947static void __devinit init_iops_siimage(ide_hwif_t *hwif)
948{
949 struct pci_dev *dev = hwif->pci_dev;
950 u32 class_rev = 0;
951
952 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
953 class_rev &= 0xff;
954
955 hwif->hwif_data = NULL;
956
957 /* Pessimal until we finish probing */
958 hwif->rqsize = 15;
959
960 if (pci_get_drvdata(dev) == NULL)
961 return;
962 init_mmio_iops_siimage(hwif);
963}
964
965/**
966 * ata66_siimage - check for 80 pin cable
967 * @hwif: interface to check
968 *
969 * Check for the presence of an ATA66 capable cable on the
970 * interface.
971 */
972
973static unsigned int __devinit ata66_siimage(ide_hwif_t *hwif)
974{
975 unsigned long addr = siimage_selreg(hwif, 0);
976 if (pci_get_drvdata(hwif->pci_dev) == NULL) {
977 u8 ata66 = 0;
978 pci_read_config_byte(hwif->pci_dev, addr, &ata66);
979 return (ata66 & 0x01) ? 1 : 0;
980 }
981
982 return (hwif->INB(addr) & 0x01) ? 1 : 0;
983}
984
985/**
986 * init_hwif_siimage - set up hwif structs
987 * @hwif: interface to set up
988 *
989 * We do the basic set up of the interface structure. The SIIMAGE
990 * requires several custom handlers so we override the default
991 * ide DMA handlers appropriately
992 */
993
994static void __devinit init_hwif_siimage(ide_hwif_t *hwif)
995{
996 hwif->autodma = 0;
997
998 hwif->resetproc = &siimage_reset;
999 hwif->speedproc = &siimage_tune_chipset;
1000 hwif->tuneproc = &siimage_tuneproc;
1001 hwif->reset_poll = &siimage_reset_poll;
1002 hwif->pre_reset = &siimage_pre_reset;
1003
Alan Cox19c1ef52006-06-28 04:26:59 -07001004 if(is_sata(hwif)) {
1005 static int first = 1;
1006
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 hwif->busproc = &siimage_busproc;
1008
Alan Cox19c1ef52006-06-28 04:26:59 -07001009 if (first) {
1010 printk(KERN_INFO "siimage: For full SATA support you should use the libata sata_sil module.\n");
1011 first = 0;
1012 }
1013 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 if (!hwif->dma_base) {
1015 hwif->drives[0].autotune = 1;
1016 hwif->drives[1].autotune = 1;
1017 return;
1018 }
1019
1020 hwif->ultra_mask = 0x7f;
1021 hwif->mwdma_mask = 0x07;
1022 hwif->swdma_mask = 0x07;
1023
1024 if (!is_sata(hwif))
1025 hwif->atapi_dma = 1;
1026
1027 hwif->ide_dma_check = &siimage_config_drive_for_dma;
1028 if (!(hwif->udma_four))
1029 hwif->udma_four = ata66_siimage(hwif);
1030
1031 if (hwif->mmio) {
1032 hwif->ide_dma_test_irq = &siimage_mmio_ide_dma_test_irq;
1033 } else {
1034 hwif->ide_dma_test_irq = & siimage_io_ide_dma_test_irq;
1035 }
1036
1037 /*
1038 * The BIOS often doesn't set up DMA on this controller
1039 * so we always do it.
1040 */
1041
1042 hwif->autodma = 1;
1043 hwif->drives[0].autodma = hwif->autodma;
1044 hwif->drives[1].autodma = hwif->autodma;
1045}
1046
1047#define DECLARE_SII_DEV(name_str) \
1048 { \
1049 .name = name_str, \
1050 .init_chipset = init_chipset_siimage, \
1051 .init_iops = init_iops_siimage, \
1052 .init_hwif = init_hwif_siimage, \
1053 .fixup = siimage_fixup, \
1054 .channels = 2, \
1055 .autodma = AUTODMA, \
1056 .bootable = ON_BOARD, \
1057 }
1058
1059static ide_pci_device_t siimage_chipsets[] __devinitdata = {
1060 /* 0 */ DECLARE_SII_DEV("SiI680"),
1061 /* 1 */ DECLARE_SII_DEV("SiI3112 Serial ATA"),
1062 /* 2 */ DECLARE_SII_DEV("Adaptec AAR-1210SA")
1063};
1064
1065/**
1066 * siimage_init_one - pci layer discovery entry
1067 * @dev: PCI device
1068 * @id: ident table entry
1069 *
1070 * Called by the PCI code when it finds an SI680 or SI3112 controller.
1071 * We then use the IDE PCI generic helper to do most of the work.
1072 */
1073
1074static int __devinit siimage_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1075{
1076 return ide_setup_pci_device(dev, &siimage_chipsets[id->driver_data]);
1077}
1078
1079static struct pci_device_id siimage_pci_tbl[] = {
Alan Cox28a2a3f2006-09-11 14:45:07 +01001080 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081#ifdef CONFIG_BLK_DEV_IDE_SATA
Alan Cox28a2a3f2006-09-11 14:45:07 +01001082 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1083 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_1210SA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084#endif
1085 { 0, },
1086};
1087MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
1088
1089static struct pci_driver driver = {
1090 .name = "SiI_IDE",
1091 .id_table = siimage_pci_tbl,
1092 .probe = siimage_init_one,
1093};
1094
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001095static int __init siimage_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096{
1097 return ide_pci_register_driver(&driver);
1098}
1099
1100module_init(siimage_ide_init);
1101
1102MODULE_AUTHOR("Andre Hedrick, Alan Cox");
1103MODULE_DESCRIPTION("PCI driver module for SiI IDE");
1104MODULE_LICENSE("GPL");