blob: 1765e6e18f2c6e8aa2dfb2ac4d8f08fb9983dc40 [file] [log] [blame]
ymohanmabe4fc042013-08-27 23:40:56 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Shobhit Kumar <shobhit.kumar@intel.com>
25 * Yogesh Mohan Marimuthu <yogesh.mohan.marimuthu@intel.com>
26 */
27
28#include <linux/kernel.h>
29#include "intel_drv.h"
30#include "i915_drv.h"
31#include "intel_dsi.h"
32
Ville Syrjälä50dd63a2016-03-15 16:40:02 +020033static const u16 lfsr_converts[] = {
ymohanmabe4fc042013-08-27 23:40:56 +030034 426, 469, 234, 373, 442, 221, 110, 311, 411, /* 62 - 70 */
35 461, 486, 243, 377, 188, 350, 175, 343, 427, 213, /* 71 - 80 */
Gaurav K Singh3c5c6d82015-07-01 15:58:51 +030036 106, 53, 282, 397, 454, 227, 113, 56, 284, 142, /* 81 - 90 */
37 71, 35, 273, 136, 324, 418, 465, 488, 500, 506 /* 91 - 100 */
ymohanmabe4fc042013-08-27 23:40:56 +030038};
39
Shobhit Kumar44d4c6e2013-12-10 12:14:56 +053040/* Get DSI clock from pixel clock */
Jani Nikula1e78aa02016-03-16 12:21:40 +020041static u32 dsi_clk_from_pclk(u32 pclk, enum mipi_dsi_pixel_format fmt,
42 int lane_count)
ymohanmabe4fc042013-08-27 23:40:56 +030043{
Shobhit Kumar44d4c6e2013-12-10 12:14:56 +053044 u32 dsi_clk_khz;
Jani Nikula1e78aa02016-03-16 12:21:40 +020045 u32 bpp = mipi_dsi_pixel_format_to_bpp(fmt);
ymohanmabe4fc042013-08-27 23:40:56 +030046
Shobhit Kumar44d4c6e2013-12-10 12:14:56 +053047 /* DSI data rate = pixel clock * bits per pixel / lane count
48 pixel clock is converted from KHz to Hz */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +053049 dsi_clk_khz = DIV_ROUND_CLOSEST(pclk * bpp, lane_count);
ymohanmabe4fc042013-08-27 23:40:56 +030050
Shobhit Kumar44d4c6e2013-12-10 12:14:56 +053051 return dsi_clk_khz;
ymohanmabe4fc042013-08-27 23:40:56 +030052}
53
Gaurav K Singh20dbe1a2015-07-01 15:58:52 +030054static int dsi_calc_mnp(struct drm_i915_private *dev_priv,
Ville Syrjälä47eacba2016-04-12 22:14:35 +030055 struct intel_crtc_state *config,
56 int target_dsi_clk)
ymohanmabe4fc042013-08-27 23:40:56 +030057{
Jani Nikula7471bf42015-05-12 15:23:09 +030058 unsigned int calc_m = 0, calc_p = 0;
Gaurav K Singh20dbe1a2015-07-01 15:58:52 +030059 unsigned int m_min, m_max, p_min = 2, p_max = 6;
60 unsigned int m, n, p;
61 int ref_clk;
Jani Nikula7471bf42015-05-12 15:23:09 +030062 int delta = target_dsi_clk;
ymohanmabe4fc042013-08-27 23:40:56 +030063 u32 m_seed;
64
Jani Nikula7471bf42015-05-12 15:23:09 +030065 /* target_dsi_clk is expected in kHz */
66 if (target_dsi_clk < 300000 || target_dsi_clk > 1150000) {
ymohanmabe4fc042013-08-27 23:40:56 +030067 DRM_ERROR("DSI CLK Out of Range\n");
68 return -ECHRNG;
69 }
70
Gaurav K Singh20dbe1a2015-07-01 15:58:52 +030071 if (IS_CHERRYVIEW(dev_priv)) {
72 ref_clk = 100000;
73 n = 4;
74 m_min = 70;
75 m_max = 96;
76 } else {
77 ref_clk = 25000;
78 n = 1;
79 m_min = 62;
80 m_max = 92;
81 }
82
83 for (m = m_min; m <= m_max && delta; m++) {
84 for (p = p_min; p <= p_max && delta; p++) {
Jani Nikula7471bf42015-05-12 15:23:09 +030085 /*
86 * Find the optimal m and p divisors with minimal delta
87 * +/- the required clock
88 */
Jani Nikulaa856c5b2015-05-13 10:35:25 +030089 int calc_dsi_clk = (m * ref_clk) / (p * n);
Jani Nikula7471bf42015-05-12 15:23:09 +030090 int d = abs(target_dsi_clk - calc_dsi_clk);
91 if (d < delta) {
92 delta = d;
Shobhit Kumar8e1eed52013-12-10 12:14:57 +053093 calc_m = m;
94 calc_p = p;
ymohanmabe4fc042013-08-27 23:40:56 +030095 }
96 }
97 }
98
Jani Nikulaa856c5b2015-05-13 10:35:25 +030099 /* register has log2(N1), this works fine for powers of two */
100 n = ffs(n) - 1;
ymohanmabe4fc042013-08-27 23:40:56 +0300101 m_seed = lfsr_converts[calc_m - 62];
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300102 config->dsi_pll.ctrl = 1 << (DSI_PLL_P1_POST_DIV_SHIFT + calc_p - 2);
103 config->dsi_pll.div = n << DSI_PLL_N1_DIV_SHIFT |
ymohanmabe4fc042013-08-27 23:40:56 +0300104 m_seed << DSI_PLL_M1_DIV_SHIFT;
105
106 return 0;
107}
108
ymohanmabe4fc042013-08-27 23:40:56 +0300109/*
110 * XXX: The muxing and gating is hard coded for now. Need to add support for
111 * sharing PLLs with two DSI outputs.
112 */
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300113static int vlv_compute_dsi_pll(struct intel_encoder *encoder,
114 struct intel_crtc_state *config)
ymohanmabe4fc042013-08-27 23:40:56 +0300115{
116 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
ymohanmabe4fc042013-08-27 23:40:56 +0300117 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
118 int ret;
ymohanmabe4fc042013-08-27 23:40:56 +0300119 u32 dsi_clk;
120
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530121 dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200122 intel_dsi->lane_count);
ymohanmabe4fc042013-08-27 23:40:56 +0300123
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300124 ret = dsi_calc_mnp(dev_priv, config, dsi_clk);
ymohanmabe4fc042013-08-27 23:40:56 +0300125 if (ret) {
126 DRM_DEBUG_KMS("dsi_calc_mnp failed\n");
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300127 return ret;
ymohanmabe4fc042013-08-27 23:40:56 +0300128 }
129
Gaurav K Singh3c860ab2014-12-09 10:57:00 +0530130 if (intel_dsi->ports & (1 << PORT_A))
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300131 config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI0_DSIPLL;
ymohanmabe4fc042013-08-27 23:40:56 +0300132
Gaurav K Singh3c860ab2014-12-09 10:57:00 +0530133 if (intel_dsi->ports & (1 << PORT_C))
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300134 config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI1_DSIPLL;
135
136 config->dsi_pll.ctrl |= DSI_PLL_VCO_EN;
Gaurav K Singh58cf8882014-12-04 10:58:52 +0530137
ymohanmabe4fc042013-08-27 23:40:56 +0300138 DRM_DEBUG_KMS("dsi pll div %08x, ctrl %08x\n",
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300139 config->dsi_pll.div, config->dsi_pll.ctrl);
ymohanmabe4fc042013-08-27 23:40:56 +0300140
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300141 return 0;
ymohanmabe4fc042013-08-27 23:40:56 +0300142}
143
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300144static void vlv_enable_dsi_pll(struct intel_encoder *encoder,
145 const struct intel_crtc_state *config)
146{
147 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
ymohanmabe4fc042013-08-27 23:40:56 +0300148
149 DRM_DEBUG_KMS("\n");
150
Ville Syrjäläa5805162015-05-26 20:42:30 +0300151 mutex_lock(&dev_priv->sb_lock);
ymohanmabe4fc042013-08-27 23:40:56 +0300152
Ville Syrjälä062efa52016-04-12 22:14:36 +0300153 vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, 0);
154 vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_DIVIDER, config->dsi_pll.div);
155 vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL,
156 config->dsi_pll.ctrl & ~DSI_PLL_VCO_EN);
ymohanmabe4fc042013-08-27 23:40:56 +0300157
158 /* wait at least 0.5 us after ungating before enabling VCO */
159 usleep_range(1, 10);
160
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300161 vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, config->dsi_pll.ctrl);
ymohanmabe4fc042013-08-27 23:40:56 +0300162
Gaurav K Singh3770f0e2014-12-05 14:16:58 +0530163 if (wait_for(vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL) &
164 DSI_PLL_LOCK, 20)) {
ymohanmabe4fc042013-08-27 23:40:56 +0300165
Ville Syrjäläa5805162015-05-26 20:42:30 +0300166 mutex_unlock(&dev_priv->sb_lock);
ymohanmabe4fc042013-08-27 23:40:56 +0300167 DRM_ERROR("DSI PLL lock failed\n");
168 return;
169 }
Ville Syrjäläa5805162015-05-26 20:42:30 +0300170 mutex_unlock(&dev_priv->sb_lock);
ymohanmabe4fc042013-08-27 23:40:56 +0300171
172 DRM_DEBUG_KMS("DSI PLL locked\n");
173}
174
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530175static void vlv_disable_dsi_pll(struct intel_encoder *encoder)
ymohanmabe4fc042013-08-27 23:40:56 +0300176{
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300177 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
ymohanmabe4fc042013-08-27 23:40:56 +0300178 u32 tmp;
179
180 DRM_DEBUG_KMS("\n");
181
Ville Syrjäläa5805162015-05-26 20:42:30 +0300182 mutex_lock(&dev_priv->sb_lock);
ymohanmabe4fc042013-08-27 23:40:56 +0300183
184 tmp = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
185 tmp &= ~DSI_PLL_VCO_EN;
186 tmp |= DSI_PLL_LDO_GATE;
187 vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, tmp);
188
Ville Syrjäläa5805162015-05-26 20:42:30 +0300189 mutex_unlock(&dev_priv->sb_lock);
ymohanmabe4fc042013-08-27 23:40:56 +0300190}
Shobhit Kumarf573de52014-07-30 20:32:37 +0530191
Imre Deakdb18b6a2016-03-24 12:41:40 +0200192static bool bxt_dsi_pll_is_enabled(struct drm_i915_private *dev_priv)
193{
194 bool enabled;
195 u32 val;
196 u32 mask;
197
198 mask = BXT_DSI_PLL_DO_ENABLE | BXT_DSI_PLL_LOCKED;
199 val = I915_READ(BXT_DSI_PLL_ENABLE);
200 enabled = (val & mask) == mask;
201
202 if (!enabled)
203 return false;
204
205 /*
206 * Both dividers must be programmed with valid values even if only one
207 * of the PLL is used, see BSpec/Broxton Clocks. Check this here for
208 * paranoia, since BIOS is known to misconfigure PLLs in this way at
209 * times, and since accessing DSI registers with invalid dividers
210 * causes a system hang.
211 */
212 val = I915_READ(BXT_DSI_PLL_CTL);
213 if (!(val & BXT_DSIA_16X_MASK) || !(val & BXT_DSIC_16X_MASK)) {
214 DRM_DEBUG_DRIVER("PLL is enabled with invalid divider settings (%08x)\n",
215 val);
216 enabled = false;
217 }
218
219 return enabled;
220}
221
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530222static void bxt_disable_dsi_pll(struct intel_encoder *encoder)
223{
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300224 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530225 u32 val;
226
227 DRM_DEBUG_KMS("\n");
228
229 val = I915_READ(BXT_DSI_PLL_ENABLE);
230 val &= ~BXT_DSI_PLL_DO_ENABLE;
231 I915_WRITE(BXT_DSI_PLL_ENABLE, val);
232
233 /*
234 * PLL lock should deassert within 200us.
235 * Wait up to 1ms before timing out.
236 */
237 if (wait_for((I915_READ(BXT_DSI_PLL_ENABLE)
238 & BXT_DSI_PLL_LOCKED) == 0, 1))
239 DRM_ERROR("Timeout waiting for PLL lock deassertion\n");
240}
241
Jani Nikula1e78aa02016-03-16 12:21:40 +0200242static void assert_bpp_mismatch(enum mipi_dsi_pixel_format fmt, int pipe_bpp)
Shobhit Kumarf573de52014-07-30 20:32:37 +0530243{
Jani Nikula1e78aa02016-03-16 12:21:40 +0200244 int bpp = mipi_dsi_pixel_format_to_bpp(fmt);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530245
246 WARN(bpp != pipe_bpp,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200247 "bpp match assertion failure (expected %d, current %d)\n",
248 bpp, pipe_bpp);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530249}
250
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300251static u32 vlv_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
252 struct intel_crtc_state *config)
Shobhit Kumarf573de52014-07-30 20:32:37 +0530253{
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300254 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530255 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
256 u32 dsi_clock, pclk;
257 u32 pll_ctl, pll_div;
Jani Nikulaa856c5b2015-05-13 10:35:25 +0300258 u32 m = 0, p = 0, n;
Ville Syrjäläae9ec622016-03-15 16:40:05 +0200259 int refclk = IS_CHERRYVIEW(dev_priv) ? 100000 : 25000;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530260 int i;
261
262 DRM_DEBUG_KMS("\n");
263
Ville Syrjäläa5805162015-05-26 20:42:30 +0300264 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530265 pll_ctl = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
266 pll_div = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_DIVIDER);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300267 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530268
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300269 config->dsi_pll.ctrl = pll_ctl & ~DSI_PLL_LOCK;
270 config->dsi_pll.div = pll_div;
271
Shobhit Kumarf573de52014-07-30 20:32:37 +0530272 /* mask out other bits and extract the P1 divisor */
273 pll_ctl &= DSI_PLL_P1_POST_DIV_MASK;
274 pll_ctl = pll_ctl >> (DSI_PLL_P1_POST_DIV_SHIFT - 2);
275
Jani Nikulaa856c5b2015-05-13 10:35:25 +0300276 /* N1 divisor */
277 n = (pll_div & DSI_PLL_N1_DIV_MASK) >> DSI_PLL_N1_DIV_SHIFT;
278 n = 1 << n; /* register has log2(N1) */
279
Shobhit Kumarf573de52014-07-30 20:32:37 +0530280 /* mask out the other bits and extract the M1 divisor */
281 pll_div &= DSI_PLL_M1_DIV_MASK;
282 pll_div = pll_div >> DSI_PLL_M1_DIV_SHIFT;
283
284 while (pll_ctl) {
285 pll_ctl = pll_ctl >> 1;
286 p++;
287 }
288 p--;
289
290 if (!p) {
291 DRM_ERROR("wrong P1 divisor\n");
292 return 0;
293 }
294
295 for (i = 0; i < ARRAY_SIZE(lfsr_converts); i++) {
296 if (lfsr_converts[i] == pll_div)
297 break;
298 }
299
300 if (i == ARRAY_SIZE(lfsr_converts)) {
301 DRM_ERROR("wrong m_seed programmed\n");
302 return 0;
303 }
304
305 m = i + 62;
306
Jani Nikulaa856c5b2015-05-13 10:35:25 +0300307 dsi_clock = (m * refclk) / (p * n);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530308
309 /* pixel_format and pipe_bpp should agree */
310 assert_bpp_mismatch(intel_dsi->pixel_format, pipe_bpp);
311
312 pclk = DIV_ROUND_CLOSEST(dsi_clock * intel_dsi->lane_count, pipe_bpp);
313
314 return pclk;
315}
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530316
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300317static u32 bxt_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
318 struct intel_crtc_state *config)
Shashank Sharmace0c9822015-09-01 19:41:46 +0530319{
320 u32 pclk;
321 u32 dsi_clk;
322 u32 dsi_ratio;
323 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
324 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
325
326 /* Divide by zero */
327 if (!pipe_bpp) {
328 DRM_ERROR("Invalid BPP(0)\n");
329 return 0;
330 }
331
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300332 config->dsi_pll.ctrl = I915_READ(BXT_DSI_PLL_CTL);
Shashank Sharmace0c9822015-09-01 19:41:46 +0530333
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300334 dsi_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
Shashank Sharmace0c9822015-09-01 19:41:46 +0530335
336 dsi_clk = (dsi_ratio * BXT_REF_CLOCK_KHZ) / 2;
337
338 /* pixel_format and pipe_bpp should agree */
339 assert_bpp_mismatch(intel_dsi->pixel_format, pipe_bpp);
340
341 pclk = DIV_ROUND_CLOSEST(dsi_clk * intel_dsi->lane_count, pipe_bpp);
342
343 DRM_DEBUG_DRIVER("Calculated pclk=%u\n", pclk);
344 return pclk;
345}
346
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300347u32 intel_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
348 struct intel_crtc_state *config)
Jani Nikulad7d85d82016-01-08 12:45:39 +0200349{
350 if (IS_BROXTON(encoder->base.dev))
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300351 return bxt_dsi_get_pclk(encoder, pipe_bpp, config);
Jani Nikulad7d85d82016-01-08 12:45:39 +0200352 else
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300353 return vlv_dsi_get_pclk(encoder, pipe_bpp, config);
Jani Nikulad7d85d82016-01-08 12:45:39 +0200354}
355
kbuild test robotb248e652015-10-05 16:21:11 +0800356static void vlv_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
Shashank Sharmab389a452015-09-01 19:41:44 +0530357{
358 u32 temp;
359 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
360 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
361
362 temp = I915_READ(MIPI_CTRL(port));
363 temp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
364 I915_WRITE(MIPI_CTRL(port), temp |
365 intel_dsi->escape_clk_div <<
366 ESCAPE_CLOCK_DIVIDER_SHIFT);
367}
368
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530369/* Program BXT Mipi clocks and dividers */
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300370static void bxt_dsi_program_clocks(struct drm_device *dev, enum port port,
371 const struct intel_crtc_state *config)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530372{
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530373 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak M782d25c2016-02-15 22:43:57 +0530374 u32 tmp;
375 u32 dsi_rate = 0;
376 u32 pll_ratio = 0;
377 u32 rx_div;
378 u32 tx_div;
379 u32 rx_div_upper;
380 u32 rx_div_lower;
381 u32 mipi_8by3_divider;
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530382
383 /* Clear old configurations */
384 tmp = I915_READ(BXT_MIPI_CLOCK_CTL);
385 tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
Deepak M782d25c2016-02-15 22:43:57 +0530386 tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
387 tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
388 tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530389
390 /* Get the current DSI rate(actual) */
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300391 pll_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530392 dsi_rate = (BXT_REF_CLOCK_KHZ * pll_ratio) / 2;
393
Deepak M782d25c2016-02-15 22:43:57 +0530394 /*
395 * tx clock should be <= 20MHz and the div value must be
396 * subtracted by 1 as per bspec
397 */
398 tx_div = DIV_ROUND_UP(dsi_rate, 20000) - 1;
399 /*
400 * rx clock should be <= 150MHz and the div value must be
401 * subtracted by 1 as per bspec
402 */
403 rx_div = DIV_ROUND_UP(dsi_rate, 150000) - 1;
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530404
405 /*
Deepak M782d25c2016-02-15 22:43:57 +0530406 * rx divider value needs to be updated in the
407 * two differnt bit fields in the register hence splitting the
408 * rx divider value accordingly
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530409 */
Deepak M782d25c2016-02-15 22:43:57 +0530410 rx_div_lower = rx_div & RX_DIVIDER_BIT_1_2;
411 rx_div_upper = (rx_div & RX_DIVIDER_BIT_3_4) >> 2;
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530412
Deepak M782d25c2016-02-15 22:43:57 +0530413 /* As per bpsec program the 8/3X clock divider to the below value */
414 if (dev_priv->vbt.dsi.config->is_cmd_mode)
415 mipi_8by3_divider = 0x2;
416 else
417 mipi_8by3_divider = 0x3;
418
419 tmp |= BXT_MIPI_8X_BY3_DIVIDER(port, mipi_8by3_divider);
420 tmp |= BXT_MIPI_TX_ESCLK_DIVIDER(port, tx_div);
421 tmp |= BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, rx_div_lower);
422 tmp |= BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, rx_div_upper);
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530423
424 I915_WRITE(BXT_MIPI_CLOCK_CTL, tmp);
425}
426
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300427static int bxt_compute_dsi_pll(struct intel_encoder *encoder,
428 struct intel_crtc_state *config)
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530429{
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530430 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
431 u8 dsi_ratio;
432 u32 dsi_clk;
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530433
434 dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300435 intel_dsi->lane_count);
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530436
437 /*
438 * From clock diagram, to get PLL ratio divider, divide double of DSI
439 * link rate (i.e., 2*8x=16x frequency value) by ref clock. Make sure to
440 * round 'up' the result
441 */
442 dsi_ratio = DIV_ROUND_UP(dsi_clk * 2, BXT_REF_CLOCK_KHZ);
443 if (dsi_ratio < BXT_DSI_PLL_RATIO_MIN ||
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300444 dsi_ratio > BXT_DSI_PLL_RATIO_MAX) {
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530445 DRM_ERROR("Cant get a suitable ratio from DSI PLL ratios\n");
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300446 return -ECHRNG;
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530447 }
448
449 /*
450 * Program DSI ratio and Select MIPIC and MIPIA PLL output as 8x
451 * Spec says both have to be programmed, even if one is not getting
452 * used. Configure MIPI_CLOCK_CTL dividers in modeset
453 */
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300454 config->dsi_pll.ctrl = dsi_ratio | BXT_DSIA_16X_BY2 | BXT_DSIC_16X_BY2;
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530455
456 /* As per recommendation from hardware team,
457 * Prog PVD ratio =1 if dsi ratio <= 50
458 */
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300459 if (dsi_ratio <= 50)
460 config->dsi_pll.ctrl |= BXT_DSI_PLL_PVD_RATIO_1;
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530461
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300462 return 0;
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530463}
464
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300465static void bxt_enable_dsi_pll(struct intel_encoder *encoder,
466 const struct intel_crtc_state *config)
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530467{
468 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530469 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
470 enum port port;
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530471 u32 val;
472
473 DRM_DEBUG_KMS("\n");
474
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530475 /* Configure PLL vales */
Ville Syrjälä062efa52016-04-12 22:14:36 +0300476 I915_WRITE(BXT_DSI_PLL_CTL, config->dsi_pll.ctrl);
477 POSTING_READ(BXT_DSI_PLL_CTL);
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530478
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530479 /* Program TX, RX, Dphy clocks */
480 for_each_dsi_port(port, intel_dsi->ports)
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300481 bxt_dsi_program_clocks(encoder->base.dev, port, config);
Shashank Sharma11b8e4f2015-09-23 23:27:17 +0530482
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530483 /* Enable DSI PLL */
484 val = I915_READ(BXT_DSI_PLL_ENABLE);
485 val |= BXT_DSI_PLL_DO_ENABLE;
486 I915_WRITE(BXT_DSI_PLL_ENABLE, val);
487
488 /* Timeout and fail if PLL not locked */
489 if (wait_for(I915_READ(BXT_DSI_PLL_ENABLE) & BXT_DSI_PLL_LOCKED, 1)) {
490 DRM_ERROR("Timed out waiting for DSI PLL to lock\n");
491 return;
492 }
493
494 DRM_DEBUG_KMS("DSI PLL locked\n");
495}
496
Imre Deakdb18b6a2016-03-24 12:41:40 +0200497bool intel_dsi_pll_is_enabled(struct drm_i915_private *dev_priv)
498{
499 if (IS_BROXTON(dev_priv))
500 return bxt_dsi_pll_is_enabled(dev_priv);
501
502 MISSING_CASE(INTEL_DEVID(dev_priv));
503
504 return false;
505}
506
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300507int intel_compute_dsi_pll(struct intel_encoder *encoder,
508 struct intel_crtc_state *config)
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530509{
510 struct drm_device *dev = encoder->base.dev;
511
Wayne Boyer666a4532015-12-09 12:29:35 -0800512 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300513 return vlv_compute_dsi_pll(encoder, config);
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530514 else if (IS_BROXTON(dev))
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300515 return bxt_compute_dsi_pll(encoder, config);
516
517 return -ENODEV;
518}
519
520void intel_enable_dsi_pll(struct intel_encoder *encoder,
521 const struct intel_crtc_state *config)
522{
523 struct drm_device *dev = encoder->base.dev;
524
525 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
526 vlv_enable_dsi_pll(encoder, config);
527 else if (IS_BROXTON(dev))
528 bxt_enable_dsi_pll(encoder, config);
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530529}
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530530
531void intel_disable_dsi_pll(struct intel_encoder *encoder)
532{
533 struct drm_device *dev = encoder->base.dev;
534
Wayne Boyer666a4532015-12-09 12:29:35 -0800535 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530536 vlv_disable_dsi_pll(encoder);
537 else if (IS_BROXTON(dev))
538 bxt_disable_dsi_pll(encoder);
539}
Shashank Sharmab389a452015-09-01 19:41:44 +0530540
kbuild test robotb248e652015-10-05 16:21:11 +0800541static void bxt_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
Shashank Sharmab389a452015-09-01 19:41:44 +0530542{
543 u32 tmp;
544 struct drm_device *dev = encoder->base.dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546
547 /* Clear old configurations */
548 tmp = I915_READ(BXT_MIPI_CLOCK_CTL);
549 tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
Deepak M782d25c2016-02-15 22:43:57 +0530550 tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
551 tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
552 tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
Shashank Sharmab389a452015-09-01 19:41:44 +0530553 I915_WRITE(BXT_MIPI_CLOCK_CTL, tmp);
554 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
555}
556
557void intel_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
558{
559 struct drm_device *dev = encoder->base.dev;
560
561 if (IS_BROXTON(dev))
562 bxt_dsi_reset_clocks(encoder, port);
Wayne Boyer666a4532015-12-09 12:29:35 -0800563 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Shashank Sharmab389a452015-09-01 19:41:44 +0530564 vlv_dsi_reset_clocks(encoder, port);
565}