blob: eac574285da8b01305c491b4f6dad076202d0ff9 [file] [log] [blame]
Alan Cox0d88a102006-01-18 17:44:10 -08001/*
2 * Intel D82875P Memory Controller kernel module
3 * (C) 2003 Linux Networx (http://lnxi.com)
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
6 *
7 * Written by Thayne Harbaugh
8 * Contributors:
9 * Wang Zhenyu at intel.com
10 *
11 * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
12 *
13 * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
14 */
15
Alan Cox0d88a102006-01-18 17:44:10 -080016#include <linux/module.h>
17#include <linux/init.h>
Alan Cox0d88a102006-01-18 17:44:10 -080018#include <linux/pci.h>
19#include <linux/pci_ids.h>
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -070020#include <linux/edac.h>
Douglas Thompson20bcb7a2007-07-19 01:49:47 -070021#include "edac_core.h"
Alan Cox0d88a102006-01-18 17:44:10 -080022
Michal Marek152ba392011-04-01 12:41:20 +020023#define I82875P_REVISION " Ver: 2.0.2"
Doug Thompson929a40e2006-07-01 04:35:45 -070024#define EDAC_MOD_STR "i82875p_edac"
Doug Thompson37f04582006-06-30 01:56:07 -070025
Dave Peterson537fba22006-03-26 01:38:40 -080026#define i82875p_printk(level, fmt, arg...) \
Dave Petersone7ecd892006-03-26 01:38:52 -080027 edac_printk(level, "i82875p", fmt, ##arg)
Dave Peterson537fba22006-03-26 01:38:40 -080028
29#define i82875p_mc_printk(mci, level, fmt, arg...) \
Dave Petersone7ecd892006-03-26 01:38:52 -080030 edac_mc_chipset_printk(mci, level, "i82875p", fmt, ##arg)
Dave Peterson537fba22006-03-26 01:38:40 -080031
Alan Cox0d88a102006-01-18 17:44:10 -080032#ifndef PCI_DEVICE_ID_INTEL_82875_0
33#define PCI_DEVICE_ID_INTEL_82875_0 0x2578
34#endif /* PCI_DEVICE_ID_INTEL_82875_0 */
35
36#ifndef PCI_DEVICE_ID_INTEL_82875_6
37#define PCI_DEVICE_ID_INTEL_82875_6 0x257e
38#endif /* PCI_DEVICE_ID_INTEL_82875_6 */
39
Alan Cox0d88a102006-01-18 17:44:10 -080040/* four csrows in dual channel, eight in single channel */
41#define I82875P_NR_CSROWS(nr_chans) (8/(nr_chans))
42
Alan Cox0d88a102006-01-18 17:44:10 -080043/* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
44#define I82875P_EAP 0x58 /* Error Address Pointer (32b)
45 *
46 * 31:12 block address
47 * 11:0 reserved
48 */
49
50#define I82875P_DERRSYN 0x5c /* DRAM Error Syndrome (8b)
51 *
52 * 7:0 DRAM ECC Syndrome
53 */
54
55#define I82875P_DES 0x5d /* DRAM Error Status (8b)
56 *
57 * 7:1 reserved
58 * 0 Error channel 0/1
59 */
60
61#define I82875P_ERRSTS 0xc8 /* Error Status Register (16b)
62 *
63 * 15:10 reserved
64 * 9 non-DRAM lock error (ndlock)
65 * 8 Sftwr Generated SMI
66 * 7 ECC UE
67 * 6 reserved
68 * 5 MCH detects unimplemented cycle
69 * 4 AGP access outside GA
70 * 3 Invalid AGP access
71 * 2 Invalid GA translation table
72 * 1 Unsupported AGP command
73 * 0 ECC CE
74 */
75
76#define I82875P_ERRCMD 0xca /* Error Command (16b)
77 *
78 * 15:10 reserved
79 * 9 SERR on non-DRAM lock
80 * 8 SERR on ECC UE
81 * 7 SERR on ECC CE
82 * 6 target abort on high exception
83 * 5 detect unimplemented cyc
84 * 4 AGP access outside of GA
85 * 3 SERR on invalid AGP access
86 * 2 invalid translation table
87 * 1 SERR on unsupported AGP command
88 * 0 reserved
89 */
90
Alan Cox0d88a102006-01-18 17:44:10 -080091/* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
92#define I82875P_PCICMD6 0x04 /* PCI Command Register (16b)
93 *
94 * 15:10 reserved
95 * 9 fast back-to-back - ro 0
96 * 8 SERR enable - ro 0
97 * 7 addr/data stepping - ro 0
98 * 6 parity err enable - ro 0
99 * 5 VGA palette snoop - ro 0
100 * 4 mem wr & invalidate - ro 0
101 * 3 special cycle - ro 0
102 * 2 bus master - ro 0
103 * 1 mem access dev6 - 0(dis),1(en)
104 * 0 IO access dev3 - 0(dis),1(en)
105 */
106
107#define I82875P_BAR6 0x10 /* Mem Delays Base ADDR Reg (32b)
108 *
109 * 31:12 mem base addr [31:12]
110 * 11:4 address mask - ro 0
111 * 3 prefetchable - ro 0(non),1(pre)
112 * 2:1 mem type - ro 0
113 * 0 mem space - ro 0
114 */
115
116/* Intel 82875p MMIO register space - device 0 function 0 - MMR space */
117
118#define I82875P_DRB_SHIFT 26 /* 64MiB grain */
119#define I82875P_DRB 0x00 /* DRAM Row Boundary (8b x 8)
120 *
121 * 7 reserved
122 * 6:0 64MiB row boundary addr
123 */
124
125#define I82875P_DRA 0x10 /* DRAM Row Attribute (4b x 8)
126 *
127 * 7 reserved
128 * 6:4 row attr row 1
129 * 3 reserved
130 * 2:0 row attr row 0
131 *
132 * 000 = 4KiB
133 * 001 = 8KiB
134 * 010 = 16KiB
135 * 011 = 32KiB
136 */
137
138#define I82875P_DRC 0x68 /* DRAM Controller Mode (32b)
139 *
140 * 31:30 reserved
141 * 29 init complete
142 * 28:23 reserved
143 * 22:21 nr chan 00=1,01=2
144 * 20 reserved
145 * 19:18 Data Integ Mode 00=none,01=ecc
146 * 17:11 reserved
147 * 10:8 refresh mode
148 * 7 reserved
149 * 6:4 mode select
150 * 3:2 reserved
151 * 1:0 DRAM type 01=DDR
152 */
153
Alan Cox0d88a102006-01-18 17:44:10 -0800154enum i82875p_chips {
155 I82875P = 0,
156};
157
Alan Cox0d88a102006-01-18 17:44:10 -0800158struct i82875p_pvt {
159 struct pci_dev *ovrfl_pdev;
Al Viro6d573482006-02-01 06:10:08 -0500160 void __iomem *ovrfl_window;
Alan Cox0d88a102006-01-18 17:44:10 -0800161};
162
Alan Cox0d88a102006-01-18 17:44:10 -0800163struct i82875p_dev_info {
164 const char *ctl_name;
165};
166
Alan Cox0d88a102006-01-18 17:44:10 -0800167struct i82875p_error_info {
168 u16 errsts;
169 u32 eap;
170 u8 des;
171 u8 derrsyn;
172 u16 errsts2;
173};
174
Alan Cox0d88a102006-01-18 17:44:10 -0800175static const struct i82875p_dev_info i82875p_devs[] = {
176 [I82875P] = {
Douglas Thompson052dfb42007-07-19 01:50:13 -0700177 .ctl_name = "i82875p"},
Alan Cox0d88a102006-01-18 17:44:10 -0800178};
179
Douglas Thompsonf0440912007-07-19 01:50:19 -0700180static struct pci_dev *mci_pdev; /* init dev: in case that AGP code has
Dave Petersone7ecd892006-03-26 01:38:52 -0800181 * already registered driver
182 */
183
Dave Jiang456a2f92007-07-19 01:50:10 -0700184static struct edac_pci_ctl_info *i82875p_pci;
185
Dave Petersone7ecd892006-03-26 01:38:52 -0800186static void i82875p_get_error_info(struct mem_ctl_info *mci,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700187 struct i82875p_error_info *info)
Alan Cox0d88a102006-01-18 17:44:10 -0800188{
Doug Thompson37f04582006-06-30 01:56:07 -0700189 struct pci_dev *pdev;
190
191 pdev = to_pci_dev(mci->dev);
192
Alan Cox0d88a102006-01-18 17:44:10 -0800193 /*
194 * This is a mess because there is no atomic way to read all the
195 * registers at once and the registers can transition from CE being
196 * overwritten by UE.
197 */
Doug Thompson37f04582006-06-30 01:56:07 -0700198 pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts);
Jason Uhlenkott654ede22007-07-19 01:50:16 -0700199
200 if (!(info->errsts & 0x0081))
201 return;
202
Doug Thompson37f04582006-06-30 01:56:07 -0700203 pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
204 pci_read_config_byte(pdev, I82875P_DES, &info->des);
205 pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
206 pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts2);
Alan Cox0d88a102006-01-18 17:44:10 -0800207
Alan Cox0d88a102006-01-18 17:44:10 -0800208 /*
209 * If the error is the same then we can for both reads then
210 * the first set of reads is valid. If there is a change then
211 * there is a CE no info and the second set of reads is valid
212 * and should be UE info.
213 */
Alan Cox0d88a102006-01-18 17:44:10 -0800214 if ((info->errsts ^ info->errsts2) & 0x0081) {
Doug Thompson37f04582006-06-30 01:56:07 -0700215 pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
216 pci_read_config_byte(pdev, I82875P_DES, &info->des);
Dave Jiang466b71d2007-07-19 01:50:05 -0700217 pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
Alan Cox0d88a102006-01-18 17:44:10 -0800218 }
Jason Uhlenkott654ede22007-07-19 01:50:16 -0700219
220 pci_write_bits16(pdev, I82875P_ERRSTS, 0x0081, 0x0081);
Alan Cox0d88a102006-01-18 17:44:10 -0800221}
222
Dave Petersone7ecd892006-03-26 01:38:52 -0800223static int i82875p_process_error_info(struct mem_ctl_info *mci,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700224 struct i82875p_error_info *info,
225 int handle_errors)
Alan Cox0d88a102006-01-18 17:44:10 -0800226{
227 int row, multi_chan;
228
229 multi_chan = mci->csrows[0].nr_channels - 1;
230
Jason Uhlenkott654ede22007-07-19 01:50:16 -0700231 if (!(info->errsts & 0x0081))
Alan Cox0d88a102006-01-18 17:44:10 -0800232 return 0;
233
234 if (!handle_errors)
235 return 1;
236
237 if ((info->errsts ^ info->errsts2) & 0x0081) {
238 edac_mc_handle_ce_no_info(mci, "UE overwrote CE");
239 info->errsts = info->errsts2;
240 }
241
242 info->eap >>= PAGE_SHIFT;
243 row = edac_mc_find_csrow_by_page(mci, info->eap);
244
245 if (info->errsts & 0x0080)
246 edac_mc_handle_ue(mci, info->eap, 0, row, "i82875p UE");
247 else
248 edac_mc_handle_ce(mci, info->eap, 0, info->derrsyn, row,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700249 multi_chan ? (info->des & 0x1) : 0,
250 "i82875p CE");
Alan Cox0d88a102006-01-18 17:44:10 -0800251
252 return 1;
253}
254
Alan Cox0d88a102006-01-18 17:44:10 -0800255static void i82875p_check(struct mem_ctl_info *mci)
256{
257 struct i82875p_error_info info;
258
Dave Peterson537fba22006-03-26 01:38:40 -0800259 debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
Alan Cox0d88a102006-01-18 17:44:10 -0800260 i82875p_get_error_info(mci, &info);
261 i82875p_process_error_info(mci, &info, 1);
262}
263
Doug Thompson13189522006-06-30 01:56:08 -0700264/* Return 0 on success or 1 on failure. */
265static int i82875p_setup_overfl_dev(struct pci_dev *pdev,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700266 struct pci_dev **ovrfl_pdev,
267 void __iomem **ovrfl_window)
Alan Cox0d88a102006-01-18 17:44:10 -0800268{
Doug Thompson13189522006-06-30 01:56:08 -0700269 struct pci_dev *dev;
270 void __iomem *window;
Douglas Thompson1c521522007-07-19 01:50:17 -0700271 int err;
Alan Cox0d88a102006-01-18 17:44:10 -0800272
Doug Thompson13189522006-06-30 01:56:08 -0700273 *ovrfl_pdev = NULL;
274 *ovrfl_window = NULL;
275 dev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
Alan Cox0d88a102006-01-18 17:44:10 -0800276
Doug Thompson13189522006-06-30 01:56:08 -0700277 if (dev == NULL) {
278 /* Intel tells BIOS developers to hide device 6 which
Alan Cox0d88a102006-01-18 17:44:10 -0800279 * configures the overflow device access containing
280 * the DRBs - this is where we expose device 6.
281 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
282 */
283 pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
Doug Thompson13189522006-06-30 01:56:08 -0700284 dev = pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
Dave Petersone7ecd892006-03-26 01:38:52 -0800285
Doug Thompson13189522006-06-30 01:56:08 -0700286 if (dev == NULL)
287 return 1;
John Feeney62456726d2007-05-08 00:28:12 -0700288
Douglas Thompson1c521522007-07-19 01:50:17 -0700289 err = pci_bus_add_device(dev);
290 if (err) {
291 i82875p_printk(KERN_ERR,
292 "%s(): pci_bus_add_device() Failed\n",
293 __func__);
294 }
Jarkko Lavinen307d1142008-12-01 13:14:06 -0800295 pci_bus_assign_resources(dev->bus);
Alan Cox0d88a102006-01-18 17:44:10 -0800296 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800297
Doug Thompson13189522006-06-30 01:56:08 -0700298 *ovrfl_pdev = dev;
299
Doug Thompson13189522006-06-30 01:56:08 -0700300 if (pci_enable_device(dev)) {
301 i82875p_printk(KERN_ERR, "%s(): Failed to enable overflow "
Douglas Thompson052dfb42007-07-19 01:50:13 -0700302 "device\n", __func__);
Doug Thompson13189522006-06-30 01:56:08 -0700303 return 1;
Alan Cox0d88a102006-01-18 17:44:10 -0800304 }
305
Doug Thompson13189522006-06-30 01:56:08 -0700306 if (pci_request_regions(dev, pci_name(dev))) {
Alan Cox0d88a102006-01-18 17:44:10 -0800307#ifdef CORRECT_BIOS
Dave Peterson637beb62006-03-26 01:38:44 -0800308 goto fail0;
Alan Cox0d88a102006-01-18 17:44:10 -0800309#endif
310 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800311
Alan Cox0d88a102006-01-18 17:44:10 -0800312 /* cache is irrelevant for PCI bus reads/writes */
Arjan van de Ven1dca00bd2009-01-06 14:42:56 -0800313 window = pci_ioremap_bar(dev, 0);
Doug Thompson13189522006-06-30 01:56:08 -0700314 if (window == NULL) {
Dave Peterson537fba22006-03-26 01:38:40 -0800315 i82875p_printk(KERN_ERR, "%s(): Failed to ioremap bar6\n",
Douglas Thompson052dfb42007-07-19 01:50:13 -0700316 __func__);
Dave Peterson637beb62006-03-26 01:38:44 -0800317 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800318 }
319
Doug Thompson13189522006-06-30 01:56:08 -0700320 *ovrfl_window = window;
321 return 0;
322
Douglas Thompson052dfb42007-07-19 01:50:13 -0700323fail1:
Doug Thompson13189522006-06-30 01:56:08 -0700324 pci_release_regions(dev);
325
326#ifdef CORRECT_BIOS
Douglas Thompson052dfb42007-07-19 01:50:13 -0700327fail0:
Doug Thompson13189522006-06-30 01:56:08 -0700328 pci_disable_device(dev);
329#endif
330 /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
331 return 1;
332}
333
Doug Thompson13189522006-06-30 01:56:08 -0700334/* Return 1 if dual channel mode is active. Else return 0. */
335static inline int dual_channel_active(u32 drc)
336{
337 return (drc >> 21) & 0x1;
338}
339
Doug Thompson13189522006-06-30 01:56:08 -0700340static void i82875p_init_csrows(struct mem_ctl_info *mci,
Dave Jiang466b71d2007-07-19 01:50:05 -0700341 struct pci_dev *pdev,
342 void __iomem * ovrfl_window, u32 drc)
Doug Thompson13189522006-06-30 01:56:08 -0700343{
344 struct csrow_info *csrow;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300345 struct dimm_info *dimm;
346 unsigned nr_chans = dual_channel_active(drc) + 1;
Doug Thompson13189522006-06-30 01:56:08 -0700347 unsigned long last_cumul_size;
348 u8 value;
Dave Jiang466b71d2007-07-19 01:50:05 -0700349 u32 drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
Doug Thompson13189522006-06-30 01:56:08 -0700350 u32 cumul_size;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300351 int index, j;
Alan Cox0d88a102006-01-18 17:44:10 -0800352
Dave Petersone7ecd892006-03-26 01:38:52 -0800353 drc_ddim = (drc >> 18) & 0x1;
Doug Thompson13189522006-06-30 01:56:08 -0700354 last_cumul_size = 0;
355
356 /* The dram row boundary (DRB) reg values are boundary address
357 * for each DRAM row with a granularity of 32 or 64MB (single/dual
358 * channel operation). DRB regs are cumulative; therefore DRB7 will
359 * contain the total memory contained in all eight rows.
360 */
361
362 for (index = 0; index < mci->nr_csrows; index++) {
363 csrow = &mci->csrows[index];
364
365 value = readb(ovrfl_window + I82875P_DRB + index);
366 cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
367 debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
368 cumul_size);
369 if (cumul_size == last_cumul_size)
370 continue; /* not populated */
371
372 csrow->first_page = last_cumul_size;
373 csrow->last_page = cumul_size - 1;
374 csrow->nr_pages = cumul_size - last_cumul_size;
375 last_cumul_size = cumul_size;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300376
377 for (j = 0; j < nr_chans; j++) {
378 dimm = csrow->channels[j].dimm;
379
380 dimm->grain = 1 << 12; /* I82875P_EAP has 4KiB reolution */
381 dimm->mtype = MEM_DDR;
382 dimm->dtype = DEV_UNKNOWN;
383 dimm->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
384 }
Doug Thompson13189522006-06-30 01:56:08 -0700385 }
386}
387
388static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
389{
390 int rc = -ENODEV;
391 struct mem_ctl_info *mci;
392 struct i82875p_pvt *pvt;
393 struct pci_dev *ovrfl_pdev;
394 void __iomem *ovrfl_window;
395 u32 drc;
396 u32 nr_chans;
397 struct i82875p_error_info discard;
398
399 debugf0("%s()\n", __func__);
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700400
Doug Thompson13189522006-06-30 01:56:08 -0700401 ovrfl_pdev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
402
403 if (i82875p_setup_overfl_dev(pdev, &ovrfl_pdev, &ovrfl_window))
404 return -ENODEV;
405 drc = readl(ovrfl_window + I82875P_DRC);
406 nr_chans = dual_channel_active(drc) + 1;
Alan Cox0d88a102006-01-18 17:44:10 -0800407 mci = edac_mc_alloc(sizeof(*pvt), I82875P_NR_CSROWS(nr_chans),
Doug Thompsonb8f6f972007-07-19 01:50:26 -0700408 nr_chans, 0);
Alan Cox0d88a102006-01-18 17:44:10 -0800409
410 if (!mci) {
411 rc = -ENOMEM;
Doug Thompson13189522006-06-30 01:56:08 -0700412 goto fail0;
Alan Cox0d88a102006-01-18 17:44:10 -0800413 }
414
Jarkko Lavinen09a81262008-12-01 13:14:08 -0800415 /* Keeps mci available after edac_mc_del_mc() till edac_mc_free() */
416 kobject_get(&mci->edac_mci_kobj);
417
Dave Peterson537fba22006-03-26 01:38:40 -0800418 debugf3("%s(): init mci\n", __func__);
Doug Thompson37f04582006-06-30 01:56:07 -0700419 mci->dev = &pdev->dev;
Alan Cox0d88a102006-01-18 17:44:10 -0800420 mci->mtype_cap = MEM_FLAG_DDR;
Alan Cox0d88a102006-01-18 17:44:10 -0800421 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
422 mci->edac_cap = EDAC_FLAG_UNKNOWN;
Dave Peterson680cbbb2006-03-26 01:38:41 -0800423 mci->mod_name = EDAC_MOD_STR;
Doug Thompson37f04582006-06-30 01:56:07 -0700424 mci->mod_ver = I82875P_REVISION;
Alan Cox0d88a102006-01-18 17:44:10 -0800425 mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
Dave Jiangc4192702007-07-19 01:49:47 -0700426 mci->dev_name = pci_name(pdev);
Alan Cox0d88a102006-01-18 17:44:10 -0800427 mci->edac_check = i82875p_check;
428 mci->ctl_page_to_phys = NULL;
Dave Peterson537fba22006-03-26 01:38:40 -0800429 debugf3("%s(): init pvt\n", __func__);
Dave Jiang466b71d2007-07-19 01:50:05 -0700430 pvt = (struct i82875p_pvt *)mci->pvt_info;
Alan Cox0d88a102006-01-18 17:44:10 -0800431 pvt->ovrfl_pdev = ovrfl_pdev;
432 pvt->ovrfl_window = ovrfl_window;
Doug Thompson13189522006-06-30 01:56:08 -0700433 i82875p_init_csrows(mci, pdev, ovrfl_window, drc);
Dave Jiang466b71d2007-07-19 01:50:05 -0700434 i82875p_get_error_info(mci, &discard); /* clear counters */
Alan Cox0d88a102006-01-18 17:44:10 -0800435
Doug Thompson2d7bbb92006-06-30 01:56:08 -0700436 /* Here we assume that we will never see multiple instances of this
437 * type of memory controller. The ID is therefore hardcoded to 0.
438 */
Doug Thompsonb8f6f972007-07-19 01:50:26 -0700439 if (edac_mc_add_mc(mci)) {
Dave Peterson537fba22006-03-26 01:38:40 -0800440 debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
Doug Thompson13189522006-06-30 01:56:08 -0700441 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800442 }
443
Dave Jiang456a2f92007-07-19 01:50:10 -0700444 /* allocating generic PCI control info */
445 i82875p_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
446 if (!i82875p_pci) {
447 printk(KERN_WARNING
448 "%s(): Unable to create PCI control\n",
449 __func__);
450 printk(KERN_WARNING
451 "%s(): PCI error report via EDAC not setup\n",
452 __func__);
453 }
454
Alan Cox0d88a102006-01-18 17:44:10 -0800455 /* get this far and it's successful */
Dave Peterson537fba22006-03-26 01:38:40 -0800456 debugf3("%s(): success\n", __func__);
Alan Cox0d88a102006-01-18 17:44:10 -0800457 return 0;
458
Douglas Thompson052dfb42007-07-19 01:50:13 -0700459fail1:
Jarkko Lavinen09a81262008-12-01 13:14:08 -0800460 kobject_put(&mci->edac_mci_kobj);
Dave Peterson637beb62006-03-26 01:38:44 -0800461 edac_mc_free(mci);
Alan Cox0d88a102006-01-18 17:44:10 -0800462
Douglas Thompson052dfb42007-07-19 01:50:13 -0700463fail0:
Dave Peterson637beb62006-03-26 01:38:44 -0800464 iounmap(ovrfl_window);
Dave Peterson637beb62006-03-26 01:38:44 -0800465 pci_release_regions(ovrfl_pdev);
Alan Cox0d88a102006-01-18 17:44:10 -0800466
Dave Peterson637beb62006-03-26 01:38:44 -0800467 pci_disable_device(ovrfl_pdev);
Alan Cox0d88a102006-01-18 17:44:10 -0800468 /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
469 return rc;
470}
471
Alan Cox0d88a102006-01-18 17:44:10 -0800472/* returns count (>= 0), or negative on error */
473static int __devinit i82875p_init_one(struct pci_dev *pdev,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700474 const struct pci_device_id *ent)
Alan Cox0d88a102006-01-18 17:44:10 -0800475{
476 int rc;
477
Dave Peterson537fba22006-03-26 01:38:40 -0800478 debugf0("%s()\n", __func__);
Dave Peterson537fba22006-03-26 01:38:40 -0800479 i82875p_printk(KERN_INFO, "i82875p init one\n");
Dave Petersone7ecd892006-03-26 01:38:52 -0800480
481 if (pci_enable_device(pdev) < 0)
Alan Cox0d88a102006-01-18 17:44:10 -0800482 return -EIO;
Dave Petersone7ecd892006-03-26 01:38:52 -0800483
Alan Cox0d88a102006-01-18 17:44:10 -0800484 rc = i82875p_probe1(pdev, ent->driver_data);
Dave Petersone7ecd892006-03-26 01:38:52 -0800485
Alan Cox0d88a102006-01-18 17:44:10 -0800486 if (mci_pdev == NULL)
487 mci_pdev = pci_dev_get(pdev);
Dave Petersone7ecd892006-03-26 01:38:52 -0800488
Alan Cox0d88a102006-01-18 17:44:10 -0800489 return rc;
490}
491
Alan Cox0d88a102006-01-18 17:44:10 -0800492static void __devexit i82875p_remove_one(struct pci_dev *pdev)
493{
494 struct mem_ctl_info *mci;
495 struct i82875p_pvt *pvt = NULL;
496
Dave Peterson537fba22006-03-26 01:38:40 -0800497 debugf0("%s()\n", __func__);
Alan Cox0d88a102006-01-18 17:44:10 -0800498
Dave Jiang456a2f92007-07-19 01:50:10 -0700499 if (i82875p_pci)
500 edac_pci_release_generic_ctl(i82875p_pci);
501
Doug Thompson37f04582006-06-30 01:56:07 -0700502 if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
Alan Cox0d88a102006-01-18 17:44:10 -0800503 return;
504
Dave Jiang466b71d2007-07-19 01:50:05 -0700505 pvt = (struct i82875p_pvt *)mci->pvt_info;
Dave Petersone7ecd892006-03-26 01:38:52 -0800506
Alan Cox0d88a102006-01-18 17:44:10 -0800507 if (pvt->ovrfl_window)
508 iounmap(pvt->ovrfl_window);
509
510 if (pvt->ovrfl_pdev) {
511#ifdef CORRECT_BIOS
512 pci_release_regions(pvt->ovrfl_pdev);
513#endif /*CORRECT_BIOS */
514 pci_disable_device(pvt->ovrfl_pdev);
515 pci_dev_put(pvt->ovrfl_pdev);
516 }
517
Alan Cox0d88a102006-01-18 17:44:10 -0800518 edac_mc_free(mci);
519}
520
Lionel Debroux36c46f32012-02-27 07:41:47 +0100521static DEFINE_PCI_DEVICE_TABLE(i82875p_pci_tbl) = {
Dave Petersone7ecd892006-03-26 01:38:52 -0800522 {
Dave Jiang466b71d2007-07-19 01:50:05 -0700523 PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
524 I82875P},
Dave Petersone7ecd892006-03-26 01:38:52 -0800525 {
Dave Jiang466b71d2007-07-19 01:50:05 -0700526 0,
527 } /* 0 terminated list. */
Alan Cox0d88a102006-01-18 17:44:10 -0800528};
529
530MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);
531
Alan Cox0d88a102006-01-18 17:44:10 -0800532static struct pci_driver i82875p_driver = {
Dave Peterson680cbbb2006-03-26 01:38:41 -0800533 .name = EDAC_MOD_STR,
Alan Cox0d88a102006-01-18 17:44:10 -0800534 .probe = i82875p_init_one,
535 .remove = __devexit_p(i82875p_remove_one),
536 .id_table = i82875p_pci_tbl,
537};
538
Alan Coxda9bb1d2006-01-18 17:44:13 -0800539static int __init i82875p_init(void)
Alan Cox0d88a102006-01-18 17:44:10 -0800540{
541 int pci_rc;
542
Dave Peterson537fba22006-03-26 01:38:40 -0800543 debugf3("%s()\n", __func__);
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700544
545 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
546 opstate_init();
547
Alan Cox0d88a102006-01-18 17:44:10 -0800548 pci_rc = pci_register_driver(&i82875p_driver);
Dave Petersone7ecd892006-03-26 01:38:52 -0800549
Alan Cox0d88a102006-01-18 17:44:10 -0800550 if (pci_rc < 0)
Dave Peterson637beb62006-03-26 01:38:44 -0800551 goto fail0;
Dave Petersone7ecd892006-03-26 01:38:52 -0800552
Alan Cox0d88a102006-01-18 17:44:10 -0800553 if (mci_pdev == NULL) {
Dave Petersone7ecd892006-03-26 01:38:52 -0800554 mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700555 PCI_DEVICE_ID_INTEL_82875_0, NULL);
Dave Petersone7ecd892006-03-26 01:38:52 -0800556
Alan Cox0d88a102006-01-18 17:44:10 -0800557 if (!mci_pdev) {
558 debugf0("875p pci_get_device fail\n");
Dave Peterson637beb62006-03-26 01:38:44 -0800559 pci_rc = -ENODEV;
560 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800561 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800562
Alan Cox0d88a102006-01-18 17:44:10 -0800563 pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
Dave Petersone7ecd892006-03-26 01:38:52 -0800564
Alan Cox0d88a102006-01-18 17:44:10 -0800565 if (pci_rc < 0) {
566 debugf0("875p init fail\n");
Dave Peterson637beb62006-03-26 01:38:44 -0800567 pci_rc = -ENODEV;
568 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800569 }
570 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800571
Alan Cox0d88a102006-01-18 17:44:10 -0800572 return 0;
Dave Peterson637beb62006-03-26 01:38:44 -0800573
Douglas Thompson052dfb42007-07-19 01:50:13 -0700574fail1:
Dave Peterson637beb62006-03-26 01:38:44 -0800575 pci_unregister_driver(&i82875p_driver);
576
Douglas Thompson052dfb42007-07-19 01:50:13 -0700577fail0:
Dave Peterson637beb62006-03-26 01:38:44 -0800578 if (mci_pdev != NULL)
579 pci_dev_put(mci_pdev);
580
581 return pci_rc;
Alan Cox0d88a102006-01-18 17:44:10 -0800582}
583
Alan Cox0d88a102006-01-18 17:44:10 -0800584static void __exit i82875p_exit(void)
585{
Dave Peterson537fba22006-03-26 01:38:40 -0800586 debugf3("%s()\n", __func__);
Alan Cox0d88a102006-01-18 17:44:10 -0800587
Jarkko Lavinen09a81262008-12-01 13:14:08 -0800588 i82875p_remove_one(mci_pdev);
589 pci_dev_put(mci_pdev);
590
Alan Cox0d88a102006-01-18 17:44:10 -0800591 pci_unregister_driver(&i82875p_driver);
Dave Petersone7ecd892006-03-26 01:38:52 -0800592
Alan Cox0d88a102006-01-18 17:44:10 -0800593}
594
Alan Cox0d88a102006-01-18 17:44:10 -0800595module_init(i82875p_init);
596module_exit(i82875p_exit);
597
Alan Cox0d88a102006-01-18 17:44:10 -0800598MODULE_LICENSE("GPL");
599MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
600MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700601
602module_param(edac_op_state, int, 0444);
603MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");