blob: cfbe5690ca88772236bf70052077039d3828e017 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/drivers/ide/ppc/pmac.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Support for IDE interfaces on PowerMacs.
5 * These IDE interfaces are memory-mapped and have a DBDMA channel
6 * for doing DMA.
7 *
8 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +02009 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 * Some code taken from drivers/ide/ide-dma.c:
17 *
18 * Copyright (c) 1995-1998 Mark Lord
19 *
20 * TODO: - Use pre-calculated (kauai) timing tables all the time and
21 * get rid of the "rounded" tables used previously, so we have the
22 * same table format for all controllers and can then just have one
23 * big table
24 *
25 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/types.h>
27#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
29#include <linux/delay.h>
30#include <linux/ide.h>
31#include <linux/notifier.h>
32#include <linux/reboot.h>
33#include <linux/pci.h>
34#include <linux/adb.h>
35#include <linux/pmu.h>
36#include <linux/scatterlist.h>
37
38#include <asm/prom.h>
39#include <asm/io.h>
40#include <asm/dbdma.h>
41#include <asm/ide.h>
42#include <asm/pci-bridge.h>
43#include <asm/machdep.h>
44#include <asm/pmac_feature.h>
45#include <asm/sections.h>
46#include <asm/irq.h>
47
48#ifndef CONFIG_PPC64
49#include <asm/mediabay.h>
50#endif
51
Andrew Morton9e5755b2007-03-03 17:48:54 +010052#include "../ide-timing.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54#undef IDE_PMAC_DEBUG
55
56#define DMA_WAIT_TIMEOUT 50
57
58typedef struct pmac_ide_hwif {
59 unsigned long regbase;
60 int irq;
61 int kind;
62 int aapl_bus_id;
63 unsigned cable_80 : 1;
64 unsigned mediabay : 1;
65 unsigned broken_dma : 1;
66 unsigned broken_dma_warn : 1;
67 struct device_node* node;
68 struct macio_dev *mdev;
69 u32 timings[4];
70 volatile u32 __iomem * *kauai_fcr;
71#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
72 /* Those fields are duplicating what is in hwif. We currently
73 * can't use the hwif ones because of some assumptions that are
74 * beeing done by the generic code about the kind of dma controller
75 * and format of the dma table. This will have to be fixed though.
76 */
77 volatile struct dbdma_regs __iomem * dma_regs;
78 struct dbdma_cmd* dma_table_cpu;
79#endif
80
81} pmac_ide_hwif_t;
82
Jon Loeligeraacaf9b2005-09-17 10:36:54 -050083static pmac_ide_hwif_t pmac_ide[MAX_HWIFS];
Linus Torvalds1da177e2005-04-16 15:20:36 -070084static int pmac_ide_count;
85
86enum {
87 controller_ohare, /* OHare based */
88 controller_heathrow, /* Heathrow/Paddington */
89 controller_kl_ata3, /* KeyLargo ATA-3 */
90 controller_kl_ata4, /* KeyLargo ATA-4 */
91 controller_un_ata6, /* UniNorth2 ATA-6 */
92 controller_k2_ata6, /* K2 ATA-6 */
93 controller_sh_ata6, /* Shasta ATA-6 */
94};
95
96static const char* model_name[] = {
97 "OHare ATA", /* OHare based */
98 "Heathrow ATA", /* Heathrow/Paddington */
99 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
100 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
101 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
102 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
103 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
104};
105
106/*
107 * Extra registers, both 32-bit little-endian
108 */
109#define IDE_TIMING_CONFIG 0x200
110#define IDE_INTERRUPT 0x300
111
112/* Kauai (U2) ATA has different register setup */
113#define IDE_KAUAI_PIO_CONFIG 0x200
114#define IDE_KAUAI_ULTRA_CONFIG 0x210
115#define IDE_KAUAI_POLL_CONFIG 0x220
116
117/*
118 * Timing configuration register definitions
119 */
120
121/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
122#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
123#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
124#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
125#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
126
127/* 133Mhz cell, found in shasta.
128 * See comments about 100 Mhz Uninorth 2...
129 * Note that PIO_MASK and MDMA_MASK seem to overlap
130 */
131#define TR_133_PIOREG_PIO_MASK 0xff000fff
132#define TR_133_PIOREG_MDMA_MASK 0x00fff800
133#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
134#define TR_133_UDMAREG_UDMA_EN 0x00000001
135
136/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
137 * this one yet, it appears as a pci device (106b/0033) on uninorth
138 * internal PCI bus and it's clock is controlled like gem or fw. It
139 * appears to be an evolution of keylargo ATA4 with a timing register
140 * extended to 2 32bits registers and a similar DBDMA channel. Other
141 * registers seem to exist but I can't tell much about them.
142 *
143 * So far, I'm using pre-calculated tables for this extracted from
144 * the values used by the MacOS X driver.
145 *
146 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
147 * register controls the UDMA timings. At least, it seems bit 0
148 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
149 * cycle time in units of 10ns. Bits 8..15 are used by I don't
150 * know their meaning yet
151 */
152#define TR_100_PIOREG_PIO_MASK 0xff000fff
153#define TR_100_PIOREG_MDMA_MASK 0x00fff000
154#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
155#define TR_100_UDMAREG_UDMA_EN 0x00000001
156
157
158/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
159 * 40 connector cable and to 4 on 80 connector one.
160 * Clock unit is 15ns (66Mhz)
161 *
162 * 3 Values can be programmed:
163 * - Write data setup, which appears to match the cycle time. They
164 * also call it DIOW setup.
165 * - Ready to pause time (from spec)
166 * - Address setup. That one is weird. I don't see where exactly
167 * it fits in UDMA cycles, I got it's name from an obscure piece
168 * of commented out code in Darwin. They leave it to 0, we do as
169 * well, despite a comment that would lead to think it has a
170 * min value of 45ns.
171 * Apple also add 60ns to the write data setup (or cycle time ?) on
172 * reads.
173 */
174#define TR_66_UDMA_MASK 0xfff00000
175#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
176#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
177#define TR_66_UDMA_ADDRSETUP_SHIFT 29
178#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
179#define TR_66_UDMA_RDY2PAUS_SHIFT 25
180#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
181#define TR_66_UDMA_WRDATASETUP_SHIFT 21
182#define TR_66_MDMA_MASK 0x000ffc00
183#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
184#define TR_66_MDMA_RECOVERY_SHIFT 15
185#define TR_66_MDMA_ACCESS_MASK 0x00007c00
186#define TR_66_MDMA_ACCESS_SHIFT 10
187#define TR_66_PIO_MASK 0x000003ff
188#define TR_66_PIO_RECOVERY_MASK 0x000003e0
189#define TR_66_PIO_RECOVERY_SHIFT 5
190#define TR_66_PIO_ACCESS_MASK 0x0000001f
191#define TR_66_PIO_ACCESS_SHIFT 0
192
193/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
194 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
195 *
196 * The access time and recovery time can be programmed. Some older
197 * Darwin code base limit OHare to 150ns cycle time. I decided to do
198 * the same here fore safety against broken old hardware ;)
199 * The HalfTick bit, when set, adds half a clock (15ns) to the access
200 * time and removes one from recovery. It's not supported on KeyLargo
201 * implementation afaik. The E bit appears to be set for PIO mode 0 and
202 * is used to reach long timings used in this mode.
203 */
204#define TR_33_MDMA_MASK 0x003ff800
205#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
206#define TR_33_MDMA_RECOVERY_SHIFT 16
207#define TR_33_MDMA_ACCESS_MASK 0x0000f800
208#define TR_33_MDMA_ACCESS_SHIFT 11
209#define TR_33_MDMA_HALFTICK 0x00200000
210#define TR_33_PIO_MASK 0x000007ff
211#define TR_33_PIO_E 0x00000400
212#define TR_33_PIO_RECOVERY_MASK 0x000003e0
213#define TR_33_PIO_RECOVERY_SHIFT 5
214#define TR_33_PIO_ACCESS_MASK 0x0000001f
215#define TR_33_PIO_ACCESS_SHIFT 0
216
217/*
218 * Interrupt register definitions
219 */
220#define IDE_INTR_DMA 0x80000000
221#define IDE_INTR_DEVICE 0x40000000
222
223/*
224 * FCR Register on Kauai. Not sure what bit 0x4 is ...
225 */
226#define KAUAI_FCR_UATA_MAGIC 0x00000004
227#define KAUAI_FCR_UATA_RESET_N 0x00000002
228#define KAUAI_FCR_UATA_ENABLE 0x00000001
229
230#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
231
232/* Rounded Multiword DMA timings
233 *
234 * I gave up finding a generic formula for all controller
235 * types and instead, built tables based on timing values
236 * used by Apple in Darwin's implementation.
237 */
238struct mdma_timings_t {
239 int accessTime;
240 int recoveryTime;
241 int cycleTime;
242};
243
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500244struct mdma_timings_t mdma_timings_33[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 { 240, 240, 480 },
247 { 180, 180, 360 },
248 { 135, 135, 270 },
249 { 120, 120, 240 },
250 { 105, 105, 210 },
251 { 90, 90, 180 },
252 { 75, 75, 150 },
253 { 75, 45, 120 },
254 { 0, 0, 0 }
255};
256
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500257struct mdma_timings_t mdma_timings_33k[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 { 240, 240, 480 },
260 { 180, 180, 360 },
261 { 150, 150, 300 },
262 { 120, 120, 240 },
263 { 90, 120, 210 },
264 { 90, 90, 180 },
265 { 90, 60, 150 },
266 { 90, 30, 120 },
267 { 0, 0, 0 }
268};
269
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500270struct mdma_timings_t mdma_timings_66[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 { 240, 240, 480 },
273 { 180, 180, 360 },
274 { 135, 135, 270 },
275 { 120, 120, 240 },
276 { 105, 105, 210 },
277 { 90, 90, 180 },
278 { 90, 75, 165 },
279 { 75, 45, 120 },
280 { 0, 0, 0 }
281};
282
283/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
284struct {
285 int addrSetup; /* ??? */
286 int rdy2pause;
287 int wrDataSetup;
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500288} kl66_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 { 0, 180, 120 }, /* Mode 0 */
291 { 0, 150, 90 }, /* 1 */
292 { 0, 120, 60 }, /* 2 */
293 { 0, 90, 45 }, /* 3 */
294 { 0, 90, 30 } /* 4 */
295};
296
297/* UniNorth 2 ATA/100 timings */
298struct kauai_timing {
299 int cycle_time;
300 u32 timing_reg;
301};
302
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500303static struct kauai_timing kauai_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
305 { 930 , 0x08000fff },
306 { 600 , 0x08000a92 },
307 { 383 , 0x0800060f },
308 { 360 , 0x08000492 },
309 { 330 , 0x0800048f },
310 { 300 , 0x080003cf },
311 { 270 , 0x080003cc },
312 { 240 , 0x0800038b },
313 { 239 , 0x0800030c },
314 { 180 , 0x05000249 },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200315 { 120 , 0x04000148 },
316 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500319static struct kauai_timing kauai_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 { 1260 , 0x00fff000 },
322 { 480 , 0x00618000 },
323 { 360 , 0x00492000 },
324 { 270 , 0x0038e000 },
325 { 240 , 0x0030c000 },
326 { 210 , 0x002cb000 },
327 { 180 , 0x00249000 },
328 { 150 , 0x00209000 },
329 { 120 , 0x00148000 },
330 { 0 , 0 },
331};
332
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500333static struct kauai_timing kauai_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
335 { 120 , 0x000070c0 },
336 { 90 , 0x00005d80 },
337 { 60 , 0x00004a60 },
338 { 45 , 0x00003a50 },
339 { 30 , 0x00002a30 },
340 { 20 , 0x00002921 },
341 { 0 , 0 },
342};
343
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500344static struct kauai_timing shasta_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 { 930 , 0x08000fff },
347 { 600 , 0x0A000c97 },
348 { 383 , 0x07000712 },
349 { 360 , 0x040003cd },
350 { 330 , 0x040003cd },
351 { 300 , 0x040003cd },
352 { 270 , 0x040003cd },
353 { 240 , 0x040003cd },
354 { 239 , 0x040003cd },
355 { 180 , 0x0400028b },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200356 { 120 , 0x0400010a },
357 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500360static struct kauai_timing shasta_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361{
362 { 1260 , 0x00fff000 },
363 { 480 , 0x00820800 },
364 { 360 , 0x00820800 },
365 { 270 , 0x00820800 },
366 { 240 , 0x00820800 },
367 { 210 , 0x00820800 },
368 { 180 , 0x00820800 },
369 { 150 , 0x0028b000 },
370 { 120 , 0x001ca000 },
371 { 0 , 0 },
372};
373
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500374static struct kauai_timing shasta_udma133_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 { 120 , 0x00035901, },
377 { 90 , 0x000348b1, },
378 { 60 , 0x00033881, },
379 { 45 , 0x00033861, },
380 { 30 , 0x00033841, },
381 { 20 , 0x00033031, },
382 { 15 , 0x00033021, },
383 { 0 , 0 },
384};
385
386
387static inline u32
388kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
389{
390 int i;
391
392 for (i=0; table[i].cycle_time; i++)
393 if (cycle_time > table[i+1].cycle_time)
394 return table[i].timing_reg;
Bartlomiej Zolnierkiewicz90a87ea2007-10-13 17:47:48 +0200395 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 return 0;
397}
398
399/* allow up to 256 DBDMA commands per xfer */
400#define MAX_DCMDS 256
401
402/*
403 * Wait 1s for disk to answer on IDE bus after a hard reset
404 * of the device (via GPIO/FCR).
405 *
406 * Some devices seem to "pollute" the bus even after dropping
407 * the BSY bit (typically some combo drives slave on the UDMA
408 * bus) after a hard reset. Since we hard reset all drives on
409 * KeyLargo ATA66, we have to keep that delay around. I may end
410 * up not hard resetting anymore on these and keep the delay only
411 * for older interfaces instead (we have to reset when coming
412 * from MacOS...) --BenH.
413 */
414#define IDE_WAKEUP_DELAY (1*HZ)
415
416static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif);
417static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418static void pmac_ide_selectproc(ide_drive_t *drive);
419static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
420
421#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
422
423/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 * N.B. this can't be an initfunc, because the media-bay task can
425 * call ide_[un]register at any time.
426 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500427void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428pmac_ide_init_hwif_ports(hw_regs_t *hw,
429 unsigned long data_port, unsigned long ctrl_port,
430 int *irq)
431{
432 int i, ix;
433
434 if (data_port == 0)
435 return;
436
437 for (ix = 0; ix < MAX_HWIFS; ++ix)
438 if (data_port == pmac_ide[ix].regbase)
439 break;
440
441 if (ix >= MAX_HWIFS) {
442 /* Probably a PCI interface... */
443 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
444 hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
445 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
446 return;
447 }
448
449 for (i = 0; i < 8; ++i)
450 hw->io_ports[i] = data_port + i * 0x10;
451 hw->io_ports[8] = data_port + 0x160;
452
453 if (irq != NULL)
454 *irq = pmac_ide[ix].irq;
Benjamin Herrenschmidt22192cc2006-05-20 14:59:53 -0700455
456 hw->dev = &pmac_ide[ix].mdev->ofdev.dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
458
459#define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x)))
460
461/*
462 * Apply the timings of the proper unit (master/slave) to the shared
463 * timing register when selecting that unit. This version is for
464 * ASICs with a single timing register
465 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500466static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467pmac_ide_selectproc(ide_drive_t *drive)
468{
469 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
470
471 if (pmif == NULL)
472 return;
473
474 if (drive->select.b.unit & 0x01)
475 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
476 else
477 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
478 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
479}
480
481/*
482 * Apply the timings of the proper unit (master/slave) to the shared
483 * timing register when selecting that unit. This version is for
484 * ASICs with a dual timing register (Kauai)
485 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500486static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487pmac_ide_kauai_selectproc(ide_drive_t *drive)
488{
489 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
490
491 if (pmif == NULL)
492 return;
493
494 if (drive->select.b.unit & 0x01) {
495 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
496 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
497 } else {
498 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
499 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
500 }
501 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
502}
503
504/*
505 * Force an update of controller timing values for a given drive
506 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500507static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508pmac_ide_do_update_timings(ide_drive_t *drive)
509{
510 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
511
512 if (pmif == NULL)
513 return;
514
515 if (pmif->kind == controller_sh_ata6 ||
516 pmif->kind == controller_un_ata6 ||
517 pmif->kind == controller_k2_ata6)
518 pmac_ide_kauai_selectproc(drive);
519 else
520 pmac_ide_selectproc(drive);
521}
522
523static void
524pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port)
525{
526 u32 tmp;
527
528 writeb(value, (void __iomem *) port);
529 tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
530}
531
532/*
533 * Send the SET_FEATURE IDE command to the drive and update drive->id with
534 * the new state. We currently don't use the generic routine as it used to
535 * cause various trouble, especially with older mediabays.
536 * This code is sometimes triggering a spurrious interrupt though, I need
537 * to sort that out sooner or later and see if I can finally get the
538 * common version to work properly in all cases
539 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500540static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541pmac_ide_do_setfeature(ide_drive_t *drive, u8 command)
542{
543 ide_hwif_t *hwif = HWIF(drive);
544 int result = 1;
545
546 disable_irq_nosync(hwif->irq);
547 udelay(1);
548 SELECT_DRIVE(drive);
549 SELECT_MASK(drive, 0);
550 udelay(1);
551 /* Get rid of pending error state */
552 (void) hwif->INB(IDE_STATUS_REG);
553 /* Timeout bumped for some powerbooks */
554 if (wait_for_ready(drive, 2000)) {
555 /* Timeout bumped for some powerbooks */
556 printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
557 "before SET_FEATURE!\n", drive->name);
558 goto out;
559 }
560 udelay(10);
561 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
562 hwif->OUTB(command, IDE_NSECTOR_REG);
563 hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG);
564 hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG);
565 udelay(1);
566 /* Timeout bumped for some powerbooks */
567 result = wait_for_ready(drive, 2000);
568 hwif->OUTB(drive->ctl, IDE_CONTROL_REG);
569 if (result)
570 printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
571 "after SET_FEATURE !\n", drive->name);
572out:
573 SELECT_MASK(drive, 0);
574 if (result == 0) {
575 drive->id->dma_ultra &= ~0xFF00;
576 drive->id->dma_mword &= ~0x0F00;
577 drive->id->dma_1word &= ~0x0F00;
578 switch(command) {
579 case XFER_UDMA_7:
580 drive->id->dma_ultra |= 0x8080; break;
581 case XFER_UDMA_6:
582 drive->id->dma_ultra |= 0x4040; break;
583 case XFER_UDMA_5:
584 drive->id->dma_ultra |= 0x2020; break;
585 case XFER_UDMA_4:
586 drive->id->dma_ultra |= 0x1010; break;
587 case XFER_UDMA_3:
588 drive->id->dma_ultra |= 0x0808; break;
589 case XFER_UDMA_2:
590 drive->id->dma_ultra |= 0x0404; break;
591 case XFER_UDMA_1:
592 drive->id->dma_ultra |= 0x0202; break;
593 case XFER_UDMA_0:
594 drive->id->dma_ultra |= 0x0101; break;
595 case XFER_MW_DMA_2:
596 drive->id->dma_mword |= 0x0404; break;
597 case XFER_MW_DMA_1:
598 drive->id->dma_mword |= 0x0202; break;
599 case XFER_MW_DMA_0:
600 drive->id->dma_mword |= 0x0101; break;
601 case XFER_SW_DMA_2:
602 drive->id->dma_1word |= 0x0404; break;
603 case XFER_SW_DMA_1:
604 drive->id->dma_1word |= 0x0202; break;
605 case XFER_SW_DMA_0:
606 drive->id->dma_1word |= 0x0101; break;
607 default: break;
608 }
Bartlomiej Zolnierkiewicz59785c82007-08-20 22:42:55 +0200609 if (!drive->init_speed)
610 drive->init_speed = command;
611 drive->current_speed = command;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613 enable_irq(hwif->irq);
614 return result;
615}
616
617/*
618 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
619 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500620static void
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200621pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 u32 *timings;
624 unsigned accessTicks, recTicks;
625 unsigned accessTime, recTime;
626 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200627 unsigned int cycle_time;
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 if (pmif == NULL)
630 return;
631
632 /* which drive is it ? */
633 timings = &pmif->timings[drive->select.b.unit & 0x01];
634
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200635 cycle_time = ide_pio_cycle_time(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637 switch (pmif->kind) {
638 case controller_sh_ata6: {
639 /* 133Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200640 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 *timings = ((*timings) & ~TR_133_PIOREG_PIO_MASK) | tr;
642 break;
643 }
644 case controller_un_ata6:
645 case controller_k2_ata6: {
646 /* 100Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200647 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 *timings = ((*timings) & ~TR_100_PIOREG_PIO_MASK) | tr;
649 break;
650 }
651 case controller_kl_ata4:
652 /* 66Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200653 recTime = cycle_time - ide_pio_timings[pio].active_time
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 - ide_pio_timings[pio].setup_time;
655 recTime = max(recTime, 150U);
656 accessTime = ide_pio_timings[pio].active_time;
657 accessTime = max(accessTime, 150U);
658 accessTicks = SYSCLK_TICKS_66(accessTime);
659 accessTicks = min(accessTicks, 0x1fU);
660 recTicks = SYSCLK_TICKS_66(recTime);
661 recTicks = min(recTicks, 0x1fU);
662 *timings = ((*timings) & ~TR_66_PIO_MASK) |
663 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
664 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
665 break;
666 default: {
667 /* 33Mhz cell */
668 int ebit = 0;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200669 recTime = cycle_time - ide_pio_timings[pio].active_time
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 - ide_pio_timings[pio].setup_time;
671 recTime = max(recTime, 150U);
672 accessTime = ide_pio_timings[pio].active_time;
673 accessTime = max(accessTime, 150U);
674 accessTicks = SYSCLK_TICKS(accessTime);
675 accessTicks = min(accessTicks, 0x1fU);
676 accessTicks = max(accessTicks, 4U);
677 recTicks = SYSCLK_TICKS(recTime);
678 recTicks = min(recTicks, 0x1fU);
679 recTicks = max(recTicks, 5U) - 4;
680 if (recTicks > 9) {
681 recTicks--; /* guess, but it's only for PIO0, so... */
682 ebit = 1;
683 }
684 *timings = ((*timings) & ~TR_33_PIO_MASK) |
685 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
686 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
687 if (ebit)
688 *timings |= TR_33_PIO_E;
689 break;
690 }
691 }
692
693#ifdef IDE_PMAC_DEBUG
694 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
695 drive->name, pio, *timings);
696#endif
697
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200698 if (pmac_ide_do_setfeature(drive, XFER_PIO_0 + pio))
699 return;
700
701 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
703
704#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
705
706/*
707 * Calculate KeyLargo ATA/66 UDMA timings
708 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500709static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710set_timings_udma_ata4(u32 *timings, u8 speed)
711{
712 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
713
714 if (speed > XFER_UDMA_4)
715 return 1;
716
717 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
718 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
719 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
720
721 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
722 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
723 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
724 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
725 TR_66_UDMA_EN;
726#ifdef IDE_PMAC_DEBUG
727 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
728 speed & 0xf, *timings);
729#endif
730
731 return 0;
732}
733
734/*
735 * Calculate Kauai ATA/100 UDMA timings
736 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500737static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
739{
740 struct ide_timing *t = ide_timing_find_mode(speed);
741 u32 tr;
742
743 if (speed > XFER_UDMA_5 || t == NULL)
744 return 1;
745 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
747 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
748
749 return 0;
750}
751
752/*
753 * Calculate Shasta ATA/133 UDMA timings
754 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500755static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
757{
758 struct ide_timing *t = ide_timing_find_mode(speed);
759 u32 tr;
760
761 if (speed > XFER_UDMA_6 || t == NULL)
762 return 1;
763 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
765 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
766
767 return 0;
768}
769
770/*
771 * Calculate MDMA timings for all cells
772 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500773static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
775 u8 speed, int drive_cycle_time)
776{
777 int cycleTime, accessTime = 0, recTime = 0;
778 unsigned accessTicks, recTicks;
779 struct mdma_timings_t* tm = NULL;
780 int i;
781
782 /* Get default cycle time for mode */
783 switch(speed & 0xf) {
784 case 0: cycleTime = 480; break;
785 case 1: cycleTime = 150; break;
786 case 2: cycleTime = 120; break;
787 default:
788 return 1;
789 }
790 /* Adjust for drive */
791 if (drive_cycle_time && drive_cycle_time > cycleTime)
792 cycleTime = drive_cycle_time;
793 /* OHare limits according to some old Apple sources */
794 if ((intf_type == controller_ohare) && (cycleTime < 150))
795 cycleTime = 150;
796 /* Get the proper timing array for this controller */
797 switch(intf_type) {
798 case controller_sh_ata6:
799 case controller_un_ata6:
800 case controller_k2_ata6:
801 break;
802 case controller_kl_ata4:
803 tm = mdma_timings_66;
804 break;
805 case controller_kl_ata3:
806 tm = mdma_timings_33k;
807 break;
808 default:
809 tm = mdma_timings_33;
810 break;
811 }
812 if (tm != NULL) {
813 /* Lookup matching access & recovery times */
814 i = -1;
815 for (;;) {
816 if (tm[i+1].cycleTime < cycleTime)
817 break;
818 i++;
819 }
820 if (i < 0)
821 return 1;
822 cycleTime = tm[i].cycleTime;
823 accessTime = tm[i].accessTime;
824 recTime = tm[i].recoveryTime;
825
826#ifdef IDE_PMAC_DEBUG
827 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
828 drive->name, cycleTime, accessTime, recTime);
829#endif
830 }
831 switch(intf_type) {
832 case controller_sh_ata6: {
833 /* 133Mhz cell */
834 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
836 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
837 }
838 case controller_un_ata6:
839 case controller_k2_ata6: {
840 /* 100Mhz cell */
841 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
843 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
844 }
845 break;
846 case controller_kl_ata4:
847 /* 66Mhz cell */
848 accessTicks = SYSCLK_TICKS_66(accessTime);
849 accessTicks = min(accessTicks, 0x1fU);
850 accessTicks = max(accessTicks, 0x1U);
851 recTicks = SYSCLK_TICKS_66(recTime);
852 recTicks = min(recTicks, 0x1fU);
853 recTicks = max(recTicks, 0x3U);
854 /* Clear out mdma bits and disable udma */
855 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
856 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
857 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
858 break;
859 case controller_kl_ata3:
860 /* 33Mhz cell on KeyLargo */
861 accessTicks = SYSCLK_TICKS(accessTime);
862 accessTicks = max(accessTicks, 1U);
863 accessTicks = min(accessTicks, 0x1fU);
864 accessTime = accessTicks * IDE_SYSCLK_NS;
865 recTicks = SYSCLK_TICKS(recTime);
866 recTicks = max(recTicks, 1U);
867 recTicks = min(recTicks, 0x1fU);
868 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
869 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
870 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
871 break;
872 default: {
873 /* 33Mhz cell on others */
874 int halfTick = 0;
875 int origAccessTime = accessTime;
876 int origRecTime = recTime;
877
878 accessTicks = SYSCLK_TICKS(accessTime);
879 accessTicks = max(accessTicks, 1U);
880 accessTicks = min(accessTicks, 0x1fU);
881 accessTime = accessTicks * IDE_SYSCLK_NS;
882 recTicks = SYSCLK_TICKS(recTime);
883 recTicks = max(recTicks, 2U) - 1;
884 recTicks = min(recTicks, 0x1fU);
885 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
886 if ((accessTicks > 1) &&
887 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
888 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
889 halfTick = 1;
890 accessTicks--;
891 }
892 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
893 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
894 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
895 if (halfTick)
896 *timings |= TR_33_MDMA_HALFTICK;
897 }
898 }
899#ifdef IDE_PMAC_DEBUG
900 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
901 drive->name, speed & 0xf, *timings);
902#endif
903 return 0;
904}
905#endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
906
907/*
908 * Speedproc. This function is called by the core to set any of the standard
Bartlomiej Zolnierkiewicz8f4dd2e2007-10-11 23:54:02 +0200909 * DMA timing (MDMA or UDMA) to both the drive and the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 * You may notice we don't use this function on normal "dma check" operation,
911 * our dedicated function is more precise as it uses the drive provided
912 * cycle time value. We should probably fix this one to deal with that too...
913 */
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200914static int pmac_ide_tune_chipset(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
916 int unit = (drive->select.b.unit & 0x01);
917 int ret = 0;
918 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200919 u32 *timings, *timings2, tl[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 timings = &pmif->timings[unit];
922 timings2 = &pmif->timings[unit+2];
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200923
924 /* Copy timings to local image */
925 tl[0] = *timings;
926 tl[1] = *timings2;
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 switch(speed) {
929#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
930 case XFER_UDMA_6:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 case XFER_UDMA_5:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 case XFER_UDMA_4:
933 case XFER_UDMA_3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 case XFER_UDMA_2:
935 case XFER_UDMA_1:
936 case XFER_UDMA_0:
937 if (pmif->kind == controller_kl_ata4)
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200938 ret = set_timings_udma_ata4(&tl[0], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 else if (pmif->kind == controller_un_ata6
940 || pmif->kind == controller_k2_ata6)
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200941 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 else if (pmif->kind == controller_sh_ata6)
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200943 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 else
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200945 ret = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 break;
947 case XFER_MW_DMA_2:
948 case XFER_MW_DMA_1:
949 case XFER_MW_DMA_0:
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200950 ret = set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 break;
952 case XFER_SW_DMA_2:
953 case XFER_SW_DMA_1:
954 case XFER_SW_DMA_0:
955 return 1;
956#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 default:
958 ret = 1;
959 }
960 if (ret)
961 return ret;
962
963 ret = pmac_ide_do_setfeature(drive, speed);
964 if (ret)
965 return ret;
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200966
967 /* Apply timings to controller */
968 *timings = tl[0];
969 *timings2 = tl[1];
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
973 return 0;
974}
975
976/*
977 * Blast some well known "safe" values to the timing registers at init or
978 * wakeup from sleep time, before we do real calculation
979 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500980static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981sanitize_timings(pmac_ide_hwif_t *pmif)
982{
983 unsigned int value, value2 = 0;
984
985 switch(pmif->kind) {
986 case controller_sh_ata6:
987 value = 0x0a820c97;
988 value2 = 0x00033031;
989 break;
990 case controller_un_ata6:
991 case controller_k2_ata6:
992 value = 0x08618a92;
993 value2 = 0x00002921;
994 break;
995 case controller_kl_ata4:
996 value = 0x0008438c;
997 break;
998 case controller_kl_ata3:
999 value = 0x00084526;
1000 break;
1001 case controller_heathrow:
1002 case controller_ohare:
1003 default:
1004 value = 0x00074526;
1005 break;
1006 }
1007 pmif->timings[0] = pmif->timings[1] = value;
1008 pmif->timings[2] = pmif->timings[3] = value2;
1009}
1010
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001011unsigned long
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012pmac_ide_get_base(int index)
1013{
1014 return pmac_ide[index].regbase;
1015}
1016
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001017int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018pmac_ide_check_base(unsigned long base)
1019{
1020 int ix;
1021
1022 for (ix = 0; ix < MAX_HWIFS; ++ix)
1023 if (base == pmac_ide[ix].regbase)
1024 return ix;
1025 return -1;
1026}
1027
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001028int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029pmac_ide_get_irq(unsigned long base)
1030{
1031 int ix;
1032
1033 for (ix = 0; ix < MAX_HWIFS; ++ix)
1034 if (base == pmac_ide[ix].regbase)
1035 return pmac_ide[ix].irq;
1036 return 0;
1037}
1038
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001039static int ide_majors[] = { 3, 22, 33, 34, 56, 57 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
1041dev_t __init
1042pmac_find_ide_boot(char *bootdevice, int n)
1043{
1044 int i;
1045
1046 /*
1047 * Look through the list of IDE interfaces for this one.
1048 */
1049 for (i = 0; i < pmac_ide_count; ++i) {
1050 char *name;
1051 if (!pmac_ide[i].node || !pmac_ide[i].node->full_name)
1052 continue;
1053 name = pmac_ide[i].node->full_name;
1054 if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) {
1055 /* XXX should cope with the 2nd drive as well... */
1056 return MKDEV(ide_majors[i], 0);
1057 }
1058 }
1059
1060 return 0;
1061}
1062
1063/* Suspend call back, should be called after the child devices
1064 * have actually been suspended
1065 */
1066static int
1067pmac_ide_do_suspend(ide_hwif_t *hwif)
1068{
1069 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1070
1071 /* We clear the timings */
1072 pmif->timings[0] = 0;
1073 pmif->timings[1] = 0;
1074
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001075 disable_irq(pmif->irq);
1076
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 /* The media bay will handle itself just fine */
1078 if (pmif->mediabay)
1079 return 0;
1080
1081 /* Kauai has bus control FCRs directly here */
1082 if (pmif->kauai_fcr) {
1083 u32 fcr = readl(pmif->kauai_fcr);
1084 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
1085 writel(fcr, pmif->kauai_fcr);
1086 }
1087
1088 /* Disable the bus on older machines and the cell on kauai */
1089 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
1090 0);
1091
1092 return 0;
1093}
1094
1095/* Resume call back, should be called before the child devices
1096 * are resumed
1097 */
1098static int
1099pmac_ide_do_resume(ide_hwif_t *hwif)
1100{
1101 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1102
1103 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
1104 if (!pmif->mediabay) {
1105 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
1106 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
1107 msleep(10);
1108 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
1110 /* Kauai has it different */
1111 if (pmif->kauai_fcr) {
1112 u32 fcr = readl(pmif->kauai_fcr);
1113 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
1114 writel(fcr, pmif->kauai_fcr);
1115 }
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001116
1117 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 }
1119
1120 /* Sanitize drive timings */
1121 sanitize_timings(pmif);
1122
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001123 enable_irq(pmif->irq);
1124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 return 0;
1126}
1127
1128/*
1129 * Setup, register & probe an IDE channel driven by this driver, this is
1130 * called by one of the 2 probe functions (macio or PCI). Note that a channel
1131 * that ends up beeing free of any device is not kept around by this driver
1132 * (it is kept in 2.4). This introduce an interface numbering change on some
1133 * rare machines unfortunately, but it's better this way.
1134 */
1135static int
1136pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1137{
1138 struct device_node *np = pmif->node;
Jeremy Kerr018a3d12006-07-12 15:40:29 +10001139 const int *bidp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
1141 pmif->cable_80 = 0;
1142 pmif->broken_dma = pmif->broken_dma_warn = 0;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001143 if (of_device_is_compatible(np, "shasta-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 pmif->kind = controller_sh_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001145 else if (of_device_is_compatible(np, "kauai-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 pmif->kind = controller_un_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001147 else if (of_device_is_compatible(np, "K2-UATA"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 pmif->kind = controller_k2_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001149 else if (of_device_is_compatible(np, "keylargo-ata")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 if (strcmp(np->name, "ata-4") == 0)
1151 pmif->kind = controller_kl_ata4;
1152 else
1153 pmif->kind = controller_kl_ata3;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001154 } else if (of_device_is_compatible(np, "heathrow-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 pmif->kind = controller_heathrow;
1156 else {
1157 pmif->kind = controller_ohare;
1158 pmif->broken_dma = 1;
1159 }
1160
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001161 bidp = of_get_property(np, "AAPL,bus-id", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 pmif->aapl_bus_id = bidp ? *bidp : 0;
1163
1164 /* Get cable type from device-tree */
1165 if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6
1166 || pmif->kind == controller_k2_ata6
1167 || pmif->kind == controller_sh_ata6) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001168 const char* cable = of_get_property(np, "cable-type", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 if (cable && !strncmp(cable, "80-", 3))
1170 pmif->cable_80 = 1;
1171 }
1172 /* G5's seem to have incorrect cable type in device-tree. Let's assume
1173 * they have a 80 conductor cable, this seem to be always the case unless
1174 * the user mucked around
1175 */
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001176 if (of_device_is_compatible(np, "K2-UATA") ||
1177 of_device_is_compatible(np, "shasta-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 pmif->cable_80 = 1;
1179
1180 /* On Kauai-type controllers, we make sure the FCR is correct */
1181 if (pmif->kauai_fcr)
1182 writel(KAUAI_FCR_UATA_MAGIC |
1183 KAUAI_FCR_UATA_RESET_N |
1184 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1185
1186 pmif->mediabay = 0;
1187
1188 /* Make sure we have sane timings */
1189 sanitize_timings(pmif);
1190
1191#ifndef CONFIG_PPC64
1192 /* XXX FIXME: Media bay stuff need re-organizing */
1193 if (np->parent && np->parent->name
1194 && strcasecmp(np->parent->name, "media-bay") == 0) {
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001195#ifdef CONFIG_PMAC_MEDIABAY
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index);
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001197#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 pmif->mediabay = 1;
1199 if (!bidp)
1200 pmif->aapl_bus_id = 1;
1201 } else if (pmif->kind == controller_ohare) {
1202 /* The code below is having trouble on some ohare machines
1203 * (timing related ?). Until I can put my hand on one of these
1204 * units, I keep the old way
1205 */
1206 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1207 } else
1208#endif
1209 {
1210 /* This is necessary to enable IDE when net-booting */
1211 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1212 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1213 msleep(10);
1214 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1215 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1216 }
1217
1218 /* Setup MMIO ops */
1219 default_hwif_mmiops(hwif);
1220 hwif->OUTBSYNC = pmac_outbsync;
1221
1222 /* Tell common code _not_ to mess with resources */
Bartlomiej Zolnierkiewicz2ad1e552007-02-17 02:40:25 +01001223 hwif->mmio = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 hwif->hwif_data = pmif;
1225 pmac_ide_init_hwif_ports(&hwif->hw, pmif->regbase, 0, &hwif->irq);
1226 memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports));
1227 hwif->chipset = ide_pmac;
1228 hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay;
1229 hwif->hold = pmif->mediabay;
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +02001230 hwif->cbl = pmif->cable_80 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 hwif->drives[0].unmask = 1;
1232 hwif->drives[1].unmask = 1;
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001233 hwif->pio_mask = ATA_PIO4;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +02001234 hwif->set_pio_mode = pmac_ide_set_pio_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 if (pmif->kind == controller_un_ata6
1236 || pmif->kind == controller_k2_ata6
1237 || pmif->kind == controller_sh_ata6)
1238 hwif->selectproc = pmac_ide_kauai_selectproc;
1239 else
1240 hwif->selectproc = pmac_ide_selectproc;
1241 hwif->speedproc = pmac_ide_tune_chipset;
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n",
1244 hwif->index, model_name[pmif->kind], pmif->aapl_bus_id,
1245 pmif->mediabay ? " (mediabay)" : "", hwif->irq);
1246
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001247#ifdef CONFIG_PMAC_MEDIABAY
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0)
1249 hwif->noprobe = 0;
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001250#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 hwif->sg_max_nents = MAX_DCMDS;
1253
1254#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1255 /* has a DBDMA controller channel */
1256 if (pmif->dma_regs)
1257 pmac_ide_setup_dma(pmif, hwif);
1258#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1259
1260 /* We probe the hwif now */
1261 probe_hwif_init(hwif);
1262
Bartlomiej Zolnierkiewicz5cbf79c2007-05-10 00:01:11 +02001263 ide_proc_register_port(hwif);
1264
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 return 0;
1266}
1267
1268/*
1269 * Attach to a macio probed interface
1270 */
1271static int __devinit
Jeff Mahoney5e655772005-07-06 15:44:41 -04001272pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273{
1274 void __iomem *base;
1275 unsigned long regbase;
1276 int irq;
1277 ide_hwif_t *hwif;
1278 pmac_ide_hwif_t *pmif;
1279 int i, rc;
1280
1281 i = 0;
1282 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1283 || pmac_ide[i].node != NULL))
1284 ++i;
1285 if (i >= MAX_HWIFS) {
1286 printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n");
1287 printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name);
1288 return -ENODEV;
1289 }
1290
1291 pmif = &pmac_ide[i];
1292 hwif = &ide_hwifs[i];
1293
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11001294 if (macio_resource_count(mdev) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 printk(KERN_WARNING "ide%d: no address for %s\n",
1296 i, mdev->ofdev.node->full_name);
1297 return -ENXIO;
1298 }
1299
1300 /* Request memory resource for IO ports */
1301 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
1302 printk(KERN_ERR "ide%d: can't request mmio resource !\n", i);
1303 return -EBUSY;
1304 }
1305
1306 /* XXX This is bogus. Should be fixed in the registry by checking
1307 * the kind of host interrupt controller, a bit like gatwick
1308 * fixes in irq.c. That works well enough for the single case
1309 * where that happens though...
1310 */
1311 if (macio_irq_count(mdev) == 0) {
1312 printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n",
1313 i, mdev->ofdev.node->full_name);
Benjamin Herrenschmidt69917c22006-09-22 12:56:30 +10001314 irq = irq_create_mapping(NULL, 13);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 } else
1316 irq = macio_irq(mdev, 0);
1317
1318 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1319 regbase = (unsigned long) base;
1320
1321 hwif->pci_dev = mdev->bus->pdev;
1322 hwif->gendev.parent = &mdev->ofdev.dev;
1323
1324 pmif->mdev = mdev;
1325 pmif->node = mdev->ofdev.node;
1326 pmif->regbase = regbase;
1327 pmif->irq = irq;
1328 pmif->kauai_fcr = NULL;
1329#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1330 if (macio_resource_count(mdev) >= 2) {
1331 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
1332 printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i);
1333 else
1334 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1335 } else
1336 pmif->dma_regs = NULL;
1337#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1338 dev_set_drvdata(&mdev->ofdev.dev, hwif);
1339
1340 rc = pmac_ide_setup_device(pmif, hwif);
1341 if (rc != 0) {
1342 /* The inteface is released to the common IDE layer */
1343 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1344 iounmap(base);
1345 if (pmif->dma_regs)
1346 iounmap(pmif->dma_regs);
1347 memset(pmif, 0, sizeof(*pmif));
1348 macio_release_resource(mdev, 0);
1349 if (pmif->dma_regs)
1350 macio_release_resource(mdev, 1);
1351 }
1352
1353 return rc;
1354}
1355
1356static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001357pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358{
1359 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1360 int rc = 0;
1361
David Brownell8b4b8a22006-08-14 23:11:03 -07001362 if (mesg.event != mdev->ofdev.dev.power.power_state.event
1363 && mesg.event == PM_EVENT_SUSPEND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 rc = pmac_ide_do_suspend(hwif);
1365 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001366 mdev->ofdev.dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 }
1368
1369 return rc;
1370}
1371
1372static int
1373pmac_ide_macio_resume(struct macio_dev *mdev)
1374{
1375 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1376 int rc = 0;
1377
Pavel Machekca078ba2005-09-03 15:56:57 -07001378 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 rc = pmac_ide_do_resume(hwif);
1380 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001381 mdev->ofdev.dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 }
1383
1384 return rc;
1385}
1386
1387/*
1388 * Attach to a PCI probed interface
1389 */
1390static int __devinit
1391pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1392{
1393 ide_hwif_t *hwif;
1394 struct device_node *np;
1395 pmac_ide_hwif_t *pmif;
1396 void __iomem *base;
1397 unsigned long rbase, rlen;
1398 int i, rc;
1399
1400 np = pci_device_to_OF_node(pdev);
1401 if (np == NULL) {
1402 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1403 return -ENODEV;
1404 }
1405 i = 0;
1406 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1407 || pmac_ide[i].node != NULL))
1408 ++i;
1409 if (i >= MAX_HWIFS) {
1410 printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n");
1411 printk(KERN_ERR " %s\n", np->full_name);
1412 return -ENODEV;
1413 }
1414
1415 pmif = &pmac_ide[i];
1416 hwif = &ide_hwifs[i];
1417
1418 if (pci_enable_device(pdev)) {
1419 printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n",
1420 i, np->full_name);
1421 return -ENXIO;
1422 }
1423 pci_set_master(pdev);
1424
1425 if (pci_request_regions(pdev, "Kauai ATA")) {
1426 printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n",
1427 i, np->full_name);
1428 return -ENXIO;
1429 }
1430
1431 hwif->pci_dev = pdev;
1432 hwif->gendev.parent = &pdev->dev;
1433 pmif->mdev = NULL;
1434 pmif->node = np;
1435
1436 rbase = pci_resource_start(pdev, 0);
1437 rlen = pci_resource_len(pdev, 0);
1438
1439 base = ioremap(rbase, rlen);
1440 pmif->regbase = (unsigned long) base + 0x2000;
1441#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1442 pmif->dma_regs = base + 0x1000;
1443#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1444 pmif->kauai_fcr = base;
1445 pmif->irq = pdev->irq;
1446
1447 pci_set_drvdata(pdev, hwif);
1448
1449 rc = pmac_ide_setup_device(pmif, hwif);
1450 if (rc != 0) {
1451 /* The inteface is released to the common IDE layer */
1452 pci_set_drvdata(pdev, NULL);
1453 iounmap(base);
1454 memset(pmif, 0, sizeof(*pmif));
1455 pci_release_regions(pdev);
1456 }
1457
1458 return rc;
1459}
1460
1461static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001462pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
1464 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1465 int rc = 0;
1466
David Brownell8b4b8a22006-08-14 23:11:03 -07001467 if (mesg.event != pdev->dev.power.power_state.event
1468 && mesg.event == PM_EVENT_SUSPEND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 rc = pmac_ide_do_suspend(hwif);
1470 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001471 pdev->dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 }
1473
1474 return rc;
1475}
1476
1477static int
1478pmac_ide_pci_resume(struct pci_dev *pdev)
1479{
1480 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1481 int rc = 0;
1482
Pavel Machekca078ba2005-09-03 15:56:57 -07001483 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 rc = pmac_ide_do_resume(hwif);
1485 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001486 pdev->dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 }
1488
1489 return rc;
1490}
1491
Jeff Mahoney5e655772005-07-06 15:44:41 -04001492static struct of_device_id pmac_ide_macio_match[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
1494 {
1495 .name = "IDE",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 },
1497 {
1498 .name = "ATA",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 },
1500 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 .type = "ide",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 },
1503 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 .type = "ata",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 },
1506 {},
1507};
1508
1509static struct macio_driver pmac_ide_macio_driver =
1510{
1511 .name = "ide-pmac",
1512 .match_table = pmac_ide_macio_match,
1513 .probe = pmac_ide_macio_attach,
1514 .suspend = pmac_ide_macio_suspend,
1515 .resume = pmac_ide_macio_resume,
1516};
1517
1518static struct pci_device_id pmac_ide_pci_match[] = {
Olof Johansson7fce2602005-11-13 16:06:48 -08001519 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA,
1520 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1521 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100,
1522 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1523 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100,
1524 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_ATA,
1526 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Olof Johansson7fce2602005-11-13 16:06:48 -08001527 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA,
1528 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Benjamin Herrenschmidt71e4eda2007-10-06 18:52:27 +10001529 {},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530};
1531
1532static struct pci_driver pmac_ide_pci_driver = {
1533 .name = "ide-pmac",
1534 .id_table = pmac_ide_pci_match,
1535 .probe = pmac_ide_pci_attach,
1536 .suspend = pmac_ide_pci_suspend,
1537 .resume = pmac_ide_pci_resume,
1538};
1539MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1540
Andrew Morton9e5755b2007-03-03 17:48:54 +01001541int __init pmac_ide_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542{
Andrew Morton9e5755b2007-03-03 17:48:54 +01001543 int error;
1544
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001545 if (!machine_is(powermac))
Andrew Morton9e5755b2007-03-03 17:48:54 +01001546 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
1548#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
Andrew Morton9e5755b2007-03-03 17:48:54 +01001549 error = pci_register_driver(&pmac_ide_pci_driver);
1550 if (error)
1551 goto out;
1552 error = macio_register_driver(&pmac_ide_macio_driver);
1553 if (error) {
1554 pci_unregister_driver(&pmac_ide_pci_driver);
1555 goto out;
1556 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557#else
Andrew Morton9e5755b2007-03-03 17:48:54 +01001558 error = macio_register_driver(&pmac_ide_macio_driver);
1559 if (error)
1560 goto out;
1561 error = pci_register_driver(&pmac_ide_pci_driver);
1562 if (error) {
1563 macio_unregister_driver(&pmac_ide_macio_driver);
1564 goto out;
1565 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001566#endif
Andrew Morton9e5755b2007-03-03 17:48:54 +01001567out:
1568 return error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569}
1570
1571#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1572
1573/*
1574 * pmac_ide_build_dmatable builds the DBDMA command list
1575 * for a transfer and sets the DBDMA channel to point to it.
1576 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001577static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1579{
1580 struct dbdma_cmd *table;
1581 int i, count = 0;
1582 ide_hwif_t *hwif = HWIF(drive);
1583 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1584 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1585 struct scatterlist *sg;
1586 int wr = (rq_data_dir(rq) == WRITE);
1587
1588 /* DMA table is already aligned */
1589 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1590
1591 /* Make sure DMA controller is stopped (necessary ?) */
1592 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1593 while (readl(&dma->status) & RUN)
1594 udelay(1);
1595
1596 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1597
1598 if (!i)
1599 return 0;
1600
1601 /* Build DBDMA commands list */
1602 sg = hwif->sg_table;
1603 while (i && sg_dma_len(sg)) {
1604 u32 cur_addr;
1605 u32 cur_len;
1606
1607 cur_addr = sg_dma_address(sg);
1608 cur_len = sg_dma_len(sg);
1609
1610 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1611 if (pmif->broken_dma_warn == 0) {
1612 printk(KERN_WARNING "%s: DMA on non aligned address,"
1613 "switching to PIO on Ohare chipset\n", drive->name);
1614 pmif->broken_dma_warn = 1;
1615 }
1616 goto use_pio_instead;
1617 }
1618 while (cur_len) {
1619 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1620
1621 if (count++ >= MAX_DCMDS) {
1622 printk(KERN_WARNING "%s: DMA table too small\n",
1623 drive->name);
1624 goto use_pio_instead;
1625 }
1626 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1627 st_le16(&table->req_count, tc);
1628 st_le32(&table->phy_addr, cur_addr);
1629 table->cmd_dep = 0;
1630 table->xfer_status = 0;
1631 table->res_count = 0;
1632 cur_addr += tc;
1633 cur_len -= tc;
1634 ++table;
1635 }
1636 sg++;
1637 i--;
1638 }
1639
1640 /* convert the last command to an input/output last command */
1641 if (count) {
1642 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1643 /* add the stop command to the end of the list */
1644 memset(table, 0, sizeof(struct dbdma_cmd));
1645 st_le16(&table->command, DBDMA_STOP);
1646 mb();
1647 writel(hwif->dmatable_dma, &dma->cmdptr);
1648 return 1;
1649 }
1650
1651 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
1652 use_pio_instead:
1653 pci_unmap_sg(hwif->pci_dev,
1654 hwif->sg_table,
1655 hwif->sg_nents,
1656 hwif->sg_dma_direction);
1657 return 0; /* revert to PIO for this request */
1658}
1659
1660/* Teardown mappings after DMA has completed. */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001661static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662pmac_ide_destroy_dmatable (ide_drive_t *drive)
1663{
1664 ide_hwif_t *hwif = drive->hwif;
1665 struct pci_dev *dev = HWIF(drive)->pci_dev;
1666 struct scatterlist *sg = hwif->sg_table;
1667 int nents = hwif->sg_nents;
1668
1669 if (nents) {
1670 pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction);
1671 hwif->sg_nents = 0;
1672 }
1673}
1674
1675/*
1676 * Pick up best MDMA timing for the drive and apply it
1677 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001678static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679pmac_ide_mdma_enable(ide_drive_t *drive, u16 mode)
1680{
1681 ide_hwif_t *hwif = HWIF(drive);
1682 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1683 int drive_cycle_time;
1684 struct hd_driveid *id = drive->id;
1685 u32 *timings, *timings2;
1686 u32 timing_local[2];
1687 int ret;
1688
1689 /* which drive is it ? */
1690 timings = &pmif->timings[drive->select.b.unit & 0x01];
1691 timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
1692
1693 /* Check if drive provide explicit cycle time */
1694 if ((id->field_valid & 2) && (id->eide_dma_time))
1695 drive_cycle_time = id->eide_dma_time;
1696 else
1697 drive_cycle_time = 0;
1698
1699 /* Copy timings to local image */
1700 timing_local[0] = *timings;
1701 timing_local[1] = *timings2;
1702
1703 /* Calculate controller timings */
1704 ret = set_timings_mdma( drive, pmif->kind,
1705 &timing_local[0],
1706 &timing_local[1],
1707 mode,
1708 drive_cycle_time);
1709 if (ret)
1710 return 0;
1711
1712 /* Set feature on drive */
1713 printk(KERN_INFO "%s: Enabling MultiWord DMA %d\n", drive->name, mode & 0xf);
1714 ret = pmac_ide_do_setfeature(drive, mode);
1715 if (ret) {
1716 printk(KERN_WARNING "%s: Failed !\n", drive->name);
1717 return 0;
1718 }
1719
1720 /* Apply timings to controller */
1721 *timings = timing_local[0];
1722 *timings2 = timing_local[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
1724 return 1;
1725}
1726
1727/*
1728 * Pick up best UDMA timing for the drive and apply it
1729 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001730static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731pmac_ide_udma_enable(ide_drive_t *drive, u16 mode)
1732{
1733 ide_hwif_t *hwif = HWIF(drive);
1734 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1735 u32 *timings, *timings2;
1736 u32 timing_local[2];
1737 int ret;
1738
1739 /* which drive is it ? */
1740 timings = &pmif->timings[drive->select.b.unit & 0x01];
1741 timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
1742
1743 /* Copy timings to local image */
1744 timing_local[0] = *timings;
1745 timing_local[1] = *timings2;
1746
1747 /* Calculate timings for interface */
1748 if (pmif->kind == controller_un_ata6
1749 || pmif->kind == controller_k2_ata6)
1750 ret = set_timings_udma_ata6( &timing_local[0],
1751 &timing_local[1],
1752 mode);
1753 else if (pmif->kind == controller_sh_ata6)
1754 ret = set_timings_udma_shasta( &timing_local[0],
1755 &timing_local[1],
1756 mode);
1757 else
1758 ret = set_timings_udma_ata4(&timing_local[0], mode);
1759 if (ret)
1760 return 0;
1761
1762 /* Set feature on drive */
1763 printk(KERN_INFO "%s: Enabling Ultra DMA %d\n", drive->name, mode & 0x0f);
1764 ret = pmac_ide_do_setfeature(drive, mode);
1765 if (ret) {
1766 printk(KERN_WARNING "%s: Failed !\n", drive->name);
1767 return 0;
1768 }
1769
1770 /* Apply timings to controller */
1771 *timings = timing_local[0];
1772 *timings2 = timing_local[1];
1773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 return 1;
1775}
1776
1777/*
1778 * Check what is the best DMA timing setting for the drive and
1779 * call appropriate functions to apply it.
1780 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001781static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782pmac_ide_dma_check(ide_drive_t *drive)
1783{
1784 struct hd_driveid *id = drive->id;
1785 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 int enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 drive->using_dma = 0;
1788
1789 if (drive->media == ide_floppy)
1790 enable = 0;
1791 if (((id->capability & 1) == 0) && !__ide_dma_good_drive(drive))
1792 enable = 0;
1793 if (__ide_dma_bad_drive(drive))
1794 enable = 0;
1795
1796 if (enable) {
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +02001797 u8 mode = ide_max_dma_mode(drive);
1798
1799 if (mode >= XFER_UDMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 drive->using_dma = pmac_ide_udma_enable(drive, mode);
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +02001801 else if (mode >= XFER_MW_DMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 drive->using_dma = pmac_ide_mdma_enable(drive, mode);
1803 hwif->OUTB(0, IDE_CONTROL_REG);
1804 /* Apply settings to controller */
1805 pmac_ide_do_update_timings(drive);
1806 }
1807 return 0;
1808}
1809
1810/*
1811 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1812 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1813 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001814static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815pmac_ide_dma_setup(ide_drive_t *drive)
1816{
1817 ide_hwif_t *hwif = HWIF(drive);
1818 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1819 struct request *rq = HWGROUP(drive)->rq;
1820 u8 unit = (drive->select.b.unit & 0x01);
1821 u8 ata4;
1822
1823 if (pmif == NULL)
1824 return 1;
1825 ata4 = (pmif->kind == controller_kl_ata4);
1826
1827 if (!pmac_ide_build_dmatable(drive, rq)) {
1828 ide_map_sg(drive, rq);
1829 return 1;
1830 }
1831
1832 /* Apple adds 60ns to wrDataSetup on reads */
1833 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1834 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1835 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1836 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1837 }
1838
1839 drive->waiting_for_dma = 1;
1840
1841 return 0;
1842}
1843
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001844static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1846{
1847 /* issue cmd to drive */
1848 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1849}
1850
1851/*
1852 * Kick the DMA controller into life after the DMA command has been issued
1853 * to the drive.
1854 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001855static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856pmac_ide_dma_start(ide_drive_t *drive)
1857{
1858 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1859 volatile struct dbdma_regs __iomem *dma;
1860
1861 dma = pmif->dma_regs;
1862
1863 writel((RUN << 16) | RUN, &dma->control);
1864 /* Make sure it gets to the controller right now */
1865 (void)readl(&dma->control);
1866}
1867
1868/*
1869 * After a DMA transfer, make sure the controller is stopped
1870 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001871static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872pmac_ide_dma_end (ide_drive_t *drive)
1873{
1874 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1875 volatile struct dbdma_regs __iomem *dma;
1876 u32 dstat;
1877
1878 if (pmif == NULL)
1879 return 0;
1880 dma = pmif->dma_regs;
1881
1882 drive->waiting_for_dma = 0;
1883 dstat = readl(&dma->status);
1884 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1885 pmac_ide_destroy_dmatable(drive);
1886 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1887 * in theory, but with ATAPI decices doing buffer underruns, that would
1888 * cause us to disable DMA, which isn't what we want
1889 */
1890 return (dstat & (RUN|DEAD)) != RUN;
1891}
1892
1893/*
1894 * Check out that the interrupt we got was for us. We can't always know this
1895 * for sure with those Apple interfaces (well, we could on the recent ones but
1896 * that's not implemented yet), on the other hand, we don't have shared interrupts
1897 * so it's not really a problem
1898 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001899static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900pmac_ide_dma_test_irq (ide_drive_t *drive)
1901{
1902 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1903 volatile struct dbdma_regs __iomem *dma;
1904 unsigned long status, timeout;
1905
1906 if (pmif == NULL)
1907 return 0;
1908 dma = pmif->dma_regs;
1909
1910 /* We have to things to deal with here:
1911 *
1912 * - The dbdma won't stop if the command was started
1913 * but completed with an error without transferring all
1914 * datas. This happens when bad blocks are met during
1915 * a multi-block transfer.
1916 *
1917 * - The dbdma fifo hasn't yet finished flushing to
1918 * to system memory when the disk interrupt occurs.
1919 *
1920 */
1921
1922 /* If ACTIVE is cleared, the STOP command have passed and
1923 * transfer is complete.
1924 */
1925 status = readl(&dma->status);
1926 if (!(status & ACTIVE))
1927 return 1;
1928 if (!drive->waiting_for_dma)
1929 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1930 called while not waiting\n", HWIF(drive)->index);
1931
1932 /* If dbdma didn't execute the STOP command yet, the
1933 * active bit is still set. We consider that we aren't
1934 * sharing interrupts (which is hopefully the case with
1935 * those controllers) and so we just try to flush the
1936 * channel for pending data in the fifo
1937 */
1938 udelay(1);
1939 writel((FLUSH << 16) | FLUSH, &dma->control);
1940 timeout = 0;
1941 for (;;) {
1942 udelay(1);
1943 status = readl(&dma->status);
1944 if ((status & FLUSH) == 0)
1945 break;
1946 if (++timeout > 100) {
1947 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1948 timeout flushing channel\n", HWIF(drive)->index);
1949 break;
1950 }
1951 }
1952 return 1;
1953}
1954
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01001955static void pmac_ide_dma_host_off(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957}
1958
Andrew Morton9e5755b2007-03-03 17:48:54 +01001959static void pmac_ide_dma_host_on(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961}
1962
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001963static void
1964pmac_ide_dma_lost_irq (ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965{
1966 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1967 volatile struct dbdma_regs __iomem *dma;
1968 unsigned long status;
1969
1970 if (pmif == NULL)
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001971 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 dma = pmif->dma_regs;
1973
1974 status = readl(&dma->status);
1975 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976}
1977
1978/*
1979 * Allocate the data structures needed for using DMA with an interface
1980 * and fill the proper list of functions pointers
1981 */
1982static void __init
1983pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1984{
1985 /* We won't need pci_dev if we switch to generic consistent
1986 * DMA routines ...
1987 */
1988 if (hwif->pci_dev == NULL)
1989 return;
1990 /*
1991 * Allocate space for the DBDMA commands.
1992 * The +2 is +1 for the stop command and +1 to allow for
1993 * aligning the start address to a multiple of 16 bytes.
1994 */
1995 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
1996 hwif->pci_dev,
1997 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1998 &hwif->dmatable_dma);
1999 if (pmif->dma_table_cpu == NULL) {
2000 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
2001 hwif->name);
2002 return;
2003 }
2004
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01002005 hwif->dma_off_quietly = &ide_dma_off_quietly;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 hwif->ide_dma_on = &__ide_dma_on;
2007 hwif->ide_dma_check = &pmac_ide_dma_check;
2008 hwif->dma_setup = &pmac_ide_dma_setup;
2009 hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd;
2010 hwif->dma_start = &pmac_ide_dma_start;
2011 hwif->ide_dma_end = &pmac_ide_dma_end;
2012 hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq;
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01002013 hwif->dma_host_off = &pmac_ide_dma_host_off;
Bartlomiej Zolnierkiewiczccf35282007-02-17 02:40:26 +01002014 hwif->dma_host_on = &pmac_ide_dma_host_on;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02002015 hwif->dma_timeout = &ide_dma_timeout;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02002016 hwif->dma_lost_irq = &pmac_ide_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017
2018 hwif->atapi_dma = 1;
2019 switch(pmif->kind) {
2020 case controller_sh_ata6:
2021 hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07;
2022 hwif->mwdma_mask = 0x07;
2023 hwif->swdma_mask = 0x00;
2024 break;
2025 case controller_un_ata6:
2026 case controller_k2_ata6:
2027 hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07;
2028 hwif->mwdma_mask = 0x07;
2029 hwif->swdma_mask = 0x00;
2030 break;
2031 case controller_kl_ata4:
2032 hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07;
2033 hwif->mwdma_mask = 0x07;
2034 hwif->swdma_mask = 0x00;
2035 break;
2036 default:
2037 hwif->ultra_mask = 0x00;
2038 hwif->mwdma_mask = 0x07;
2039 hwif->swdma_mask = 0x00;
2040 break;
2041 }
2042}
2043
2044#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */