blob: 6dd689e19f0ad48c9b0b1a7148fee4d80a8f347b [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 Copyright (C) 2007-2009 STMicroelectronics Ltd
3
4 This program is free software; you can redistribute it and/or modify it
5 under the terms and conditions of the GNU General Public License,
6 version 2, as published by the Free Software Foundation.
7
8 This program is distributed in the hope it will be useful, but WITHOUT
9 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 more details.
12
13 You should have received a copy of the GNU General Public License along with
14 this program; if not, write to the Free Software Foundation, Inc.,
15 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16
17 The full GNU General Public License is included in this distribution in
18 the file called "COPYING".
19
20 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
21*******************************************************************************/
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +000022#ifndef __DWMAC1000_H__
23#define __DWMAC1000_H__
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070024
Giuseppe CAVALLARO21d437c2010-01-06 23:07:20 +000025#include <linux/phy.h>
26#include "common.h"
27
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#define GMAC_CONTROL 0x00000000 /* Configuration */
29#define GMAC_FRAME_FILTER 0x00000004 /* Frame Filter */
30#define GMAC_HASH_HIGH 0x00000008 /* Multicast Hash Table High */
31#define GMAC_HASH_LOW 0x0000000c /* Multicast Hash Table Low */
32#define GMAC_MII_ADDR 0x00000010 /* MII Address */
33#define GMAC_MII_DATA 0x00000014 /* MII Data */
34#define GMAC_FLOW_CTRL 0x00000018 /* Flow Control */
35#define GMAC_VLAN_TAG 0x0000001c /* VLAN Tag */
36#define GMAC_VERSION 0x00000020 /* GMAC CORE Version */
37#define GMAC_WAKEUP_FILTER 0x00000028 /* Wake-up Frame Filter */
38
39#define GMAC_INT_STATUS 0x00000038 /* interrupt status register */
Giuseppe CAVALLARO21d437c2010-01-06 23:07:20 +000040enum dwmac1000_irq_status {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000041 lpiis_irq = 0x400,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042 time_stamp_irq = 0x0200,
43 mmc_rx_csum_offload_irq = 0x0080,
44 mmc_tx_irq = 0x0040,
45 mmc_rx_irq = 0x0020,
46 mmc_irq = 0x0010,
47 pmt_irq = 0x0008,
48 pcs_ane_irq = 0x0004,
49 pcs_link_irq = 0x0002,
50 rgmii_irq = 0x0001,
51};
52#define GMAC_INT_MASK 0x0000003c /* interrupt mask register */
53
54/* PMT Control and Status */
55#define GMAC_PMT 0x0000002c
56enum power_event {
57 pointer_reset = 0x80000000,
58 global_unicast = 0x00000200,
59 wake_up_rx_frame = 0x00000040,
60 magic_frame = 0x00000020,
61 wake_up_frame_en = 0x00000004,
62 magic_pkt_en = 0x00000002,
63 power_down = 0x00000001,
64};
65
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000066/* Energy Efficient Ethernet (EEE)
67 *
68 * LPI status, timer and control register offset
69 */
70#define LPI_CTRL_STATUS 0x0030
71#define LPI_TIMER_CTRL 0x0034
72
73/* LPI control and status defines */
74#define LPI_CTRL_STATUS_LPITXA 0x00080000 /* Enable LPI TX Automate */
75#define LPI_CTRL_STATUS_PLSEN 0x00040000 /* Enable PHY Link Status */
76#define LPI_CTRL_STATUS_PLS 0x00020000 /* PHY Link Status */
77#define LPI_CTRL_STATUS_LPIEN 0x00010000 /* LPI Enable */
78#define LPI_CTRL_STATUS_RLPIST 0x00000200 /* Receive LPI state */
79#define LPI_CTRL_STATUS_TLPIST 0x00000100 /* Transmit LPI state */
80#define LPI_CTRL_STATUS_RLPIEX 0x00000008 /* Receive LPI Exit */
81#define LPI_CTRL_STATUS_RLPIEN 0x00000004 /* Receive LPI Entry */
82#define LPI_CTRL_STATUS_TLPIEX 0x00000002 /* Transmit LPI Exit */
83#define LPI_CTRL_STATUS_TLPIEN 0x00000001 /* Transmit LPI Entry */
84
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070085/* GMAC HW ADDR regs */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +000086#define GMAC_ADDR_HIGH(reg) (((reg > 15) ? 0x00000800 : 0x00000040) + \
87 (reg * 8))
88#define GMAC_ADDR_LOW(reg) (((reg > 15) ? 0x00000804 : 0x00000044) + \
89 (reg * 8))
90#define GMAC_MAX_PERFECT_ADDRESSES 32
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +000092/* PCS registers (AN/TBI/SGMII/RGMII) offset */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093#define GMAC_AN_CTRL 0x000000c0 /* AN control */
94#define GMAC_AN_STATUS 0x000000c4 /* AN status */
95#define GMAC_ANE_ADV 0x000000c8 /* Auto-Neg. Advertisement */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +000096#define GMAC_ANE_LPA 0x000000cc /* Auto-Neg. link partener ability */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070097#define GMAC_ANE_EXP 0x000000d0 /* ANE expansion */
98#define GMAC_TBI 0x000000d4 /* TBI extend status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +000099#define GMAC_S_R_GMII 0x000000d8 /* SGMII RGMII status */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700100
101/* GMAC Configuration defines */
102#define GMAC_CONTROL_TC 0x01000000 /* Transmit Conf. in RGMII/SGMII */
103#define GMAC_CONTROL_WD 0x00800000 /* Disable Watchdog on receive */
104#define GMAC_CONTROL_JD 0x00400000 /* Jabber disable */
105#define GMAC_CONTROL_BE 0x00200000 /* Frame Burst Enable */
106#define GMAC_CONTROL_JE 0x00100000 /* Jumbo frame */
107enum inter_frame_gap {
108 GMAC_CONTROL_IFG_88 = 0x00040000,
109 GMAC_CONTROL_IFG_80 = 0x00020000,
110 GMAC_CONTROL_IFG_40 = 0x000e0000,
111};
112#define GMAC_CONTROL_DCRS 0x00010000 /* Disable carrier sense during tx */
113#define GMAC_CONTROL_PS 0x00008000 /* Port Select 0:GMI 1:MII */
114#define GMAC_CONTROL_FES 0x00004000 /* Speed 0:10 1:100 */
115#define GMAC_CONTROL_DO 0x00002000 /* Disable Rx Own */
116#define GMAC_CONTROL_LM 0x00001000 /* Loop-back mode */
117#define GMAC_CONTROL_DM 0x00000800 /* Duplex Mode */
118#define GMAC_CONTROL_IPC 0x00000400 /* Checksum Offload */
119#define GMAC_CONTROL_DR 0x00000200 /* Disable Retry */
120#define GMAC_CONTROL_LUD 0x00000100 /* Link up/down */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +0000121#define GMAC_CONTROL_ACS 0x00000080 /* Automatic Pad/FCS Stripping */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122#define GMAC_CONTROL_DC 0x00000010 /* Deferral Check */
123#define GMAC_CONTROL_TE 0x00000008 /* Transmitter Enable */
124#define GMAC_CONTROL_RE 0x00000004 /* Receiver Enable */
125
126#define GMAC_CORE_INIT (GMAC_CONTROL_JD | GMAC_CONTROL_PS | GMAC_CONTROL_ACS | \
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000127 GMAC_CONTROL_JE | GMAC_CONTROL_BE)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128
129/* GMAC Frame Filter defines */
130#define GMAC_FRAME_FILTER_PR 0x00000001 /* Promiscuous Mode */
131#define GMAC_FRAME_FILTER_HUC 0x00000002 /* Hash Unicast */
132#define GMAC_FRAME_FILTER_HMC 0x00000004 /* Hash Multicast */
133#define GMAC_FRAME_FILTER_DAIF 0x00000008 /* DA Inverse Filtering */
134#define GMAC_FRAME_FILTER_PM 0x00000010 /* Pass all multicast */
135#define GMAC_FRAME_FILTER_DBF 0x00000020 /* Disable Broadcast frames */
136#define GMAC_FRAME_FILTER_SAIF 0x00000100 /* Inverse Filtering */
137#define GMAC_FRAME_FILTER_SAF 0x00000200 /* Source Address Filter */
138#define GMAC_FRAME_FILTER_HPF 0x00000400 /* Hash or perfect Filter */
139#define GMAC_FRAME_FILTER_RA 0x80000000 /* Receive all mode */
140/* GMII ADDR defines */
141#define GMAC_MII_ADDR_WRITE 0x00000002 /* MII Write */
142#define GMAC_MII_ADDR_BUSY 0x00000001 /* MII Busy */
143/* GMAC FLOW CTRL defines */
144#define GMAC_FLOW_CTRL_PT_MASK 0xffff0000 /* Pause Time Mask */
145#define GMAC_FLOW_CTRL_PT_SHIFT 16
146#define GMAC_FLOW_CTRL_RFE 0x00000004 /* Rx Flow Control Enable */
147#define GMAC_FLOW_CTRL_TFE 0x00000002 /* Tx Flow Control Enable */
148#define GMAC_FLOW_CTRL_FCB_BPA 0x00000001 /* Flow Control Busy ... */
149
150/*--- DMA BLOCK defines ---*/
151/* DMA Bus Mode register defines */
152#define DMA_BUS_MODE_SFT_RESET 0x00000001 /* Software Reset */
153#define DMA_BUS_MODE_DA 0x00000002 /* Arbitration scheme */
154#define DMA_BUS_MODE_DSL_MASK 0x0000007c /* Descriptor Skip Length */
155#define DMA_BUS_MODE_DSL_SHIFT 2 /* (in DWORDS) */
156/* Programmable burst length (passed thorugh platform)*/
157#define DMA_BUS_MODE_PBL_MASK 0x00003f00 /* Programmable Burst Len */
158#define DMA_BUS_MODE_PBL_SHIFT 8
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000159#define DMA_BUS_MODE_ATDS 0x00000080 /* Alternate Descriptor Size */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700160
161enum rx_tx_priority_ratio {
162 double_ratio = 0x00004000, /*2:1 */
163 triple_ratio = 0x00008000, /*3:1 */
164 quadruple_ratio = 0x0000c000, /*4:1 */
165};
166
167#define DMA_BUS_MODE_FB 0x00010000 /* Fixed burst */
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +0000168#define DMA_BUS_MODE_MB 0x04000000 /* Mixed burst */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700169#define DMA_BUS_MODE_RPBL_MASK 0x003e0000 /* Rx-Programmable Burst Len */
170#define DMA_BUS_MODE_RPBL_SHIFT 17
171#define DMA_BUS_MODE_USP 0x00800000
Deepak SIKRI8327eb62012-04-04 04:33:23 +0000172#define DMA_BUS_MODE_PBL 0x01000000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700173#define DMA_BUS_MODE_AAL 0x02000000
174
175/* DMA CRS Control and Status Register Mapping */
176#define DMA_HOST_TX_DESC 0x00001048 /* Current Host Tx descriptor */
177#define DMA_HOST_RX_DESC 0x0000104c /* Current Host Rx descriptor */
178/* DMA Bus Mode register defines */
179#define DMA_BUS_PR_RATIO_MASK 0x0000c000 /* Rx/Tx priority ratio */
180#define DMA_BUS_PR_RATIO_SHIFT 14
181#define DMA_BUS_FB 0x00010000 /* Fixed Burst */
182
183/* DMA operation mode defines (start/stop tx/rx are placed in common header)*/
184#define DMA_CONTROL_DT 0x04000000 /* Disable Drop TCP/IP csum error */
185#define DMA_CONTROL_RSF 0x02000000 /* Receive Store and Forward */
186#define DMA_CONTROL_DFF 0x01000000 /* Disaable flushing */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200187/* Threshold for Activating the FC */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188enum rfa {
189 act_full_minus_1 = 0x00800000,
190 act_full_minus_2 = 0x00800200,
191 act_full_minus_3 = 0x00800400,
192 act_full_minus_4 = 0x00800600,
193};
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200194/* Threshold for Deactivating the FC */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700195enum rfd {
196 deac_full_minus_1 = 0x00400000,
197 deac_full_minus_2 = 0x00400800,
198 deac_full_minus_3 = 0x00401000,
199 deac_full_minus_4 = 0x00401800,
200};
201#define DMA_CONTROL_TSF 0x00200000 /* Transmit Store and Forward */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700202
203enum ttc_control {
204 DMA_CONTROL_TTC_64 = 0x00000000,
205 DMA_CONTROL_TTC_128 = 0x00004000,
206 DMA_CONTROL_TTC_192 = 0x00008000,
207 DMA_CONTROL_TTC_256 = 0x0000c000,
208 DMA_CONTROL_TTC_40 = 0x00010000,
209 DMA_CONTROL_TTC_32 = 0x00014000,
210 DMA_CONTROL_TTC_24 = 0x00018000,
211 DMA_CONTROL_TTC_16 = 0x0001c000,
212};
213#define DMA_CONTROL_TC_TX_MASK 0xfffe3fff
214
215#define DMA_CONTROL_EFC 0x00000100
216#define DMA_CONTROL_FEF 0x00000080
217#define DMA_CONTROL_FUF 0x00000040
218
219enum rtc_control {
220 DMA_CONTROL_RTC_64 = 0x00000000,
221 DMA_CONTROL_RTC_32 = 0x00000008,
222 DMA_CONTROL_RTC_96 = 0x00000010,
223 DMA_CONTROL_RTC_128 = 0x00000018,
224};
225#define DMA_CONTROL_TC_RX_MASK 0xffffffe7
226
227#define DMA_CONTROL_OSF 0x00000004 /* Operate on second frame */
228
229/* MMC registers offset */
230#define GMAC_MMC_CTRL 0x100
231#define GMAC_MMC_RX_INTR 0x104
232#define GMAC_MMC_TX_INTR 0x108
233#define GMAC_MMC_RX_CSUM_OFFLOAD 0x208
Giuseppe CAVALLARO21d437c2010-01-06 23:07:20 +0000234
stephen hemmingercadb7922010-10-13 14:51:25 +0000235extern const struct stmmac_dma_ops dwmac1000_dma_ops;
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000236#endif /* __DWMAC1000_H__ */