Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013-2015, The Linux Foundation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 and |
| 6 | * only version 2 as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | */ |
| 13 | |
| 14 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
| 15 | #include <dt-bindings/clock/qcom,gcc-msm8916.h> |
| 16 | #include <dt-bindings/reset/qcom,gcc-msm8916.h> |
| 17 | |
| 18 | / { |
| 19 | model = "Qualcomm Technologies, Inc. MSM8916"; |
| 20 | compatible = "qcom,msm8916"; |
| 21 | |
| 22 | interrupt-parent = <&intc>; |
| 23 | |
| 24 | #address-cells = <2>; |
| 25 | #size-cells = <2>; |
| 26 | |
Srinivas Kandagatla | c4da5a5 | 2015-06-04 12:19:02 +0300 | [diff] [blame] | 27 | aliases { |
| 28 | sdhc1 = &sdhc_1; /* SDC1 eMMC slot */ |
| 29 | sdhc2 = &sdhc_2; /* SDC2 SD card slot */ |
| 30 | }; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 31 | |
| 32 | chosen { }; |
| 33 | |
| 34 | memory { |
| 35 | device_type = "memory"; |
| 36 | /* We expect the bootloader to fill in the reg */ |
| 37 | reg = <0 0 0 0>; |
| 38 | }; |
| 39 | |
Andy Gross | a0ece65 | 2015-09-24 14:18:52 -0500 | [diff] [blame] | 40 | reserved-memory { |
| 41 | #address-cells = <2>; |
| 42 | #size-cells = <2>; |
| 43 | ranges; |
| 44 | |
| 45 | reserve_aligned@86000000 { |
| 46 | reg = <0x0 0x86000000 0x0 0x0300000>; |
| 47 | no-map; |
| 48 | }; |
| 49 | |
| 50 | smem_mem: smem_region@86300000 { |
| 51 | reg = <0x0 0x86300000 0x0 0x0100000>; |
| 52 | no-map; |
| 53 | }; |
| 54 | }; |
| 55 | |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 56 | cpus { |
| 57 | #address-cells = <1>; |
| 58 | #size-cells = <0>; |
| 59 | |
| 60 | CPU0: cpu@0 { |
| 61 | device_type = "cpu"; |
| 62 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 63 | reg = <0x0>; |
Stephen Boyd | 0a9bcf4 | 2016-01-08 15:57:09 -0800 | [diff] [blame^] | 64 | next-level-cache = <&L2_0>; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 65 | }; |
| 66 | |
| 67 | CPU1: cpu@1 { |
| 68 | device_type = "cpu"; |
| 69 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 70 | reg = <0x1>; |
Stephen Boyd | 0a9bcf4 | 2016-01-08 15:57:09 -0800 | [diff] [blame^] | 71 | next-level-cache = <&L2_0>; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 72 | }; |
| 73 | |
| 74 | CPU2: cpu@2 { |
| 75 | device_type = "cpu"; |
| 76 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 77 | reg = <0x2>; |
Stephen Boyd | 0a9bcf4 | 2016-01-08 15:57:09 -0800 | [diff] [blame^] | 78 | next-level-cache = <&L2_0>; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 79 | }; |
| 80 | |
| 81 | CPU3: cpu@3 { |
| 82 | device_type = "cpu"; |
| 83 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 84 | reg = <0x3>; |
Stephen Boyd | 0a9bcf4 | 2016-01-08 15:57:09 -0800 | [diff] [blame^] | 85 | next-level-cache = <&L2_0>; |
| 86 | }; |
| 87 | |
| 88 | L2_0: l2-cache { |
| 89 | compatible = "cache"; |
| 90 | cache-level = <2>; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 91 | }; |
| 92 | }; |
| 93 | |
| 94 | timer { |
| 95 | compatible = "arm,armv8-timer"; |
| 96 | interrupts = <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, |
| 97 | <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, |
| 98 | <GIC_PPI 4 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, |
| 99 | <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; |
| 100 | }; |
| 101 | |
Georgi Djakov | f4fb6ae | 2015-12-03 16:02:52 +0200 | [diff] [blame] | 102 | clocks { |
| 103 | xo_board: xo_board { |
| 104 | compatible = "fixed-clock"; |
| 105 | #clock-cells = <0>; |
| 106 | clock-frequency = <19200000>; |
| 107 | }; |
| 108 | |
| 109 | sleep_clk: sleep_clk { |
| 110 | compatible = "fixed-clock"; |
| 111 | #clock-cells = <0>; |
| 112 | clock-frequency = <32768>; |
| 113 | }; |
| 114 | }; |
| 115 | |
Andy Gross | a0ece65 | 2015-09-24 14:18:52 -0500 | [diff] [blame] | 116 | smem { |
| 117 | compatible = "qcom,smem"; |
| 118 | |
| 119 | memory-region = <&smem_mem>; |
| 120 | qcom,rpm-msg-ram = <&rpm_msg_ram>; |
| 121 | |
| 122 | hwlocks = <&tcsr_mutex 3>; |
| 123 | }; |
| 124 | |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 125 | soc: soc { |
| 126 | #address-cells = <1>; |
| 127 | #size-cells = <1>; |
| 128 | ranges = <0 0 0 0xffffffff>; |
| 129 | compatible = "simple-bus"; |
| 130 | |
Ivan T. Ivanov | 366655c | 2015-04-20 10:45:40 +0300 | [diff] [blame] | 131 | restart@4ab000 { |
| 132 | compatible = "qcom,pshold"; |
| 133 | reg = <0x4ab000 0x4>; |
| 134 | }; |
| 135 | |
Ivan T. Ivanov | a190a1c | 2015-04-20 10:45:41 +0300 | [diff] [blame] | 136 | msmgpio: pinctrl@1000000 { |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 137 | compatible = "qcom,msm8916-pinctrl"; |
| 138 | reg = <0x1000000 0x300000>; |
| 139 | interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; |
| 140 | gpio-controller; |
| 141 | #gpio-cells = <2>; |
| 142 | interrupt-controller; |
| 143 | #interrupt-cells = <2>; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 144 | }; |
| 145 | |
Stephen Boyd | 886c73b | 2016-01-08 11:00:11 -0800 | [diff] [blame] | 146 | gcc: clock-controller@1800000 { |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 147 | compatible = "qcom,gcc-msm8916"; |
| 148 | #clock-cells = <1>; |
| 149 | #reset-cells = <1>; |
Rajendra Nayak | 89c7e67 | 2015-10-01 14:56:02 +0530 | [diff] [blame] | 150 | #power-domain-cells = <1>; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 151 | reg = <0x1800000 0x80000>; |
| 152 | }; |
| 153 | |
Andy Gross | a0ece65 | 2015-09-24 14:18:52 -0500 | [diff] [blame] | 154 | tcsr_mutex_regs: syscon@1905000 { |
| 155 | compatible = "syscon"; |
| 156 | reg = <0x1905000 0x20000>; |
| 157 | }; |
| 158 | |
| 159 | tcsr_mutex: hwlock { |
| 160 | compatible = "qcom,tcsr-mutex"; |
| 161 | syscon = <&tcsr_mutex_regs 0 0x1000>; |
| 162 | #hwlock-cells = <1>; |
| 163 | }; |
| 164 | |
| 165 | rpm_msg_ram: memory@60000 { |
| 166 | compatible = "qcom,rpm-msg-ram"; |
| 167 | reg = <0x60000 0x8000>; |
| 168 | }; |
| 169 | |
Andy Gross | 9f43020 | 2015-08-27 15:39:14 -0500 | [diff] [blame] | 170 | blsp1_uart1: serial@78af000 { |
| 171 | compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; |
| 172 | reg = <0x78af000 0x200>; |
| 173 | interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; |
| 174 | clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; |
| 175 | clock-names = "core", "iface"; |
Ivan T. Ivanov | d66dd9e | 2015-09-18 16:18:54 +0300 | [diff] [blame] | 176 | dmas = <&blsp_dma 1>, <&blsp_dma 0>; |
| 177 | dma-names = "rx", "tx"; |
Andy Gross | 9f43020 | 2015-08-27 15:39:14 -0500 | [diff] [blame] | 178 | status = "disabled"; |
| 179 | }; |
| 180 | |
Andy Gross | 8fd55d4 | 2015-09-24 14:18:53 -0500 | [diff] [blame] | 181 | apcs: syscon@b011000 { |
| 182 | compatible = "syscon"; |
| 183 | reg = <0x0b011000 0x1000>; |
| 184 | }; |
| 185 | |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 186 | blsp1_uart2: serial@78b0000 { |
| 187 | compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; |
| 188 | reg = <0x78b0000 0x200>; |
| 189 | interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; |
| 190 | clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; |
| 191 | clock-names = "core", "iface"; |
Ivan T. Ivanov | d66dd9e | 2015-09-18 16:18:54 +0300 | [diff] [blame] | 192 | dmas = <&blsp_dma 3>, <&blsp_dma 2>; |
| 193 | dma-names = "rx", "tx"; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 194 | status = "disabled"; |
| 195 | }; |
| 196 | |
Ivan T. Ivanov | a0e5fb1 | 2015-06-04 12:19:01 +0300 | [diff] [blame] | 197 | blsp_dma: dma@7884000 { |
| 198 | compatible = "qcom,bam-v1.7.0"; |
| 199 | reg = <0x07884000 0x23000>; |
| 200 | interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>; |
| 201 | clocks = <&gcc GCC_BLSP1_AHB_CLK>; |
| 202 | clock-names = "bam_clk"; |
| 203 | #dma-cells = <1>; |
| 204 | qcom,ee = <0>; |
| 205 | status = "disabled"; |
| 206 | }; |
| 207 | |
| 208 | blsp_spi1: spi@78b5000 { |
| 209 | compatible = "qcom,spi-qup-v2.2.1"; |
| 210 | reg = <0x078b5000 0x600>; |
| 211 | interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; |
| 212 | clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>, |
| 213 | <&gcc GCC_BLSP1_AHB_CLK>; |
| 214 | clock-names = "core", "iface"; |
| 215 | dmas = <&blsp_dma 5>, <&blsp_dma 4>; |
| 216 | dma-names = "rx", "tx"; |
| 217 | pinctrl-names = "default", "sleep"; |
| 218 | pinctrl-0 = <&spi1_default>; |
| 219 | pinctrl-1 = <&spi1_sleep>; |
| 220 | #address-cells = <1>; |
| 221 | #size-cells = <0>; |
| 222 | status = "disabled"; |
| 223 | }; |
| 224 | |
| 225 | blsp_spi2: spi@78b6000 { |
| 226 | compatible = "qcom,spi-qup-v2.2.1"; |
| 227 | reg = <0x078b6000 0x600>; |
| 228 | interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; |
| 229 | clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>, |
| 230 | <&gcc GCC_BLSP1_AHB_CLK>; |
| 231 | clock-names = "core", "iface"; |
| 232 | dmas = <&blsp_dma 7>, <&blsp_dma 6>; |
| 233 | dma-names = "rx", "tx"; |
| 234 | pinctrl-names = "default", "sleep"; |
| 235 | pinctrl-0 = <&spi2_default>; |
| 236 | pinctrl-1 = <&spi2_sleep>; |
| 237 | #address-cells = <1>; |
| 238 | #size-cells = <0>; |
| 239 | status = "disabled"; |
| 240 | }; |
| 241 | |
| 242 | blsp_spi3: spi@78b7000 { |
| 243 | compatible = "qcom,spi-qup-v2.2.1"; |
| 244 | reg = <0x078b7000 0x600>; |
| 245 | interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; |
| 246 | clocks = <&gcc GCC_BLSP1_QUP3_SPI_APPS_CLK>, |
| 247 | <&gcc GCC_BLSP1_AHB_CLK>; |
| 248 | clock-names = "core", "iface"; |
| 249 | dmas = <&blsp_dma 9>, <&blsp_dma 8>; |
| 250 | dma-names = "rx", "tx"; |
| 251 | pinctrl-names = "default", "sleep"; |
| 252 | pinctrl-0 = <&spi3_default>; |
| 253 | pinctrl-1 = <&spi3_sleep>; |
| 254 | #address-cells = <1>; |
| 255 | #size-cells = <0>; |
| 256 | status = "disabled"; |
| 257 | }; |
| 258 | |
| 259 | blsp_spi4: spi@78b8000 { |
| 260 | compatible = "qcom,spi-qup-v2.2.1"; |
| 261 | reg = <0x078b8000 0x600>; |
| 262 | interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; |
| 263 | clocks = <&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>, |
| 264 | <&gcc GCC_BLSP1_AHB_CLK>; |
| 265 | clock-names = "core", "iface"; |
| 266 | dmas = <&blsp_dma 11>, <&blsp_dma 10>; |
| 267 | dma-names = "rx", "tx"; |
| 268 | pinctrl-names = "default", "sleep"; |
| 269 | pinctrl-0 = <&spi4_default>; |
| 270 | pinctrl-1 = <&spi4_sleep>; |
| 271 | #address-cells = <1>; |
| 272 | #size-cells = <0>; |
| 273 | status = "disabled"; |
| 274 | }; |
| 275 | |
| 276 | blsp_spi5: spi@78b9000 { |
| 277 | compatible = "qcom,spi-qup-v2.2.1"; |
| 278 | reg = <0x078b9000 0x600>; |
| 279 | interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; |
| 280 | clocks = <&gcc GCC_BLSP1_QUP5_SPI_APPS_CLK>, |
| 281 | <&gcc GCC_BLSP1_AHB_CLK>; |
| 282 | clock-names = "core", "iface"; |
| 283 | dmas = <&blsp_dma 13>, <&blsp_dma 12>; |
| 284 | dma-names = "rx", "tx"; |
| 285 | pinctrl-names = "default", "sleep"; |
| 286 | pinctrl-0 = <&spi5_default>; |
| 287 | pinctrl-1 = <&spi5_sleep>; |
| 288 | #address-cells = <1>; |
| 289 | #size-cells = <0>; |
| 290 | status = "disabled"; |
| 291 | }; |
| 292 | |
| 293 | blsp_spi6: spi@78ba000 { |
| 294 | compatible = "qcom,spi-qup-v2.2.1"; |
| 295 | reg = <0x078ba000 0x600>; |
| 296 | interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; |
| 297 | clocks = <&gcc GCC_BLSP1_QUP6_SPI_APPS_CLK>, |
| 298 | <&gcc GCC_BLSP1_AHB_CLK>; |
| 299 | clock-names = "core", "iface"; |
| 300 | dmas = <&blsp_dma 15>, <&blsp_dma 14>; |
| 301 | dma-names = "rx", "tx"; |
| 302 | pinctrl-names = "default", "sleep"; |
| 303 | pinctrl-0 = <&spi6_default>; |
| 304 | pinctrl-1 = <&spi6_sleep>; |
| 305 | #address-cells = <1>; |
| 306 | #size-cells = <0>; |
| 307 | status = "disabled"; |
| 308 | }; |
| 309 | |
Srinivas Kandagatla | 7f5b092 | 2015-10-09 09:55:05 +0100 | [diff] [blame] | 310 | blsp_i2c2: i2c@78b6000 { |
| 311 | compatible = "qcom,i2c-qup-v2.2.1"; |
| 312 | reg = <0x78b6000 0x1000>; |
| 313 | interrupts = <GIC_SPI 96 0>; |
| 314 | clocks = <&gcc GCC_BLSP1_AHB_CLK>, |
| 315 | <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>; |
| 316 | clock-names = "iface", "core"; |
| 317 | pinctrl-names = "default", "sleep"; |
| 318 | pinctrl-0 = <&i2c2_default>; |
| 319 | pinctrl-1 = <&i2c2_sleep>; |
| 320 | #address-cells = <1>; |
| 321 | #size-cells = <0>; |
| 322 | status = "disabled"; |
| 323 | }; |
| 324 | |
Ivan T. Ivanov | a0e5fb1 | 2015-06-04 12:19:01 +0300 | [diff] [blame] | 325 | blsp_i2c4: i2c@78b8000 { |
| 326 | compatible = "qcom,i2c-qup-v2.2.1"; |
| 327 | reg = <0x78b8000 0x1000>; |
| 328 | interrupts = <GIC_SPI 98 0>; |
| 329 | clocks = <&gcc GCC_BLSP1_AHB_CLK>, |
| 330 | <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>; |
| 331 | clock-names = "iface", "core"; |
| 332 | pinctrl-names = "default", "sleep"; |
| 333 | pinctrl-0 = <&i2c4_default>; |
| 334 | pinctrl-1 = <&i2c4_sleep>; |
| 335 | #address-cells = <1>; |
| 336 | #size-cells = <0>; |
| 337 | status = "disabled"; |
| 338 | }; |
| 339 | |
Srinivas Kandagatla | 7f5b092 | 2015-10-09 09:55:05 +0100 | [diff] [blame] | 340 | blsp_i2c6: i2c@78ba000 { |
| 341 | compatible = "qcom,i2c-qup-v2.2.1"; |
| 342 | reg = <0x78ba000 0x1000>; |
| 343 | interrupts = <GIC_SPI 100 0>; |
| 344 | clocks = <&gcc GCC_BLSP1_AHB_CLK>, |
| 345 | <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>; |
| 346 | clock-names = "iface", "core"; |
| 347 | pinctrl-names = "default", "sleep"; |
| 348 | pinctrl-0 = <&i2c6_default>; |
| 349 | pinctrl-1 = <&i2c6_sleep>; |
| 350 | #address-cells = <1>; |
| 351 | #size-cells = <0>; |
| 352 | status = "disabled"; |
| 353 | }; |
| 354 | |
Srinivas Kandagatla | c4da5a5 | 2015-06-04 12:19:02 +0300 | [diff] [blame] | 355 | sdhc_1: sdhci@07824000 { |
| 356 | compatible = "qcom,sdhci-msm-v4"; |
| 357 | reg = <0x07824900 0x11c>, <0x07824000 0x800>; |
| 358 | reg-names = "hc_mem", "core_mem"; |
| 359 | |
| 360 | interrupts = <0 123 0>, <0 138 0>; |
| 361 | interrupt-names = "hc_irq", "pwr_irq"; |
| 362 | clocks = <&gcc GCC_SDCC1_APPS_CLK>, |
| 363 | <&gcc GCC_SDCC1_AHB_CLK>; |
| 364 | clock-names = "core", "iface"; |
| 365 | bus-width = <8>; |
| 366 | non-removable; |
| 367 | status = "disabled"; |
| 368 | }; |
| 369 | |
| 370 | sdhc_2: sdhci@07864000 { |
| 371 | compatible = "qcom,sdhci-msm-v4"; |
| 372 | reg = <0x07864900 0x11c>, <0x07864000 0x800>; |
| 373 | reg-names = "hc_mem", "core_mem"; |
| 374 | |
| 375 | interrupts = <0 125 0>, <0 221 0>; |
| 376 | interrupt-names = "hc_irq", "pwr_irq"; |
| 377 | clocks = <&gcc GCC_SDCC2_APPS_CLK>, |
| 378 | <&gcc GCC_SDCC2_AHB_CLK>; |
| 379 | clock-names = "core", "iface"; |
| 380 | bus-width = <4>; |
| 381 | status = "disabled"; |
| 382 | }; |
| 383 | |
Ivan T. Ivanov | 5960086 | 2015-06-04 12:19:03 +0300 | [diff] [blame] | 384 | usb_dev: usb@78d9000 { |
| 385 | compatible = "qcom,ci-hdrc"; |
| 386 | reg = <0x78d9000 0x400>; |
| 387 | dr_mode = "peripheral"; |
| 388 | interrupts = <GIC_SPI 134 IRQ_TYPE_NONE>; |
| 389 | usb-phy = <&usb_otg>; |
| 390 | status = "disabled"; |
| 391 | }; |
| 392 | |
| 393 | usb_host: ehci@78d9000 { |
| 394 | compatible = "qcom,ehci-host"; |
| 395 | reg = <0x78d9000 0x400>; |
| 396 | interrupts = <GIC_SPI 134 IRQ_TYPE_NONE>; |
| 397 | usb-phy = <&usb_otg>; |
| 398 | status = "disabled"; |
| 399 | }; |
| 400 | |
| 401 | usb_otg: phy@78d9000 { |
| 402 | compatible = "qcom,usb-otg-snps"; |
| 403 | reg = <0x78d9000 0x400>; |
| 404 | interrupts = <GIC_SPI 134 IRQ_TYPE_EDGE_BOTH>, |
| 405 | <GIC_SPI 140 IRQ_TYPE_EDGE_RISING>; |
| 406 | |
| 407 | qcom,vdd-levels = <1 5 7>; |
| 408 | qcom,phy-init-sequence = <0x44 0x6B 0x24 0x13>; |
| 409 | dr_mode = "peripheral"; |
| 410 | qcom,otg-control = <2>; // PMIC |
| 411 | |
| 412 | clocks = <&gcc GCC_USB_HS_AHB_CLK>, |
| 413 | <&gcc GCC_USB_HS_SYSTEM_CLK>, |
| 414 | <&gcc GCC_USB2A_PHY_SLEEP_CLK>; |
| 415 | clock-names = "iface", "core", "sleep"; |
| 416 | |
| 417 | resets = <&gcc GCC_USB2A_PHY_BCR>, |
| 418 | <&gcc GCC_USB_HS_BCR>; |
| 419 | reset-names = "phy", "link"; |
| 420 | status = "disabled"; |
| 421 | }; |
| 422 | |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 423 | intc: interrupt-controller@b000000 { |
| 424 | compatible = "qcom,msm-qgic2"; |
| 425 | interrupt-controller; |
| 426 | #interrupt-cells = <3>; |
| 427 | reg = <0x0b000000 0x1000>, <0x0b002000 0x1000>; |
| 428 | }; |
| 429 | |
| 430 | timer@b020000 { |
| 431 | #address-cells = <1>; |
| 432 | #size-cells = <1>; |
| 433 | ranges; |
| 434 | compatible = "arm,armv7-timer-mem"; |
| 435 | reg = <0xb020000 0x1000>; |
| 436 | clock-frequency = <19200000>; |
| 437 | |
| 438 | frame@b021000 { |
| 439 | frame-number = <0>; |
| 440 | interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, |
| 441 | <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; |
| 442 | reg = <0xb021000 0x1000>, |
| 443 | <0xb022000 0x1000>; |
| 444 | }; |
| 445 | |
| 446 | frame@b023000 { |
| 447 | frame-number = <1>; |
| 448 | interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; |
| 449 | reg = <0xb023000 0x1000>; |
| 450 | status = "disabled"; |
| 451 | }; |
| 452 | |
| 453 | frame@b024000 { |
| 454 | frame-number = <2>; |
| 455 | interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; |
| 456 | reg = <0xb024000 0x1000>; |
| 457 | status = "disabled"; |
| 458 | }; |
| 459 | |
| 460 | frame@b025000 { |
| 461 | frame-number = <3>; |
| 462 | interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; |
| 463 | reg = <0xb025000 0x1000>; |
| 464 | status = "disabled"; |
| 465 | }; |
| 466 | |
| 467 | frame@b026000 { |
| 468 | frame-number = <4>; |
| 469 | interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; |
| 470 | reg = <0xb026000 0x1000>; |
| 471 | status = "disabled"; |
| 472 | }; |
| 473 | |
| 474 | frame@b027000 { |
| 475 | frame-number = <5>; |
| 476 | interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; |
| 477 | reg = <0xb027000 0x1000>; |
| 478 | status = "disabled"; |
| 479 | }; |
| 480 | |
| 481 | frame@b028000 { |
| 482 | frame-number = <6>; |
| 483 | interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; |
| 484 | reg = <0xb028000 0x1000>; |
| 485 | status = "disabled"; |
| 486 | }; |
| 487 | }; |
Ivan T. Ivanov | 232461f | 2015-04-20 10:45:38 +0300 | [diff] [blame] | 488 | |
| 489 | spmi_bus: spmi@200f000 { |
| 490 | compatible = "qcom,spmi-pmic-arb"; |
| 491 | reg = <0x200f000 0x001000>, |
| 492 | <0x2400000 0x400000>, |
| 493 | <0x2c00000 0x400000>, |
| 494 | <0x3800000 0x200000>, |
| 495 | <0x200a000 0x002100>; |
| 496 | reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; |
| 497 | interrupt-names = "periph_irq"; |
| 498 | interrupts = <GIC_SPI 190 IRQ_TYPE_NONE>; |
| 499 | qcom,ee = <0>; |
| 500 | qcom,channel = <0>; |
| 501 | #address-cells = <2>; |
| 502 | #size-cells = <0>; |
| 503 | interrupt-controller; |
| 504 | #interrupt-cells = <4>; |
| 505 | }; |
Stanimir Varbanov | f6d24bf | 2015-08-25 18:37:42 +0300 | [diff] [blame] | 506 | |
| 507 | rng@22000 { |
| 508 | compatible = "qcom,prng"; |
| 509 | reg = <0x00022000 0x200>; |
| 510 | clocks = <&gcc GCC_PRNG_AHB_CLK>; |
| 511 | clock-names = "core"; |
| 512 | }; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 513 | }; |
Andy Gross | 8fd55d4 | 2015-09-24 14:18:53 -0500 | [diff] [blame] | 514 | |
| 515 | smd { |
| 516 | compatible = "qcom,smd"; |
| 517 | |
| 518 | rpm { |
| 519 | interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>; |
| 520 | qcom,ipc = <&apcs 8 0>; |
| 521 | qcom,smd-edge = <15>; |
| 522 | |
| 523 | rpm_requests { |
| 524 | compatible = "qcom,rpm-msm8916"; |
| 525 | qcom,smd-channels = "rpm_requests"; |
Andy Gross | 9e1dfb8 | 2015-09-24 14:18:54 -0500 | [diff] [blame] | 526 | |
| 527 | pm8916-regulators { |
| 528 | compatible = "qcom,rpm-pm8916-regulators"; |
| 529 | |
| 530 | pm8916_s1: s1 {}; |
| 531 | pm8916_s2: s2 {}; |
| 532 | pm8916_s3: s3 {}; |
| 533 | pm8916_s4: s4 {}; |
| 534 | |
| 535 | pm8916_l1: l1 {}; |
| 536 | pm8916_l2: l2 {}; |
| 537 | pm8916_l3: l3 {}; |
| 538 | pm8916_l4: l4 {}; |
| 539 | pm8916_l5: l5 {}; |
| 540 | pm8916_l6: l6 {}; |
| 541 | pm8916_l7: l7 {}; |
| 542 | pm8916_l8: l8 {}; |
| 543 | pm8916_l9: l9 {}; |
| 544 | pm8916_l10: l10 {}; |
| 545 | pm8916_l11: l11 {}; |
| 546 | pm8916_l12: l12 {}; |
| 547 | pm8916_l13: l13 {}; |
| 548 | pm8916_l14: l14 {}; |
| 549 | pm8916_l15: l15 {}; |
| 550 | pm8916_l16: l16 {}; |
| 551 | pm8916_l17: l17 {}; |
| 552 | pm8916_l18: l18 {}; |
| 553 | }; |
Andy Gross | 8fd55d4 | 2015-09-24 14:18:53 -0500 | [diff] [blame] | 554 | }; |
| 555 | }; |
| 556 | }; |
Kumar Gala | 57f0a7e | 2015-02-27 15:48:59 -0600 | [diff] [blame] | 557 | }; |
Ivan T. Ivanov | 1b08a58 | 2015-06-04 12:19:00 +0300 | [diff] [blame] | 558 | |
| 559 | #include "msm8916-pins.dtsi" |