blob: 7e2d8f9525b071a6e3c435d22e718df28f1be1e6 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Kevin Cernekeeaa084652011-05-08 10:48:00 -070030#include <linux/mtd/cfi.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/mtd/mtd.h>
32#include <linux/mtd/partitions.h>
Shaohui Xie5f949132011-10-14 15:49:00 +080033#include <linux/of_platform.h>
David Brownell7d5230e2007-06-24 15:09:13 -070034
Mike Lavender2f9f7622006-01-08 13:34:27 -080035#include <linux/spi/spi.h>
36#include <linux/spi/flash.h>
37
Mike Lavender2f9f7622006-01-08 13:34:27 -080038/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070039#define OPCODE_WREN 0x06 /* Write enable */
40#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070041#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080042#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070043#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
44#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000045#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
David Woodhouse02d087d2007-06-28 22:38:38 +010046#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000047#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010048#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080049#define OPCODE_RDID 0x9f /* Read JEDEC ID */
50
Graf Yang49aac4a2009-06-15 08:23:41 +000051/* Used for SST flashes only. */
52#define OPCODE_BP 0x02 /* Byte program */
53#define OPCODE_WRDI 0x04 /* Write disable */
54#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
55
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070056/* Used for Macronix flashes only. */
57#define OPCODE_EN4B 0xb7 /* Enter 4-byte mode */
58#define OPCODE_EX4B 0xe9 /* Exit 4-byte mode */
59
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -070060/* Used for Spansion flashes only. */
61#define OPCODE_BRWR 0x17 /* Bank register write */
62
Mike Lavender2f9f7622006-01-08 13:34:27 -080063/* Status Register bits. */
64#define SR_WIP 1 /* Write in progress */
65#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070066/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080067#define SR_BP0 4 /* Block protect 0 */
68#define SR_BP1 8 /* Block protect 1 */
69#define SR_BP2 0x10 /* Block protect 2 */
70#define SR_SRWD 0x80 /* SR write protect */
71
72/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040073#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Kevin Cernekee4b7f7422010-10-30 21:11:03 -070074#define MAX_CMD_SIZE 5
Mike Lavender2f9f7622006-01-08 13:34:27 -080075
Kevin Cernekeeaa084652011-05-08 10:48:00 -070076#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
77
Mike Lavender2f9f7622006-01-08 13:34:27 -080078/****************************************************************************/
79
80struct m25p {
81 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070082 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080083 struct mtd_info mtd;
Anton Vorontsov837479d2009-10-12 20:24:40 +040084 u16 page_size;
85 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070086 u8 erase_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010087 u8 *command;
Marek Vasut12ad2be2012-09-24 03:39:39 +020088 bool fast_read;
Mike Lavender2f9f7622006-01-08 13:34:27 -080089};
90
91static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
92{
93 return container_of(mtd, struct m25p, mtd);
94}
95
96/****************************************************************************/
97
98/*
99 * Internal helper functions
100 */
101
102/*
103 * Read the status register, returning its value in the location
104 * Return the status register value.
105 * Returns negative if error occurred.
106 */
107static int read_sr(struct m25p *flash)
108{
109 ssize_t retval;
110 u8 code = OPCODE_RDSR;
111 u8 val;
112
113 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
114
115 if (retval < 0) {
116 dev_err(&flash->spi->dev, "error %d reading SR\n",
117 (int) retval);
118 return retval;
119 }
120
121 return val;
122}
123
Michael Hennerich72289822008-07-03 23:54:42 -0700124/*
125 * Write status register 1 byte
126 * Returns negative if error occurred.
127 */
128static int write_sr(struct m25p *flash, u8 val)
129{
130 flash->command[0] = OPCODE_WRSR;
131 flash->command[1] = val;
132
133 return spi_write(flash->spi, flash->command, 2);
134}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800135
136/*
137 * Set write enable latch with Write Enable command.
138 * Returns negative if error occurred.
139 */
140static inline int write_enable(struct m25p *flash)
141{
142 u8 code = OPCODE_WREN;
143
David Woodhouse8a1a6272008-10-20 09:26:16 +0100144 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800145}
146
Graf Yang49aac4a2009-06-15 08:23:41 +0000147/*
148 * Send write disble instruction to the chip.
149 */
150static inline int write_disable(struct m25p *flash)
151{
152 u8 code = OPCODE_WRDI;
153
154 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
155}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800156
157/*
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700158 * Enable/disable 4-byte addressing mode.
159 */
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700160static inline int set_4byte(struct m25p *flash, u32 jedec_id, int enable)
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700161{
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700162 switch (JEDEC_MFR(jedec_id)) {
163 case CFI_MFR_MACRONIX:
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200164 case 0xEF /* winbond */:
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700165 flash->command[0] = enable ? OPCODE_EN4B : OPCODE_EX4B;
166 return spi_write(flash->spi, flash->command, 1);
167 default:
168 /* Spansion style */
169 flash->command[0] = OPCODE_BRWR;
170 flash->command[1] = enable << 7;
171 return spi_write(flash->spi, flash->command, 2);
172 }
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700173}
174
175/*
Mike Lavender2f9f7622006-01-08 13:34:27 -0800176 * Service routine to read status register until ready, or timeout occurs.
177 * Returns non-zero if error.
178 */
179static int wait_till_ready(struct m25p *flash)
180{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100181 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800182 int sr;
183
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100184 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
185
186 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800187 if ((sr = read_sr(flash)) < 0)
188 break;
189 else if (!(sr & SR_WIP))
190 return 0;
191
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100192 cond_resched();
193
194 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800195
196 return 1;
197}
198
Chen Gongfaff3752008-08-11 16:59:13 +0800199/*
200 * Erase the whole flash memory
201 *
202 * Returns 0 if successful, non-zero otherwise.
203 */
Chen Gong78546432008-11-26 10:23:57 +0000204static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800205{
Brian Norris0a32a102011-07-19 10:06:10 -0700206 pr_debug("%s: %s %lldKiB\n", dev_name(&flash->spi->dev), __func__,
207 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800208
209 /* Wait until finished previous write command. */
210 if (wait_till_ready(flash))
211 return 1;
212
213 /* Send write enable, then erase commands. */
214 write_enable(flash);
215
216 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000217 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800218
219 spi_write(flash->spi, flash->command, 1);
220
221 return 0;
222}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800223
Anton Vorontsov837479d2009-10-12 20:24:40 +0400224static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
225{
226 /* opcode is in cmd[0] */
227 cmd[1] = addr >> (flash->addr_width * 8 - 8);
228 cmd[2] = addr >> (flash->addr_width * 8 - 16);
229 cmd[3] = addr >> (flash->addr_width * 8 - 24);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700230 cmd[4] = addr >> (flash->addr_width * 8 - 32);
Anton Vorontsov837479d2009-10-12 20:24:40 +0400231}
232
233static int m25p_cmdsz(struct m25p *flash)
234{
235 return 1 + flash->addr_width;
236}
237
Mike Lavender2f9f7622006-01-08 13:34:27 -0800238/*
239 * Erase one sector of flash memory at offset ``offset'' which is any
240 * address within the sector which should be erased.
241 *
242 * Returns 0 if successful, non-zero otherwise.
243 */
244static int erase_sector(struct m25p *flash, u32 offset)
245{
Brian Norris0a32a102011-07-19 10:06:10 -0700246 pr_debug("%s: %s %dKiB at 0x%08x\n", dev_name(&flash->spi->dev),
247 __func__, flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800248
249 /* Wait until finished previous write command. */
250 if (wait_till_ready(flash))
251 return 1;
252
253 /* Send write enable, then erase commands. */
254 write_enable(flash);
255
256 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700257 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400258 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800259
Anton Vorontsov837479d2009-10-12 20:24:40 +0400260 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800261
262 return 0;
263}
264
265/****************************************************************************/
266
267/*
268 * MTD implementation
269 */
270
271/*
272 * Erase an address range on the flash chip. The address range may extend
273 * one or more erase sectors. Return an error is there is a problem erasing.
274 */
275static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
276{
277 struct m25p *flash = mtd_to_m25p(mtd);
278 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200279 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800280
Brian Norris0a32a102011-07-19 10:06:10 -0700281 pr_debug("%s: %s at 0x%llx, len %lld\n", dev_name(&flash->spi->dev),
282 __func__, (long long)instr->addr,
283 (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800284
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200285 div_u64_rem(instr->len, mtd->erasesize, &rem);
286 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800287 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800288
289 addr = instr->addr;
290 len = instr->len;
291
David Brownell7d5230e2007-06-24 15:09:13 -0700292 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800293
Chen Gong78546432008-11-26 10:23:57 +0000294 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400295 if (len == flash->mtd.size) {
296 if (erase_chip(flash)) {
297 instr->state = MTD_ERASE_FAILED;
298 mutex_unlock(&flash->lock);
299 return -EIO;
300 }
Chen Gong78546432008-11-26 10:23:57 +0000301
302 /* REVISIT in some cases we could speed up erasing large regions
303 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
304 * to use "small sector erase", but that's not always optimal.
305 */
306
307 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800308 } else {
309 while (len) {
310 if (erase_sector(flash, addr)) {
311 instr->state = MTD_ERASE_FAILED;
312 mutex_unlock(&flash->lock);
313 return -EIO;
314 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800315
Chen Gongfaff3752008-08-11 16:59:13 +0800316 addr += mtd->erasesize;
317 len -= mtd->erasesize;
318 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800319 }
320
David Brownell7d5230e2007-06-24 15:09:13 -0700321 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800322
323 instr->state = MTD_ERASE_DONE;
324 mtd_erase_callback(instr);
325
326 return 0;
327}
328
329/*
330 * Read an address range from the flash chip. The address range
331 * may be any size provided it is within the physical boundaries.
332 */
333static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
334 size_t *retlen, u_char *buf)
335{
336 struct m25p *flash = mtd_to_m25p(mtd);
337 struct spi_transfer t[2];
338 struct spi_message m;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200339 uint8_t opcode;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800340
Brian Norris0a32a102011-07-19 10:06:10 -0700341 pr_debug("%s: %s from 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
342 __func__, (u32)from, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800343
Vitaly Wool8275c642006-01-08 13:34:28 -0800344 spi_message_init(&m);
345 memset(t, 0, (sizeof t));
346
Bryan Wu2230b762008-04-25 12:07:32 +0800347 /* NOTE:
348 * OPCODE_FAST_READ (if available) is faster.
349 * Should add 1 byte DUMMY_BYTE.
350 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800351 t[0].tx_buf = flash->command;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200352 t[0].len = m25p_cmdsz(flash) + (flash->fast_read ? 1 : 0);
Vitaly Wool8275c642006-01-08 13:34:28 -0800353 spi_message_add_tail(&t[0], &m);
354
355 t[1].rx_buf = buf;
356 t[1].len = len;
357 spi_message_add_tail(&t[1], &m);
358
David Brownell7d5230e2007-06-24 15:09:13 -0700359 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800360
361 /* Wait till previous write/erase is done. */
362 if (wait_till_ready(flash)) {
363 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700364 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800365 return 1;
366 }
367
David Brownellfa0a8c72007-06-24 15:12:35 -0700368 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
369 * clocks; and at this writing, every chip this driver handles
370 * supports that opcode.
371 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800372
373 /* Set up the write data buffer. */
Marek Vasut12ad2be2012-09-24 03:39:39 +0200374 opcode = flash->fast_read ? OPCODE_FAST_READ : OPCODE_NORM_READ;
375 flash->command[0] = opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400376 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800377
Mike Lavender2f9f7622006-01-08 13:34:27 -0800378 spi_sync(flash->spi, &m);
379
Marek Vasut12ad2be2012-09-24 03:39:39 +0200380 *retlen = m.actual_length - m25p_cmdsz(flash) -
381 (flash->fast_read ? 1 : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800382
David Brownell7d5230e2007-06-24 15:09:13 -0700383 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800384
385 return 0;
386}
387
388/*
389 * Write an address range to the flash chip. Data must be written in
390 * FLASH_PAGESIZE chunks. The address range may be any size provided
391 * it is within the physical boundaries.
392 */
393static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
394 size_t *retlen, const u_char *buf)
395{
396 struct m25p *flash = mtd_to_m25p(mtd);
397 u32 page_offset, page_size;
398 struct spi_transfer t[2];
399 struct spi_message m;
400
Brian Norris0a32a102011-07-19 10:06:10 -0700401 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
402 __func__, (u32)to, len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800403
Vitaly Wool8275c642006-01-08 13:34:28 -0800404 spi_message_init(&m);
405 memset(t, 0, (sizeof t));
406
407 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400408 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800409 spi_message_add_tail(&t[0], &m);
410
411 t[1].tx_buf = buf;
412 spi_message_add_tail(&t[1], &m);
413
David Brownell7d5230e2007-06-24 15:09:13 -0700414 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800415
416 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800417 if (wait_till_ready(flash)) {
418 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800419 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800420 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800421
422 write_enable(flash);
423
Mike Lavender2f9f7622006-01-08 13:34:27 -0800424 /* Set up the opcode in the write buffer. */
425 flash->command[0] = OPCODE_PP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400426 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800427
Anton Vorontsov837479d2009-10-12 20:24:40 +0400428 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800429
430 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400431 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800432 t[1].len = len;
433
434 spi_sync(flash->spi, &m);
435
Anton Vorontsov837479d2009-10-12 20:24:40 +0400436 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800437 } else {
438 u32 i;
439
440 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400441 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800442
Mike Lavender2f9f7622006-01-08 13:34:27 -0800443 t[1].len = page_size;
444 spi_sync(flash->spi, &m);
445
Anton Vorontsov837479d2009-10-12 20:24:40 +0400446 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800447
Anton Vorontsov837479d2009-10-12 20:24:40 +0400448 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800449 for (i = page_size; i < len; i += page_size) {
450 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400451 if (page_size > flash->page_size)
452 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800453
454 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400455 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800456
457 t[1].tx_buf = buf + i;
458 t[1].len = page_size;
459
460 wait_till_ready(flash);
461
462 write_enable(flash);
463
464 spi_sync(flash->spi, &m);
465
Dan Carpenterb06cd212010-08-12 09:53:52 +0200466 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700467 }
468 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800469
David Brownell7d5230e2007-06-24 15:09:13 -0700470 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800471
472 return 0;
473}
474
Graf Yang49aac4a2009-06-15 08:23:41 +0000475static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
476 size_t *retlen, const u_char *buf)
477{
478 struct m25p *flash = mtd_to_m25p(mtd);
479 struct spi_transfer t[2];
480 struct spi_message m;
481 size_t actual;
482 int cmd_sz, ret;
483
Brian Norris0a32a102011-07-19 10:06:10 -0700484 pr_debug("%s: %s to 0x%08x, len %zd\n", dev_name(&flash->spi->dev),
485 __func__, (u32)to, len);
Nicolas Ferredcf12462010-12-15 12:59:32 +0100486
Graf Yang49aac4a2009-06-15 08:23:41 +0000487 spi_message_init(&m);
488 memset(t, 0, (sizeof t));
489
490 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400491 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000492 spi_message_add_tail(&t[0], &m);
493
494 t[1].tx_buf = buf;
495 spi_message_add_tail(&t[1], &m);
496
497 mutex_lock(&flash->lock);
498
499 /* Wait until finished previous write command. */
500 ret = wait_till_ready(flash);
501 if (ret)
502 goto time_out;
503
504 write_enable(flash);
505
506 actual = to % 2;
507 /* Start write from odd address. */
508 if (actual) {
509 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400510 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000511
512 /* write one byte. */
513 t[1].len = 1;
514 spi_sync(flash->spi, &m);
515 ret = wait_till_ready(flash);
516 if (ret)
517 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400518 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000519 }
520 to += actual;
521
522 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400523 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000524
525 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400526 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000527 for (; actual < len - 1; actual += 2) {
528 t[0].len = cmd_sz;
529 /* write two bytes. */
530 t[1].len = 2;
531 t[1].tx_buf = buf + actual;
532
533 spi_sync(flash->spi, &m);
534 ret = wait_till_ready(flash);
535 if (ret)
536 goto time_out;
537 *retlen += m.actual_length - cmd_sz;
538 cmd_sz = 1;
539 to += 2;
540 }
541 write_disable(flash);
542 ret = wait_till_ready(flash);
543 if (ret)
544 goto time_out;
545
546 /* Write out trailing byte if it exists. */
547 if (actual != len) {
548 write_enable(flash);
549 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400550 m25p_addr2cmd(flash, to, flash->command);
551 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000552 t[1].len = 1;
553 t[1].tx_buf = buf + actual;
554
555 spi_sync(flash->spi, &m);
556 ret = wait_till_ready(flash);
557 if (ret)
558 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400559 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000560 write_disable(flash);
561 }
562
563time_out:
564 mutex_unlock(&flash->lock);
565 return ret;
566}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800567
568/****************************************************************************/
569
570/*
571 * SPI device driver setup and teardown
572 */
573
574struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700575 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
576 * a high byte of zero plus three data bytes: the manufacturer id,
577 * then a two byte device id.
578 */
579 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800580 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700581
582 /* The size listed here is what works with OPCODE_SE, which isn't
583 * necessarily called a "sector" by the vendor.
584 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800585 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700586 u16 n_sectors;
587
Anton Vorontsov837479d2009-10-12 20:24:40 +0400588 u16 page_size;
589 u16 addr_width;
590
David Brownellfa0a8c72007-06-24 15:12:35 -0700591 u16 flags;
592#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400593#define M25P_NO_ERASE 0x02 /* No erase command needed */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800594};
595
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400596#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
597 ((kernel_ulong_t)&(struct flash_info) { \
598 .jedec_id = (_jedec_id), \
599 .ext_id = (_ext_id), \
600 .sector_size = (_sector_size), \
601 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400602 .page_size = 256, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400603 .flags = (_flags), \
604 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700605
Anton Vorontsov837479d2009-10-12 20:24:40 +0400606#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
607 ((kernel_ulong_t)&(struct flash_info) { \
608 .sector_size = (_sector_size), \
609 .n_sectors = (_n_sectors), \
610 .page_size = (_page_size), \
611 .addr_width = (_addr_width), \
612 .flags = M25P_NO_ERASE, \
613 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700614
615/* NOTE: double check command sets and memory organization when you add
616 * more flash chips. This current list focusses on newer chips, which
617 * have been converging on command sets which including JEDEC ID.
618 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400619static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700620 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400621 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
622 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700623
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400624 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
Mikhail Kshevetskiyada766e2011-09-23 19:36:18 +0400625 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400626 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700627
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400628 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
629 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
630 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
Aleksandr Koltsoff8fffed82011-01-04 10:42:35 +0200631 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700632
Chunhe Lana5b2d762012-06-19 10:55:08 +0800633 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
634
Gabor Juhos37a23c202011-01-25 11:20:26 +0100635 /* EON -- en25xxx */
636 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200637 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
Shaohui Xie86a98932011-09-30 15:08:38 +0800638 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200639 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
Gabor Juhos58d864e2012-08-26 10:37:31 +0200640 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
Gabor Juhos60845e72010-08-04 21:14:25 +0200641
Marek Vasut5ca11ca2012-05-01 04:04:00 +0200642 /* Everspin */
643 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2) },
644
Gabor Juhosf80e5212010-08-05 16:58:36 +0200645 /* Intel/Numonyx -- xxxs33b */
646 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
647 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
648 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
Alexandre Pereira da Silva95c1b0c2012-06-12 16:55:15 -0300649 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, 0) },
Gabor Juhosf80e5212010-08-05 16:58:36 +0200650
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200651 /* Macronix */
John Crispinbb08bc12012-04-30 19:30:45 +0200652 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
Simon Guinotdf0094d2009-12-05 15:28:00 +0100653 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100654 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Gabor Juhos9c76b4e2011-03-25 08:48:52 +0100655 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400656 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
657 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
658 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
659 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700660 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
Kevin Cernekeeac622f52010-10-30 21:11:04 -0700661 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200662
Vivien Didelot8da28682012-08-14 15:24:07 -0400663 /* Micron */
Jan Luebbe31058752012-08-24 18:23:50 +0200664 { "n25q128", INFO(0x20ba18, 0, 64 * 1024, 256, 0) },
Vivien Didelot8da28682012-08-14 15:24:07 -0400665 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K) },
666
David Brownellfa0a8c72007-06-24 15:12:35 -0700667 /* Spansion -- single (large) sector size only, at least
668 * for the chips listed here (without boot sectors).
669 */
Marek Vasutb277f772012-09-04 05:31:36 +0200670 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, 0) },
671 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700672 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
673 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, 0) },
Kevin Cernekee3d2d2b62011-05-08 10:48:02 -0700674 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, 0) },
675 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400676 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
677 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
678 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
679 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
Marek Vasut8bb8b852012-07-06 08:10:26 +0200680 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
681 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
682 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
683 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
684 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
Gernot Hoylerf2df1ae2010-09-02 17:27:20 +0200685 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
686 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700687
688 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400689 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K) },
690 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K) },
691 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K) },
692 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K) },
693 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K) },
694 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K) },
695 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K) },
696 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700697
698 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400699 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
700 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
701 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
702 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
703 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
704 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
705 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
706 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
707 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Knut Wohlrab48003992012-07-17 15:45:53 +0200708 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700709
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400710 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
711 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
712 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
713 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
714 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
715 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
716 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
717 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
718 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
719
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400720 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
721 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
722 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700723
Alexandre Pereira da Silva943b35a2012-06-12 16:42:40 -0300724 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400725 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
726 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700727
Kevin Cernekee16004f32011-05-08 10:47:59 -0700728 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
729 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
730 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
731 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Yoshihiro Shimodad8f90b22011-02-09 17:00:33 +0900732
David Woodhouse02d087d2007-06-28 22:38:38 +0100733 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400734 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
735 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
736 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
737 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
738 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
739 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200740 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
ing. Federico Fuga9d6367f2012-06-05 17:37:01 +0200741 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400742 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Thierry Redingd2ac4672010-08-30 13:00:48 +0200743 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Thomas Abraham4fba37a2012-05-09 04:04:54 +0530744 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
Matthieu CASTET0aa87b72012-09-25 11:05:27 +0200745 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800746
Anton Vorontsov837479d2009-10-12 20:24:40 +0400747 /* Catalyst / On Semiconductor -- non-JEDEC */
748 { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
749 { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
750 { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
751 { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
752 { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400753 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800754};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400755MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800756
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400757static const struct spi_device_id *__devinit jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700758{
759 int tmp;
760 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800761 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700762 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800763 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700764 struct flash_info *info;
765
766 /* JEDEC also defines an optional "extended device information"
767 * string for after vendor-specific data, after the three bytes
768 * we use here. Supporting some chips might require using it.
769 */
Chen Gongdaa84732008-09-16 14:14:12 +0800770 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700771 if (tmp < 0) {
Brian Norris289c0522011-07-19 10:06:09 -0700772 pr_debug("%s: error %d reading JEDEC ID\n",
Brian Norris0a32a102011-07-19 10:06:10 -0700773 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400774 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700775 }
776 jedec = id[0];
777 jedec = jedec << 8;
778 jedec |= id[1];
779 jedec = jedec << 8;
780 jedec |= id[2];
781
Chen Gongd0e8c472008-08-11 16:59:15 +0800782 ext_jedec = id[3] << 8 | id[4];
783
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400784 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
785 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000786 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000787 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800788 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400789 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000790 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700791 }
Kevin Cernekeef0dff9b2010-10-30 21:11:02 -0700792 dev_err(&spi->dev, "unrecognized JEDEC id %06x\n", jedec);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400793 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700794}
795
796
Mike Lavender2f9f7622006-01-08 13:34:27 -0800797/*
798 * board specific setup should have ensured the SPI clock used here
799 * matches what the READ command supports, at least until this driver
800 * understands FAST_READ (for clocks over 25 MHz).
801 */
802static int __devinit m25p_probe(struct spi_device *spi)
803{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400804 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800805 struct flash_platform_data *data;
806 struct m25p *flash;
807 struct flash_info *info;
808 unsigned i;
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400809 struct mtd_part_parser_data ppdata;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200810 struct device_node __maybe_unused *np = spi->dev.of_node;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800811
Shaohui Xie5f949132011-10-14 15:49:00 +0800812#ifdef CONFIG_MTD_OF_PARTS
Marek Vasut12ad2be2012-09-24 03:39:39 +0200813 if (!of_device_is_available(np))
Shaohui Xie5f949132011-10-14 15:49:00 +0800814 return -ENODEV;
815#endif
816
Mike Lavender2f9f7622006-01-08 13:34:27 -0800817 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700818 * well as how this board partitions it. If we don't have
819 * a chip ID, try the JEDEC id commands; they'll work for most
820 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800821 */
822 data = spi->dev.platform_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700823 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400824 const struct spi_device_id *plat_id;
825
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400826 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400827 plat_id = &m25p_ids[i];
828 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400829 continue;
830 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700831 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800832
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200833 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400834 id = plat_id;
835 else
836 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400837 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700838
Anton Vorontsov18c61822009-10-12 20:24:38 +0400839 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700840
Anton Vorontsov18c61822009-10-12 20:24:38 +0400841 if (info->jedec_id) {
842 const struct spi_device_id *jid;
843
844 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400845 if (IS_ERR(jid)) {
846 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +0400847 } else if (jid != id) {
848 /*
849 * JEDEC knows better, so overwrite platform ID. We
850 * can't trust partitions any longer, but we'll let
851 * mtd apply them anyway, since some partitions may be
852 * marked read-only, and we don't want to lose that
853 * information, even if it's not 100% accurate.
854 */
855 dev_warn(&spi->dev, "found %s, expected %s\n",
856 jid->name, id->name);
857 id = jid;
858 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700859 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400860 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800861
Christoph Lametere94b1762006-12-06 20:33:17 -0800862 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800863 if (!flash)
864 return -ENOMEM;
Marek Vasut12ad2be2012-09-24 03:39:39 +0200865 flash->command = kmalloc(MAX_CMD_SIZE + (flash->fast_read ? 1 : 0),
866 GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100867 if (!flash->command) {
868 kfree(flash);
869 return -ENOMEM;
870 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800871
872 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700873 mutex_init(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800874 dev_set_drvdata(&spi->dev, flash);
875
Michael Hennerich72289822008-07-03 23:54:42 -0700876 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +0200877 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -0400878 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700879 */
880
Kevin Cernekeeaa084652011-05-08 10:48:00 -0700881 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
882 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
883 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
Michael Hennerich72289822008-07-03 23:54:42 -0700884 write_enable(flash);
885 write_sr(flash, 0);
886 }
887
David Brownellfa0a8c72007-06-24 15:12:35 -0700888 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800889 flash->mtd.name = data->name;
890 else
Kay Sievers160bbab2008-12-23 10:00:14 +0000891 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800892
893 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +0400894 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800895 flash->mtd.flags = MTD_CAP_NORFLASH;
896 flash->mtd.size = info->sector_size * info->n_sectors;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +0200897 flash->mtd._erase = m25p80_erase;
898 flash->mtd._read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +0000899
900 /* sst flash chips use AAI word program */
Kevin Cernekeeaa084652011-05-08 10:48:00 -0700901 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_SST)
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +0200902 flash->mtd._write = sst_write;
Graf Yang49aac4a2009-06-15 08:23:41 +0000903 else
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +0200904 flash->mtd._write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800905
David Brownellfa0a8c72007-06-24 15:12:35 -0700906 /* prefer "small sector" erase if possible */
907 if (info->flags & SECT_4K) {
908 flash->erase_opcode = OPCODE_BE_4K;
909 flash->mtd.erasesize = 4096;
910 } else {
911 flash->erase_opcode = OPCODE_SE;
912 flash->mtd.erasesize = info->sector_size;
913 }
914
Anton Vorontsov837479d2009-10-12 20:24:40 +0400915 if (info->flags & M25P_NO_ERASE)
916 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -0700917
Dmitry Eremin-Solenikovea6a4722011-05-30 01:02:20 +0400918 ppdata.of_node = spi->dev.of_node;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200919 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400920 flash->page_size = info->page_size;
Brian Norrisb54f47c2012-01-31 00:06:03 -0800921 flash->mtd.writebufsize = flash->page_size;
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700922
Marek Vasut12ad2be2012-09-24 03:39:39 +0200923 flash->fast_read = false;
924#ifdef CONFIG_OF
925 if (np && of_property_read_bool(np, "m25p,fast-read"))
926 flash->fast_read = true;
927#endif
928
929#ifdef CONFIG_M25PXX_USE_FAST_READ
930 flash->fast_read = true;
931#endif
932
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700933 if (info->addr_width)
934 flash->addr_width = info->addr_width;
935 else {
936 /* enable 4-byte addressing if the device exceeds 16MiB */
937 if (flash->mtd.size > 0x1000000) {
938 flash->addr_width = 4;
Kevin Cernekeebaa9ae32011-05-08 10:48:01 -0700939 set_4byte(flash, info->jedec_id, 1);
Kevin Cernekee4b7f7422010-10-30 21:11:03 -0700940 } else
941 flash->addr_width = 3;
942 }
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200943
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400944 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800945 (long long)flash->mtd.size >> 10);
946
Brian Norris289c0522011-07-19 10:06:09 -0700947 pr_debug("mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +0100948 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800949 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200950 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -0800951 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
952 flash->mtd.numeraseregions);
953
954 if (flash->mtd.numeraseregions)
955 for (i = 0; i < flash->mtd.numeraseregions; i++)
Brian Norris289c0522011-07-19 10:06:09 -0700956 pr_debug("mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +0100957 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -0800958 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200959 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800960 flash->mtd.eraseregions[i].erasesize,
961 flash->mtd.eraseregions[i].erasesize / 1024,
962 flash->mtd.eraseregions[i].numblocks);
963
964
965 /* partitions should match sector boundaries; and it may be good to
966 * use readonly partitions for writeprotected sectors (BP2..BP0).
967 */
Dmitry Eremin-Solenikov871770b2011-06-02 17:59:16 +0400968 return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
969 data ? data->parts : NULL,
970 data ? data->nr_parts : 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800971}
972
973
974static int __devexit m25p_remove(struct spi_device *spi)
975{
976 struct m25p *flash = dev_get_drvdata(&spi->dev);
977 int status;
978
979 /* Clean up MTD stuff. */
Jamie Ilesba52f3a2011-05-23 10:22:57 +0100980 status = mtd_device_unregister(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100981 if (status == 0) {
982 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800983 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100984 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800985 return 0;
986}
987
988
989static struct spi_driver m25p80_driver = {
990 .driver = {
991 .name = "m25p80",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800992 .owner = THIS_MODULE,
993 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400994 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800995 .probe = m25p_probe,
996 .remove = __devexit_p(m25p_remove),
David Brownellfa0a8c72007-06-24 15:12:35 -0700997
998 /* REVISIT: many of these chips have deep power-down modes, which
999 * should clearly be entered on suspend() to minimize power use.
1000 * And also when they're otherwise idle...
1001 */
Mike Lavender2f9f7622006-01-08 13:34:27 -08001002};
1003
Axel Linc9d1b752012-01-27 15:45:20 +08001004module_spi_driver(m25p80_driver);
Mike Lavender2f9f7622006-01-08 13:34:27 -08001005
1006MODULE_LICENSE("GPL");
1007MODULE_AUTHOR("Mike Lavender");
1008MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");