blob: fe01b0a784e7ea951e2dce7abbf39092599b7081 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +02003
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
Sheng Yang5df97402009-12-16 13:48:04 +080015#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020016
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
Alexander Graf9962d032008-11-25 20:17:02 +010022#define _EFER_SVME 12 /* Enable virtualization */
Joerg Roedeleec4b142010-05-05 16:04:44 +020023#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
Alexander Grafd2062692009-02-02 16:23:50 +010024#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020025
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
Alexander Graf9962d032008-11-25 20:17:02 +010030#define EFER_SVME (1<<_EFER_SVME)
Joerg Roedeleec4b142010-05-05 16:04:44 +020031#define EFER_LMSLE (1<<_EFER_LMSLE)
Alexander Grafd2062692009-02-02 16:23:50 +010032#define EFER_FFXSR (1<<_EFER_FFXSR)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020033
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
Linus Torvalds6842d982012-12-18 12:34:29 -080038#define MSR_NHM_PLATFORM_INFO 0x000000ce
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020039
Len Brown14796fc2011-01-18 20:48:27 -050040#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41#define NHM_C3_AUTO_DEMOTE (1UL << 25)
42#define NHM_C1_AUTO_DEMOTE (1UL << 26)
Len Brownbfb53cc2011-02-16 01:32:48 -050043#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Linus Torvalds6842d982012-12-18 12:34:29 -080044#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
Len Brown14796fc2011-01-18 20:48:27 -050046
Konrad Rzeszutek Wilk05e99c8cf2013-03-20 14:21:10 +000047#define MSR_PLATFORM_INFO 0x000000ce
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020048#define MSR_MTRRcap 0x000000fe
49#define MSR_IA32_BBL_CR_CTL 0x00000119
john cooper91c9c3e2011-01-21 00:21:00 -050050#define MSR_IA32_BBL_CR_CTL3 0x0000011e
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020051
52#define MSR_IA32_SYSENTER_CS 0x00000174
53#define MSR_IA32_SYSENTER_ESP 0x00000175
54#define MSR_IA32_SYSENTER_EIP 0x00000176
55
56#define MSR_IA32_MCG_CAP 0x00000179
57#define MSR_IA32_MCG_STATUS 0x0000017a
58#define MSR_IA32_MCG_CTL 0x0000017b
59
Andi Kleena7e3ed12011-03-03 10:34:47 +080060#define MSR_OFFCORE_RSP_0 0x000001a6
61#define MSR_OFFCORE_RSP_1 0x000001a7
Linus Torvalds6842d982012-12-18 12:34:29 -080062#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
63#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
Len Brownc4d30662015-04-10 00:22:56 -040064#define MSR_TURBO_RATIO_LIMIT 0x000001ad
65#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
66#define MSR_TURBO_RATIO_LIMIT2 0x000001af
Andi Kleena7e3ed12011-03-03 10:34:47 +080067
Stephane Eranian225ce532012-02-09 23:20:52 +010068#define MSR_LBR_SELECT 0x000001c8
69#define MSR_LBR_TOS 0x000001c9
70#define MSR_LBR_NHM_FROM 0x00000680
71#define MSR_LBR_NHM_TO 0x000006c0
72#define MSR_LBR_CORE_FROM 0x00000040
73#define MSR_LBR_CORE_TO 0x00000060
74
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020075#define MSR_IA32_PEBS_ENABLE 0x000003f1
76#define MSR_IA32_DS_AREA 0x00000600
77#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Stephane Eranianf20093e2013-01-24 16:10:32 +010078#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020079
80#define MSR_MTRRfix64K_00000 0x00000250
81#define MSR_MTRRfix16K_80000 0x00000258
82#define MSR_MTRRfix16K_A0000 0x00000259
83#define MSR_MTRRfix4K_C0000 0x00000268
84#define MSR_MTRRfix4K_C8000 0x00000269
85#define MSR_MTRRfix4K_D0000 0x0000026a
86#define MSR_MTRRfix4K_D8000 0x0000026b
87#define MSR_MTRRfix4K_E0000 0x0000026c
88#define MSR_MTRRfix4K_E8000 0x0000026d
89#define MSR_MTRRfix4K_F0000 0x0000026e
90#define MSR_MTRRfix4K_F8000 0x0000026f
91#define MSR_MTRRdefType 0x000002ff
92
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070093#define MSR_IA32_CR_PAT 0x00000277
94
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020095#define MSR_IA32_DEBUGCTLMSR 0x000001d9
96#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
97#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
98#define MSR_IA32_LASTINTFROMIP 0x000001dd
99#define MSR_IA32_LASTINTTOIP 0x000001de
100
Roland McGrathd2499d82008-01-30 13:30:54 +0100101/* DEBUGCTLMSR bits (others vary by model): */
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +0100102#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
103#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
104#define DEBUGCTLMSR_TR (1UL << 6)
105#define DEBUGCTLMSR_BTS (1UL << 7)
106#define DEBUGCTLMSR_BTINT (1UL << 8)
107#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
108#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
109#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
Roland McGrathd2499d82008-01-30 13:30:54 +0100110
Len Brown67920412013-01-31 15:22:15 -0500111#define MSR_IA32_POWER_CTL 0x000001fc
112
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200113#define MSR_IA32_MC0_CTL 0x00000400
114#define MSR_IA32_MC0_STATUS 0x00000401
115#define MSR_IA32_MC0_ADDR 0x00000402
116#define MSR_IA32_MC0_MISC 0x00000403
117
Linus Torvalds6842d982012-12-18 12:34:29 -0800118/* C-state Residency Counters */
119#define MSR_PKG_C3_RESIDENCY 0x000003f8
120#define MSR_PKG_C6_RESIDENCY 0x000003f9
121#define MSR_PKG_C7_RESIDENCY 0x000003fa
122#define MSR_CORE_C3_RESIDENCY 0x000003fc
123#define MSR_CORE_C6_RESIDENCY 0x000003fd
124#define MSR_CORE_C7_RESIDENCY 0x000003fe
125#define MSR_PKG_C2_RESIDENCY 0x0000060d
Kristen Carlson Accardica587102012-11-21 05:22:43 -0800126#define MSR_PKG_C8_RESIDENCY 0x00000630
127#define MSR_PKG_C9_RESIDENCY 0x00000631
128#define MSR_PKG_C10_RESIDENCY 0x00000632
Linus Torvalds6842d982012-12-18 12:34:29 -0800129
130/* Run Time Average Power Limiting (RAPL) Interface */
131
132#define MSR_RAPL_POWER_UNIT 0x00000606
133
134#define MSR_PKG_POWER_LIMIT 0x00000610
135#define MSR_PKG_ENERGY_STATUS 0x00000611
136#define MSR_PKG_PERF_STATUS 0x00000613
137#define MSR_PKG_POWER_INFO 0x00000614
138
139#define MSR_DRAM_POWER_LIMIT 0x00000618
140#define MSR_DRAM_ENERGY_STATUS 0x00000619
141#define MSR_DRAM_PERF_STATUS 0x0000061b
142#define MSR_DRAM_POWER_INFO 0x0000061c
143
144#define MSR_PP0_POWER_LIMIT 0x00000638
145#define MSR_PP0_ENERGY_STATUS 0x00000639
146#define MSR_PP0_POLICY 0x0000063a
147#define MSR_PP0_PERF_STATUS 0x0000063b
148
149#define MSR_PP1_POWER_LIMIT 0x00000640
150#define MSR_PP1_ENERGY_STATUS 0x00000641
151#define MSR_PP1_POLICY 0x00000642
152
Len Brown0b2bb692015-03-26 00:50:30 -0400153#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
154#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
155#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
156#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
157
Len Brown144b44b2013-11-09 00:30:16 -0500158#define MSR_CORE_C1_RES 0x00000660
159
Len Brown8c058d532014-07-31 15:21:24 -0400160#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
161#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
162
Len Brown3a9a9412014-08-15 02:39:52 -0400163#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
164#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
165#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
166
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800167/* Hardware P state interface */
168#define MSR_PPERF 0x0000064e
169#define MSR_PERF_LIMIT_REASONS 0x0000064f
170#define MSR_PM_ENABLE 0x00000770
171#define MSR_HWP_CAPABILITIES 0x00000771
172#define MSR_HWP_REQUEST_PKG 0x00000772
173#define MSR_HWP_INTERRUPT 0x00000773
174#define MSR_HWP_REQUEST 0x00000774
175#define MSR_HWP_STATUS 0x00000777
176
177/* CPUID.6.EAX */
178#define HWP_BASE_BIT (1<<7)
179#define HWP_NOTIFICATIONS_BIT (1<<8)
180#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
181#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
182#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
183
184/* IA32_HWP_CAPABILITIES */
185#define HWP_HIGHEST_PERF(x) (x & 0xff)
186#define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8)
187#define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16)
188#define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24)
189
190/* IA32_HWP_REQUEST */
191#define HWP_MIN_PERF(x) (x & 0xff)
192#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
193#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
194#define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
195#define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
196#define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
197
198/* IA32_HWP_STATUS */
199#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
200#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
201
202/* IA32_HWP_INTERRUPT */
203#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
204#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
205
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200206#define MSR_AMD64_MC0_MASK 0xc0010044
207
Andi Kleena2d32bc2009-07-09 00:31:44 +0200208#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
209#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
210#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
211#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
212
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200213#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
214
Andi Kleen03195c62009-02-12 13:49:35 +0100215/* These are consecutive and not in the normal 4er MCE bank block */
216#define MSR_IA32_MC0_CTL2 0x00000280
Andi Kleena2d32bc2009-07-09 00:31:44 +0200217#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
218
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200219#define MSR_P6_PERFCTR0 0x000000c1
220#define MSR_P6_PERFCTR1 0x000000c2
221#define MSR_P6_EVNTSEL0 0x00000186
222#define MSR_P6_EVNTSEL1 0x00000187
223
Vince Weavere717bf42012-09-26 14:12:52 -0400224#define MSR_KNC_PERFCTR0 0x00000020
225#define MSR_KNC_PERFCTR1 0x00000021
226#define MSR_KNC_EVNTSEL0 0x00000028
227#define MSR_KNC_EVNTSEL1 0x00000029
228
Andi Kleen069e0c32013-06-25 08:12:33 -0700229/* Alternative perfctr range with full access. */
230#define MSR_IA32_PMC0 0x000004c1
231
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200232/* AMD64 MSRs. Not complete. See the architecture manual for a more
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200233 complete list. */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200234
Andreas Herrmann29d08872008-12-16 19:16:34 +0100235#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100236#define MSR_AMD64_TSC_RATIO 0xc0000104
stephane eranian12db6482008-03-07 13:05:39 -0800237#define MSR_AMD64_NB_CFG 0xc001001f
Andreas Herrmann29d08872008-12-16 19:16:34 +0100238#define MSR_AMD64_PATCH_LOADER 0xc0010020
Andreas Herrmann035a02c2010-03-19 12:09:22 +0100239#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
240#define MSR_AMD64_OSVW_STATUS 0xc0010141
Borislav Petkov3b564962014-01-15 00:07:11 +0100241#define MSR_AMD64_LS_CFG 0xc0011020
Joerg Roedel67ec6602010-05-17 14:43:35 +0200242#define MSR_AMD64_DC_CFG 0xc0011022
Boris Ostrovskyf0322bd2013-01-29 16:32:49 -0500243#define MSR_AMD64_BU_CFG2 0xc001102a
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200244#define MSR_AMD64_IBSFETCHCTL 0xc0011030
245#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
246#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Robert Richterb7074f12011-12-15 17:56:37 +0100247#define MSR_AMD64_IBSFETCH_REG_COUNT 3
248#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200249#define MSR_AMD64_IBSOPCTL 0xc0011033
250#define MSR_AMD64_IBSOPRIP 0xc0011034
251#define MSR_AMD64_IBSOPDATA 0xc0011035
252#define MSR_AMD64_IBSOPDATA2 0xc0011036
253#define MSR_AMD64_IBSOPDATA3 0xc0011037
254#define MSR_AMD64_IBSDCLINAD 0xc0011038
255#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Robert Richterb7074f12011-12-15 17:56:37 +0100256#define MSR_AMD64_IBSOP_REG_COUNT 7
257#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200258#define MSR_AMD64_IBSCTL 0xc001103a
Robert Richter25da6952010-09-21 15:49:31 +0200259#define MSR_AMD64_IBSBRTARGET 0xc001103b
Aravind Gopalakrishnan904cb362014-11-10 14:24:26 -0600260#define MSR_AMD64_IBSOPDATA4 0xc001103d
Robert Richterb7074f12011-12-15 17:56:37 +0100261#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200262
Jacob Shinc43ca502013-04-19 16:34:28 -0500263/* Fam 16h MSRs */
264#define MSR_F16H_L2I_PERF_CTL 0xc0010230
265#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Jacob Shind6d55f02014-05-29 17:26:50 +0200266#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
267#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
268#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
269#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
Jacob Shinc43ca502013-04-19 16:34:28 -0500270
Robert Richterda169f52010-09-24 15:54:43 +0200271/* Fam 15h MSRs */
272#define MSR_F15H_PERF_CTL 0xc0010200
273#define MSR_F15H_PERF_CTR 0xc0010201
Jacob Shine2595142013-02-06 11:26:29 -0600274#define MSR_F15H_NB_PERF_CTL 0xc0010240
275#define MSR_F15H_NB_PERF_CTR 0xc0010241
Robert Richterda169f52010-09-24 15:54:43 +0200276
Yinghai Lu2274c332008-01-30 13:33:18 +0100277/* Fam 10h MSRs */
278#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
279#define FAM10H_MMIO_CONF_ENABLE (1<<0)
280#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
281#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
Jan Beulich37db6c82010-11-16 08:25:08 +0000282#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
Yinghai Lu2274c332008-01-30 13:33:18 +0100283#define FAM10H_MMIO_CONF_BASE_SHIFT 20
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100284#define MSR_FAM10H_NODE_ID 0xc001100c
Yinghai Lu2274c332008-01-30 13:33:18 +0100285
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200286/* K8 MSRs */
287#define MSR_K8_TOP_MEM1 0xc001001a
288#define MSR_K8_TOP_MEM2 0xc001001d
289#define MSR_K8_SYSCFG 0xc0010010
Thomas Gleixneraa83f3f2008-06-09 17:11:13 +0200290#define MSR_K8_INT_PENDING_MSG 0xc0010055
291/* C1E active bits in int pending message */
292#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
Andi Kleen8346ea12008-03-12 03:53:32 +0100293#define MSR_K8_TSEG_ADDR 0xc0010112
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200294#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
295#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
296#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
297
298/* K7 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200299#define MSR_K7_EVNTSEL0 0xc0010000
300#define MSR_K7_PERFCTR0 0xc0010004
301#define MSR_K7_EVNTSEL1 0xc0010001
302#define MSR_K7_PERFCTR1 0xc0010005
303#define MSR_K7_EVNTSEL2 0xc0010002
304#define MSR_K7_PERFCTR2 0xc0010006
305#define MSR_K7_EVNTSEL3 0xc0010003
306#define MSR_K7_PERFCTR3 0xc0010007
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200307#define MSR_K7_CLK_CTL 0xc001001b
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200308#define MSR_K7_HWCR 0xc0010015
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200309#define MSR_K7_FID_VID_CTL 0xc0010041
310#define MSR_K7_FID_VID_STATUS 0xc0010042
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200311
312/* K6 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200313#define MSR_K6_WHCR 0xc0000082
314#define MSR_K6_UWCCR 0xc0000085
315#define MSR_K6_EPMR 0xc0000086
316#define MSR_K6_PSOR 0xc0000087
317#define MSR_K6_PFIR 0xc0000088
318
319/* Centaur-Hauls/IDT defined MSRs. */
320#define MSR_IDT_FCR1 0x00000107
321#define MSR_IDT_FCR2 0x00000108
322#define MSR_IDT_FCR3 0x00000109
323#define MSR_IDT_FCR4 0x0000010a
324
325#define MSR_IDT_MCR0 0x00000110
326#define MSR_IDT_MCR1 0x00000111
327#define MSR_IDT_MCR2 0x00000112
328#define MSR_IDT_MCR3 0x00000113
329#define MSR_IDT_MCR4 0x00000114
330#define MSR_IDT_MCR5 0x00000115
331#define MSR_IDT_MCR6 0x00000116
332#define MSR_IDT_MCR7 0x00000117
333#define MSR_IDT_MCR_CTRL 0x00000120
334
335/* VIA Cyrix defined MSRs*/
336#define MSR_VIA_FCR 0x00001107
337#define MSR_VIA_LONGHAUL 0x0000110a
338#define MSR_VIA_RNG 0x0000110b
339#define MSR_VIA_BCR2 0x00001147
340
341/* Transmeta defined MSRs */
342#define MSR_TMTA_LONGRUN_CTRL 0x80868010
343#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
344#define MSR_TMTA_LRTI_READOUT 0x80868018
345#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
346
347/* Intel defined MSRs. */
348#define MSR_IA32_P5_MC_ADDR 0x00000000
349#define MSR_IA32_P5_MC_TYPE 0x00000001
350#define MSR_IA32_TSC 0x00000010
351#define MSR_IA32_PLATFORM_ID 0x00000017
352#define MSR_IA32_EBL_CR_POWERON 0x0000002a
Jes Sorensenb9a52c42010-09-09 12:06:45 +0200353#define MSR_EBC_FREQUENCY_ID 0x0000002c
Len Brown1ed51012013-02-10 17:19:24 -0500354#define MSR_SMI_COUNT 0x00000034
Sheng Yang315a6552008-09-09 14:54:53 +0800355#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Will Auldba904632012-11-29 12:42:50 -0800356#define MSR_IA32_TSC_ADJUST 0x0000003b
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000357#define MSR_IA32_BNDCFGS 0x00000d90
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200358
Fenghua Yu6229ad22014-05-29 11:12:30 -0700359#define MSR_IA32_XSS 0x00000da0
360
Shane Wangcafd6652010-04-29 12:09:01 -0400361#define FEATURE_CONTROL_LOCKED (1<<0)
362#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
363#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
Sheng Yangdefed7e2008-09-11 15:27:50 +0800364
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200365#define MSR_IA32_APICBASE 0x0000001b
366#define MSR_IA32_APICBASE_BSP (1<<8)
367#define MSR_IA32_APICBASE_ENABLE (1<<11)
368#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
369
Liu, Jinsongb90dfb02011-09-22 16:53:58 +0800370#define MSR_IA32_TSCDEADLINE 0x000006e0
371
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200372#define MSR_IA32_UCODE_WRITE 0x00000079
373#define MSR_IA32_UCODE_REV 0x0000008b
374
Eugene Korenevskye9ac0332014-12-11 08:53:27 +0300375#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
376#define MSR_IA32_SMBASE 0x0000009e
377
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200378#define MSR_IA32_PERF_STATUS 0x00000198
379#define MSR_IA32_PERF_CTL 0x00000199
Srinidhi Kasagare7ddf4b2014-12-19 23:13:51 +0530380#define INTEL_PERF_CTL_MASK 0xffff
Matthew Garrettf5940652012-09-04 08:28:06 +0000381#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
Matthew Garrett3dc9a632012-09-04 08:28:02 +0000382#define MSR_AMD_PERF_STATUS 0xc0010063
383#define MSR_AMD_PERF_CTL 0xc0010062
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200384
385#define MSR_IA32_MPERF 0x000000e7
386#define MSR_IA32_APERF 0x000000e8
387
388#define MSR_IA32_THERM_CONTROL 0x0000019a
389#define MSR_IA32_THERM_INTERRUPT 0x0000019b
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200390
Fenghua Yu9792db62010-07-29 17:13:42 -0700391#define THERM_INT_HIGH_ENABLE (1 << 0)
392#define THERM_INT_LOW_ENABLE (1 << 1)
393#define THERM_INT_PLN_ENABLE (1 << 24)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200394
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200395#define MSR_IA32_THERM_STATUS 0x0000019c
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200396
397#define THERM_STATUS_PROCHOT (1 << 0)
Fenghua Yu9792db62010-07-29 17:13:42 -0700398#define THERM_STATUS_POWER_LIMIT (1 << 10)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200399
Bartlomiej Zolnierkiewiczf3a08672009-07-29 00:04:59 +0200400#define MSR_THERM2_CTL 0x0000019d
401
402#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
403
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200404#define MSR_IA32_MISC_ENABLE 0x000001a0
405
Carsten Emdea321ced2010-05-24 14:33:41 -0700406#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
407
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800408#define MSR_MISC_PWR_MGMT 0x000001aa
409
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400410#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
Len Brownabe48b12011-07-14 00:53:24 -0400411#define ENERGY_PERF_BIAS_PERFORMANCE 0
412#define ENERGY_PERF_BIAS_NORMAL 6
H. Peter Anvin4bb82172011-07-14 14:58:44 -0700413#define ENERGY_PERF_BIAS_POWERSAVE 15
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400414
Fenghua Yu9792db62010-07-29 17:13:42 -0700415#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
416
417#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
418#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
419
420#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
421
422#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
423#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
424#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
425
R, Durgadoss9e76a972011-01-03 17:22:04 +0530426/* Thermal Thresholds Support */
427#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
428#define THERM_SHIFT_THRESHOLD0 8
429#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
430#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
431#define THERM_SHIFT_THRESHOLD1 16
432#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
433#define THERM_STATUS_THRESHOLD0 (1 << 6)
434#define THERM_LOG_THRESHOLD0 (1 << 7)
435#define THERM_STATUS_THRESHOLD1 (1 << 8)
436#define THERM_LOG_THRESHOLD1 (1 << 9)
437
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800438/* MISC_ENABLE bits: architectural */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700439#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
440#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
441#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
442#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
443#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
444#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
445#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
446#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
447#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
448#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
449#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
450#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
451#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
452#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
453#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
Andres Freundc45f7732014-05-09 03:29:17 +0200454#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700455#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
456#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
457#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
458#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800459
460/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700461#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
462#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
463#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
464#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
465#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
466#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
467#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
468#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
469#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
470#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
471#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
472#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
473#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
474#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
475#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
476#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
477#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
478#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
479#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
480#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
481#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
482#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
483#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
484#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
485#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
486#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
487#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
488#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
489#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
490#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800491
Suresh Siddha279f1462012-10-22 14:37:58 -0700492#define MSR_IA32_TSC_DEADLINE 0x000006E0
493
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200494/* P4/Xeon+ specific */
495#define MSR_IA32_MCG_EAX 0x00000180
496#define MSR_IA32_MCG_EBX 0x00000181
497#define MSR_IA32_MCG_ECX 0x00000182
498#define MSR_IA32_MCG_EDX 0x00000183
499#define MSR_IA32_MCG_ESI 0x00000184
500#define MSR_IA32_MCG_EDI 0x00000185
501#define MSR_IA32_MCG_EBP 0x00000186
502#define MSR_IA32_MCG_ESP 0x00000187
503#define MSR_IA32_MCG_EFLAGS 0x00000188
504#define MSR_IA32_MCG_EIP 0x00000189
505#define MSR_IA32_MCG_RESERVED 0x0000018a
506
507/* Pentium IV performance counter MSRs */
508#define MSR_P4_BPU_PERFCTR0 0x00000300
509#define MSR_P4_BPU_PERFCTR1 0x00000301
510#define MSR_P4_BPU_PERFCTR2 0x00000302
511#define MSR_P4_BPU_PERFCTR3 0x00000303
512#define MSR_P4_MS_PERFCTR0 0x00000304
513#define MSR_P4_MS_PERFCTR1 0x00000305
514#define MSR_P4_MS_PERFCTR2 0x00000306
515#define MSR_P4_MS_PERFCTR3 0x00000307
516#define MSR_P4_FLAME_PERFCTR0 0x00000308
517#define MSR_P4_FLAME_PERFCTR1 0x00000309
518#define MSR_P4_FLAME_PERFCTR2 0x0000030a
519#define MSR_P4_FLAME_PERFCTR3 0x0000030b
520#define MSR_P4_IQ_PERFCTR0 0x0000030c
521#define MSR_P4_IQ_PERFCTR1 0x0000030d
522#define MSR_P4_IQ_PERFCTR2 0x0000030e
523#define MSR_P4_IQ_PERFCTR3 0x0000030f
524#define MSR_P4_IQ_PERFCTR4 0x00000310
525#define MSR_P4_IQ_PERFCTR5 0x00000311
526#define MSR_P4_BPU_CCCR0 0x00000360
527#define MSR_P4_BPU_CCCR1 0x00000361
528#define MSR_P4_BPU_CCCR2 0x00000362
529#define MSR_P4_BPU_CCCR3 0x00000363
530#define MSR_P4_MS_CCCR0 0x00000364
531#define MSR_P4_MS_CCCR1 0x00000365
532#define MSR_P4_MS_CCCR2 0x00000366
533#define MSR_P4_MS_CCCR3 0x00000367
534#define MSR_P4_FLAME_CCCR0 0x00000368
535#define MSR_P4_FLAME_CCCR1 0x00000369
536#define MSR_P4_FLAME_CCCR2 0x0000036a
537#define MSR_P4_FLAME_CCCR3 0x0000036b
538#define MSR_P4_IQ_CCCR0 0x0000036c
539#define MSR_P4_IQ_CCCR1 0x0000036d
540#define MSR_P4_IQ_CCCR2 0x0000036e
541#define MSR_P4_IQ_CCCR3 0x0000036f
542#define MSR_P4_IQ_CCCR4 0x00000370
543#define MSR_P4_IQ_CCCR5 0x00000371
544#define MSR_P4_ALF_ESCR0 0x000003ca
545#define MSR_P4_ALF_ESCR1 0x000003cb
546#define MSR_P4_BPU_ESCR0 0x000003b2
547#define MSR_P4_BPU_ESCR1 0x000003b3
548#define MSR_P4_BSU_ESCR0 0x000003a0
549#define MSR_P4_BSU_ESCR1 0x000003a1
550#define MSR_P4_CRU_ESCR0 0x000003b8
551#define MSR_P4_CRU_ESCR1 0x000003b9
552#define MSR_P4_CRU_ESCR2 0x000003cc
553#define MSR_P4_CRU_ESCR3 0x000003cd
554#define MSR_P4_CRU_ESCR4 0x000003e0
555#define MSR_P4_CRU_ESCR5 0x000003e1
556#define MSR_P4_DAC_ESCR0 0x000003a8
557#define MSR_P4_DAC_ESCR1 0x000003a9
558#define MSR_P4_FIRM_ESCR0 0x000003a4
559#define MSR_P4_FIRM_ESCR1 0x000003a5
560#define MSR_P4_FLAME_ESCR0 0x000003a6
561#define MSR_P4_FLAME_ESCR1 0x000003a7
562#define MSR_P4_FSB_ESCR0 0x000003a2
563#define MSR_P4_FSB_ESCR1 0x000003a3
564#define MSR_P4_IQ_ESCR0 0x000003ba
565#define MSR_P4_IQ_ESCR1 0x000003bb
566#define MSR_P4_IS_ESCR0 0x000003b4
567#define MSR_P4_IS_ESCR1 0x000003b5
568#define MSR_P4_ITLB_ESCR0 0x000003b6
569#define MSR_P4_ITLB_ESCR1 0x000003b7
570#define MSR_P4_IX_ESCR0 0x000003c8
571#define MSR_P4_IX_ESCR1 0x000003c9
572#define MSR_P4_MOB_ESCR0 0x000003aa
573#define MSR_P4_MOB_ESCR1 0x000003ab
574#define MSR_P4_MS_ESCR0 0x000003c0
575#define MSR_P4_MS_ESCR1 0x000003c1
576#define MSR_P4_PMH_ESCR0 0x000003ac
577#define MSR_P4_PMH_ESCR1 0x000003ad
578#define MSR_P4_RAT_ESCR0 0x000003bc
579#define MSR_P4_RAT_ESCR1 0x000003bd
580#define MSR_P4_SAAT_ESCR0 0x000003ae
581#define MSR_P4_SAAT_ESCR1 0x000003af
582#define MSR_P4_SSU_ESCR0 0x000003be
583#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
584
585#define MSR_P4_TBPU_ESCR0 0x000003c2
586#define MSR_P4_TBPU_ESCR1 0x000003c3
587#define MSR_P4_TC_ESCR0 0x000003c4
588#define MSR_P4_TC_ESCR1 0x000003c5
589#define MSR_P4_U2L_ESCR0 0x000003b0
590#define MSR_P4_U2L_ESCR1 0x000003b1
591
Lin Mingcb7d6b52010-03-18 18:33:12 +0800592#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
593
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200594/* Intel Core-based CPU performance counters */
595#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
596#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
597#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
598#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
599#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
600#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
601#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
602
603/* Geode defined MSRs */
604#define MSR_GEODE_BUSCONT_CONF0 0x00001900
605
Sheng Yang315a6552008-09-09 14:54:53 +0800606/* Intel VT MSRs */
607#define MSR_IA32_VMX_BASIC 0x00000480
608#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
609#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
610#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
611#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
612#define MSR_IA32_VMX_MISC 0x00000485
613#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
614#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
615#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
616#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
617#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
618#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
619#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300620#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
621#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
622#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
623#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
Jan Kiszkacae50132014-01-04 18:47:22 +0100624#define MSR_IA32_VMX_VMFUNC 0x00000491
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300625
626/* VMX_BASIC bits and bitmasks */
627#define VMX_BASIC_VMCS_SIZE_SHIFT 32
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +0200628#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300629#define VMX_BASIC_64 0x0001000000000000LLU
630#define VMX_BASIC_MEM_TYPE_SHIFT 50
631#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
632#define VMX_BASIC_MEM_TYPE_WB 6LLU
633#define VMX_BASIC_INOUT 0x0040000000000000LLU
Sheng Yang315a6552008-09-09 14:54:53 +0800634
Abel Gordon89662e52013-04-18 14:34:55 +0300635/* MSR_IA32_VMX_MISC bits */
636#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +0800637#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Alexander Graf9962d032008-11-25 20:17:02 +0100638/* AMD-V MSRs */
639
640#define MSR_VM_CR 0xc0010114
Alexander Graf0367b432009-06-15 15:21:22 +0200641#define MSR_VM_IGNNE 0xc0010115
Alexander Graf9962d032008-11-25 20:17:02 +0100642#define MSR_VM_HSAVE_PA 0xc0010117
643
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700644#endif /* _ASM_X86_MSR_INDEX_H */