blob: cd1ba9637c015a548ba988536cbe74ec3da45255 [file] [log] [blame]
Mark Browna9ba6152011-06-24 12:10:44 +01001/*
2 * wm8996.c - WM8996 audio codec interface
3 *
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
22#include <linux/regulator/consumer.h>
23#include <linux/slab.h>
24#include <linux/workqueue.h>
25#include <sound/core.h>
26#include <sound/jack.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32#include <trace/events/asoc.h>
33
34#include <sound/wm8996.h>
35#include "wm8996.h"
36
37#define WM8996_AIFS 2
38
39#define HPOUT1L 1
40#define HPOUT1R 2
41#define HPOUT2L 4
42#define HPOUT2R 8
43
Mark Brownc83495a2011-09-11 10:05:18 +010044#define WM8996_NUM_SUPPLIES 3
Mark Browna9ba6152011-06-24 12:10:44 +010045static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
46 "DBVDD",
47 "AVDD1",
48 "AVDD2",
Mark Browna9ba6152011-06-24 12:10:44 +010049};
50
51struct wm8996_priv {
52 struct snd_soc_codec *codec;
53
54 int ldo1ena;
55
56 int sysclk;
57 int sysclk_src;
58
59 int fll_src;
60 int fll_fref;
61 int fll_fout;
62
63 struct completion fll_lock;
64
65 u16 dcs_pending;
66 struct completion dcs_done;
67
68 u16 hpout_ena;
69 u16 hpout_pending;
70
71 struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
72 struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
Mark Brownc83495a2011-09-11 10:05:18 +010073 struct regulator *cpvdd;
Mark Browna9ba6152011-06-24 12:10:44 +010074
75 struct wm8996_pdata pdata;
76
77 int rx_rate[WM8996_AIFS];
78 int bclk_rate[WM8996_AIFS];
79
80 /* Platform dependant ReTune mobile configuration */
81 int num_retune_mobile_texts;
82 const char **retune_mobile_texts;
83 int retune_mobile_cfg[2];
84 struct soc_enum retune_mobile_enum;
85
86 struct snd_soc_jack *jack;
87 bool detecting;
88 bool jack_mic;
89 wm8996_polarity_fn polarity_cb;
90
91#ifdef CONFIG_GPIOLIB
92 struct gpio_chip gpio_chip;
93#endif
94};
95
96/* We can't use the same notifier block for more than one supply and
97 * there's no way I can see to get from a callback to the caller
98 * except container_of().
99 */
100#define WM8996_REGULATOR_EVENT(n) \
101static int wm8996_regulator_event_##n(struct notifier_block *nb, \
102 unsigned long event, void *data) \
103{ \
104 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
105 disable_nb[n]); \
106 if (event & REGULATOR_EVENT_DISABLE) { \
107 wm8996->codec->cache_sync = 1; \
108 } \
109 return 0; \
110}
111
112WM8996_REGULATOR_EVENT(0)
113WM8996_REGULATOR_EVENT(1)
114WM8996_REGULATOR_EVENT(2)
Mark Browna9ba6152011-06-24 12:10:44 +0100115
116static const u16 wm8996_reg[WM8996_MAX_REGISTER] = {
117 [WM8996_SOFTWARE_RESET] = 0x8996,
118 [WM8996_POWER_MANAGEMENT_7] = 0x10,
119 [WM8996_DAC1_HPOUT1_VOLUME] = 0x88,
120 [WM8996_DAC2_HPOUT2_VOLUME] = 0x88,
121 [WM8996_DAC1_LEFT_VOLUME] = 0x2c0,
122 [WM8996_DAC1_RIGHT_VOLUME] = 0x2c0,
123 [WM8996_DAC2_LEFT_VOLUME] = 0x2c0,
124 [WM8996_DAC2_RIGHT_VOLUME] = 0x2c0,
125 [WM8996_OUTPUT1_LEFT_VOLUME] = 0x80,
126 [WM8996_OUTPUT1_RIGHT_VOLUME] = 0x80,
127 [WM8996_OUTPUT2_LEFT_VOLUME] = 0x80,
128 [WM8996_OUTPUT2_RIGHT_VOLUME] = 0x80,
129 [WM8996_MICBIAS_1] = 0x39,
130 [WM8996_MICBIAS_2] = 0x39,
131 [WM8996_LDO_1] = 0x3,
132 [WM8996_LDO_2] = 0x13,
133 [WM8996_ACCESSORY_DETECT_MODE_1] = 0x4,
134 [WM8996_HEADPHONE_DETECT_1] = 0x20,
135 [WM8996_MIC_DETECT_1] = 0x7600,
136 [WM8996_MIC_DETECT_2] = 0xbf,
137 [WM8996_CHARGE_PUMP_1] = 0x1f25,
138 [WM8996_CHARGE_PUMP_2] = 0xab19,
139 [WM8996_DC_SERVO_5] = 0x2a2a,
140 [WM8996_CONTROL_INTERFACE_1] = 0x8004,
141 [WM8996_CLOCKING_1] = 0x10,
142 [WM8996_AIF_RATE] = 0x83,
143 [WM8996_FLL_CONTROL_4] = 0x5dc0,
144 [WM8996_FLL_CONTROL_5] = 0xc84,
145 [WM8996_FLL_EFS_2] = 0x2,
146 [WM8996_AIF1_TX_LRCLK_1] = 0x80,
147 [WM8996_AIF1_TX_LRCLK_2] = 0x8,
148 [WM8996_AIF1_RX_LRCLK_1] = 0x80,
149 [WM8996_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
150 [WM8996_AIF1RX_DATA_CONFIGURATION] = 0x1818,
151 [WM8996_AIF1TX_TEST] = 0x7,
152 [WM8996_AIF2_TX_LRCLK_1] = 0x80,
153 [WM8996_AIF2_TX_LRCLK_2] = 0x8,
154 [WM8996_AIF2_RX_LRCLK_1] = 0x80,
155 [WM8996_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
156 [WM8996_AIF2RX_DATA_CONFIGURATION] = 0x1818,
157 [WM8996_AIF2TX_TEST] = 0x1,
158 [WM8996_DSP1_TX_LEFT_VOLUME] = 0xc0,
159 [WM8996_DSP1_TX_RIGHT_VOLUME] = 0xc0,
160 [WM8996_DSP1_RX_LEFT_VOLUME] = 0xc0,
161 [WM8996_DSP1_RX_RIGHT_VOLUME] = 0xc0,
162 [WM8996_DSP1_TX_FILTERS] = 0x2000,
163 [WM8996_DSP1_RX_FILTERS_1] = 0x200,
164 [WM8996_DSP1_RX_FILTERS_2] = 0x10,
165 [WM8996_DSP1_DRC_1] = 0x98,
166 [WM8996_DSP1_DRC_2] = 0x845,
167 [WM8996_DSP1_RX_EQ_GAINS_1] = 0x6318,
168 [WM8996_DSP1_RX_EQ_GAINS_2] = 0x6300,
169 [WM8996_DSP1_RX_EQ_BAND_1_A] = 0xfca,
170 [WM8996_DSP1_RX_EQ_BAND_1_B] = 0x400,
171 [WM8996_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
172 [WM8996_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
173 [WM8996_DSP1_RX_EQ_BAND_2_B] = 0xf145,
174 [WM8996_DSP1_RX_EQ_BAND_2_C] = 0xb75,
175 [WM8996_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
176 [WM8996_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
177 [WM8996_DSP1_RX_EQ_BAND_3_B] = 0xf373,
178 [WM8996_DSP1_RX_EQ_BAND_3_C] = 0xa54,
179 [WM8996_DSP1_RX_EQ_BAND_3_PG] = 0x558,
180 [WM8996_DSP1_RX_EQ_BAND_4_A] = 0x168e,
181 [WM8996_DSP1_RX_EQ_BAND_4_B] = 0xf829,
182 [WM8996_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
183 [WM8996_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
184 [WM8996_DSP1_RX_EQ_BAND_5_A] = 0x564,
185 [WM8996_DSP1_RX_EQ_BAND_5_B] = 0x559,
186 [WM8996_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
187 [WM8996_DSP2_TX_LEFT_VOLUME] = 0xc0,
188 [WM8996_DSP2_TX_RIGHT_VOLUME] = 0xc0,
189 [WM8996_DSP2_RX_LEFT_VOLUME] = 0xc0,
190 [WM8996_DSP2_RX_RIGHT_VOLUME] = 0xc0,
191 [WM8996_DSP2_TX_FILTERS] = 0x2000,
192 [WM8996_DSP2_RX_FILTERS_1] = 0x200,
193 [WM8996_DSP2_RX_FILTERS_2] = 0x10,
194 [WM8996_DSP2_DRC_1] = 0x98,
195 [WM8996_DSP2_DRC_2] = 0x845,
196 [WM8996_DSP2_RX_EQ_GAINS_1] = 0x6318,
197 [WM8996_DSP2_RX_EQ_GAINS_2] = 0x6300,
198 [WM8996_DSP2_RX_EQ_BAND_1_A] = 0xfca,
199 [WM8996_DSP2_RX_EQ_BAND_1_B] = 0x400,
200 [WM8996_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
201 [WM8996_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
202 [WM8996_DSP2_RX_EQ_BAND_2_B] = 0xf145,
203 [WM8996_DSP2_RX_EQ_BAND_2_C] = 0xb75,
204 [WM8996_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
205 [WM8996_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
206 [WM8996_DSP2_RX_EQ_BAND_3_B] = 0xf373,
207 [WM8996_DSP2_RX_EQ_BAND_3_C] = 0xa54,
208 [WM8996_DSP2_RX_EQ_BAND_3_PG] = 0x558,
209 [WM8996_DSP2_RX_EQ_BAND_4_A] = 0x168e,
210 [WM8996_DSP2_RX_EQ_BAND_4_B] = 0xf829,
211 [WM8996_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
212 [WM8996_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
213 [WM8996_DSP2_RX_EQ_BAND_5_A] = 0x564,
214 [WM8996_DSP2_RX_EQ_BAND_5_B] = 0x559,
215 [WM8996_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
216 [WM8996_OVERSAMPLING] = 0xd,
217 [WM8996_SIDETONE] = 0x1040,
218 [WM8996_GPIO_1] = 0xa101,
219 [WM8996_GPIO_2] = 0xa101,
220 [WM8996_GPIO_3] = 0xa101,
221 [WM8996_GPIO_4] = 0xa101,
222 [WM8996_GPIO_5] = 0xa101,
223 [WM8996_PULL_CONTROL_2] = 0x140,
224 [WM8996_INTERRUPT_STATUS_1_MASK] = 0x1f,
225 [WM8996_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
226 [WM8996_RIGHT_PDM_SPEAKER] = 0x1,
227 [WM8996_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
228 [WM8996_PDM_SPEAKER_VOLUME] = 0x66,
229 [WM8996_WRITE_SEQUENCER_0] = 0x1,
230 [WM8996_WRITE_SEQUENCER_1] = 0x1,
231 [WM8996_WRITE_SEQUENCER_3] = 0x6,
232 [WM8996_WRITE_SEQUENCER_4] = 0x40,
233 [WM8996_WRITE_SEQUENCER_5] = 0x1,
234 [WM8996_WRITE_SEQUENCER_6] = 0xf,
235 [WM8996_WRITE_SEQUENCER_7] = 0x6,
236 [WM8996_WRITE_SEQUENCER_8] = 0x1,
237 [WM8996_WRITE_SEQUENCER_9] = 0x3,
238 [WM8996_WRITE_SEQUENCER_10] = 0x104,
239 [WM8996_WRITE_SEQUENCER_12] = 0x60,
240 [WM8996_WRITE_SEQUENCER_13] = 0x11,
241 [WM8996_WRITE_SEQUENCER_14] = 0x401,
242 [WM8996_WRITE_SEQUENCER_16] = 0x50,
243 [WM8996_WRITE_SEQUENCER_17] = 0x3,
244 [WM8996_WRITE_SEQUENCER_18] = 0x100,
245 [WM8996_WRITE_SEQUENCER_20] = 0x51,
246 [WM8996_WRITE_SEQUENCER_21] = 0x3,
247 [WM8996_WRITE_SEQUENCER_22] = 0x104,
248 [WM8996_WRITE_SEQUENCER_23] = 0xa,
249 [WM8996_WRITE_SEQUENCER_24] = 0x60,
250 [WM8996_WRITE_SEQUENCER_25] = 0x3b,
251 [WM8996_WRITE_SEQUENCER_26] = 0x502,
252 [WM8996_WRITE_SEQUENCER_27] = 0x100,
253 [WM8996_WRITE_SEQUENCER_28] = 0x2fff,
254 [WM8996_WRITE_SEQUENCER_32] = 0x2fff,
255 [WM8996_WRITE_SEQUENCER_36] = 0x2fff,
256 [WM8996_WRITE_SEQUENCER_40] = 0x2fff,
257 [WM8996_WRITE_SEQUENCER_44] = 0x2fff,
258 [WM8996_WRITE_SEQUENCER_48] = 0x2fff,
259 [WM8996_WRITE_SEQUENCER_52] = 0x2fff,
260 [WM8996_WRITE_SEQUENCER_56] = 0x2fff,
261 [WM8996_WRITE_SEQUENCER_60] = 0x2fff,
262 [WM8996_WRITE_SEQUENCER_64] = 0x1,
263 [WM8996_WRITE_SEQUENCER_65] = 0x1,
264 [WM8996_WRITE_SEQUENCER_67] = 0x6,
265 [WM8996_WRITE_SEQUENCER_68] = 0x40,
266 [WM8996_WRITE_SEQUENCER_69] = 0x1,
267 [WM8996_WRITE_SEQUENCER_70] = 0xf,
268 [WM8996_WRITE_SEQUENCER_71] = 0x6,
269 [WM8996_WRITE_SEQUENCER_72] = 0x1,
270 [WM8996_WRITE_SEQUENCER_73] = 0x3,
271 [WM8996_WRITE_SEQUENCER_74] = 0x104,
272 [WM8996_WRITE_SEQUENCER_76] = 0x60,
273 [WM8996_WRITE_SEQUENCER_77] = 0x11,
274 [WM8996_WRITE_SEQUENCER_78] = 0x401,
275 [WM8996_WRITE_SEQUENCER_80] = 0x50,
276 [WM8996_WRITE_SEQUENCER_81] = 0x3,
277 [WM8996_WRITE_SEQUENCER_82] = 0x100,
278 [WM8996_WRITE_SEQUENCER_84] = 0x60,
279 [WM8996_WRITE_SEQUENCER_85] = 0x3b,
280 [WM8996_WRITE_SEQUENCER_86] = 0x502,
281 [WM8996_WRITE_SEQUENCER_87] = 0x100,
282 [WM8996_WRITE_SEQUENCER_88] = 0x2fff,
283 [WM8996_WRITE_SEQUENCER_92] = 0x2fff,
284 [WM8996_WRITE_SEQUENCER_96] = 0x2fff,
285 [WM8996_WRITE_SEQUENCER_100] = 0x2fff,
286 [WM8996_WRITE_SEQUENCER_104] = 0x2fff,
287 [WM8996_WRITE_SEQUENCER_108] = 0x2fff,
288 [WM8996_WRITE_SEQUENCER_112] = 0x2fff,
289 [WM8996_WRITE_SEQUENCER_116] = 0x2fff,
290 [WM8996_WRITE_SEQUENCER_120] = 0x2fff,
291 [WM8996_WRITE_SEQUENCER_124] = 0x2fff,
292 [WM8996_WRITE_SEQUENCER_128] = 0x1,
293 [WM8996_WRITE_SEQUENCER_129] = 0x1,
294 [WM8996_WRITE_SEQUENCER_131] = 0x6,
295 [WM8996_WRITE_SEQUENCER_132] = 0x40,
296 [WM8996_WRITE_SEQUENCER_133] = 0x1,
297 [WM8996_WRITE_SEQUENCER_134] = 0xf,
298 [WM8996_WRITE_SEQUENCER_135] = 0x6,
299 [WM8996_WRITE_SEQUENCER_136] = 0x1,
300 [WM8996_WRITE_SEQUENCER_137] = 0x3,
301 [WM8996_WRITE_SEQUENCER_138] = 0x106,
302 [WM8996_WRITE_SEQUENCER_140] = 0x61,
303 [WM8996_WRITE_SEQUENCER_141] = 0x11,
304 [WM8996_WRITE_SEQUENCER_142] = 0x401,
305 [WM8996_WRITE_SEQUENCER_144] = 0x50,
306 [WM8996_WRITE_SEQUENCER_145] = 0x3,
307 [WM8996_WRITE_SEQUENCER_146] = 0x102,
308 [WM8996_WRITE_SEQUENCER_148] = 0x51,
309 [WM8996_WRITE_SEQUENCER_149] = 0x3,
310 [WM8996_WRITE_SEQUENCER_150] = 0x106,
311 [WM8996_WRITE_SEQUENCER_151] = 0xa,
312 [WM8996_WRITE_SEQUENCER_152] = 0x61,
313 [WM8996_WRITE_SEQUENCER_153] = 0x3b,
314 [WM8996_WRITE_SEQUENCER_154] = 0x502,
315 [WM8996_WRITE_SEQUENCER_155] = 0x100,
316 [WM8996_WRITE_SEQUENCER_156] = 0x2fff,
317 [WM8996_WRITE_SEQUENCER_160] = 0x2fff,
318 [WM8996_WRITE_SEQUENCER_164] = 0x2fff,
319 [WM8996_WRITE_SEQUENCER_168] = 0x2fff,
320 [WM8996_WRITE_SEQUENCER_172] = 0x2fff,
321 [WM8996_WRITE_SEQUENCER_176] = 0x2fff,
322 [WM8996_WRITE_SEQUENCER_180] = 0x2fff,
323 [WM8996_WRITE_SEQUENCER_184] = 0x2fff,
324 [WM8996_WRITE_SEQUENCER_188] = 0x2fff,
325 [WM8996_WRITE_SEQUENCER_192] = 0x1,
326 [WM8996_WRITE_SEQUENCER_193] = 0x1,
327 [WM8996_WRITE_SEQUENCER_195] = 0x6,
328 [WM8996_WRITE_SEQUENCER_196] = 0x40,
329 [WM8996_WRITE_SEQUENCER_197] = 0x1,
330 [WM8996_WRITE_SEQUENCER_198] = 0xf,
331 [WM8996_WRITE_SEQUENCER_199] = 0x6,
332 [WM8996_WRITE_SEQUENCER_200] = 0x1,
333 [WM8996_WRITE_SEQUENCER_201] = 0x3,
334 [WM8996_WRITE_SEQUENCER_202] = 0x106,
335 [WM8996_WRITE_SEQUENCER_204] = 0x61,
336 [WM8996_WRITE_SEQUENCER_205] = 0x11,
337 [WM8996_WRITE_SEQUENCER_206] = 0x401,
338 [WM8996_WRITE_SEQUENCER_208] = 0x50,
339 [WM8996_WRITE_SEQUENCER_209] = 0x3,
340 [WM8996_WRITE_SEQUENCER_210] = 0x102,
341 [WM8996_WRITE_SEQUENCER_212] = 0x61,
342 [WM8996_WRITE_SEQUENCER_213] = 0x3b,
343 [WM8996_WRITE_SEQUENCER_214] = 0x502,
344 [WM8996_WRITE_SEQUENCER_215] = 0x100,
345 [WM8996_WRITE_SEQUENCER_216] = 0x2fff,
346 [WM8996_WRITE_SEQUENCER_220] = 0x2fff,
347 [WM8996_WRITE_SEQUENCER_224] = 0x2fff,
348 [WM8996_WRITE_SEQUENCER_228] = 0x2fff,
349 [WM8996_WRITE_SEQUENCER_232] = 0x2fff,
350 [WM8996_WRITE_SEQUENCER_236] = 0x2fff,
351 [WM8996_WRITE_SEQUENCER_240] = 0x2fff,
352 [WM8996_WRITE_SEQUENCER_244] = 0x2fff,
353 [WM8996_WRITE_SEQUENCER_248] = 0x2fff,
354 [WM8996_WRITE_SEQUENCER_252] = 0x2fff,
355 [WM8996_WRITE_SEQUENCER_256] = 0x60,
356 [WM8996_WRITE_SEQUENCER_258] = 0x601,
357 [WM8996_WRITE_SEQUENCER_260] = 0x50,
358 [WM8996_WRITE_SEQUENCER_262] = 0x100,
359 [WM8996_WRITE_SEQUENCER_264] = 0x1,
360 [WM8996_WRITE_SEQUENCER_266] = 0x104,
361 [WM8996_WRITE_SEQUENCER_267] = 0x100,
362 [WM8996_WRITE_SEQUENCER_268] = 0x2fff,
363 [WM8996_WRITE_SEQUENCER_272] = 0x2fff,
364 [WM8996_WRITE_SEQUENCER_276] = 0x2fff,
365 [WM8996_WRITE_SEQUENCER_280] = 0x2fff,
366 [WM8996_WRITE_SEQUENCER_284] = 0x2fff,
367 [WM8996_WRITE_SEQUENCER_288] = 0x2fff,
368 [WM8996_WRITE_SEQUENCER_292] = 0x2fff,
369 [WM8996_WRITE_SEQUENCER_296] = 0x2fff,
370 [WM8996_WRITE_SEQUENCER_300] = 0x2fff,
371 [WM8996_WRITE_SEQUENCER_304] = 0x2fff,
372 [WM8996_WRITE_SEQUENCER_308] = 0x2fff,
373 [WM8996_WRITE_SEQUENCER_312] = 0x2fff,
374 [WM8996_WRITE_SEQUENCER_316] = 0x2fff,
375 [WM8996_WRITE_SEQUENCER_320] = 0x61,
376 [WM8996_WRITE_SEQUENCER_322] = 0x601,
377 [WM8996_WRITE_SEQUENCER_324] = 0x50,
378 [WM8996_WRITE_SEQUENCER_326] = 0x102,
379 [WM8996_WRITE_SEQUENCER_328] = 0x1,
380 [WM8996_WRITE_SEQUENCER_330] = 0x106,
381 [WM8996_WRITE_SEQUENCER_331] = 0x100,
382 [WM8996_WRITE_SEQUENCER_332] = 0x2fff,
383 [WM8996_WRITE_SEQUENCER_336] = 0x2fff,
384 [WM8996_WRITE_SEQUENCER_340] = 0x2fff,
385 [WM8996_WRITE_SEQUENCER_344] = 0x2fff,
386 [WM8996_WRITE_SEQUENCER_348] = 0x2fff,
387 [WM8996_WRITE_SEQUENCER_352] = 0x2fff,
388 [WM8996_WRITE_SEQUENCER_356] = 0x2fff,
389 [WM8996_WRITE_SEQUENCER_360] = 0x2fff,
390 [WM8996_WRITE_SEQUENCER_364] = 0x2fff,
391 [WM8996_WRITE_SEQUENCER_368] = 0x2fff,
392 [WM8996_WRITE_SEQUENCER_372] = 0x2fff,
393 [WM8996_WRITE_SEQUENCER_376] = 0x2fff,
394 [WM8996_WRITE_SEQUENCER_380] = 0x2fff,
395 [WM8996_WRITE_SEQUENCER_384] = 0x60,
396 [WM8996_WRITE_SEQUENCER_386] = 0x601,
397 [WM8996_WRITE_SEQUENCER_388] = 0x61,
398 [WM8996_WRITE_SEQUENCER_390] = 0x601,
399 [WM8996_WRITE_SEQUENCER_392] = 0x50,
400 [WM8996_WRITE_SEQUENCER_394] = 0x300,
401 [WM8996_WRITE_SEQUENCER_396] = 0x1,
402 [WM8996_WRITE_SEQUENCER_398] = 0x304,
403 [WM8996_WRITE_SEQUENCER_400] = 0x40,
404 [WM8996_WRITE_SEQUENCER_402] = 0xf,
405 [WM8996_WRITE_SEQUENCER_404] = 0x1,
406 [WM8996_WRITE_SEQUENCER_407] = 0x100,
407};
408
409static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
410static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
411static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
412static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
413static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
414static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
415static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
susan gao18a4eef2011-08-26 12:14:14 -0700416static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
Mark Browna9ba6152011-06-24 12:10:44 +0100417
418static const char *sidetone_hpf_text[] = {
419 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
420};
421
422static const struct soc_enum sidetone_hpf =
Mark Brown18036b52011-08-24 16:35:32 +0100423 SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100424
425static const char *hpf_mode_text[] = {
426 "HiFi", "Custom", "Voice"
427};
428
429static const struct soc_enum dsp1tx_hpf_mode =
430 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
431
432static const struct soc_enum dsp2tx_hpf_mode =
433 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
434
435static const char *hpf_cutoff_text[] = {
436 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
437};
438
439static const struct soc_enum dsp1tx_hpf_cutoff =
440 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
441
442static const struct soc_enum dsp2tx_hpf_cutoff =
443 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
444
445static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
446{
447 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
448 struct wm8996_pdata *pdata = &wm8996->pdata;
449 int base, best, best_val, save, i, cfg, iface;
450
451 if (!wm8996->num_retune_mobile_texts)
452 return;
453
454 switch (block) {
455 case 0:
456 base = WM8996_DSP1_RX_EQ_GAINS_1;
457 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
458 WM8996_DSP1RX_SRC)
459 iface = 1;
460 else
461 iface = 0;
462 break;
463 case 1:
464 base = WM8996_DSP1_RX_EQ_GAINS_2;
465 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
466 WM8996_DSP2RX_SRC)
467 iface = 1;
468 else
469 iface = 0;
470 break;
471 default:
472 return;
473 }
474
475 /* Find the version of the currently selected configuration
476 * with the nearest sample rate. */
477 cfg = wm8996->retune_mobile_cfg[block];
478 best = 0;
479 best_val = INT_MAX;
480 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
481 if (strcmp(pdata->retune_mobile_cfgs[i].name,
482 wm8996->retune_mobile_texts[cfg]) == 0 &&
483 abs(pdata->retune_mobile_cfgs[i].rate
484 - wm8996->rx_rate[iface]) < best_val) {
485 best = i;
486 best_val = abs(pdata->retune_mobile_cfgs[i].rate
487 - wm8996->rx_rate[iface]);
488 }
489 }
490
491 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
492 block,
493 pdata->retune_mobile_cfgs[best].name,
494 pdata->retune_mobile_cfgs[best].rate,
495 wm8996->rx_rate[iface]);
496
497 /* The EQ will be disabled while reconfiguring it, remember the
498 * current configuration.
499 */
500 save = snd_soc_read(codec, base);
501 save &= WM8996_DSP1RX_EQ_ENA;
502
503 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
504 snd_soc_update_bits(codec, base + i, 0xffff,
505 pdata->retune_mobile_cfgs[best].regs[i]);
506
507 snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
508}
509
510/* Icky as hell but saves code duplication */
511static int wm8996_get_retune_mobile_block(const char *name)
512{
513 if (strcmp(name, "DSP1 EQ Mode") == 0)
514 return 0;
515 if (strcmp(name, "DSP2 EQ Mode") == 0)
516 return 1;
517 return -EINVAL;
518}
519
520static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
521 struct snd_ctl_elem_value *ucontrol)
522{
523 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
524 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
525 struct wm8996_pdata *pdata = &wm8996->pdata;
526 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
527 int value = ucontrol->value.integer.value[0];
528
529 if (block < 0)
530 return block;
531
532 if (value >= pdata->num_retune_mobile_cfgs)
533 return -EINVAL;
534
535 wm8996->retune_mobile_cfg[block] = value;
536
537 wm8996_set_retune_mobile(codec, block);
538
539 return 0;
540}
541
542static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
543 struct snd_ctl_elem_value *ucontrol)
544{
545 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
546 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
547 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
548
549 ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
550
551 return 0;
552}
553
554static const struct snd_kcontrol_new wm8996_snd_controls[] = {
555SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
556 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
557SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
558 WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
559
560SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
561 0, 5, 24, 0, sidetone_tlv),
562SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
563 0, 5, 24, 0, sidetone_tlv),
564SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
565SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
566SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
567
568SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
569 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
570SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
571 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
572
573SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
574 13, 1, 0),
575SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
576SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
577SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
578
579SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
580 13, 1, 0),
581SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
582SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
583SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
584
585SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
586 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
587SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
588
589SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
590 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
591SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
592
593SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
594 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
595SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
596 WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
597
598SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
599 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
600SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
601 WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
602
603SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
604SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
605SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
606SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
607
608SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
609SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
610
susan gao18a4eef2011-08-26 12:14:14 -0700611SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
612SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
613
614SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
615 0, threedstereo_tlv),
616SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
617 0, threedstereo_tlv),
618
Mark Browna9ba6152011-06-24 12:10:44 +0100619SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
620 8, 0, out_digital_tlv),
621SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
622 8, 0, out_digital_tlv),
623
624SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
625 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
626SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
627 WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
628
629SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
630 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
631SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
632 WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
633
634SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
635 spk_tlv),
636SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
637 WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
638SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
639 WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
640
641SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
642SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
643};
644
645static const struct snd_kcontrol_new wm8996_eq_controls[] = {
646SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
647 eq_tlv),
648SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
649 eq_tlv),
650SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
651 eq_tlv),
652SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
653 eq_tlv),
654SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
655 eq_tlv),
656
657SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
658 eq_tlv),
659SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
660 eq_tlv),
661SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
662 eq_tlv),
663SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
664 eq_tlv),
665SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
666 eq_tlv),
667};
668
Mark Brown8259df12011-09-16 17:55:06 +0100669static int bg_event(struct snd_soc_dapm_widget *w,
670 struct snd_kcontrol *kcontrol, int event)
671{
672 struct snd_soc_codec *codec = w->codec;
673 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
674 int ret = 0;
675
676 switch (event) {
677 case SND_SOC_DAPM_POST_PMU:
678 msleep(2);
679 break;
680 default:
681 BUG();
682 ret = -EINVAL;
683 }
684
685 return ret;
686}
687
Mark Browna9ba6152011-06-24 12:10:44 +0100688static int cp_event(struct snd_soc_dapm_widget *w,
689 struct snd_kcontrol *kcontrol, int event)
690{
Mark Brownc83495a2011-09-11 10:05:18 +0100691 struct snd_soc_codec *codec = w->codec;
692 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
693 int ret = 0;
694
Mark Browna9ba6152011-06-24 12:10:44 +0100695 switch (event) {
Mark Brownc83495a2011-09-11 10:05:18 +0100696 case SND_SOC_DAPM_PRE_PMU:
697 ret = regulator_enable(wm8996->cpvdd);
698 if (ret != 0)
699 dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
700 ret);
701 break;
Mark Browna9ba6152011-06-24 12:10:44 +0100702 case SND_SOC_DAPM_POST_PMU:
703 msleep(5);
704 break;
Mark Brownc83495a2011-09-11 10:05:18 +0100705 case SND_SOC_DAPM_POST_PMD:
706 regulator_disable_deferred(wm8996->cpvdd, 20);
707 break;
Mark Browna9ba6152011-06-24 12:10:44 +0100708 default:
709 BUG();
Mark Brownc83495a2011-09-11 10:05:18 +0100710 ret = -EINVAL;
Mark Browna9ba6152011-06-24 12:10:44 +0100711 }
712
Mark Brownc83495a2011-09-11 10:05:18 +0100713 return ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100714}
715
716static int rmv_short_event(struct snd_soc_dapm_widget *w,
717 struct snd_kcontrol *kcontrol, int event)
718{
719 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
720
721 /* Record which outputs we enabled */
722 switch (event) {
723 case SND_SOC_DAPM_PRE_PMD:
724 wm8996->hpout_pending &= ~w->shift;
725 break;
726 case SND_SOC_DAPM_PRE_PMU:
727 wm8996->hpout_pending |= w->shift;
728 break;
729 default:
730 BUG();
731 return -EINVAL;
732 }
733
734 return 0;
735}
736
737static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
738{
739 struct i2c_client *i2c = to_i2c_client(codec->dev);
740 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brownf998f252011-09-15 10:52:11 +0100741 int ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100742 unsigned long timeout = 200;
743
744 snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
745
746 /* Use the interrupt if possible */
747 do {
748 if (i2c->irq) {
749 timeout = wait_for_completion_timeout(&wm8996->dcs_done,
750 msecs_to_jiffies(200));
751 if (timeout == 0)
752 dev_err(codec->dev, "DC servo timed out\n");
753
754 } else {
755 msleep(1);
Mark Brownf998f252011-09-15 10:52:11 +0100756 timeout--;
Mark Browna9ba6152011-06-24 12:10:44 +0100757 }
758
759 ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
760 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
Mark Brownf998f252011-09-15 10:52:11 +0100761 } while (timeout && ret & mask);
Mark Browna9ba6152011-06-24 12:10:44 +0100762
763 if (timeout == 0)
764 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
765 else
766 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
767}
768
769static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
770 enum snd_soc_dapm_type event, int subseq)
771{
772 struct snd_soc_codec *codec = container_of(dapm,
773 struct snd_soc_codec, dapm);
774 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
775 u16 val, mask;
776
777 /* Complete any pending DC servo starts */
778 if (wm8996->dcs_pending) {
779 dev_dbg(codec->dev, "Starting DC servo for %x\n",
780 wm8996->dcs_pending);
781
782 /* Trigger a startup sequence */
783 wait_for_dc_servo(codec, wm8996->dcs_pending
784 << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
785
786 wm8996->dcs_pending = 0;
787 }
788
789 if (wm8996->hpout_pending != wm8996->hpout_ena) {
790 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
791 wm8996->hpout_ena, wm8996->hpout_pending);
792
793 val = 0;
794 mask = 0;
795 if (wm8996->hpout_pending & HPOUT1L) {
796 val |= WM8996_HPOUT1L_RMV_SHORT;
797 mask |= WM8996_HPOUT1L_RMV_SHORT;
798 } else {
799 mask |= WM8996_HPOUT1L_RMV_SHORT |
800 WM8996_HPOUT1L_OUTP |
801 WM8996_HPOUT1L_DLY;
802 }
803
804 if (wm8996->hpout_pending & HPOUT1R) {
805 val |= WM8996_HPOUT1R_RMV_SHORT;
806 mask |= WM8996_HPOUT1R_RMV_SHORT;
807 } else {
808 mask |= WM8996_HPOUT1R_RMV_SHORT |
809 WM8996_HPOUT1R_OUTP |
810 WM8996_HPOUT1R_DLY;
811 }
812
813 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
814
815 val = 0;
816 mask = 0;
817 if (wm8996->hpout_pending & HPOUT2L) {
818 val |= WM8996_HPOUT2L_RMV_SHORT;
819 mask |= WM8996_HPOUT2L_RMV_SHORT;
820 } else {
821 mask |= WM8996_HPOUT2L_RMV_SHORT |
822 WM8996_HPOUT2L_OUTP |
823 WM8996_HPOUT2L_DLY;
824 }
825
826 if (wm8996->hpout_pending & HPOUT2R) {
827 val |= WM8996_HPOUT2R_RMV_SHORT;
828 mask |= WM8996_HPOUT2R_RMV_SHORT;
829 } else {
830 mask |= WM8996_HPOUT2R_RMV_SHORT |
831 WM8996_HPOUT2R_OUTP |
832 WM8996_HPOUT2R_DLY;
833 }
834
835 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
836
837 wm8996->hpout_ena = wm8996->hpout_pending;
838 }
839}
840
841static int dcs_start(struct snd_soc_dapm_widget *w,
842 struct snd_kcontrol *kcontrol, int event)
843{
844 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
845
846 switch (event) {
847 case SND_SOC_DAPM_POST_PMU:
848 wm8996->dcs_pending |= 1 << w->shift;
849 break;
850 default:
851 BUG();
852 return -EINVAL;
853 }
854
855 return 0;
856}
857
858static const char *sidetone_text[] = {
859 "IN1", "IN2",
860};
861
862static const struct soc_enum left_sidetone_enum =
863 SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
864
865static const struct snd_kcontrol_new left_sidetone =
866 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
867
868static const struct soc_enum right_sidetone_enum =
869 SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
870
871static const struct snd_kcontrol_new right_sidetone =
872 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
873
874static const char *spk_text[] = {
875 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
876};
877
878static const struct soc_enum spkl_enum =
879 SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
880
881static const struct snd_kcontrol_new spkl_mux =
882 SOC_DAPM_ENUM("SPKL", spkl_enum);
883
884static const struct soc_enum spkr_enum =
885 SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
886
887static const struct snd_kcontrol_new spkr_mux =
888 SOC_DAPM_ENUM("SPKR", spkr_enum);
889
890static const char *dsp1rx_text[] = {
891 "AIF1", "AIF2"
892};
893
894static const struct soc_enum dsp1rx_enum =
895 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
896
897static const struct snd_kcontrol_new dsp1rx =
898 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
899
900static const char *dsp2rx_text[] = {
901 "AIF2", "AIF1"
902};
903
904static const struct soc_enum dsp2rx_enum =
905 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
906
907static const struct snd_kcontrol_new dsp2rx =
908 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
909
910static const char *aif2tx_text[] = {
911 "DSP2", "DSP1", "AIF1"
912};
913
914static const struct soc_enum aif2tx_enum =
915 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
916
917static const struct snd_kcontrol_new aif2tx =
918 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
919
920static const char *inmux_text[] = {
921 "ADC", "DMIC1", "DMIC2"
922};
923
924static const struct soc_enum in1_enum =
925 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
926
927static const struct snd_kcontrol_new in1_mux =
928 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
929
930static const struct soc_enum in2_enum =
931 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
932
933static const struct snd_kcontrol_new in2_mux =
934 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
935
936static const struct snd_kcontrol_new dac2r_mix[] = {
937SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
938 5, 1, 0),
939SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
940 4, 1, 0),
941SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
942SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
943};
944
945static const struct snd_kcontrol_new dac2l_mix[] = {
946SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
947 5, 1, 0),
948SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
949 4, 1, 0),
950SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
951SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
952};
953
954static const struct snd_kcontrol_new dac1r_mix[] = {
955SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
956 5, 1, 0),
957SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
958 4, 1, 0),
959SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
960SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
961};
962
963static const struct snd_kcontrol_new dac1l_mix[] = {
964SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
965 5, 1, 0),
966SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
967 4, 1, 0),
968SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
969SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
970};
971
972static const struct snd_kcontrol_new dsp1txl[] = {
973SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
974 1, 1, 0),
975SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
976 0, 1, 0),
977};
978
979static const struct snd_kcontrol_new dsp1txr[] = {
980SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
981 1, 1, 0),
982SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
983 0, 1, 0),
984};
985
986static const struct snd_kcontrol_new dsp2txl[] = {
987SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
988 1, 1, 0),
989SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
990 0, 1, 0),
991};
992
993static const struct snd_kcontrol_new dsp2txr[] = {
994SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
995 1, 1, 0),
996SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
997 0, 1, 0),
998};
999
1000
1001static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
1002SND_SOC_DAPM_INPUT("IN1LN"),
1003SND_SOC_DAPM_INPUT("IN1LP"),
1004SND_SOC_DAPM_INPUT("IN1RN"),
1005SND_SOC_DAPM_INPUT("IN1RP"),
1006
1007SND_SOC_DAPM_INPUT("IN2LN"),
1008SND_SOC_DAPM_INPUT("IN2LP"),
1009SND_SOC_DAPM_INPUT("IN2RN"),
1010SND_SOC_DAPM_INPUT("IN2RP"),
1011
1012SND_SOC_DAPM_INPUT("DMIC1DAT"),
1013SND_SOC_DAPM_INPUT("DMIC2DAT"),
1014
1015SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
1016SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
1017SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
1018SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
Mark Brownc83495a2011-09-11 10:05:18 +01001019 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1020 SND_SOC_DAPM_POST_PMD),
Mark Brown8259df12011-09-16 17:55:06 +01001021SND_SOC_DAPM_SUPPLY("Bandgap", WM8996_POWER_MANAGEMENT_1, WM8996_BG_ENA_SHIFT,
1022 0, bg_event, SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001023SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
Mark Brown889c85c2011-08-20 19:00:50 +01001024SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
1025SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001026SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
1027SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
1028
1029SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
1030SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
1031
Mark Brown7691cd742011-08-20 16:59:27 +01001032SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
1033SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
1034SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
1035SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
Mark Browna9ba6152011-06-24 12:10:44 +01001036
1037SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1038SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1039
1040SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
1041SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
1042SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
1043SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
1044
1045SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
1046SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
1047
1048SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1049SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1050
1051SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
1052SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
1053SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
1054SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
1055
1056SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
1057 dsp2txl, ARRAY_SIZE(dsp2txl)),
1058SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
1059 dsp2txr, ARRAY_SIZE(dsp2txr)),
1060SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
1061 dsp1txl, ARRAY_SIZE(dsp1txl)),
1062SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
1063 dsp1txr, ARRAY_SIZE(dsp1txr)),
1064
1065SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1066 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1067SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1068 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1069SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1070 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1071SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1072 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1073
1074SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
1075SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
1076SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
1077SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
1078
Mark Brown32d2a0c2011-09-10 22:36:17 -07001079SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
Mark Browna9ba6152011-06-24 12:10:44 +01001080 WM8996_POWER_MANAGEMENT_4, 9, 0),
Mark Brown32d2a0c2011-09-10 22:36:17 -07001081SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
Mark Browna9ba6152011-06-24 12:10:44 +01001082 WM8996_POWER_MANAGEMENT_4, 8, 0),
1083
Mark Brown32d2a0c2011-09-10 22:36:17 -07001084SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 0,
Mark Browna9ba6152011-06-24 12:10:44 +01001085 WM8996_POWER_MANAGEMENT_6, 9, 0),
Mark Brown32d2a0c2011-09-10 22:36:17 -07001086SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 1,
Mark Browna9ba6152011-06-24 12:10:44 +01001087 WM8996_POWER_MANAGEMENT_6, 8, 0),
1088
1089SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
1090 WM8996_POWER_MANAGEMENT_4, 5, 0),
1091SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
1092 WM8996_POWER_MANAGEMENT_4, 4, 0),
1093SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
1094 WM8996_POWER_MANAGEMENT_4, 3, 0),
1095SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
1096 WM8996_POWER_MANAGEMENT_4, 2, 0),
1097SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
1098 WM8996_POWER_MANAGEMENT_4, 1, 0),
1099SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
1100 WM8996_POWER_MANAGEMENT_4, 0, 0),
1101
1102SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
1103 WM8996_POWER_MANAGEMENT_6, 5, 0),
1104SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
1105 WM8996_POWER_MANAGEMENT_6, 4, 0),
1106SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
1107 WM8996_POWER_MANAGEMENT_6, 3, 0),
1108SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
1109 WM8996_POWER_MANAGEMENT_6, 2, 0),
1110SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
1111 WM8996_POWER_MANAGEMENT_6, 1, 0),
1112SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
1113 WM8996_POWER_MANAGEMENT_6, 0, 0),
1114
1115/* We route as stereo pairs so define some dummy widgets to squash
1116 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1117SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1118SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1119SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1120SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1121SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1122
1123SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1124SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1125SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1126
1127SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1128SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1129SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1130SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1131
1132SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1133SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1134SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1135 SND_SOC_DAPM_POST_PMU),
1136SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
1137SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1138 rmv_short_event,
1139 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1140
1141SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1142SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1143SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1144 SND_SOC_DAPM_POST_PMU),
1145SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
1146SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1147 rmv_short_event,
1148 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1149
1150SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1151SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1152SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1153 SND_SOC_DAPM_POST_PMU),
1154SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
1155SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1156 rmv_short_event,
1157 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1158
1159SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1160SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1161SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1162 SND_SOC_DAPM_POST_PMU),
1163SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
1164SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1165 rmv_short_event,
1166 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1167
1168SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1169SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1170SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1171SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1172SND_SOC_DAPM_OUTPUT("SPKDAT"),
1173};
1174
1175static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1176 { "AIFCLK", NULL, "SYSCLK" },
1177 { "SYSDSPCLK", NULL, "SYSCLK" },
1178 { "Charge Pump", NULL, "SYSCLK" },
1179
1180 { "MICB1", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001181 { "MICB1", NULL, "MICB1 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001182 { "MICB1", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001183 { "MICB2", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001184 { "MICB2", NULL, "MICB2 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001185 { "MICB2", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001186
1187 { "IN1L PGA", NULL, "IN2LN" },
1188 { "IN1L PGA", NULL, "IN2LP" },
1189 { "IN1L PGA", NULL, "IN1LN" },
1190 { "IN1L PGA", NULL, "IN1LP" },
Mark Brown8259df12011-09-16 17:55:06 +01001191 { "IN1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001192
1193 { "IN1R PGA", NULL, "IN2RN" },
1194 { "IN1R PGA", NULL, "IN2RP" },
1195 { "IN1R PGA", NULL, "IN1RN" },
1196 { "IN1R PGA", NULL, "IN1RP" },
Mark Brown8259df12011-09-16 17:55:06 +01001197 { "IN1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001198
1199 { "ADCL", NULL, "IN1L PGA" },
1200
1201 { "ADCR", NULL, "IN1R PGA" },
1202
1203 { "DMIC1L", NULL, "DMIC1DAT" },
1204 { "DMIC1R", NULL, "DMIC1DAT" },
1205 { "DMIC2L", NULL, "DMIC2DAT" },
1206 { "DMIC2R", NULL, "DMIC2DAT" },
1207
1208 { "DMIC2L", NULL, "DMIC2" },
1209 { "DMIC2R", NULL, "DMIC2" },
1210 { "DMIC1L", NULL, "DMIC1" },
1211 { "DMIC1R", NULL, "DMIC1" },
1212
1213 { "IN1L Mux", "ADC", "ADCL" },
1214 { "IN1L Mux", "DMIC1", "DMIC1L" },
1215 { "IN1L Mux", "DMIC2", "DMIC2L" },
1216
1217 { "IN1R Mux", "ADC", "ADCR" },
1218 { "IN1R Mux", "DMIC1", "DMIC1R" },
1219 { "IN1R Mux", "DMIC2", "DMIC2R" },
1220
1221 { "IN2L Mux", "ADC", "ADCL" },
1222 { "IN2L Mux", "DMIC1", "DMIC1L" },
1223 { "IN2L Mux", "DMIC2", "DMIC2L" },
1224
1225 { "IN2R Mux", "ADC", "ADCR" },
1226 { "IN2R Mux", "DMIC1", "DMIC1R" },
1227 { "IN2R Mux", "DMIC2", "DMIC2R" },
1228
1229 { "Left Sidetone", "IN1", "IN1L Mux" },
1230 { "Left Sidetone", "IN2", "IN2L Mux" },
1231
1232 { "Right Sidetone", "IN1", "IN1R Mux" },
1233 { "Right Sidetone", "IN2", "IN2R Mux" },
1234
1235 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1236 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1237
1238 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1239 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1240
1241 { "AIF1TX0", NULL, "DSP1TXL" },
1242 { "AIF1TX1", NULL, "DSP1TXR" },
1243 { "AIF1TX2", NULL, "DSP2TXL" },
1244 { "AIF1TX3", NULL, "DSP2TXR" },
1245 { "AIF1TX4", NULL, "AIF2RX0" },
1246 { "AIF1TX5", NULL, "AIF2RX1" },
1247
1248 { "AIF1RX0", NULL, "AIFCLK" },
1249 { "AIF1RX1", NULL, "AIFCLK" },
1250 { "AIF1RX2", NULL, "AIFCLK" },
1251 { "AIF1RX3", NULL, "AIFCLK" },
1252 { "AIF1RX4", NULL, "AIFCLK" },
1253 { "AIF1RX5", NULL, "AIFCLK" },
1254
1255 { "AIF2RX0", NULL, "AIFCLK" },
1256 { "AIF2RX1", NULL, "AIFCLK" },
1257
Mark Brown4f41adf2011-08-20 10:23:38 +01001258 { "AIF1TX0", NULL, "AIFCLK" },
1259 { "AIF1TX1", NULL, "AIFCLK" },
1260 { "AIF1TX2", NULL, "AIFCLK" },
1261 { "AIF1TX3", NULL, "AIFCLK" },
1262 { "AIF1TX4", NULL, "AIFCLK" },
1263 { "AIF1TX5", NULL, "AIFCLK" },
1264
1265 { "AIF2TX0", NULL, "AIFCLK" },
1266 { "AIF2TX1", NULL, "AIFCLK" },
1267
Mark Browna9ba6152011-06-24 12:10:44 +01001268 { "DSP1RXL", NULL, "SYSDSPCLK" },
1269 { "DSP1RXR", NULL, "SYSDSPCLK" },
1270 { "DSP2RXL", NULL, "SYSDSPCLK" },
1271 { "DSP2RXR", NULL, "SYSDSPCLK" },
1272 { "DSP1TXL", NULL, "SYSDSPCLK" },
1273 { "DSP1TXR", NULL, "SYSDSPCLK" },
1274 { "DSP2TXL", NULL, "SYSDSPCLK" },
1275 { "DSP2TXR", NULL, "SYSDSPCLK" },
1276
1277 { "AIF1RXA", NULL, "AIF1RX0" },
1278 { "AIF1RXA", NULL, "AIF1RX1" },
1279 { "AIF1RXB", NULL, "AIF1RX2" },
1280 { "AIF1RXB", NULL, "AIF1RX3" },
1281 { "AIF1RXC", NULL, "AIF1RX4" },
1282 { "AIF1RXC", NULL, "AIF1RX5" },
1283
1284 { "AIF2RX", NULL, "AIF2RX0" },
1285 { "AIF2RX", NULL, "AIF2RX1" },
1286
1287 { "AIF2TX", "DSP2", "DSP2TX" },
1288 { "AIF2TX", "DSP1", "DSP1RX" },
1289 { "AIF2TX", "AIF1", "AIF1RXC" },
1290
1291 { "DSP1RXL", NULL, "DSP1RX" },
1292 { "DSP1RXR", NULL, "DSP1RX" },
1293 { "DSP2RXL", NULL, "DSP2RX" },
1294 { "DSP2RXR", NULL, "DSP2RX" },
1295
1296 { "DSP2TX", NULL, "DSP2TXL" },
1297 { "DSP2TX", NULL, "DSP2TXR" },
1298
1299 { "DSP1RX", "AIF1", "AIF1RXA" },
1300 { "DSP1RX", "AIF2", "AIF2RX" },
1301
1302 { "DSP2RX", "AIF1", "AIF1RXB" },
1303 { "DSP2RX", "AIF2", "AIF2RX" },
1304
1305 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1306 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1307 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1308 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1309
1310 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1311 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1312 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1313 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1314
1315 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1316 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1317 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1318 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1319
1320 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1321 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1322 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1323 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1324
1325 { "DAC1L", NULL, "DAC1L Mixer" },
1326 { "DAC1R", NULL, "DAC1R Mixer" },
1327 { "DAC2L", NULL, "DAC2L Mixer" },
1328 { "DAC2R", NULL, "DAC2R Mixer" },
1329
1330 { "HPOUT2L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001331 { "HPOUT2L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001332 { "HPOUT2L PGA", NULL, "DAC2L" },
1333 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1334 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
1335 { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
1336 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
1337
1338 { "HPOUT2R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001339 { "HPOUT2R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001340 { "HPOUT2R PGA", NULL, "DAC2R" },
1341 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1342 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
1343 { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
1344 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
1345
1346 { "HPOUT1L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001347 { "HPOUT1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001348 { "HPOUT1L PGA", NULL, "DAC1L" },
1349 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1350 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
1351 { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
1352 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
1353
1354 { "HPOUT1R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001355 { "HPOUT1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001356 { "HPOUT1R PGA", NULL, "DAC1R" },
1357 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1358 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
1359 { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
1360 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
1361
1362 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1363 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1364 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1365 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1366
1367 { "SPKL", "DAC1L", "DAC1L" },
1368 { "SPKL", "DAC1R", "DAC1R" },
1369 { "SPKL", "DAC2L", "DAC2L" },
1370 { "SPKL", "DAC2R", "DAC2R" },
1371
1372 { "SPKR", "DAC1L", "DAC1L" },
1373 { "SPKR", "DAC1R", "DAC1R" },
1374 { "SPKR", "DAC2L", "DAC2L" },
1375 { "SPKR", "DAC2R", "DAC2R" },
1376
1377 { "SPKL PGA", NULL, "SPKL" },
1378 { "SPKR PGA", NULL, "SPKR" },
1379
1380 { "SPKDAT", NULL, "SPKL PGA" },
1381 { "SPKDAT", NULL, "SPKR PGA" },
1382};
1383
1384static int wm8996_readable_register(struct snd_soc_codec *codec,
1385 unsigned int reg)
1386{
1387 /* Due to the sparseness of the register map the compiler
1388 * output from an explicit switch statement ends up being much
1389 * more efficient than a table.
1390 */
1391 switch (reg) {
1392 case WM8996_SOFTWARE_RESET:
1393 case WM8996_POWER_MANAGEMENT_1:
1394 case WM8996_POWER_MANAGEMENT_2:
1395 case WM8996_POWER_MANAGEMENT_3:
1396 case WM8996_POWER_MANAGEMENT_4:
1397 case WM8996_POWER_MANAGEMENT_5:
1398 case WM8996_POWER_MANAGEMENT_6:
1399 case WM8996_POWER_MANAGEMENT_7:
1400 case WM8996_POWER_MANAGEMENT_8:
1401 case WM8996_LEFT_LINE_INPUT_VOLUME:
1402 case WM8996_RIGHT_LINE_INPUT_VOLUME:
1403 case WM8996_LINE_INPUT_CONTROL:
1404 case WM8996_DAC1_HPOUT1_VOLUME:
1405 case WM8996_DAC2_HPOUT2_VOLUME:
1406 case WM8996_DAC1_LEFT_VOLUME:
1407 case WM8996_DAC1_RIGHT_VOLUME:
1408 case WM8996_DAC2_LEFT_VOLUME:
1409 case WM8996_DAC2_RIGHT_VOLUME:
1410 case WM8996_OUTPUT1_LEFT_VOLUME:
1411 case WM8996_OUTPUT1_RIGHT_VOLUME:
1412 case WM8996_OUTPUT2_LEFT_VOLUME:
1413 case WM8996_OUTPUT2_RIGHT_VOLUME:
1414 case WM8996_MICBIAS_1:
1415 case WM8996_MICBIAS_2:
1416 case WM8996_LDO_1:
1417 case WM8996_LDO_2:
1418 case WM8996_ACCESSORY_DETECT_MODE_1:
1419 case WM8996_ACCESSORY_DETECT_MODE_2:
1420 case WM8996_HEADPHONE_DETECT_1:
1421 case WM8996_HEADPHONE_DETECT_2:
1422 case WM8996_MIC_DETECT_1:
1423 case WM8996_MIC_DETECT_2:
1424 case WM8996_MIC_DETECT_3:
1425 case WM8996_CHARGE_PUMP_1:
1426 case WM8996_CHARGE_PUMP_2:
1427 case WM8996_DC_SERVO_1:
1428 case WM8996_DC_SERVO_2:
1429 case WM8996_DC_SERVO_3:
1430 case WM8996_DC_SERVO_5:
1431 case WM8996_DC_SERVO_6:
1432 case WM8996_DC_SERVO_7:
1433 case WM8996_DC_SERVO_READBACK_0:
1434 case WM8996_ANALOGUE_HP_1:
1435 case WM8996_ANALOGUE_HP_2:
1436 case WM8996_CHIP_REVISION:
1437 case WM8996_CONTROL_INTERFACE_1:
1438 case WM8996_WRITE_SEQUENCER_CTRL_1:
1439 case WM8996_WRITE_SEQUENCER_CTRL_2:
1440 case WM8996_AIF_CLOCKING_1:
1441 case WM8996_AIF_CLOCKING_2:
1442 case WM8996_CLOCKING_1:
1443 case WM8996_CLOCKING_2:
1444 case WM8996_AIF_RATE:
1445 case WM8996_FLL_CONTROL_1:
1446 case WM8996_FLL_CONTROL_2:
1447 case WM8996_FLL_CONTROL_3:
1448 case WM8996_FLL_CONTROL_4:
1449 case WM8996_FLL_CONTROL_5:
1450 case WM8996_FLL_CONTROL_6:
1451 case WM8996_FLL_EFS_1:
1452 case WM8996_FLL_EFS_2:
1453 case WM8996_AIF1_CONTROL:
1454 case WM8996_AIF1_BCLK:
1455 case WM8996_AIF1_TX_LRCLK_1:
1456 case WM8996_AIF1_TX_LRCLK_2:
1457 case WM8996_AIF1_RX_LRCLK_1:
1458 case WM8996_AIF1_RX_LRCLK_2:
1459 case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1460 case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1461 case WM8996_AIF1RX_DATA_CONFIGURATION:
1462 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1463 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1464 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1465 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1466 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1467 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1468 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1469 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1470 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1471 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1472 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1473 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1474 case WM8996_AIF1RX_MONO_CONFIGURATION:
1475 case WM8996_AIF1TX_TEST:
1476 case WM8996_AIF2_CONTROL:
1477 case WM8996_AIF2_BCLK:
1478 case WM8996_AIF2_TX_LRCLK_1:
1479 case WM8996_AIF2_TX_LRCLK_2:
1480 case WM8996_AIF2_RX_LRCLK_1:
1481 case WM8996_AIF2_RX_LRCLK_2:
1482 case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1483 case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1484 case WM8996_AIF2RX_DATA_CONFIGURATION:
1485 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1486 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1487 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1488 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1489 case WM8996_AIF2RX_MONO_CONFIGURATION:
1490 case WM8996_AIF2TX_TEST:
1491 case WM8996_DSP1_TX_LEFT_VOLUME:
1492 case WM8996_DSP1_TX_RIGHT_VOLUME:
1493 case WM8996_DSP1_RX_LEFT_VOLUME:
1494 case WM8996_DSP1_RX_RIGHT_VOLUME:
1495 case WM8996_DSP1_TX_FILTERS:
1496 case WM8996_DSP1_RX_FILTERS_1:
1497 case WM8996_DSP1_RX_FILTERS_2:
1498 case WM8996_DSP1_DRC_1:
1499 case WM8996_DSP1_DRC_2:
1500 case WM8996_DSP1_DRC_3:
1501 case WM8996_DSP1_DRC_4:
1502 case WM8996_DSP1_DRC_5:
1503 case WM8996_DSP1_RX_EQ_GAINS_1:
1504 case WM8996_DSP1_RX_EQ_GAINS_2:
1505 case WM8996_DSP1_RX_EQ_BAND_1_A:
1506 case WM8996_DSP1_RX_EQ_BAND_1_B:
1507 case WM8996_DSP1_RX_EQ_BAND_1_PG:
1508 case WM8996_DSP1_RX_EQ_BAND_2_A:
1509 case WM8996_DSP1_RX_EQ_BAND_2_B:
1510 case WM8996_DSP1_RX_EQ_BAND_2_C:
1511 case WM8996_DSP1_RX_EQ_BAND_2_PG:
1512 case WM8996_DSP1_RX_EQ_BAND_3_A:
1513 case WM8996_DSP1_RX_EQ_BAND_3_B:
1514 case WM8996_DSP1_RX_EQ_BAND_3_C:
1515 case WM8996_DSP1_RX_EQ_BAND_3_PG:
1516 case WM8996_DSP1_RX_EQ_BAND_4_A:
1517 case WM8996_DSP1_RX_EQ_BAND_4_B:
1518 case WM8996_DSP1_RX_EQ_BAND_4_C:
1519 case WM8996_DSP1_RX_EQ_BAND_4_PG:
1520 case WM8996_DSP1_RX_EQ_BAND_5_A:
1521 case WM8996_DSP1_RX_EQ_BAND_5_B:
1522 case WM8996_DSP1_RX_EQ_BAND_5_PG:
1523 case WM8996_DSP2_TX_LEFT_VOLUME:
1524 case WM8996_DSP2_TX_RIGHT_VOLUME:
1525 case WM8996_DSP2_RX_LEFT_VOLUME:
1526 case WM8996_DSP2_RX_RIGHT_VOLUME:
1527 case WM8996_DSP2_TX_FILTERS:
1528 case WM8996_DSP2_RX_FILTERS_1:
1529 case WM8996_DSP2_RX_FILTERS_2:
1530 case WM8996_DSP2_DRC_1:
1531 case WM8996_DSP2_DRC_2:
1532 case WM8996_DSP2_DRC_3:
1533 case WM8996_DSP2_DRC_4:
1534 case WM8996_DSP2_DRC_5:
1535 case WM8996_DSP2_RX_EQ_GAINS_1:
1536 case WM8996_DSP2_RX_EQ_GAINS_2:
1537 case WM8996_DSP2_RX_EQ_BAND_1_A:
1538 case WM8996_DSP2_RX_EQ_BAND_1_B:
1539 case WM8996_DSP2_RX_EQ_BAND_1_PG:
1540 case WM8996_DSP2_RX_EQ_BAND_2_A:
1541 case WM8996_DSP2_RX_EQ_BAND_2_B:
1542 case WM8996_DSP2_RX_EQ_BAND_2_C:
1543 case WM8996_DSP2_RX_EQ_BAND_2_PG:
1544 case WM8996_DSP2_RX_EQ_BAND_3_A:
1545 case WM8996_DSP2_RX_EQ_BAND_3_B:
1546 case WM8996_DSP2_RX_EQ_BAND_3_C:
1547 case WM8996_DSP2_RX_EQ_BAND_3_PG:
1548 case WM8996_DSP2_RX_EQ_BAND_4_A:
1549 case WM8996_DSP2_RX_EQ_BAND_4_B:
1550 case WM8996_DSP2_RX_EQ_BAND_4_C:
1551 case WM8996_DSP2_RX_EQ_BAND_4_PG:
1552 case WM8996_DSP2_RX_EQ_BAND_5_A:
1553 case WM8996_DSP2_RX_EQ_BAND_5_B:
1554 case WM8996_DSP2_RX_EQ_BAND_5_PG:
1555 case WM8996_DAC1_MIXER_VOLUMES:
1556 case WM8996_DAC1_LEFT_MIXER_ROUTING:
1557 case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1558 case WM8996_DAC2_MIXER_VOLUMES:
1559 case WM8996_DAC2_LEFT_MIXER_ROUTING:
1560 case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1561 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1562 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1563 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1564 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1565 case WM8996_DSP_TX_MIXER_SELECT:
1566 case WM8996_DAC_SOFTMUTE:
1567 case WM8996_OVERSAMPLING:
1568 case WM8996_SIDETONE:
1569 case WM8996_GPIO_1:
1570 case WM8996_GPIO_2:
1571 case WM8996_GPIO_3:
1572 case WM8996_GPIO_4:
1573 case WM8996_GPIO_5:
1574 case WM8996_PULL_CONTROL_1:
1575 case WM8996_PULL_CONTROL_2:
1576 case WM8996_INTERRUPT_STATUS_1:
1577 case WM8996_INTERRUPT_STATUS_2:
1578 case WM8996_INTERRUPT_RAW_STATUS_2:
1579 case WM8996_INTERRUPT_STATUS_1_MASK:
1580 case WM8996_INTERRUPT_STATUS_2_MASK:
1581 case WM8996_INTERRUPT_CONTROL:
1582 case WM8996_LEFT_PDM_SPEAKER:
1583 case WM8996_RIGHT_PDM_SPEAKER:
1584 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1585 case WM8996_PDM_SPEAKER_VOLUME:
1586 return 1;
1587 default:
1588 return 0;
1589 }
1590}
1591
1592static int wm8996_volatile_register(struct snd_soc_codec *codec,
1593 unsigned int reg)
1594{
1595 switch (reg) {
1596 case WM8996_SOFTWARE_RESET:
1597 case WM8996_CHIP_REVISION:
1598 case WM8996_LDO_1:
1599 case WM8996_LDO_2:
1600 case WM8996_INTERRUPT_STATUS_1:
1601 case WM8996_INTERRUPT_STATUS_2:
1602 case WM8996_INTERRUPT_RAW_STATUS_2:
1603 case WM8996_DC_SERVO_READBACK_0:
1604 case WM8996_DC_SERVO_2:
1605 case WM8996_DC_SERVO_6:
1606 case WM8996_DC_SERVO_7:
1607 case WM8996_FLL_CONTROL_6:
1608 case WM8996_MIC_DETECT_3:
1609 case WM8996_HEADPHONE_DETECT_1:
1610 case WM8996_HEADPHONE_DETECT_2:
1611 return 1;
1612 default:
1613 return 0;
1614 }
1615}
1616
1617static int wm8996_reset(struct snd_soc_codec *codec)
1618{
1619 return snd_soc_write(codec, WM8996_SOFTWARE_RESET, 0x8915);
1620}
1621
1622static const int bclk_divs[] = {
1623 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1624};
1625
1626static void wm8996_update_bclk(struct snd_soc_codec *codec)
1627{
1628 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1629 int aif, best, cur_val, bclk_rate, bclk_reg, i;
1630
1631 /* Don't bother if we're in a low frequency idle mode that
1632 * can't support audio.
1633 */
1634 if (wm8996->sysclk < 64000)
1635 return;
1636
1637 for (aif = 0; aif < WM8996_AIFS; aif++) {
1638 switch (aif) {
1639 case 0:
1640 bclk_reg = WM8996_AIF1_BCLK;
1641 break;
1642 case 1:
1643 bclk_reg = WM8996_AIF2_BCLK;
1644 break;
1645 }
1646
1647 bclk_rate = wm8996->bclk_rate[aif];
1648
1649 /* Pick a divisor for BCLK as close as we can get to ideal */
1650 best = 0;
1651 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1652 cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1653 if (cur_val < 0) /* BCLK table is sorted */
1654 break;
1655 best = i;
1656 }
1657 bclk_rate = wm8996->sysclk / bclk_divs[best];
1658 dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1659 bclk_divs[best], bclk_rate);
1660
1661 snd_soc_update_bits(codec, bclk_reg,
1662 WM8996_AIF1_BCLK_DIV_MASK, best);
1663 }
1664}
1665
1666static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1667 enum snd_soc_bias_level level)
1668{
1669 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1670 int ret;
1671
1672 switch (level) {
1673 case SND_SOC_BIAS_ON:
Mark Browna9ba6152011-06-24 12:10:44 +01001674 case SND_SOC_BIAS_PREPARE:
Mark Browna9ba6152011-06-24 12:10:44 +01001675 break;
1676
1677 case SND_SOC_BIAS_STANDBY:
1678 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1679 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1680 wm8996->supplies);
1681 if (ret != 0) {
1682 dev_err(codec->dev,
1683 "Failed to enable supplies: %d\n",
1684 ret);
1685 return ret;
1686 }
1687
1688 if (wm8996->pdata.ldo_ena >= 0) {
1689 gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1690 1);
1691 msleep(5);
1692 }
1693
1694 codec->cache_only = false;
1695 snd_soc_cache_sync(codec);
1696 }
Mark Browna9ba6152011-06-24 12:10:44 +01001697 break;
1698
1699 case SND_SOC_BIAS_OFF:
1700 codec->cache_only = true;
1701 if (wm8996->pdata.ldo_ena >= 0)
1702 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1703 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1704 wm8996->supplies);
1705 break;
1706 }
1707
1708 codec->dapm.bias_level = level;
1709
1710 return 0;
1711}
1712
1713static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1714{
1715 struct snd_soc_codec *codec = dai->codec;
1716 int aifctrl = 0;
1717 int bclk = 0;
1718 int lrclk_tx = 0;
1719 int lrclk_rx = 0;
1720 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1721
1722 switch (dai->id) {
1723 case 0:
1724 aifctrl_reg = WM8996_AIF1_CONTROL;
1725 bclk_reg = WM8996_AIF1_BCLK;
1726 lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1727 lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1728 break;
1729 case 1:
1730 aifctrl_reg = WM8996_AIF2_CONTROL;
1731 bclk_reg = WM8996_AIF2_BCLK;
1732 lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1733 lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1734 break;
1735 default:
1736 BUG();
1737 return -EINVAL;
1738 }
1739
1740 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1741 case SND_SOC_DAIFMT_NB_NF:
1742 break;
1743 case SND_SOC_DAIFMT_IB_NF:
1744 bclk |= WM8996_AIF1_BCLK_INV;
1745 break;
1746 case SND_SOC_DAIFMT_NB_IF:
1747 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1748 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1749 break;
1750 case SND_SOC_DAIFMT_IB_IF:
1751 bclk |= WM8996_AIF1_BCLK_INV;
1752 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1753 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1754 break;
1755 }
1756
1757 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1758 case SND_SOC_DAIFMT_CBS_CFS:
1759 break;
1760 case SND_SOC_DAIFMT_CBS_CFM:
1761 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1762 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1763 break;
1764 case SND_SOC_DAIFMT_CBM_CFS:
1765 bclk |= WM8996_AIF1_BCLK_MSTR;
1766 break;
1767 case SND_SOC_DAIFMT_CBM_CFM:
1768 bclk |= WM8996_AIF1_BCLK_MSTR;
1769 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1770 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1771 break;
1772 default:
1773 return -EINVAL;
1774 }
1775
1776 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1777 case SND_SOC_DAIFMT_DSP_A:
1778 break;
1779 case SND_SOC_DAIFMT_DSP_B:
1780 aifctrl |= 1;
1781 break;
1782 case SND_SOC_DAIFMT_I2S:
1783 aifctrl |= 2;
1784 break;
1785 case SND_SOC_DAIFMT_LEFT_J:
1786 aifctrl |= 3;
1787 break;
1788 default:
1789 return -EINVAL;
1790 }
1791
1792 snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1793 snd_soc_update_bits(codec, bclk_reg,
1794 WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1795 bclk);
1796 snd_soc_update_bits(codec, lrclk_tx_reg,
1797 WM8996_AIF1TX_LRCLK_INV |
1798 WM8996_AIF1TX_LRCLK_MSTR,
1799 lrclk_tx);
1800 snd_soc_update_bits(codec, lrclk_rx_reg,
1801 WM8996_AIF1RX_LRCLK_INV |
1802 WM8996_AIF1RX_LRCLK_MSTR,
1803 lrclk_rx);
1804
1805 return 0;
1806}
1807
1808static const int dsp_divs[] = {
1809 48000, 32000, 16000, 8000
1810};
1811
1812static int wm8996_hw_params(struct snd_pcm_substream *substream,
1813 struct snd_pcm_hw_params *params,
1814 struct snd_soc_dai *dai)
1815{
1816 struct snd_soc_codec *codec = dai->codec;
1817 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1818 int bits, i, bclk_rate;
1819 int aifdata = 0;
1820 int lrclk = 0;
1821 int dsp = 0;
1822 int aifdata_reg, lrclk_reg, dsp_shift;
1823
1824 switch (dai->id) {
1825 case 0:
1826 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1827 (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1828 aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1829 lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1830 } else {
1831 aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1832 lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1833 }
1834 dsp_shift = 0;
1835 break;
1836 case 1:
1837 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1838 (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1839 aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1840 lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1841 } else {
1842 aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1843 lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1844 }
1845 dsp_shift = WM8996_DSP2_DIV_SHIFT;
1846 break;
1847 default:
1848 BUG();
1849 return -EINVAL;
1850 }
1851
1852 bclk_rate = snd_soc_params_to_bclk(params);
1853 if (bclk_rate < 0) {
1854 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1855 return bclk_rate;
1856 }
1857
1858 wm8996->bclk_rate[dai->id] = bclk_rate;
1859 wm8996->rx_rate[dai->id] = params_rate(params);
1860
1861 /* Needs looking at for TDM */
1862 bits = snd_pcm_format_width(params_format(params));
1863 if (bits < 0)
1864 return bits;
1865 aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1866
1867 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
1868 if (dsp_divs[i] == params_rate(params))
1869 break;
1870 }
1871 if (i == ARRAY_SIZE(dsp_divs)) {
1872 dev_err(codec->dev, "Unsupported sample rate %dHz\n",
1873 params_rate(params));
1874 return -EINVAL;
1875 }
1876 dsp |= i << dsp_shift;
1877
1878 wm8996_update_bclk(codec);
1879
1880 lrclk = bclk_rate / params_rate(params);
1881 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1882 lrclk, bclk_rate / lrclk);
1883
1884 snd_soc_update_bits(codec, aifdata_reg,
1885 WM8996_AIF1TX_WL_MASK |
1886 WM8996_AIF1TX_SLOT_LEN_MASK,
1887 aifdata);
1888 snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1889 lrclk);
1890 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
1891 WM8996_DSP1_DIV_SHIFT << dsp_shift, dsp);
1892
1893 return 0;
1894}
1895
1896static int wm8996_set_sysclk(struct snd_soc_dai *dai,
1897 int clk_id, unsigned int freq, int dir)
1898{
1899 struct snd_soc_codec *codec = dai->codec;
1900 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1901 int lfclk = 0;
1902 int ratediv = 0;
1903 int src;
1904 int old;
1905
1906 if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
1907 return 0;
1908
1909 /* Disable SYSCLK while we reconfigure */
1910 old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
1911 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1912 WM8996_SYSCLK_ENA, 0);
1913
1914 switch (clk_id) {
1915 case WM8996_SYSCLK_MCLK1:
1916 wm8996->sysclk = freq;
1917 src = 0;
1918 break;
1919 case WM8996_SYSCLK_MCLK2:
1920 wm8996->sysclk = freq;
1921 src = 1;
1922 break;
1923 case WM8996_SYSCLK_FLL:
1924 wm8996->sysclk = freq;
1925 src = 2;
1926 break;
1927 default:
1928 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
1929 return -EINVAL;
1930 }
1931
1932 switch (wm8996->sysclk) {
1933 case 6144000:
1934 snd_soc_update_bits(codec, WM8996_AIF_RATE,
1935 WM8996_SYSCLK_RATE, 0);
1936 break;
1937 case 24576000:
1938 ratediv = WM8996_SYSCLK_DIV;
1939 case 12288000:
1940 snd_soc_update_bits(codec, WM8996_AIF_RATE,
1941 WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
1942 break;
1943 case 32000:
1944 case 32768:
1945 lfclk = WM8996_LFCLK_ENA;
1946 break;
1947 default:
1948 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
1949 wm8996->sysclk);
1950 return -EINVAL;
1951 }
1952
1953 wm8996_update_bclk(codec);
1954
1955 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1956 WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
1957 src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
1958 snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
1959 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1960 WM8996_SYSCLK_ENA, old);
1961
1962 wm8996->sysclk_src = clk_id;
1963
1964 return 0;
1965}
1966
1967struct _fll_div {
1968 u16 fll_fratio;
1969 u16 fll_outdiv;
1970 u16 fll_refclk_div;
1971 u16 fll_loop_gain;
1972 u16 fll_ref_freq;
1973 u16 n;
1974 u16 theta;
1975 u16 lambda;
1976};
1977
1978static struct {
1979 unsigned int min;
1980 unsigned int max;
1981 u16 fll_fratio;
1982 int ratio;
1983} fll_fratios[] = {
1984 { 0, 64000, 4, 16 },
1985 { 64000, 128000, 3, 8 },
1986 { 128000, 256000, 2, 4 },
1987 { 256000, 1000000, 1, 2 },
1988 { 1000000, 13500000, 0, 1 },
1989};
1990
1991static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1992 unsigned int Fout)
1993{
1994 unsigned int target;
1995 unsigned int div;
1996 unsigned int fratio, gcd_fll;
1997 int i;
1998
1999 /* Fref must be <=13.5MHz */
2000 div = 1;
2001 fll_div->fll_refclk_div = 0;
2002 while ((Fref / div) > 13500000) {
2003 div *= 2;
2004 fll_div->fll_refclk_div++;
2005
2006 if (div > 8) {
2007 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
2008 Fref);
2009 return -EINVAL;
2010 }
2011 }
2012
2013 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
2014
2015 /* Apply the division for our remaining calculations */
2016 Fref /= div;
2017
2018 if (Fref >= 3000000)
2019 fll_div->fll_loop_gain = 5;
2020 else
2021 fll_div->fll_loop_gain = 0;
2022
2023 if (Fref >= 48000)
2024 fll_div->fll_ref_freq = 0;
2025 else
2026 fll_div->fll_ref_freq = 1;
2027
2028 /* Fvco should be 90-100MHz; don't check the upper bound */
2029 div = 2;
2030 while (Fout * div < 90000000) {
2031 div++;
2032 if (div > 64) {
2033 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2034 Fout);
2035 return -EINVAL;
2036 }
2037 }
2038 target = Fout * div;
2039 fll_div->fll_outdiv = div - 1;
2040
2041 pr_debug("FLL Fvco=%dHz\n", target);
2042
2043 /* Find an appropraite FLL_FRATIO and factor it out of the target */
2044 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2045 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2046 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2047 fratio = fll_fratios[i].ratio;
2048 break;
2049 }
2050 }
2051 if (i == ARRAY_SIZE(fll_fratios)) {
2052 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2053 return -EINVAL;
2054 }
2055
2056 fll_div->n = target / (fratio * Fref);
2057
2058 if (target % Fref == 0) {
2059 fll_div->theta = 0;
2060 fll_div->lambda = 0;
2061 } else {
2062 gcd_fll = gcd(target, fratio * Fref);
2063
2064 fll_div->theta = (target - (fll_div->n * fratio * Fref))
2065 / gcd_fll;
2066 fll_div->lambda = (fratio * Fref) / gcd_fll;
2067 }
2068
2069 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2070 fll_div->n, fll_div->theta, fll_div->lambda);
2071 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2072 fll_div->fll_fratio, fll_div->fll_outdiv,
2073 fll_div->fll_refclk_div);
2074
2075 return 0;
2076}
2077
2078static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2079 unsigned int Fref, unsigned int Fout)
2080{
2081 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2082 struct i2c_client *i2c = to_i2c_client(codec->dev);
2083 struct _fll_div fll_div;
2084 unsigned long timeout;
Mark Brown27b6d922011-09-04 09:35:47 -07002085 int ret, reg, retry;
Mark Browna9ba6152011-06-24 12:10:44 +01002086
2087 /* Any change? */
2088 if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2089 Fout == wm8996->fll_fout)
2090 return 0;
2091
2092 if (Fout == 0) {
2093 dev_dbg(codec->dev, "FLL disabled\n");
2094
2095 wm8996->fll_fref = 0;
2096 wm8996->fll_fout = 0;
2097
2098 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2099 WM8996_FLL_ENA, 0);
2100
2101 return 0;
2102 }
2103
2104 ret = fll_factors(&fll_div, Fref, Fout);
2105 if (ret != 0)
2106 return ret;
2107
2108 switch (source) {
2109 case WM8996_FLL_MCLK1:
2110 reg = 0;
2111 break;
2112 case WM8996_FLL_MCLK2:
2113 reg = 1;
2114 break;
2115 case WM8996_FLL_DACLRCLK1:
2116 reg = 2;
2117 break;
2118 case WM8996_FLL_BCLK1:
2119 reg = 3;
2120 break;
2121 default:
2122 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2123 return -EINVAL;
2124 }
2125
2126 reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2127 reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2128
2129 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2130 WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2131 WM8996_FLL_REFCLK_SRC_MASK, reg);
2132
2133 reg = 0;
2134 if (fll_div.theta || fll_div.lambda)
2135 reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2136 else
2137 reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2138 snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2139
2140 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2141 WM8996_FLL_OUTDIV_MASK |
2142 WM8996_FLL_FRATIO_MASK,
2143 (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2144 (fll_div.fll_fratio));
2145
2146 snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2147
2148 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2149 WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2150 (fll_div.n << WM8996_FLL_N_SHIFT) |
2151 fll_div.fll_loop_gain);
2152
2153 snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2154
Mark Browna4161942011-08-16 16:57:58 +09002155 /* Clear any pending completions (eg, from failed startups) */
2156 try_wait_for_completion(&wm8996->fll_lock);
2157
Mark Browna9ba6152011-06-24 12:10:44 +01002158 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2159 WM8996_FLL_ENA, WM8996_FLL_ENA);
2160
2161 /* The FLL supports live reconfiguration - kick that in case we were
2162 * already enabled.
2163 */
2164 snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2165
2166 /* Wait for the FLL to lock, using the interrupt if possible */
2167 if (Fref > 1000000)
2168 timeout = usecs_to_jiffies(300);
2169 else
2170 timeout = msecs_to_jiffies(2);
2171
Mark Brown27b6d922011-09-04 09:35:47 -07002172 /* Allow substantially longer if we've actually got the IRQ, poll
2173 * at a slightly higher rate if we don't.
2174 */
Mark Browna9ba6152011-06-24 12:10:44 +01002175 if (i2c->irq)
Mark Brown27b6d922011-09-04 09:35:47 -07002176 timeout *= 10;
2177 else
2178 timeout /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002179
Mark Brown27b6d922011-09-04 09:35:47 -07002180 for (retry = 0; retry < 10; retry++) {
2181 ret = wait_for_completion_timeout(&wm8996->fll_lock,
2182 timeout);
2183 if (ret != 0) {
2184 WARN_ON(!i2c->irq);
2185 break;
2186 }
Mark Browna9ba6152011-06-24 12:10:44 +01002187
Mark Brown27b6d922011-09-04 09:35:47 -07002188 ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
2189 if (ret & WM8996_FLL_LOCK_STS)
2190 break;
2191 }
2192 if (retry == 10) {
Mark Browna9ba6152011-06-24 12:10:44 +01002193 dev_err(codec->dev, "Timed out waiting for FLL\n");
2194 ret = -ETIMEDOUT;
Mark Browna9ba6152011-06-24 12:10:44 +01002195 }
2196
2197 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2198
2199 wm8996->fll_fref = Fref;
2200 wm8996->fll_fout = Fout;
2201 wm8996->fll_src = source;
2202
2203 return ret;
2204}
2205
2206#ifdef CONFIG_GPIOLIB
2207static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2208{
2209 return container_of(chip, struct wm8996_priv, gpio_chip);
2210}
2211
2212static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2213{
2214 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2215 struct snd_soc_codec *codec = wm8996->codec;
2216
2217 snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2218 WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
2219}
2220
2221static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2222 unsigned offset, int value)
2223{
2224 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2225 struct snd_soc_codec *codec = wm8996->codec;
2226 int val;
2227
2228 val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2229
2230 return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2231 WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2232 WM8996_GP1_LVL, val);
2233}
2234
2235static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2236{
2237 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2238 struct snd_soc_codec *codec = wm8996->codec;
2239 int ret;
2240
2241 ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
2242 if (ret < 0)
2243 return ret;
2244
2245 return (ret & WM8996_GP1_LVL) != 0;
2246}
2247
2248static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2249{
2250 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2251 struct snd_soc_codec *codec = wm8996->codec;
2252
2253 return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2254 WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2255 (1 << WM8996_GP1_FN_SHIFT) |
2256 (1 << WM8996_GP1_DIR_SHIFT));
2257}
2258
2259static struct gpio_chip wm8996_template_chip = {
2260 .label = "wm8996",
2261 .owner = THIS_MODULE,
2262 .direction_output = wm8996_gpio_direction_out,
2263 .set = wm8996_gpio_set,
2264 .direction_input = wm8996_gpio_direction_in,
2265 .get = wm8996_gpio_get,
2266 .can_sleep = 1,
2267};
2268
2269static void wm8996_init_gpio(struct snd_soc_codec *codec)
2270{
2271 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2272 int ret;
2273
2274 wm8996->gpio_chip = wm8996_template_chip;
2275 wm8996->gpio_chip.ngpio = 5;
2276 wm8996->gpio_chip.dev = codec->dev;
2277
2278 if (wm8996->pdata.gpio_base)
2279 wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2280 else
2281 wm8996->gpio_chip.base = -1;
2282
2283 ret = gpiochip_add(&wm8996->gpio_chip);
2284 if (ret != 0)
2285 dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
2286}
2287
2288static void wm8996_free_gpio(struct snd_soc_codec *codec)
2289{
2290 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2291 int ret;
2292
2293 ret = gpiochip_remove(&wm8996->gpio_chip);
2294 if (ret != 0)
2295 dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
2296}
2297#else
2298static void wm8996_init_gpio(struct snd_soc_codec *codec)
2299{
2300}
2301
2302static void wm8996_free_gpio(struct snd_soc_codec *codec)
2303{
2304}
2305#endif
2306
2307/**
2308 * wm8996_detect - Enable default WM8996 jack detection
2309 *
2310 * The WM8996 has advanced accessory detection support for headsets.
2311 * This function provides a default implementation which integrates
2312 * the majority of this functionality with minimal user configuration.
2313 *
2314 * This will detect headset, headphone and short circuit button and
2315 * will also detect inverted microphone ground connections and update
2316 * the polarity of the connections.
2317 */
2318int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2319 wm8996_polarity_fn polarity_cb)
2320{
2321 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2322
2323 wm8996->jack = jack;
2324 wm8996->detecting = true;
2325 wm8996->polarity_cb = polarity_cb;
2326
2327 if (wm8996->polarity_cb)
2328 wm8996->polarity_cb(codec, 0);
2329
2330 /* Clear discarge to avoid noise during detection */
2331 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2332 WM8996_MICB1_DISCH, 0);
2333 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2334 WM8996_MICB2_DISCH, 0);
2335
2336 /* LDO2 powers the microphones, SYSCLK clocks detection */
2337 snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2338 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2339
2340 /* We start off just enabling microphone detection - even a
2341 * plain headphone will trigger detection.
2342 */
2343 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2344 WM8996_MICD_ENA, WM8996_MICD_ENA);
2345
2346 /* Slowest detection rate, gives debounce for initial detection */
2347 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2348 WM8996_MICD_RATE_MASK,
2349 WM8996_MICD_RATE_MASK);
2350
2351 /* Enable interrupts and we're off */
2352 snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
Mark Brown0b684cc2011-09-04 07:50:31 -07002353 WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01002354
2355 return 0;
2356}
2357EXPORT_SYMBOL_GPL(wm8996_detect);
2358
Mark Brown0b684cc2011-09-04 07:50:31 -07002359static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
2360{
2361 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2362 int val, reg, report;
2363
2364 /* Assume headphone in error conditions; we need to report
2365 * something or we stall our state machine.
2366 */
2367 report = SND_JACK_HEADPHONE;
2368
2369 reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
2370 if (reg < 0) {
2371 dev_err(codec->dev, "Failed to read HPDET status\n");
2372 goto out;
2373 }
2374
2375 if (!(reg & WM8996_HP_DONE)) {
2376 dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
2377 goto out;
2378 }
2379
2380 val = reg & WM8996_HP_LVL_MASK;
2381
2382 dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
2383
2384 /* If we've got high enough impedence then report as line,
2385 * otherwise assume headphone.
2386 */
2387 if (val >= 126)
2388 report = SND_JACK_LINEOUT;
2389 else
2390 report = SND_JACK_HEADPHONE;
2391
2392out:
2393 if (wm8996->jack_mic)
2394 report |= SND_JACK_MICROPHONE;
2395
2396 snd_soc_jack_report(wm8996->jack, report,
2397 SND_JACK_LINEOUT | SND_JACK_HEADSET);
2398
2399 wm8996->detecting = false;
2400
2401 /* If the output isn't running re-clamp it */
2402 if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
2403 (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
2404 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2405 WM8996_HPOUT1L_RMV_SHORT |
2406 WM8996_HPOUT1R_RMV_SHORT, 0);
2407
2408 /* Go back to looking at the microphone */
2409 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2410 WM8996_JD_MODE_MASK, 0);
2411 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
2412 WM8996_MICD_ENA);
2413
2414 snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
2415 snd_soc_dapm_sync(&codec->dapm);
2416}
2417
2418static void wm8996_hpdet_start(struct snd_soc_codec *codec)
2419{
2420 /* Unclamp the output, we can't measure while we're shorting it */
2421 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2422 WM8996_HPOUT1L_RMV_SHORT |
2423 WM8996_HPOUT1R_RMV_SHORT,
2424 WM8996_HPOUT1L_RMV_SHORT |
2425 WM8996_HPOUT1R_RMV_SHORT);
2426
2427 /* We need bandgap for HPDET */
2428 snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
2429 snd_soc_dapm_sync(&codec->dapm);
2430
2431 /* Go into headphone detect left mode */
2432 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
2433 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2434 WM8996_JD_MODE_MASK, 1);
2435
2436 /* Trigger a measurement */
2437 snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
2438 WM8996_HP_POLL, WM8996_HP_POLL);
2439}
2440
Mark Browna9ba6152011-06-24 12:10:44 +01002441static void wm8996_micd(struct snd_soc_codec *codec)
2442{
2443 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2444 int val, reg;
2445
2446 val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2447
2448 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2449
2450 if (!(val & WM8996_MICD_VALID)) {
2451 dev_warn(codec->dev, "Microphone detection state invalid\n");
2452 return;
2453 }
2454
2455 /* No accessory, reset everything and report removal */
2456 if (!(val & WM8996_MICD_STS)) {
2457 dev_dbg(codec->dev, "Jack removal detected\n");
2458 wm8996->jack_mic = false;
2459 wm8996->detecting = true;
2460 snd_soc_jack_report(wm8996->jack, 0,
Mark Brown0b684cc2011-09-04 07:50:31 -07002461 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2462 SND_JACK_BTN_0);
2463
Mark Browna9ba6152011-06-24 12:10:44 +01002464 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2465 WM8996_MICD_RATE_MASK,
2466 WM8996_MICD_RATE_MASK);
2467 return;
2468 }
2469
Mark Brown0b684cc2011-09-04 07:50:31 -07002470 /* If the measurement is very high we've got a microphone,
2471 * either we just detected one or if we already reported then
2472 * we've got a button release event.
Mark Browna9ba6152011-06-24 12:10:44 +01002473 */
2474 if (val & 0x400) {
Mark Brown0b684cc2011-09-04 07:50:31 -07002475 if (wm8996->detecting) {
2476 dev_dbg(codec->dev, "Microphone detected\n");
2477 wm8996->jack_mic = true;
2478 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002479
Mark Brown0b684cc2011-09-04 07:50:31 -07002480 /* Increase poll rate to give better responsiveness
2481 * for buttons */
2482 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2483 WM8996_MICD_RATE_MASK,
2484 5 << WM8996_MICD_RATE_SHIFT);
2485 } else {
2486 dev_dbg(codec->dev, "Mic button up\n");
2487 snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
2488 }
2489
2490 return;
Mark Browna9ba6152011-06-24 12:10:44 +01002491 }
2492
2493 /* If we detected a lower impedence during initial startup
2494 * then we probably have the wrong polarity, flip it. Don't
2495 * do this for the lowest impedences to speed up detection of
2496 * plain headphones.
2497 */
2498 if (wm8996->detecting && (val & 0x3f0)) {
2499 reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2500 reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2501 WM8996_MICD_BIAS_SRC;
2502 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2503 WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2504 WM8996_MICD_BIAS_SRC, reg);
2505
2506 if (wm8996->polarity_cb)
2507 wm8996->polarity_cb(codec,
2508 (reg & WM8996_MICD_SRC) != 0);
2509
2510 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2511 (reg & WM8996_MICD_SRC) != 0);
2512
2513 return;
2514 }
2515
2516 /* Don't distinguish between buttons, just report any low
2517 * impedence as BTN_0.
2518 */
2519 if (val & 0x3fc) {
2520 if (wm8996->jack_mic) {
2521 dev_dbg(codec->dev, "Mic button detected\n");
Mark Brown0b684cc2011-09-04 07:50:31 -07002522 snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
Mark Browna9ba6152011-06-24 12:10:44 +01002523 SND_JACK_BTN_0);
Mark Brown0b684cc2011-09-04 07:50:31 -07002524 } else if (wm8996->detecting) {
2525 dev_dbg(codec->dev, "Headphone detected\n");
2526 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002527
2528 /* Increase the detection rate a bit for
2529 * responsiveness.
2530 */
2531 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2532 WM8996_MICD_RATE_MASK,
2533 7 << WM8996_MICD_RATE_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002534 }
2535 }
2536}
2537
2538static irqreturn_t wm8996_irq(int irq, void *data)
2539{
2540 struct snd_soc_codec *codec = data;
2541 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2542 int irq_val;
2543
2544 irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2545 if (irq_val < 0) {
2546 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2547 irq_val);
2548 return IRQ_NONE;
2549 }
2550 irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2551
Mark Brown2fde6e82011-08-20 19:28:59 +01002552 if (!irq_val)
2553 return IRQ_NONE;
2554
Mark Brown84497092011-07-20 13:49:58 +01002555 snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
2556
Mark Browna9ba6152011-06-24 12:10:44 +01002557 if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2558 dev_dbg(codec->dev, "DC servo IRQ\n");
2559 complete(&wm8996->dcs_done);
2560 }
2561
2562 if (irq_val & WM8996_FIFOS_ERR_EINT)
2563 dev_err(codec->dev, "Digital core FIFO error\n");
2564
2565 if (irq_val & WM8996_FLL_LOCK_EINT) {
2566 dev_dbg(codec->dev, "FLL locked\n");
2567 complete(&wm8996->fll_lock);
2568 }
2569
2570 if (irq_val & WM8996_MICD_EINT)
2571 wm8996_micd(codec);
2572
Mark Brown0b684cc2011-09-04 07:50:31 -07002573 if (irq_val & WM8996_HP_DONE_EINT)
2574 wm8996_hpdet_irq(codec);
2575
Mark Brown2fde6e82011-08-20 19:28:59 +01002576 return IRQ_HANDLED;
Mark Browna9ba6152011-06-24 12:10:44 +01002577}
2578
2579static irqreturn_t wm8996_edge_irq(int irq, void *data)
2580{
2581 irqreturn_t ret = IRQ_NONE;
2582 irqreturn_t val;
2583
2584 do {
2585 val = wm8996_irq(irq, data);
2586 if (val != IRQ_NONE)
2587 ret = val;
2588 } while (val != IRQ_NONE);
2589
2590 return ret;
2591}
2592
2593static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2594{
2595 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2596 struct wm8996_pdata *pdata = &wm8996->pdata;
2597
2598 struct snd_kcontrol_new controls[] = {
2599 SOC_ENUM_EXT("DSP1 EQ Mode",
2600 wm8996->retune_mobile_enum,
2601 wm8996_get_retune_mobile_enum,
2602 wm8996_put_retune_mobile_enum),
2603 SOC_ENUM_EXT("DSP2 EQ Mode",
2604 wm8996->retune_mobile_enum,
2605 wm8996_get_retune_mobile_enum,
2606 wm8996_put_retune_mobile_enum),
2607 };
2608 int ret, i, j;
2609 const char **t;
2610
2611 /* We need an array of texts for the enum API but the number
2612 * of texts is likely to be less than the number of
2613 * configurations due to the sample rate dependency of the
2614 * configurations. */
2615 wm8996->num_retune_mobile_texts = 0;
2616 wm8996->retune_mobile_texts = NULL;
2617 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2618 for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2619 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2620 wm8996->retune_mobile_texts[j]) == 0)
2621 break;
2622 }
2623
2624 if (j != wm8996->num_retune_mobile_texts)
2625 continue;
2626
2627 /* Expand the array... */
2628 t = krealloc(wm8996->retune_mobile_texts,
2629 sizeof(char *) *
2630 (wm8996->num_retune_mobile_texts + 1),
2631 GFP_KERNEL);
2632 if (t == NULL)
2633 continue;
2634
2635 /* ...store the new entry... */
2636 t[wm8996->num_retune_mobile_texts] =
2637 pdata->retune_mobile_cfgs[i].name;
2638
2639 /* ...and remember the new version. */
2640 wm8996->num_retune_mobile_texts++;
2641 wm8996->retune_mobile_texts = t;
2642 }
2643
2644 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2645 wm8996->num_retune_mobile_texts);
2646
2647 wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
2648 wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2649
2650 ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
2651 if (ret != 0)
2652 dev_err(codec->dev,
2653 "Failed to add ReTune Mobile controls: %d\n", ret);
2654}
2655
2656static int wm8996_probe(struct snd_soc_codec *codec)
2657{
2658 int ret;
2659 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2660 struct i2c_client *i2c = to_i2c_client(codec->dev);
2661 struct snd_soc_dapm_context *dapm = &codec->dapm;
2662 int i, irq_flags;
2663
2664 wm8996->codec = codec;
2665
2666 init_completion(&wm8996->dcs_done);
2667 init_completion(&wm8996->fll_lock);
2668
2669 dapm->idle_bias_off = true;
2670 dapm->bias_level = SND_SOC_BIAS_OFF;
2671
2672 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
2673 if (ret != 0) {
2674 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2675 goto err;
2676 }
2677
2678 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
2679 wm8996->supplies[i].supply = wm8996_supply_names[i];
2680
2681 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8996->supplies),
2682 wm8996->supplies);
2683 if (ret != 0) {
2684 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
2685 goto err;
2686 }
2687
2688 wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2689 wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2690 wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
Mark Brownc83495a2011-09-11 10:05:18 +01002691
2692 wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
2693 if (IS_ERR(wm8996->cpvdd)) {
2694 ret = PTR_ERR(wm8996->cpvdd);
2695 dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
2696 goto err_get;
2697 }
Mark Browna9ba6152011-06-24 12:10:44 +01002698
2699 /* This should really be moved into the regulator core */
2700 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2701 ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2702 &wm8996->disable_nb[i]);
2703 if (ret != 0) {
2704 dev_err(codec->dev,
2705 "Failed to register regulator notifier: %d\n",
2706 ret);
2707 }
2708 }
2709
2710 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
2711 wm8996->supplies);
2712 if (ret != 0) {
2713 dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
Mark Brownc83495a2011-09-11 10:05:18 +01002714 goto err_cpvdd;
Mark Browna9ba6152011-06-24 12:10:44 +01002715 }
2716
2717 if (wm8996->pdata.ldo_ena >= 0) {
2718 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
2719 msleep(5);
2720 }
2721
2722 ret = snd_soc_read(codec, WM8996_SOFTWARE_RESET);
2723 if (ret < 0) {
2724 dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
2725 goto err_enable;
2726 }
2727 if (ret != 0x8915) {
2728 dev_err(codec->dev, "Device is not a WM8996, ID %x\n", ret);
2729 ret = -EINVAL;
2730 goto err_enable;
2731 }
2732
2733 ret = snd_soc_read(codec, WM8996_CHIP_REVISION);
2734 if (ret < 0) {
2735 dev_err(codec->dev, "Failed to read device revision: %d\n",
2736 ret);
2737 goto err_enable;
2738 }
2739
2740 dev_info(codec->dev, "revision %c\n",
2741 (ret & WM8996_CHIP_REV_MASK) + 'A');
2742
2743 if (wm8996->pdata.ldo_ena >= 0) {
2744 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
2745 } else {
2746 ret = wm8996_reset(codec);
2747 if (ret < 0) {
2748 dev_err(codec->dev, "Failed to issue reset\n");
2749 goto err_enable;
2750 }
2751 }
2752
2753 codec->cache_only = true;
2754
2755 /* Apply platform data settings */
2756 snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
2757 WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2758 wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2759 wm8996->pdata.inr_mode);
2760
2761 for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2762 if (!wm8996->pdata.gpio_default[i])
2763 continue;
2764
2765 snd_soc_write(codec, WM8996_GPIO_1 + i,
2766 wm8996->pdata.gpio_default[i] & 0xffff);
2767 }
2768
2769 if (wm8996->pdata.spkmute_seq)
2770 snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2771 WM8996_SPK_MUTE_ENDIAN |
2772 WM8996_SPK_MUTE_SEQ1_MASK,
2773 wm8996->pdata.spkmute_seq);
2774
2775 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2776 WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2777 WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2778
2779 /* Latch volume update bits */
2780 snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
2781 WM8996_IN1_VU, WM8996_IN1_VU);
2782 snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
2783 WM8996_IN1_VU, WM8996_IN1_VU);
2784
2785 snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
2786 WM8996_DAC1_VU, WM8996_DAC1_VU);
2787 snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
2788 WM8996_DAC1_VU, WM8996_DAC1_VU);
2789 snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
2790 WM8996_DAC2_VU, WM8996_DAC2_VU);
2791 snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
2792 WM8996_DAC2_VU, WM8996_DAC2_VU);
2793
2794 snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
2795 WM8996_DAC1_VU, WM8996_DAC1_VU);
2796 snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
2797 WM8996_DAC1_VU, WM8996_DAC1_VU);
2798 snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
2799 WM8996_DAC2_VU, WM8996_DAC2_VU);
2800 snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
2801 WM8996_DAC2_VU, WM8996_DAC2_VU);
2802
2803 snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
2804 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2805 snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
2806 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2807 snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
2808 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2809 snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
2810 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2811
2812 snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
2813 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2814 snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
2815 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2816 snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
2817 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2818 snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
2819 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2820
2821 /* No support currently for the underclocked TDM modes and
2822 * pick a default TDM layout with each channel pair working with
2823 * slots 0 and 1. */
2824 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2825 WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2826 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2827 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2828 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2829 WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2830 WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2831 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2832 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2833 WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2834 WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2835 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2836 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2837 WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2838 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2839 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2840 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2841 WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2842 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2843 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2844 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2845 WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2846 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2847 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2848
2849 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2850 WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2851 WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2852 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2853 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2854 WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2855 WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2856 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2857
2858 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2859 WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2860 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2861 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2862 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2863 WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2864 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2865 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2866 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2867 WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2868 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2869 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2870 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2871 WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2872 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2873 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2874 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2875 WM8996_AIF1TX_CHAN4_SLOTS_MASK |
2876 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2877 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2878 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
2879 WM8996_AIF1TX_CHAN5_SLOTS_MASK |
2880 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2881 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2882
2883 snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
2884 WM8996_AIF2TX_CHAN0_SLOTS_MASK |
2885 WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
2886 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2887 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2888 WM8996_AIF2TX_CHAN1_SLOTS_MASK |
2889 WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
2890 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2891
2892 if (wm8996->pdata.num_retune_mobile_cfgs)
2893 wm8996_retune_mobile_pdata(codec);
2894 else
2895 snd_soc_add_controls(codec, wm8996_eq_controls,
2896 ARRAY_SIZE(wm8996_eq_controls));
2897
2898 /* If the TX LRCLK pins are not in LRCLK mode configure the
2899 * AIFs to source their clocks from the RX LRCLKs.
2900 */
2901 if ((snd_soc_read(codec, WM8996_GPIO_1)))
2902 snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
2903 WM8996_AIF1TX_LRCLK_MODE,
2904 WM8996_AIF1TX_LRCLK_MODE);
2905
2906 if ((snd_soc_read(codec, WM8996_GPIO_2)))
2907 snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
2908 WM8996_AIF2TX_LRCLK_MODE,
2909 WM8996_AIF2TX_LRCLK_MODE);
2910
2911 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2912
2913 wm8996_init_gpio(codec);
2914
2915 if (i2c->irq) {
2916 if (wm8996->pdata.irq_flags)
2917 irq_flags = wm8996->pdata.irq_flags;
2918 else
2919 irq_flags = IRQF_TRIGGER_LOW;
2920
2921 irq_flags |= IRQF_ONESHOT;
2922
2923 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2924 ret = request_threaded_irq(i2c->irq, NULL,
2925 wm8996_edge_irq,
2926 irq_flags, "wm8996", codec);
2927 else
2928 ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
2929 irq_flags, "wm8996", codec);
2930
2931 if (ret == 0) {
2932 /* Unmask the interrupt */
2933 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2934 WM8996_IM_IRQ, 0);
2935
2936 /* Enable error reporting and DC servo status */
2937 snd_soc_update_bits(codec,
2938 WM8996_INTERRUPT_STATUS_2_MASK,
2939 WM8996_IM_DCS_DONE_23_EINT |
2940 WM8996_IM_DCS_DONE_01_EINT |
2941 WM8996_IM_FLL_LOCK_EINT |
2942 WM8996_IM_FIFOS_ERR_EINT,
2943 0);
2944 } else {
2945 dev_err(codec->dev, "Failed to request IRQ: %d\n",
2946 ret);
2947 }
2948 }
2949
2950 return 0;
2951
2952err_enable:
2953 if (wm8996->pdata.ldo_ena >= 0)
2954 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
2955
2956 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
Mark Brownc83495a2011-09-11 10:05:18 +01002957err_cpvdd:
2958 regulator_put(wm8996->cpvdd);
Mark Browna9ba6152011-06-24 12:10:44 +01002959err_get:
2960 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2961err:
2962 return ret;
2963}
2964
2965static int wm8996_remove(struct snd_soc_codec *codec)
2966{
2967 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2968 struct i2c_client *i2c = to_i2c_client(codec->dev);
2969 int i;
2970
2971 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2972 WM8996_IM_IRQ, WM8996_IM_IRQ);
2973
2974 if (i2c->irq)
2975 free_irq(i2c->irq, codec);
2976
2977 wm8996_free_gpio(codec);
2978
2979 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
2980 regulator_unregister_notifier(wm8996->supplies[i].consumer,
2981 &wm8996->disable_nb[i]);
Mark Brownc83495a2011-09-11 10:05:18 +01002982 regulator_put(wm8996->cpvdd);
Mark Browna9ba6152011-06-24 12:10:44 +01002983 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2984
2985 return 0;
2986}
2987
2988static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
2989 .probe = wm8996_probe,
2990 .remove = wm8996_remove,
2991 .set_bias_level = wm8996_set_bias_level,
2992 .seq_notifier = wm8996_seq_notifier,
2993 .reg_cache_size = WM8996_MAX_REGISTER + 1,
2994 .reg_word_size = sizeof(u16),
2995 .reg_cache_default = wm8996_reg,
2996 .volatile_register = wm8996_volatile_register,
2997 .readable_register = wm8996_readable_register,
2998 .compress_type = SND_SOC_RBTREE_COMPRESSION,
2999 .controls = wm8996_snd_controls,
3000 .num_controls = ARRAY_SIZE(wm8996_snd_controls),
3001 .dapm_widgets = wm8996_dapm_widgets,
3002 .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
3003 .dapm_routes = wm8996_dapm_routes,
3004 .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
3005 .set_pll = wm8996_set_fll,
3006};
3007
3008#define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
3009 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
3010#define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
3011 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
3012 SNDRV_PCM_FMTBIT_S32_LE)
3013
3014static struct snd_soc_dai_ops wm8996_dai_ops = {
3015 .set_fmt = wm8996_set_fmt,
3016 .hw_params = wm8996_hw_params,
3017 .set_sysclk = wm8996_set_sysclk,
3018};
3019
3020static struct snd_soc_dai_driver wm8996_dai[] = {
3021 {
3022 .name = "wm8996-aif1",
3023 .playback = {
3024 .stream_name = "AIF1 Playback",
3025 .channels_min = 1,
3026 .channels_max = 6,
3027 .rates = WM8996_RATES,
3028 .formats = WM8996_FORMATS,
3029 },
3030 .capture = {
3031 .stream_name = "AIF1 Capture",
3032 .channels_min = 1,
3033 .channels_max = 6,
3034 .rates = WM8996_RATES,
3035 .formats = WM8996_FORMATS,
3036 },
3037 .ops = &wm8996_dai_ops,
3038 },
3039 {
3040 .name = "wm8996-aif2",
3041 .playback = {
3042 .stream_name = "AIF2 Playback",
3043 .channels_min = 1,
3044 .channels_max = 2,
3045 .rates = WM8996_RATES,
3046 .formats = WM8996_FORMATS,
3047 },
3048 .capture = {
3049 .stream_name = "AIF2 Capture",
3050 .channels_min = 1,
3051 .channels_max = 2,
3052 .rates = WM8996_RATES,
3053 .formats = WM8996_FORMATS,
3054 },
3055 .ops = &wm8996_dai_ops,
3056 },
3057};
3058
3059static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
3060 const struct i2c_device_id *id)
3061{
3062 struct wm8996_priv *wm8996;
3063 int ret;
3064
3065 wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
3066 if (wm8996 == NULL)
3067 return -ENOMEM;
3068
3069 i2c_set_clientdata(i2c, wm8996);
3070
3071 if (dev_get_platdata(&i2c->dev))
3072 memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
3073 sizeof(wm8996->pdata));
3074
3075 if (wm8996->pdata.ldo_ena > 0) {
3076 ret = gpio_request_one(wm8996->pdata.ldo_ena,
3077 GPIOF_OUT_INIT_LOW, "WM8996 ENA");
3078 if (ret < 0) {
3079 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
3080 wm8996->pdata.ldo_ena, ret);
3081 goto err;
3082 }
3083 }
3084
3085 ret = snd_soc_register_codec(&i2c->dev,
3086 &soc_codec_dev_wm8996, wm8996_dai,
3087 ARRAY_SIZE(wm8996_dai));
3088 if (ret < 0)
3089 goto err_gpio;
3090
3091 return ret;
3092
3093err_gpio:
3094 if (wm8996->pdata.ldo_ena > 0)
3095 gpio_free(wm8996->pdata.ldo_ena);
3096err:
3097 kfree(wm8996);
3098
3099 return ret;
3100}
3101
3102static __devexit int wm8996_i2c_remove(struct i2c_client *client)
3103{
3104 struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
3105
3106 snd_soc_unregister_codec(&client->dev);
3107 if (wm8996->pdata.ldo_ena > 0)
3108 gpio_free(wm8996->pdata.ldo_ena);
3109 kfree(i2c_get_clientdata(client));
3110 return 0;
3111}
3112
3113static const struct i2c_device_id wm8996_i2c_id[] = {
3114 { "wm8996", 0 },
3115 { }
3116};
3117MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3118
3119static struct i2c_driver wm8996_i2c_driver = {
3120 .driver = {
3121 .name = "wm8996",
3122 .owner = THIS_MODULE,
3123 },
3124 .probe = wm8996_i2c_probe,
3125 .remove = __devexit_p(wm8996_i2c_remove),
3126 .id_table = wm8996_i2c_id,
3127};
3128
3129static int __init wm8996_modinit(void)
3130{
3131 int ret;
3132
3133 ret = i2c_add_driver(&wm8996_i2c_driver);
3134 if (ret != 0) {
3135 printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
3136 ret);
3137 }
3138
3139 return ret;
3140}
3141module_init(wm8996_modinit);
3142
3143static void __exit wm8996_exit(void)
3144{
3145 i2c_del_driver(&wm8996_i2c_driver);
3146}
3147module_exit(wm8996_exit);
3148
3149MODULE_DESCRIPTION("ASoC WM8996 driver");
3150MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3151MODULE_LICENSE("GPL");