blob: 71e07fb69302f7448f2f750e833181e4b277dcb6 [file] [log] [blame]
Greg Ungerer2fba4f02009-04-27 15:38:03 +10001/*
Philippe De Muyter03cbc3852010-08-19 19:04:58 +02002 * intc-2.c
3 *
Philippe De Muyter88513382010-09-01 15:23:28 +02004 * General interrupt controller code for the many ColdFire cores that use
5 * interrupt controllers with 63 interrupt sources, organized as 56 fully-
6 * programmable + 7 fixed-level interrupt sources. This includes the 523x
7 * family, the 5270, 5271, 5274, 5275, and the 528x family which have two such
8 * controllers, and the 547x and 548x families which have only one of them.
Greg Ungerer2fba4f02009-04-27 15:38:03 +10009 *
10 * (C) Copyright 2009, Greg Ungerer <gerg@snapgear.com>
11 *
12 * This file is subject to the terms and conditions of the GNU General Public
13 * License. See the file COPYING in the main directory of this archive
14 * for more details.
15 */
16
17#include <linux/types.h>
18#include <linux/init.h>
19#include <linux/kernel.h>
20#include <linux/interrupt.h>
21#include <linux/irq.h>
22#include <linux/io.h>
23#include <asm/coldfire.h>
24#include <asm/mcfsim.h>
25#include <asm/traps.h>
26
27/*
Philippe De Muyter88513382010-09-01 15:23:28 +020028 * Bit definitions for the ICR family of registers.
Greg Ungerer2fba4f02009-04-27 15:38:03 +100029 */
Philippe De Muyter88513382010-09-01 15:23:28 +020030#define MCFSIM_ICR_LEVEL(l) ((l)<<3) /* Level l intr */
31#define MCFSIM_ICR_PRI(p) (p) /* Priority p intr */
32
33/*
34 * Each vector needs a unique priority and level associated with it.
35 * We don't really care so much what they are, we don't rely on the
36 * traditional priority interrupt scheme of the m68k/ColdFire.
37 */
38static u8 intc_intpri = MCFSIM_ICR_LEVEL(6) | MCFSIM_ICR_PRI(6);
39
40#ifdef MCFICM_INTC1
41#define NR_VECS 128
42#else
43#define NR_VECS 64
44#endif
Greg Ungerer2fba4f02009-04-27 15:38:03 +100045
Thomas Gleixner0bc0f3a2011-02-06 23:39:14 +000046static void intc_irq_mask(struct irq_data *d)
Greg Ungerer2fba4f02009-04-27 15:38:03 +100047{
Thomas Gleixner0bc0f3a2011-02-06 23:39:14 +000048 unsigned int irq = d->irq;
49
Philippe De Muyter88513382010-09-01 15:23:28 +020050 if ((irq >= MCFINT_VECBASE) && (irq <= MCFINT_VECBASE + NR_VECS)) {
Greg Ungerer2fba4f02009-04-27 15:38:03 +100051 unsigned long imraddr;
52 u32 val, imrbit;
53
54 irq -= MCFINT_VECBASE;
55 imraddr = MCF_IPSBAR;
Philippe De Muyter88513382010-09-01 15:23:28 +020056#ifdef MCFICM_INTC1
Greg Ungerer2fba4f02009-04-27 15:38:03 +100057 imraddr += (irq & 0x40) ? MCFICM_INTC1 : MCFICM_INTC0;
Philippe De Muyter88513382010-09-01 15:23:28 +020058#else
59 imraddr += MCFICM_INTC0;
60#endif
Greg Ungerer2fba4f02009-04-27 15:38:03 +100061 imraddr += (irq & 0x20) ? MCFINTC_IMRH : MCFINTC_IMRL;
62 imrbit = 0x1 << (irq & 0x1f);
63
64 val = __raw_readl(imraddr);
65 __raw_writel(val | imrbit, imraddr);
66 }
67}
68
Thomas Gleixner0bc0f3a2011-02-06 23:39:14 +000069static void intc_irq_unmask(struct irq_data *d)
Greg Ungerer2fba4f02009-04-27 15:38:03 +100070{
Thomas Gleixner0bc0f3a2011-02-06 23:39:14 +000071 unsigned int irq = d->irq;
72
Philippe De Muyter88513382010-09-01 15:23:28 +020073 if ((irq >= MCFINT_VECBASE) && (irq <= MCFINT_VECBASE + NR_VECS)) {
Greg Ungerer2fba4f02009-04-27 15:38:03 +100074 unsigned long intaddr, imraddr, icraddr;
75 u32 val, imrbit;
76
77 irq -= MCFINT_VECBASE;
78 intaddr = MCF_IPSBAR;
Philippe De Muyter88513382010-09-01 15:23:28 +020079#ifdef MCFICM_INTC1
Greg Ungerer2fba4f02009-04-27 15:38:03 +100080 intaddr += (irq & 0x40) ? MCFICM_INTC1 : MCFICM_INTC0;
Philippe De Muyter88513382010-09-01 15:23:28 +020081#else
82 intaddr += MCFICM_INTC0;
83#endif
Greg Ungerer2fba4f02009-04-27 15:38:03 +100084 imraddr = intaddr + ((irq & 0x20) ? MCFINTC_IMRH : MCFINTC_IMRL);
85 icraddr = intaddr + MCFINTC_ICR0 + (irq & 0x3f);
86 imrbit = 0x1 << (irq & 0x1f);
87
88 /* Don't set the "maskall" bit! */
89 if ((irq & 0x20) == 0)
90 imrbit |= 0x1;
91
92 if (__raw_readb(icraddr) == 0)
93 __raw_writeb(intc_intpri--, icraddr);
94
95 val = __raw_readl(imraddr);
96 __raw_writel(val & ~imrbit, imraddr);
97 }
98}
99
Thomas Gleixner0bc0f3a2011-02-06 23:39:14 +0000100static int intc_irq_set_type(struct irq_data *d, unsigned int type)
Greg Ungerer04570b42010-09-09 17:12:53 +1000101{
102 return 0;
103}
104
Greg Ungerer2fba4f02009-04-27 15:38:03 +1000105static struct irq_chip intc_irq_chip = {
106 .name = "CF-INTC",
Thomas Gleixner0bc0f3a2011-02-06 23:39:14 +0000107 .irq_mask = intc_irq_mask,
108 .irq_unmask = intc_irq_unmask,
109 .irq_set_type = intc_irq_set_type,
Greg Ungerer2fba4f02009-04-27 15:38:03 +1000110};
111
112void __init init_IRQ(void)
113{
114 int irq;
115
116 init_vectors();
117
118 /* Mask all interrupt sources */
119 __raw_writel(0x1, MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_IMRL);
Philippe De Muyter88513382010-09-01 15:23:28 +0200120#ifdef MCFICM_INTC1
Greg Ungerer2fba4f02009-04-27 15:38:03 +1000121 __raw_writel(0x1, MCF_IPSBAR + MCFICM_INTC1 + MCFINTC_IMRL);
Philippe De Muyter88513382010-09-01 15:23:28 +0200122#endif
Greg Ungerer2fba4f02009-04-27 15:38:03 +1000123
124 for (irq = 0; (irq < NR_IRQS); irq++) {
Greg Ungerer04570b42010-09-09 17:12:53 +1000125 set_irq_chip(irq, &intc_irq_chip);
126 set_irq_type(irq, IRQ_TYPE_LEVEL_HIGH);
127 set_irq_handler(irq, handle_level_irq);
Greg Ungerer2fba4f02009-04-27 15:38:03 +1000128 }
129}
130