blob: 3d53a09da5a12da22f2697c9a22b7dfb49daaff0 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2400pci
23 Abstract: rt2400pci device specific routines.
24 Supported chipsets: RT2460.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070035
36#include "rt2x00.h"
Gabor Juhos69a2bac2013-03-29 15:52:27 +010037#include "rt2x00mmio.h"
Ivo van Doorn95ea3622007-09-25 17:57:13 -070038#include "rt2x00pci.h"
39#include "rt2400pci.h"
40
41/*
42 * Register access.
43 * All access to the CSR registers will go through the methods
Gabor Juhos172c5912013-04-05 08:27:01 +020044 * rt2x00mmio_register_read and rt2x00mmio_register_write.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070045 * BBP and RF register require indirect register access,
46 * and use the CSR registers BBPCSR and RFCSR to achieve this.
47 * These indirect registers work with busy bits,
48 * and we will try maximal REGISTER_BUSY_COUNT times to access
49 * the register while taking a REGISTER_BUSY_DELAY us delay
Mark Einonf5a99872011-01-30 13:22:03 +010050 * between each attempt. When the busy bit is still set at that time,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070051 * the access attempt is considered to have failed,
52 * and we will print an error.
53 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010054#define WAIT_FOR_BBP(__dev, __reg) \
Gabor Juhos172c5912013-04-05 08:27:01 +020055 rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010056#define WAIT_FOR_RF(__dev, __reg) \
Gabor Juhos172c5912013-04-05 08:27:01 +020057 rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
Ivo van Doorn95ea3622007-09-25 17:57:13 -070058
Adam Baker0e14f6d2007-10-27 13:41:25 +020059static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070060 const unsigned int word, const u8 value)
61{
62 u32 reg;
63
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010064 mutex_lock(&rt2x00dev->csr_mutex);
65
Ivo van Doorn95ea3622007-09-25 17:57:13 -070066 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010067 * Wait until the BBP becomes available, afterwards we
68 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070069 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010070 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
71 reg = 0;
72 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
73 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
74 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
75 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070076
Gabor Juhos172c5912013-04-05 08:27:01 +020077 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010078 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010079
80 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070081}
82
Adam Baker0e14f6d2007-10-27 13:41:25 +020083static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070084 const unsigned int word, u8 *value)
85{
86 u32 reg;
87
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010088 mutex_lock(&rt2x00dev->csr_mutex);
89
Ivo van Doorn95ea3622007-09-25 17:57:13 -070090 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010091 * Wait until the BBP becomes available, afterwards we
92 * can safely write the read request into the register.
93 * After the data has been written, we wait until hardware
94 * returns the correct value, if at any time the register
95 * doesn't become available in time, reg will be 0xffffffff
96 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070097 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010098 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
101 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
102 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700103
Gabor Juhos172c5912013-04-05 08:27:01 +0200104 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700105
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100106 WAIT_FOR_BBP(rt2x00dev, &reg);
107 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700108
109 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100110
111 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112}
113
Adam Baker0e14f6d2007-10-27 13:41:25 +0200114static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700115 const unsigned int word, const u32 value)
116{
117 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700118
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100119 mutex_lock(&rt2x00dev->csr_mutex);
120
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100121 /*
122 * Wait until the RF becomes available, afterwards we
123 * can safely write the new data into the register.
124 */
125 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
126 reg = 0;
127 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
128 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
129 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
130 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
131
Gabor Juhos172c5912013-04-05 08:27:01 +0200132 rt2x00mmio_register_write(rt2x00dev, RFCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100133 rt2x00_rf_write(rt2x00dev, word, value);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700134 }
135
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100136 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700137}
138
139static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
140{
141 struct rt2x00_dev *rt2x00dev = eeprom->data;
142 u32 reg;
143
Gabor Juhos172c5912013-04-05 08:27:01 +0200144 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700145
146 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
147 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
148 eeprom->reg_data_clock =
149 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
150 eeprom->reg_chip_select =
151 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
152}
153
154static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
155{
156 struct rt2x00_dev *rt2x00dev = eeprom->data;
157 u32 reg = 0;
158
159 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
160 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
161 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
162 !!eeprom->reg_data_clock);
163 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
164 !!eeprom->reg_chip_select);
165
Gabor Juhos172c5912013-04-05 08:27:01 +0200166 rt2x00mmio_register_write(rt2x00dev, CSR21, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700167}
168
169#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700170static const struct rt2x00debug rt2400pci_rt2x00debug = {
171 .owner = THIS_MODULE,
172 .csr = {
Gabor Juhos172c5912013-04-05 08:27:01 +0200173 .read = rt2x00mmio_register_read,
174 .write = rt2x00mmio_register_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100175 .flags = RT2X00DEBUGFS_OFFSET,
176 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700177 .word_size = sizeof(u32),
178 .word_count = CSR_REG_SIZE / sizeof(u32),
179 },
180 .eeprom = {
181 .read = rt2x00_eeprom_read,
182 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100183 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700184 .word_size = sizeof(u16),
185 .word_count = EEPROM_SIZE / sizeof(u16),
186 },
187 .bbp = {
188 .read = rt2400pci_bbp_read,
189 .write = rt2400pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100190 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700191 .word_size = sizeof(u8),
192 .word_count = BBP_SIZE / sizeof(u8),
193 },
194 .rf = {
195 .read = rt2x00_rf_read,
196 .write = rt2400pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100197 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700198 .word_size = sizeof(u32),
199 .word_count = RF_SIZE / sizeof(u32),
200 },
201};
202#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
203
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700204static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
205{
206 u32 reg;
207
Gabor Juhos172c5912013-04-05 08:27:01 +0200208 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +0200209 return rt2x00_get_field32(reg, GPIOCSR_VAL0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700210}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700211
Ivo van Doorn771fd562008-09-08 19:07:15 +0200212#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200213static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100214 enum led_brightness brightness)
215{
216 struct rt2x00_led *led =
217 container_of(led_cdev, struct rt2x00_led, led_dev);
218 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100219 u32 reg;
220
Gabor Juhos172c5912013-04-05 08:27:01 +0200221 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100222
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200223 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100224 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200225 else if (led->type == LED_TYPE_ACTIVITY)
226 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100227
Gabor Juhos172c5912013-04-05 08:27:01 +0200228 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100229}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200230
231static int rt2400pci_blink_set(struct led_classdev *led_cdev,
232 unsigned long *delay_on,
233 unsigned long *delay_off)
234{
235 struct rt2x00_led *led =
236 container_of(led_cdev, struct rt2x00_led, led_dev);
237 u32 reg;
238
Gabor Juhos172c5912013-04-05 08:27:01 +0200239 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200240 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
241 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
Gabor Juhos172c5912013-04-05 08:27:01 +0200242 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200243
244 return 0;
245}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200246
247static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
248 struct rt2x00_led *led,
249 enum led_type type)
250{
251 led->rt2x00dev = rt2x00dev;
252 led->type = type;
253 led->led_dev.brightness_set = rt2400pci_brightness_set;
254 led->led_dev.blink_set = rt2400pci_blink_set;
255 led->flags = LED_INITIALIZED;
256}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200257#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100258
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700259/*
260 * Configuration handlers.
261 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100262static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
263 const unsigned int filter_flags)
264{
265 u32 reg;
266
267 /*
268 * Start configuration steps.
269 * Note that the version error will always be dropped
270 * since there is no filter for it at this time.
271 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200272 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100273 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
274 !(filter_flags & FIF_FCSFAIL));
275 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
276 !(filter_flags & FIF_PLCPFAIL));
277 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
278 !(filter_flags & FIF_CONTROL));
279 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
280 !(filter_flags & FIF_PROMISC_IN_BSS));
281 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200282 !(filter_flags & FIF_PROMISC_IN_BSS) &&
283 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100284 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200285 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100286}
287
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100288static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
289 struct rt2x00_intf *intf,
290 struct rt2x00intf_conf *conf,
291 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700292{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100293 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700294 u32 reg;
295
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100296 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100297 /*
298 * Enable beacon config
299 */
Ivo van Doornbad13632008-11-09 20:47:00 +0100300 bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
Gabor Juhos172c5912013-04-05 08:27:01 +0200301 rt2x00mmio_register_read(rt2x00dev, BCNCSR1, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100302 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
Gabor Juhos172c5912013-04-05 08:27:01 +0200303 rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700304
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100305 /*
306 * Enable synchronisation.
307 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200308 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100309 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Gabor Juhos172c5912013-04-05 08:27:01 +0200310 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100311 }
312
313 if (flags & CONFIG_UPDATE_MAC)
Gabor Juhos172c5912013-04-05 08:27:01 +0200314 rt2x00mmio_register_multiwrite(rt2x00dev, CSR3,
315 conf->mac, sizeof(conf->mac));
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100316
317 if (flags & CONFIG_UPDATE_BSSID)
Gabor Juhos172c5912013-04-05 08:27:01 +0200318 rt2x00mmio_register_multiwrite(rt2x00dev, CSR5,
319 conf->bssid,
320 sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700321}
322
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100323static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200324 struct rt2x00lib_erp *erp,
325 u32 changed)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700326{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200327 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700328 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700329
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200330 /*
331 * When short preamble is enabled, we should set bit 0x08
332 */
Helmut Schaa02044642010-09-08 20:56:32 +0200333 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
334 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700335
Gabor Juhos172c5912013-04-05 08:27:01 +0200336 rt2x00mmio_register_read(rt2x00dev, TXCSR1, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200337 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
338 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
339 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
340 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200341 rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700342
Gabor Juhos172c5912013-04-05 08:27:01 +0200343 rt2x00mmio_register_read(rt2x00dev, ARCSR2, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200344 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
345 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
346 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
347 GET_DURATION(ACK_SIZE, 10));
Gabor Juhos172c5912013-04-05 08:27:01 +0200348 rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700349
Gabor Juhos172c5912013-04-05 08:27:01 +0200350 rt2x00mmio_register_read(rt2x00dev, ARCSR3, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200351 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
352 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
353 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
354 GET_DURATION(ACK_SIZE, 20));
Gabor Juhos172c5912013-04-05 08:27:01 +0200355 rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700356
Gabor Juhos172c5912013-04-05 08:27:01 +0200357 rt2x00mmio_register_read(rt2x00dev, ARCSR4, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200358 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
359 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
360 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
361 GET_DURATION(ACK_SIZE, 55));
Gabor Juhos172c5912013-04-05 08:27:01 +0200362 rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700363
Gabor Juhos172c5912013-04-05 08:27:01 +0200364 rt2x00mmio_register_read(rt2x00dev, ARCSR5, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200365 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
366 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
367 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
368 GET_DURATION(ACK_SIZE, 110));
Gabor Juhos172c5912013-04-05 08:27:01 +0200369 rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200370 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100371
Helmut Schaa02044642010-09-08 20:56:32 +0200372 if (changed & BSS_CHANGED_BASIC_RATES)
Gabor Juhos172c5912013-04-05 08:27:01 +0200373 rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100374
Helmut Schaa02044642010-09-08 20:56:32 +0200375 if (changed & BSS_CHANGED_ERP_SLOT) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200376 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200377 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
Gabor Juhos172c5912013-04-05 08:27:01 +0200378 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100379
Gabor Juhos172c5912013-04-05 08:27:01 +0200380 rt2x00mmio_register_read(rt2x00dev, CSR18, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200381 rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
382 rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
Gabor Juhos172c5912013-04-05 08:27:01 +0200383 rt2x00mmio_register_write(rt2x00dev, CSR18, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200384
Gabor Juhos172c5912013-04-05 08:27:01 +0200385 rt2x00mmio_register_read(rt2x00dev, CSR19, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200386 rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
387 rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
Gabor Juhos172c5912013-04-05 08:27:01 +0200388 rt2x00mmio_register_write(rt2x00dev, CSR19, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200389 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100390
Helmut Schaa02044642010-09-08 20:56:32 +0200391 if (changed & BSS_CHANGED_BEACON_INT) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200392 rt2x00mmio_register_read(rt2x00dev, CSR12, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200393 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
394 erp->beacon_int * 16);
395 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
396 erp->beacon_int * 16);
Gabor Juhos172c5912013-04-05 08:27:01 +0200397 rt2x00mmio_register_write(rt2x00dev, CSR12, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200398 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700399}
400
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100401static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
402 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700403{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100404 u8 r1;
405 u8 r4;
406
407 /*
408 * We should never come here because rt2x00lib is supposed
409 * to catch this and send us the correct antenna explicitely.
410 */
411 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
412 ant->tx == ANTENNA_SW_DIVERSITY);
413
414 rt2400pci_bbp_read(rt2x00dev, 4, &r4);
415 rt2400pci_bbp_read(rt2x00dev, 1, &r1);
416
417 /*
418 * Configure the TX antenna.
419 */
420 switch (ant->tx) {
421 case ANTENNA_HW_DIVERSITY:
422 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
423 break;
424 case ANTENNA_A:
425 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
426 break;
427 case ANTENNA_B:
428 default:
429 rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
430 break;
431 }
432
433 /*
434 * Configure the RX antenna.
435 */
436 switch (ant->rx) {
437 case ANTENNA_HW_DIVERSITY:
438 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
439 break;
440 case ANTENNA_A:
441 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
442 break;
443 case ANTENNA_B:
444 default:
445 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
446 break;
447 }
448
449 rt2400pci_bbp_write(rt2x00dev, 4, r4);
450 rt2400pci_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700451}
452
453static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200454 struct rf_channel *rf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700455{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700456 /*
457 * Switch on tuning bits.
458 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200459 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
460 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700461
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200462 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
463 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
464 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700465
466 /*
467 * RF2420 chipset don't need any additional actions.
468 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100469 if (rt2x00_rf(rt2x00dev, RF2420))
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700470 return;
471
472 /*
473 * For the RT2421 chipsets we need to write an invalid
474 * reference clock rate to activate auto_tune.
475 * After that we set the value back to the correct channel.
476 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200477 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700478 rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200479 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700480
481 msleep(1);
482
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200483 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
484 rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
485 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700486
487 msleep(1);
488
489 /*
490 * Switch off tuning bits.
491 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200492 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
493 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700494
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200495 rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
496 rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700497
498 /*
499 * Clear false CRC during channel switch.
500 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200501 rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700502}
503
504static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
505{
506 rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
507}
508
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100509static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
510 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700511{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100512 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700513
Gabor Juhos172c5912013-04-05 08:27:01 +0200514 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100515 rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
516 libconf->conf->long_frame_max_tx_count);
517 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
518 libconf->conf->short_frame_max_tx_count);
Gabor Juhos172c5912013-04-05 08:27:01 +0200519 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700520}
521
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100522static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
523 struct rt2x00lib_conf *libconf)
524{
525 enum dev_state state =
526 (libconf->conf->flags & IEEE80211_CONF_PS) ?
527 STATE_SLEEP : STATE_AWAKE;
528 u32 reg;
529
530 if (state == STATE_SLEEP) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200531 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100532 rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200533 (rt2x00dev->beacon_int - 20) * 16);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100534 rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
535 libconf->conf->listen_interval - 1);
536
537 /* We must first disable autowake before it can be enabled */
538 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200539 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100540
541 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200542 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200543 } else {
Gabor Juhos172c5912013-04-05 08:27:01 +0200544 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200545 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200546 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100547 }
548
549 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
550}
551
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700552static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100553 struct rt2x00lib_conf *libconf,
554 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700555{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100556 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200557 rt2400pci_config_channel(rt2x00dev, &libconf->rf);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100558 if (flags & IEEE80211_CONF_CHANGE_POWER)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200559 rt2400pci_config_txpower(rt2x00dev,
560 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100561 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
562 rt2400pci_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100563 if (flags & IEEE80211_CONF_CHANGE_PS)
564 rt2400pci_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700565}
566
567static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500568 const int cw_min, const int cw_max)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700569{
570 u32 reg;
571
Gabor Juhos172c5912013-04-05 08:27:01 +0200572 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500573 rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
574 rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
Gabor Juhos172c5912013-04-05 08:27:01 +0200575 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700576}
577
578/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700579 * Link tuning
580 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200581static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
582 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700583{
584 u32 reg;
585 u8 bbp;
586
587 /*
588 * Update FCS error count from register.
589 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200590 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200591 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700592
593 /*
594 * Update False CCA count from register.
595 */
596 rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200597 qual->false_cca = bbp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700598}
599
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100600static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
601 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100602{
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200603 if (qual->vgc_level_reg != vgc_level) {
604 rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
605 qual->vgc_level = vgc_level;
606 qual->vgc_level_reg = vgc_level;
607 }
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100608}
609
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100610static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
611 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700612{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100613 rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700614}
615
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100616static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
617 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700618{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700619 /*
620 * The link tuner should not run longer then 60 seconds,
621 * and should run once every 2 seconds.
622 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100623 if (count > 60 || !(count & 1))
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700624 return;
625
626 /*
627 * Base r13 link tuning on the false cca count.
628 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100629 if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
630 rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
631 else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
632 rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700633}
634
635/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100636 * Queue handlers.
637 */
638static void rt2400pci_start_queue(struct data_queue *queue)
639{
640 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
641 u32 reg;
642
643 switch (queue->qid) {
644 case QID_RX:
Gabor Juhos172c5912013-04-05 08:27:01 +0200645 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100646 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200647 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100648 break;
649 case QID_BEACON:
Gabor Juhos172c5912013-04-05 08:27:01 +0200650 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100651 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
652 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
653 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200654 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100655 break;
656 default:
657 break;
658 }
659}
660
661static void rt2400pci_kick_queue(struct data_queue *queue)
662{
663 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
664 u32 reg;
665
666 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100667 case QID_AC_VO:
Gabor Juhos172c5912013-04-05 08:27:01 +0200668 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100669 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200670 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100671 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100672 case QID_AC_VI:
Gabor Juhos172c5912013-04-05 08:27:01 +0200673 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100674 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200675 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100676 break;
677 case QID_ATIM:
Gabor Juhos172c5912013-04-05 08:27:01 +0200678 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100679 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200680 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100681 break;
682 default:
683 break;
684 }
685}
686
687static void rt2400pci_stop_queue(struct data_queue *queue)
688{
689 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
690 u32 reg;
691
692 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100693 case QID_AC_VO:
694 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100695 case QID_ATIM:
Gabor Juhos172c5912013-04-05 08:27:01 +0200696 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100697 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200698 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100699 break;
700 case QID_RX:
Gabor Juhos172c5912013-04-05 08:27:01 +0200701 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100702 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200703 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100704 break;
705 case QID_BEACON:
Gabor Juhos172c5912013-04-05 08:27:01 +0200706 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100707 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
708 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
709 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200710 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100711
712 /*
713 * Wait for possibly running tbtt tasklets.
714 */
Helmut Schaaabc11992011-08-06 13:13:48 +0200715 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100716 break;
717 default:
718 break;
719 }
720}
721
722/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700723 * Initialization functions.
724 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100725static bool rt2400pci_get_entry_state(struct queue_entry *entry)
726{
Gabor Juhos172c5912013-04-05 08:27:01 +0200727 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100728 u32 word;
729
730 if (entry->queue->qid == QID_RX) {
731 rt2x00_desc_read(entry_priv->desc, 0, &word);
732
733 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
734 } else {
735 rt2x00_desc_read(entry_priv->desc, 0, &word);
736
737 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
738 rt2x00_get_field32(word, TXD_W0_VALID));
739 }
740}
741
742static void rt2400pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700743{
Gabor Juhos172c5912013-04-05 08:27:01 +0200744 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200745 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700746 u32 word;
747
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100748 if (entry->queue->qid == QID_RX) {
749 rt2x00_desc_read(entry_priv->desc, 2, &word);
750 rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
751 rt2x00_desc_write(entry_priv->desc, 2, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700752
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100753 rt2x00_desc_read(entry_priv->desc, 1, &word);
754 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
755 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700756
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100757 rt2x00_desc_read(entry_priv->desc, 0, &word);
758 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
759 rt2x00_desc_write(entry_priv->desc, 0, word);
760 } else {
761 rt2x00_desc_read(entry_priv->desc, 0, &word);
762 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
763 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
764 rt2x00_desc_write(entry_priv->desc, 0, word);
765 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700766}
767
Ivo van Doorn181d6902008-02-05 16:42:23 -0500768static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700769{
Gabor Juhos172c5912013-04-05 08:27:01 +0200770 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700771 u32 reg;
772
773 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700774 * Initialize registers.
775 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200776 rt2x00mmio_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500777 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
778 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100779 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500780 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Gabor Juhos172c5912013-04-05 08:27:01 +0200781 rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700782
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200783 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200784 rt2x00mmio_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100785 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200786 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200787 rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700788
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200789 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200790 rt2x00mmio_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100791 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200792 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200793 rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700794
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100795 entry_priv = rt2x00dev->atim->entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200796 rt2x00mmio_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100797 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200798 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200799 rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700800
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100801 entry_priv = rt2x00dev->bcn->entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200802 rt2x00mmio_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100803 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200804 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200805 rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700806
Gabor Juhos172c5912013-04-05 08:27:01 +0200807 rt2x00mmio_register_read(rt2x00dev, RXCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700808 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500809 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Gabor Juhos172c5912013-04-05 08:27:01 +0200810 rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700811
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200812 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Gabor Juhos172c5912013-04-05 08:27:01 +0200813 rt2x00mmio_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200814 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
815 entry_priv->desc_dma);
Gabor Juhos172c5912013-04-05 08:27:01 +0200816 rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700817
818 return 0;
819}
820
821static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
822{
823 u32 reg;
824
Gabor Juhos172c5912013-04-05 08:27:01 +0200825 rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002);
826 rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002);
827 rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00023f20);
828 rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700829
Gabor Juhos172c5912013-04-05 08:27:01 +0200830 rt2x00mmio_register_read(rt2x00dev, TIMECSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700831 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
832 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
833 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200834 rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700835
Gabor Juhos172c5912013-04-05 08:27:01 +0200836 rt2x00mmio_register_read(rt2x00dev, CSR9, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700837 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
838 (rt2x00dev->rx->data_size / 128));
Gabor Juhos172c5912013-04-05 08:27:01 +0200839 rt2x00mmio_register_write(rt2x00dev, CSR9, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700840
Gabor Juhos172c5912013-04-05 08:27:01 +0200841 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200842 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
843 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
844 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
845 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
846 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
847 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
848 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
849 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200850 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200851
Gabor Juhos172c5912013-04-05 08:27:01 +0200852 rt2x00mmio_register_write(rt2x00dev, CNT3, 0x3f080000);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700853
Gabor Juhos172c5912013-04-05 08:27:01 +0200854 rt2x00mmio_register_read(rt2x00dev, ARCSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700855 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
856 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
857 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
858 rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
Gabor Juhos172c5912013-04-05 08:27:01 +0200859 rt2x00mmio_register_write(rt2x00dev, ARCSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700860
Gabor Juhos172c5912013-04-05 08:27:01 +0200861 rt2x00mmio_register_read(rt2x00dev, RXCSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700862 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
863 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
864 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
865 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
866 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
867 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200868 rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700869
Gabor Juhos172c5912013-04-05 08:27:01 +0200870 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700871
872 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
873 return -EBUSY;
874
Gabor Juhos172c5912013-04-05 08:27:01 +0200875 rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00217223);
876 rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700877
Gabor Juhos172c5912013-04-05 08:27:01 +0200878 rt2x00mmio_register_read(rt2x00dev, MACCSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700879 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
Gabor Juhos172c5912013-04-05 08:27:01 +0200880 rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700881
Gabor Juhos172c5912013-04-05 08:27:01 +0200882 rt2x00mmio_register_read(rt2x00dev, RALINKCSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700883 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
884 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
885 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
886 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
Gabor Juhos172c5912013-04-05 08:27:01 +0200887 rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700888
Gabor Juhos172c5912013-04-05 08:27:01 +0200889 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700890 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
891 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
892 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +0200893 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700894
Gabor Juhos172c5912013-04-05 08:27:01 +0200895 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700896 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
897 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +0200898 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700899
900 /*
901 * We must clear the FCS and FIFO error count.
902 * These registers are cleared on read,
903 * so we may pass a useless variable to store the value.
904 */
Gabor Juhos172c5912013-04-05 08:27:01 +0200905 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
906 rt2x00mmio_register_read(rt2x00dev, CNT4, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700907
908 return 0;
909}
910
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200911static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
912{
913 unsigned int i;
914 u8 value;
915
916 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
917 rt2400pci_bbp_read(rt2x00dev, 0, &value);
918 if ((value != 0xff) && (value != 0x00))
919 return 0;
920 udelay(REGISTER_BUSY_DELAY);
921 }
922
Joe Perchesec9c4982013-04-19 08:33:40 -0700923 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200924 return -EACCES;
925}
926
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700927static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
928{
929 unsigned int i;
930 u16 eeprom;
931 u8 reg_id;
932 u8 value;
933
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200934 if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
935 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700936
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700937 rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
938 rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
939 rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
940 rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
941 rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
942 rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
943 rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
944 rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
945 rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
946 rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
947 rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
948 rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
949 rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
950 rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
951
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700952 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
953 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
954
955 if (eeprom != 0xffff && eeprom != 0x0000) {
956 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
957 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700958 rt2400pci_bbp_write(rt2x00dev, reg_id, value);
959 }
960 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700961
962 return 0;
963}
964
965/*
966 * Device state switch handlers.
967 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700968static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
969 enum dev_state state)
970{
Helmut Schaab5509112011-01-30 13:20:52 +0100971 int mask = (state == STATE_RADIO_IRQ_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700972 u32 reg;
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100973 unsigned long flags;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700974
975 /*
976 * When interrupts are being enabled, the interrupt registers
977 * should clear the register to assure a clean state.
978 */
979 if (state == STATE_RADIO_IRQ_ON) {
Gabor Juhos172c5912013-04-05 08:27:01 +0200980 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
981 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700982 }
983
984 /*
985 * Only toggle the interrupts bits we are going to use.
986 * Non-checked interrupt bits are disabled by default.
987 */
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100988 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
989
Gabor Juhos172c5912013-04-05 08:27:01 +0200990 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700991 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
992 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
993 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
994 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
995 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
Gabor Juhos172c5912013-04-05 08:27:01 +0200996 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +0100997
998 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
999
1000 if (state == STATE_RADIO_IRQ_OFF) {
1001 /*
1002 * Ensure that all tasklets are finished before
1003 * disabling the interrupts.
1004 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001005 tasklet_kill(&rt2x00dev->txstatus_tasklet);
1006 tasklet_kill(&rt2x00dev->rxdone_tasklet);
1007 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001008 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001009}
1010
1011static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1012{
1013 /*
1014 * Initialize all registers.
1015 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001016 if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
1017 rt2400pci_init_registers(rt2x00dev) ||
1018 rt2400pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001019 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001020
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001021 return 0;
1022}
1023
1024static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1025{
Ivo van Doorna2c9b652009-01-28 00:32:33 +01001026 /*
1027 * Disable power
1028 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001029 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001030}
1031
1032static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
1033 enum dev_state state)
1034{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001035 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001036 unsigned int i;
1037 char put_to_sleep;
1038 char bbp_state;
1039 char rf_state;
1040
1041 put_to_sleep = (state != STATE_AWAKE);
1042
Gabor Juhos172c5912013-04-05 08:27:01 +02001043 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001044 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1045 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1046 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1047 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
Gabor Juhos172c5912013-04-05 08:27:01 +02001048 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001049
1050 /*
1051 * Device is not guaranteed to be in the requested state yet.
1052 * We must wait until the register indicates that the
1053 * device has entered the correct state.
1054 */
1055 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gabor Juhos172c5912013-04-05 08:27:01 +02001056 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg2);
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001057 bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
1058 rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001059 if (bbp_state == state && rf_state == state)
1060 return 0;
Gabor Juhos172c5912013-04-05 08:27:01 +02001061 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001062 msleep(10);
1063 }
1064
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001065 return -EBUSY;
1066}
1067
1068static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1069 enum dev_state state)
1070{
1071 int retval = 0;
1072
1073 switch (state) {
1074 case STATE_RADIO_ON:
1075 retval = rt2400pci_enable_radio(rt2x00dev);
1076 break;
1077 case STATE_RADIO_OFF:
1078 rt2400pci_disable_radio(rt2x00dev);
1079 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001080 case STATE_RADIO_IRQ_ON:
1081 case STATE_RADIO_IRQ_OFF:
1082 rt2400pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001083 break;
1084 case STATE_DEEP_SLEEP:
1085 case STATE_SLEEP:
1086 case STATE_STANDBY:
1087 case STATE_AWAKE:
1088 retval = rt2400pci_set_state(rt2x00dev, state);
1089 break;
1090 default:
1091 retval = -ENOTSUPP;
1092 break;
1093 }
1094
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001095 if (unlikely(retval))
Joe Perchesec9c4982013-04-19 08:33:40 -07001096 rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1097 state, retval);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001098
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001099 return retval;
1100}
1101
1102/*
1103 * TX descriptor initialization
1104 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001105static void rt2400pci_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001106 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001107{
Ivo van Doorn93331452010-08-23 19:53:39 +02001108 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Gabor Juhos172c5912013-04-05 08:27:01 +02001109 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001110 __le32 *txd = entry_priv->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001111 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001112
1113 /*
1114 * Start writing the descriptor words.
1115 */
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001116 rt2x00_desc_read(txd, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001117 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001118 rt2x00_desc_write(txd, 1, word);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001119
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001120 rt2x00_desc_read(txd, 2, &word);
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001121 rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length);
1122 rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001123 rt2x00_desc_write(txd, 2, word);
1124
1125 rt2x00_desc_read(txd, 3, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001126 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001127 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
1128 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001129 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001130 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
1131 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001132 rt2x00_desc_write(txd, 3, word);
1133
1134 rt2x00_desc_read(txd, 4, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001135 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW,
1136 txdesc->u.plcp.length_low);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001137 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
1138 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001139 rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH,
1140 txdesc->u.plcp.length_high);
Ivo van Doorn49da2602007-11-27 21:47:56 +01001141 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
1142 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001143 rt2x00_desc_write(txd, 4, word);
1144
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001145 /*
1146 * Writing TXD word 0 must the last to prevent a race condition with
1147 * the device, whereby the device may take hold of the TXD before we
1148 * finished updating it.
1149 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001150 rt2x00_desc_read(txd, 0, &word);
1151 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1152 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1153 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001154 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001155 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001156 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001157 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001158 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001159 rt2x00_set_field32(&word, TXD_W0_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001160 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
Helmut Schaa25177942011-03-03 19:43:25 +01001161 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001162 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doornaade5102008-05-10 13:45:58 +02001163 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001164 rt2x00_desc_write(txd, 0, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001165
1166 /*
1167 * Register descriptor details in skb frame descriptor.
1168 */
1169 skbdesc->desc = txd;
1170 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001171}
1172
1173/*
1174 * TX data initialization
1175 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001176static void rt2400pci_write_beacon(struct queue_entry *entry,
1177 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001178{
1179 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001180 u32 reg;
1181
1182 /*
1183 * Disable beaconing while we are reloading the beacon data,
1184 * otherwise we might be sending out invalid data.
1185 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001186 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001187 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +02001188 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001189
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001190 if (rt2x00queue_map_txskb(entry)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001191 rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n");
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001192 goto out;
1193 }
1194 /*
1195 * Enable beaconing again.
1196 */
1197 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001198 /*
1199 * Write the TX descriptor for the beacon.
1200 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001201 rt2400pci_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001202
1203 /*
1204 * Dump beacon to userspace through debugfs.
1205 */
1206 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001207out:
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001208 /*
1209 * Enable beaconing again.
1210 */
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001211 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +02001212 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001213}
1214
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001215/*
1216 * RX control handlers
1217 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001218static void rt2400pci_fill_rxdone(struct queue_entry *entry,
1219 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001220{
Ivo van Doornae73e582008-07-04 16:14:59 +02001221 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Gabor Juhos172c5912013-04-05 08:27:01 +02001222 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001223 u32 word0;
1224 u32 word2;
Ivo van Doorn89993892008-03-09 22:49:04 +01001225 u32 word3;
Ivo van Doornae73e582008-07-04 16:14:59 +02001226 u32 word4;
1227 u64 tsf;
1228 u32 rx_low;
1229 u32 rx_high;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001230
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001231 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1232 rt2x00_desc_read(entry_priv->desc, 2, &word2);
1233 rt2x00_desc_read(entry_priv->desc, 3, &word3);
Ivo van Doornae73e582008-07-04 16:14:59 +02001234 rt2x00_desc_read(entry_priv->desc, 4, &word4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001235
Johannes Berg4150c572007-09-17 01:29:23 -04001236 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001237 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001238 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001239 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001240
1241 /*
Ivo van Doornae73e582008-07-04 16:14:59 +02001242 * We only get the lower 32bits from the timestamp,
1243 * to get the full 64bits we must complement it with
1244 * the timestamp from get_tsf().
1245 * Note that when a wraparound of the lower 32bits
1246 * has occurred between the frame arrival and the get_tsf()
1247 * call, we must decrease the higher 32bits with 1 to get
1248 * to correct value.
1249 */
Eliad Peller37a41b42011-09-21 14:06:11 +03001250 tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw, NULL);
Ivo van Doornae73e582008-07-04 16:14:59 +02001251 rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
1252 rx_high = upper_32_bits(tsf);
1253
1254 if ((u32)tsf <= rx_low)
1255 rx_high--;
1256
1257 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001258 * Obtain the status about this packet.
Ivo van Doorn8ed09852008-03-10 00:30:44 +01001259 * The signal is the PLCP value, and needs to be stripped
1260 * of the preamble bit (0x08).
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001261 */
Ivo van Doornae73e582008-07-04 16:14:59 +02001262 rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
Ivo van Doorn8ed09852008-03-10 00:30:44 +01001263 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
Ivo van Doorn89993892008-03-09 22:49:04 +01001264 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
Ivo van Doorn181d6902008-02-05 16:42:23 -05001265 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001266 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001267
Ivo van Doorndec13b62008-05-10 13:46:08 +02001268 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001269 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1270 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001271}
1272
1273/*
1274 * Interrupt functions.
1275 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001276static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001277 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001278{
Gertjan van Wingerde61c6e482011-03-03 19:46:29 +01001279 struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Gabor Juhos172c5912013-04-05 08:27:01 +02001280 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001281 struct queue_entry *entry;
1282 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001283 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001284
Ivo van Doorn181d6902008-02-05 16:42:23 -05001285 while (!rt2x00queue_empty(queue)) {
1286 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001287 entry_priv = entry->priv_data;
1288 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001289
1290 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1291 !rt2x00_get_field32(word, TXD_W0_VALID))
1292 break;
1293
1294 /*
1295 * Obtain the status about this packet.
1296 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001297 txdesc.flags = 0;
1298 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1299 case 0: /* Success */
1300 case 1: /* Success with retry */
1301 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1302 break;
1303 case 2: /* Failure, excessive retries */
1304 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1305 /* Don't break, this is a failed frame! */
1306 default: /* Failure */
1307 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1308 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001309 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001310
Gertjan van Wingerdee513a0b2010-06-29 21:41:40 +02001311 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001312 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001313}
1314
Helmut Schaa7a5a6812011-04-18 15:31:31 +02001315static inline void rt2400pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
1316 struct rt2x00_field32 irq_field)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001317{
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001318 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001319
1320 /*
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001321 * Enable a single interrupt. The interrupt mask register
1322 * access needs locking.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001323 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001324 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001325
Gabor Juhos172c5912013-04-05 08:27:01 +02001326 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001327 rt2x00_set_field32(&reg, irq_field, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +02001328 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001329
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001330 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001331}
1332
1333static void rt2400pci_txstatus_tasklet(unsigned long data)
1334{
1335 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1336 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001337
1338 /*
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001339 * Handle all tx queues.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001340 */
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001341 rt2400pci_txdone(rt2x00dev, QID_ATIM);
1342 rt2400pci_txdone(rt2x00dev, QID_AC_VO);
1343 rt2400pci_txdone(rt2x00dev, QID_AC_VI);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001344
1345 /*
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001346 * Enable all TXDONE interrupts again.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001347 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001348 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) {
1349 spin_lock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001350
Gabor Juhos172c5912013-04-05 08:27:01 +02001351 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaaabc11992011-08-06 13:13:48 +02001352 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
1353 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
1354 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
Gabor Juhos172c5912013-04-05 08:27:01 +02001355 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001356
Helmut Schaaabc11992011-08-06 13:13:48 +02001357 spin_unlock_irq(&rt2x00dev->irqmask_lock);
1358 }
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001359}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001360
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001361static void rt2400pci_tbtt_tasklet(unsigned long data)
1362{
1363 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1364 rt2x00lib_beacondone(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +02001365 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1366 rt2400pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001367}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001368
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001369static void rt2400pci_rxdone_tasklet(unsigned long data)
1370{
1371 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Gabor Juhos172c5912013-04-05 08:27:01 +02001372 if (rt2x00mmio_rxdone(rt2x00dev))
Helmut Schaa16638932011-03-28 13:29:44 +02001373 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
Helmut Schaaabc11992011-08-06 13:13:48 +02001374 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Helmut Schaa16638932011-03-28 13:29:44 +02001375 rt2400pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001376}
1377
Helmut Schaa78e256c2010-07-11 12:26:48 +02001378static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
1379{
1380 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001381 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001382
1383 /*
1384 * Get the interrupt sources & saved to local variable.
1385 * Write register value back to clear pending interrupts.
1386 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001387 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
1388 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001389
1390 if (!reg)
1391 return IRQ_NONE;
1392
1393 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1394 return IRQ_HANDLED;
1395
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001396 mask = reg;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001397
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001398 /*
1399 * Schedule tasklets for interrupt handling.
1400 */
1401 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1402 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001403
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001404 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1405 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1406
1407 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
1408 rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
1409 rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
1410 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
1411 /*
1412 * Mask out all txdone interrupts.
1413 */
1414 rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
1415 rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
1416 rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
1417 }
1418
1419 /*
1420 * Disable all interrupts for which a tasklet was scheduled right now,
1421 * the tasklet will reenable the appropriate interrupts.
1422 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001423 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001424
Gabor Juhos172c5912013-04-05 08:27:01 +02001425 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001426 reg |= mask;
Gabor Juhos172c5912013-04-05 08:27:01 +02001427 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001428
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001429 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001430
1431
1432
1433 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001434}
1435
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001436/*
1437 * Device probe functions.
1438 */
1439static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1440{
1441 struct eeprom_93cx6 eeprom;
1442 u32 reg;
1443 u16 word;
1444 u8 *mac;
1445
Gabor Juhos172c5912013-04-05 08:27:01 +02001446 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001447
1448 eeprom.data = rt2x00dev;
1449 eeprom.register_read = rt2400pci_eepromregister_read;
1450 eeprom.register_write = rt2400pci_eepromregister_write;
1451 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1452 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1453 eeprom.reg_data_in = 0;
1454 eeprom.reg_data_out = 0;
1455 eeprom.reg_data_clock = 0;
1456 eeprom.reg_chip_select = 0;
1457
1458 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1459 EEPROM_SIZE / sizeof(u16));
1460
1461 /*
1462 * Start validation of the data that has been read.
1463 */
1464 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1465 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00001466 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07001467 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001468 }
1469
1470 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1471 if (word == 0xffff) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001472 rt2x00_err(rt2x00dev, "Invalid EEPROM data detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001473 return -EINVAL;
1474 }
1475
1476 return 0;
1477}
1478
1479static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1480{
1481 u32 reg;
1482 u16 value;
1483 u16 eeprom;
1484
1485 /*
1486 * Read EEPROM word for configuration.
1487 */
1488 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1489
1490 /*
1491 * Identify RF chipset.
1492 */
1493 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Gabor Juhos172c5912013-04-05 08:27:01 +02001494 rt2x00mmio_register_read(rt2x00dev, CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001495 rt2x00_set_chip(rt2x00dev, RT2460, value,
1496 rt2x00_get_field32(reg, CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001497
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001498 if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001499 rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001500 return -ENODEV;
1501 }
1502
1503 /*
1504 * Identify default antenna configuration.
1505 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001506 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001507 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001508 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001509 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1510
1511 /*
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001512 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
1513 * I am not 100% sure about this, but the legacy drivers do not
1514 * indicate antenna swapping in software is required when
1515 * diversity is enabled.
1516 */
1517 if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
1518 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
1519 if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
1520 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
1521
1522 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001523 * Store led mode, for correct led behaviour.
1524 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001525#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna9450b72008-02-03 15:53:40 +01001526 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1527
Ivo van Doorn475433b2008-06-03 20:30:01 +02001528 rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
Ivo van Doorn3d3e4512009-01-17 20:44:08 +01001529 if (value == LED_MODE_TXRX_ACTIVITY ||
1530 value == LED_MODE_DEFAULT ||
1531 value == LED_MODE_ASUS)
Ivo van Doorn475433b2008-06-03 20:30:01 +02001532 rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1533 LED_TYPE_ACTIVITY);
Ivo van Doorn771fd562008-09-08 19:07:15 +02001534#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001535
1536 /*
1537 * Detect if this device has an hardware controlled radio.
1538 */
1539 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001540 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001541
1542 /*
1543 * Check if the BBP tuning should be enabled.
1544 */
Ivo van Doorn27df2a92010-07-11 12:24:22 +02001545 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001546 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001547
1548 return 0;
1549}
1550
1551/*
1552 * RF value list for RF2420 & RF2421
1553 * Supports: 2.4 GHz
1554 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001555static const struct rf_channel rf_vals_b[] = {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001556 { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
1557 { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
1558 { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
1559 { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
1560 { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
1561 { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
1562 { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
1563 { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
1564 { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
1565 { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
1566 { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
1567 { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
1568 { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
1569 { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
1570};
1571
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001572static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001573{
1574 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001575 struct channel_info *info;
1576 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001577 unsigned int i;
1578
1579 /*
1580 * Initialize all hw fields.
1581 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001582 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Johannes Berg4be8c382009-01-07 18:28:20 +01001583 IEEE80211_HW_SIGNAL_DBM |
1584 IEEE80211_HW_SUPPORTS_PS |
1585 IEEE80211_HW_PS_NULLFUNC_STACK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001586
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001587 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001588 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1589 rt2x00_eeprom_addr(rt2x00dev,
1590 EEPROM_MAC_ADDR_0));
1591
1592 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001593 * Initialize hw_mode information.
1594 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001595 spec->supported_bands = SUPPORT_BAND_2GHZ;
1596 spec->supported_rates = SUPPORT_RATE_CCK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001597
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001598 spec->num_channels = ARRAY_SIZE(rf_vals_b);
1599 spec->channels = rf_vals_b;
1600
1601 /*
1602 * Create channel information array
1603 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00001604 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001605 if (!info)
1606 return -ENOMEM;
1607
1608 spec->channels_info = info;
1609
1610 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001611 for (i = 0; i < 14; i++) {
1612 info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER);
1613 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1614 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001615
1616 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001617}
1618
1619static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1620{
1621 int retval;
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001622 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001623
1624 /*
1625 * Allocate eeprom data.
1626 */
1627 retval = rt2400pci_validate_eeprom(rt2x00dev);
1628 if (retval)
1629 return retval;
1630
1631 retval = rt2400pci_init_eeprom(rt2x00dev);
1632 if (retval)
1633 return retval;
1634
1635 /*
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001636 * Enable rfkill polling by setting GPIO direction of the
1637 * rfkill switch GPIO pin correctly.
1638 */
Gabor Juhos172c5912013-04-05 08:27:01 +02001639 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001640 rt2x00_set_field32(&reg, GPIOCSR_DIR0, 1);
Gabor Juhos172c5912013-04-05 08:27:01 +02001641 rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001642
1643 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001644 * Initialize hw specifications.
1645 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001646 retval = rt2400pci_probe_hw_mode(rt2x00dev);
1647 if (retval)
1648 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001649
1650 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001651 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001652 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001653 __set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags);
1654 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
1655 __set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001656
1657 /*
1658 * Set the rssi offset.
1659 */
1660 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1661
1662 return 0;
1663}
1664
1665/*
1666 * IEEE80211 stack callback functions.
1667 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02001668static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
1669 struct ieee80211_vif *vif, u16 queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001670 const struct ieee80211_tx_queue_params *params)
1671{
1672 struct rt2x00_dev *rt2x00dev = hw->priv;
1673
1674 /*
1675 * We don't support variating cw_min and cw_max variables
1676 * per queue. So by default we only configure the TX queue,
1677 * and ignore all other configurations.
1678 */
Johannes Berge100bb62008-04-30 18:51:21 +02001679 if (queue != 0)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001680 return -EINVAL;
1681
Eliad Peller8a3a3c82011-10-02 10:15:52 +02001682 if (rt2x00mac_conf_tx(hw, vif, queue, params))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001683 return -EINVAL;
1684
1685 /*
1686 * Write configuration to register.
1687 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001688 rt2400pci_config_cw(rt2x00dev,
1689 rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001690
1691 return 0;
1692}
1693
Eliad Peller37a41b42011-09-21 14:06:11 +03001694static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw,
1695 struct ieee80211_vif *vif)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001696{
1697 struct rt2x00_dev *rt2x00dev = hw->priv;
1698 u64 tsf;
1699 u32 reg;
1700
Gabor Juhos172c5912013-04-05 08:27:01 +02001701 rt2x00mmio_register_read(rt2x00dev, CSR17, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001702 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
Gabor Juhos172c5912013-04-05 08:27:01 +02001703 rt2x00mmio_register_read(rt2x00dev, CSR16, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001704 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1705
1706 return tsf;
1707}
1708
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001709static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
1710{
1711 struct rt2x00_dev *rt2x00dev = hw->priv;
1712 u32 reg;
1713
Gabor Juhos172c5912013-04-05 08:27:01 +02001714 rt2x00mmio_register_read(rt2x00dev, CSR15, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001715 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1716}
1717
1718static const struct ieee80211_ops rt2400pci_mac80211_ops = {
1719 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001720 .start = rt2x00mac_start,
1721 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001722 .add_interface = rt2x00mac_add_interface,
1723 .remove_interface = rt2x00mac_remove_interface,
1724 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001725 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doornd8147f92010-07-11 12:24:47 +02001726 .sw_scan_start = rt2x00mac_sw_scan_start,
1727 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001728 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01001729 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001730 .conf_tx = rt2400pci_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001731 .get_tsf = rt2400pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001732 .tx_last_beacon = rt2400pci_tx_last_beacon,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02001733 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01001734 .flush = rt2x00mac_flush,
Ivo van Doorn0ed7b3c2011-04-18 15:35:12 +02001735 .set_antenna = rt2x00mac_set_antenna,
1736 .get_antenna = rt2x00mac_get_antenna,
Ivo van Doorne7dee442011-04-18 15:34:41 +02001737 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02001738 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001739};
1740
1741static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
1742 .irq_handler = rt2400pci_interrupt,
Helmut Schaabcf3cfd2011-01-30 13:20:05 +01001743 .txstatus_tasklet = rt2400pci_txstatus_tasklet,
1744 .tbtt_tasklet = rt2400pci_tbtt_tasklet,
1745 .rxdone_tasklet = rt2400pci_rxdone_tasklet,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001746 .probe_hw = rt2400pci_probe_hw,
Gabor Juhos172c5912013-04-05 08:27:01 +02001747 .initialize = rt2x00mmio_initialize,
1748 .uninitialize = rt2x00mmio_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01001749 .get_entry_state = rt2400pci_get_entry_state,
1750 .clear_entry = rt2400pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001751 .set_device_state = rt2400pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001752 .rfkill_poll = rt2400pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001753 .link_stats = rt2400pci_link_stats,
1754 .reset_tuner = rt2400pci_reset_tuner,
1755 .link_tuner = rt2400pci_link_tuner,
Ivo van Doorndbba3062010-12-13 12:34:54 +01001756 .start_queue = rt2400pci_start_queue,
1757 .kick_queue = rt2400pci_kick_queue,
1758 .stop_queue = rt2400pci_stop_queue,
Gabor Juhos172c5912013-04-05 08:27:01 +02001759 .flush_queue = rt2x00mmio_flush_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001760 .write_tx_desc = rt2400pci_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02001761 .write_beacon = rt2400pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001762 .fill_rxdone = rt2400pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001763 .config_filter = rt2400pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001764 .config_intf = rt2400pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01001765 .config_erp = rt2400pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01001766 .config_ant = rt2400pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001767 .config = rt2400pci_config,
1768};
1769
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001770static void rt2400pci_queue_init(struct data_queue *queue)
1771{
1772 switch (queue->qid) {
1773 case QID_RX:
1774 queue->limit = 24;
1775 queue->data_size = DATA_FRAME_SIZE;
1776 queue->desc_size = RXD_DESC_SIZE;
1777 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1778 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001779
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001780 case QID_AC_VO:
1781 case QID_AC_VI:
1782 case QID_AC_BE:
1783 case QID_AC_BK:
1784 queue->limit = 24;
1785 queue->data_size = DATA_FRAME_SIZE;
1786 queue->desc_size = TXD_DESC_SIZE;
1787 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1788 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001789
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001790 case QID_BEACON:
1791 queue->limit = 1;
1792 queue->data_size = MGMT_FRAME_SIZE;
1793 queue->desc_size = TXD_DESC_SIZE;
1794 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1795 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001796
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001797 case QID_ATIM:
1798 queue->limit = 8;
1799 queue->data_size = DATA_FRAME_SIZE;
1800 queue->desc_size = TXD_DESC_SIZE;
1801 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1802 break;
1803
1804 default:
1805 BUG();
1806 break;
1807 }
1808}
Ivo van Doorn181d6902008-02-05 16:42:23 -05001809
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001810static const struct rt2x00_ops rt2400pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001811 .name = KBUILD_MODNAME,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001812 .max_ap_intf = 1,
1813 .eeprom_size = EEPROM_SIZE,
1814 .rf_size = RF_SIZE,
1815 .tx_queues = NUM_TX_QUEUES,
Gabor Juhos3d8979b2013-06-04 13:40:46 +02001816 .queue_init = rt2400pci_queue_init,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001817 .lib = &rt2400pci_rt2x00_ops,
1818 .hw = &rt2400pci_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001819#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001820 .debugfs = &rt2400pci_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001821#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1822};
1823
1824/*
1825 * RT2400pci module information.
1826 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001827static DEFINE_PCI_DEVICE_TABLE(rt2400pci_device_table) = {
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001828 { PCI_DEVICE(0x1814, 0x0101) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001829 { 0, }
1830};
1831
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001832
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001833MODULE_AUTHOR(DRV_PROJECT);
1834MODULE_VERSION(DRV_VERSION);
1835MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
1836MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
1837MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
1838MODULE_LICENSE("GPL");
1839
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001840static int rt2400pci_probe(struct pci_dev *pci_dev,
1841 const struct pci_device_id *id)
1842{
1843 return rt2x00pci_probe(pci_dev, &rt2400pci_ops);
1844}
1845
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001846static struct pci_driver rt2400pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001847 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001848 .id_table = rt2400pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001849 .probe = rt2400pci_probe,
Bill Pemberton69202352012-12-03 09:56:39 -05001850 .remove = rt2x00pci_remove,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001851 .suspend = rt2x00pci_suspend,
1852 .resume = rt2x00pci_resume,
1853};
1854
Axel Lin5b0a3b72012-04-14 10:38:36 +08001855module_pci_driver(rt2400pci_driver);