blob: a9ba7436821e409bf2869d6b1fd629b65b1c0544 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
17#include <asm/system.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
Markus Metzger93fa7632008-04-08 11:01:58 +020024#include <asm/ds.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010025
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010026#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010027#include <linux/cpumask.h>
28#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010029#include <linux/threads.h>
30#include <linux/init.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010031
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010032/*
33 * Default implementation of macro that returns current
34 * instruction pointer ("program counter").
35 */
36static inline void *current_text_addr(void)
37{
38 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010039
40 asm volatile("mov $1f, %0; 1:":"=r" (pc));
41
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010042 return pc;
43}
44
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010045#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010046# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
47# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010048#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010049# define ARCH_MIN_TASKALIGN 16
50# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010051#endif
52
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010053/*
54 * CPU type and hardware bug flags. Kept separately for each CPU.
55 * Members of this structure are referenced in head.S, so think twice
56 * before touching them. [mj]
57 */
58
59struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010060 __u8 x86; /* CPU family */
61 __u8 x86_vendor; /* CPU vendor */
62 __u8 x86_model;
63 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010064#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010065 char wp_works_ok; /* It doesn't on 386's */
66
67 /* Problems on some 486Dx4's and old 386's: */
68 char hlt_works_ok;
69 char hard_math;
70 char rfu;
71 char fdiv_bug;
72 char f00f_bug;
73 char coma_bug;
74 char pad0;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010075#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010076 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080077 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000078#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010079 __u8 x86_virt_bits;
80 __u8 x86_phys_bits;
81 /* CPUID returned core id bits: */
82 __u8 x86_coreid_bits;
83 /* Max extended CPUID function supported: */
84 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +010085 /* Maximum supported CPUID level, -1=no CPUID: */
86 int cpuid_level;
87 __u32 x86_capability[NCAPINTS];
88 char x86_vendor_id[16];
89 char x86_model_id[64];
90 /* in KB - valid for CPUS which support this call: */
91 int x86_cache_size;
92 int x86_cache_alignment; /* In bytes */
93 int x86_power;
94 unsigned long loops_per_jiffy;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010095#ifdef CONFIG_SMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010096 /* cpus sharing the last level cache: */
Rusty Russell155dd722009-03-13 14:49:53 +103097 cpumask_var_t llc_shared_map;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010098#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010099 /* cpuid returned max cores value: */
100 u16 x86_max_cores;
101 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800102 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100103 u16 x86_clflush_size;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100104#ifdef CONFIG_SMP
Ingo Molnar4d46a892008-02-21 04:24:40 +0100105 /* number of cores as seen by the OS: */
106 u16 booted_cores;
107 /* Physical processor id: */
108 u16 phys_proc_id;
109 /* Core id: */
110 u16 cpu_core_id;
111 /* Index into per_cpu list: */
112 u16 cpu_index;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100113#endif
Alok Kataria88b094f2008-10-27 10:41:46 -0700114 unsigned int x86_hyper_vendor;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100115} __attribute__((__aligned__(SMP_CACHE_BYTES)));
116
Ingo Molnar4d46a892008-02-21 04:24:40 +0100117#define X86_VENDOR_INTEL 0
118#define X86_VENDOR_CYRIX 1
119#define X86_VENDOR_AMD 2
120#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100121#define X86_VENDOR_CENTAUR 5
122#define X86_VENDOR_TRANSMETA 7
123#define X86_VENDOR_NSC 8
124#define X86_VENDOR_NUM 9
125
126#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100127
Alok Kataria88b094f2008-10-27 10:41:46 -0700128#define X86_HYPER_VENDOR_NONE 0
129#define X86_HYPER_VENDOR_VMWARE 1
130
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100131/*
132 * capabilities of CPUs
133 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100134extern struct cpuinfo_x86 boot_cpu_data;
135extern struct cpuinfo_x86 new_cpu_data;
136
137extern struct tss_struct doublefault_tss;
138extern __u32 cleared_cpu_caps[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100139
140#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100141DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100142#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Mike Travis94a1e862008-07-18 18:11:31 -0700143#define current_cpu_data __get_cpu_var(cpu_info)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100144#else
145#define cpu_data(cpu) boot_cpu_data
146#define current_cpu_data boot_cpu_data
147#endif
148
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530149extern const struct seq_operations cpuinfo_op;
150
Glauber Costa3d3f4872008-03-03 14:12:48 -0300151static inline int hlt_works(int cpu)
152{
153#ifdef CONFIG_X86_32
154 return cpu_data(cpu).hlt_works_ok;
155#else
156 return 1;
157#endif
158}
159
Ingo Molnar4d46a892008-02-21 04:24:40 +0100160#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
161
162extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100163
Jaswinder Singh8fd329a2008-07-21 22:54:56 +0530164extern struct pt_regs *idle_regs(struct pt_regs *);
165
Yinghai Luf5803662008-06-21 03:24:19 -0700166extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100167extern void identify_boot_cpu(void);
168extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100169extern void print_cpu_info(struct cpuinfo_x86 *);
170extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
171extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
172extern unsigned short num_cache_leaves;
173
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200174extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100175extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100176
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100177static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100178 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100179{
180 /* ecx is often an input as well as an output. */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700181 asm("cpuid"
182 : "=a" (*eax),
183 "=b" (*ebx),
184 "=c" (*ecx),
185 "=d" (*edx)
186 : "0" (*eax), "2" (*ecx));
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100187}
188
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100189static inline void load_cr3(pgd_t *pgdir)
190{
191 write_cr3(__pa(pgdir));
192}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100193
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200194#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100195/* This is the TSS defined by the hardware. */
196struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100197 unsigned short back_link, __blh;
198 unsigned long sp0;
199 unsigned short ss0, __ss0h;
200 unsigned long sp1;
201 /* ss1 caches MSR_IA32_SYSENTER_CS: */
202 unsigned short ss1, __ss1h;
203 unsigned long sp2;
204 unsigned short ss2, __ss2h;
205 unsigned long __cr3;
206 unsigned long ip;
207 unsigned long flags;
208 unsigned long ax;
209 unsigned long cx;
210 unsigned long dx;
211 unsigned long bx;
212 unsigned long sp;
213 unsigned long bp;
214 unsigned long si;
215 unsigned long di;
216 unsigned short es, __esh;
217 unsigned short cs, __csh;
218 unsigned short ss, __ssh;
219 unsigned short ds, __dsh;
220 unsigned short fs, __fsh;
221 unsigned short gs, __gsh;
222 unsigned short ldt, __ldth;
223 unsigned short trace;
224 unsigned short io_bitmap_base;
225
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100226} __attribute__((packed));
227#else
228struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100229 u32 reserved1;
230 u64 sp0;
231 u64 sp1;
232 u64 sp2;
233 u64 reserved2;
234 u64 ist[7];
235 u32 reserved3;
236 u32 reserved4;
237 u16 reserved5;
238 u16 io_bitmap_base;
239
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100240} __attribute__((packed)) ____cacheline_aligned;
241#endif
242
243/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100244 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100245 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100246#define IO_BITMAP_BITS 65536
247#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
248#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
249#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
250#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100251
252struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100253 /*
254 * The hardware state:
255 */
256 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100257
258 /*
259 * The extra 1 is there because the CPU will access an
260 * additional byte beyond the end of the IO permission
261 * bitmap. The extra byte must be all 1 bits, and must
262 * be within the limit.
263 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100264 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100265
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100266 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100267 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100268 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100269 unsigned long stack[64];
270
Richard Kennedy84e65b02008-07-04 13:56:16 +0100271} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100272
David Howells9b8de742009-04-21 23:00:24 +0100273DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100274
Ingo Molnar4d46a892008-02-21 04:24:40 +0100275/*
276 * Save the original ist values for checking stack pointers during debugging
277 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100278struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100279 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100280};
281
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100282#define MXCSR_DEFAULT 0x1f80
283
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100284struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100285 u32 cwd; /* FPU Control Word */
286 u32 swd; /* FPU Status Word */
287 u32 twd; /* FPU Tag Word */
288 u32 fip; /* FPU IP Offset */
289 u32 fcs; /* FPU IP Selector */
290 u32 foo; /* FPU Operand Pointer Offset */
291 u32 fos; /* FPU Operand Pointer Selector */
292
293 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100294 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100295
296 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100297 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100298};
299
300struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100301 u16 cwd; /* Control Word */
302 u16 swd; /* Status Word */
303 u16 twd; /* Tag Word */
304 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100305 union {
306 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100307 u64 rip; /* Instruction Pointer */
308 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100309 };
310 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100311 u32 fip; /* FPU IP Offset */
312 u32 fcs; /* FPU IP Selector */
313 u32 foo; /* FPU Operand Offset */
314 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100315 };
316 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100317 u32 mxcsr; /* MXCSR Register State */
318 u32 mxcsr_mask; /* MXCSR Mask */
319
320 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100321 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100322
323 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100324 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100325
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700326 u32 padding[12];
327
328 union {
329 u32 padding1[12];
330 u32 sw_reserved[12];
331 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100332
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100333} __attribute__((aligned(16)));
334
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100335struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100336 u32 cwd;
337 u32 swd;
338 u32 twd;
339 u32 fip;
340 u32 fcs;
341 u32 foo;
342 u32 fos;
343 /* 8*10 bytes for each FP-reg = 80 bytes: */
344 u32 st_space[20];
345 u8 ftop;
346 u8 changed;
347 u8 lookahead;
348 u8 no_update;
349 u8 rm;
350 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900351 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100352 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100353};
354
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700355struct ymmh_struct {
356 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
357 u32 ymmh_space[64];
358};
359
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700360struct xsave_hdr_struct {
361 u64 xstate_bv;
362 u64 reserved1[2];
363 u64 reserved2[5];
364} __attribute__((packed));
365
366struct xsave_struct {
367 struct i387_fxsave_struct i387;
368 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700369 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700370 /* new processor state extensions will go here */
371} __attribute__ ((packed, aligned (64)));
372
Suresh Siddha61c46282008-03-10 15:28:04 -0700373union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100374 struct i387_fsave_struct fsave;
375 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100376 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700377 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100378};
379
Glauber Costafe676202008-03-03 14:12:56 -0300380#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100381DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900382
Brian Gerst947e76c2009-01-19 12:21:28 +0900383union irq_stack_union {
384 char irq_stack[IRQ_STACK_SIZE];
385 /*
386 * GCC hardcodes the stack canary as %gs:40. Since the
387 * irq_stack is the object at %gs:0, we reserve the bottom
388 * 48 bytes of the irq stack for the canary.
389 */
390 struct {
391 char gs_base[40];
392 unsigned long stack_canary;
393 };
394};
395
David Howells9b8de742009-04-21 23:00:24 +0100396DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
Brian Gerst2add8e22009-02-08 09:58:39 -0500397DECLARE_INIT_PER_CPU(irq_stack_union);
398
Brian Gerst26f80bd2009-01-19 00:38:58 +0900399DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530400DECLARE_PER_CPU(unsigned int, irq_count);
401extern unsigned long kernel_eflags;
402extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900403#else /* X86_64 */
404#ifdef CONFIG_CC_STACKPROTECTOR
405DECLARE_PER_CPU(unsigned long, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200406#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900407#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100408
Suresh Siddha61c46282008-03-10 15:28:04 -0700409extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700410extern void free_thread_xstate(struct task_struct *);
411extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100412extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
413extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
414extern unsigned short num_cache_leaves;
415
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100416struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100417 /* Cached TLS descriptors: */
418 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
419 unsigned long sp0;
420 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100421#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100422 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100423#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100424 unsigned long usersp; /* Copy from PDA */
425 unsigned short es;
426 unsigned short ds;
427 unsigned short fsindex;
428 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100429#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400430#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100431 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400432#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400433#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100434 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400435#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100436 unsigned long gs;
437 /* Hardware debugging registers: */
438 unsigned long debugreg0;
439 unsigned long debugreg1;
440 unsigned long debugreg2;
441 unsigned long debugreg3;
442 unsigned long debugreg6;
443 unsigned long debugreg7;
444 /* Fault info: */
445 unsigned long cr2;
446 unsigned long trap_no;
447 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700448 /* floating point and extended processor state */
449 union thread_xstate *xstate;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100450#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100451 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100452 struct vm86_struct __user *vm86_info;
453 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100454 unsigned long v86flags;
455 unsigned long v86mask;
456 unsigned long saved_sp0;
457 unsigned int saved_fs;
458 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100459#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100460 /* IO permissions: */
461 unsigned long *io_bitmap_ptr;
462 unsigned long iopl;
463 /* Max allowed port in the bitmap, in bytes: */
464 unsigned io_bitmap_max;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100465/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
466 unsigned long debugctlmsr;
Markus Metzger93fa7632008-04-08 11:01:58 +0200467#ifdef CONFIG_X86_DS
468/* Debug Store context; see include/asm-x86/ds.h; goes into MSR_IA32_DS_AREA */
469 struct ds_context *ds_ctx;
470#endif /* CONFIG_X86_DS */
471#ifdef CONFIG_X86_PTRACE_BTS
472/* the signal to send on a bts buffer overflow */
473 unsigned int bts_ovfl_signal;
474#endif /* CONFIG_X86_PTRACE_BTS */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100475};
476
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100477static inline unsigned long native_get_debugreg(int regno)
478{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100479 unsigned long val = 0; /* Damn you, gcc! */
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100480
481 switch (regno) {
482 case 0:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700483 asm("mov %%db0, %0" :"=r" (val));
484 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100485 case 1:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700486 asm("mov %%db1, %0" :"=r" (val));
487 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100488 case 2:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700489 asm("mov %%db2, %0" :"=r" (val));
490 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100491 case 3:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700492 asm("mov %%db3, %0" :"=r" (val));
493 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100494 case 6:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700495 asm("mov %%db6, %0" :"=r" (val));
496 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100497 case 7:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700498 asm("mov %%db7, %0" :"=r" (val));
499 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100500 default:
501 BUG();
502 }
503 return val;
504}
505
506static inline void native_set_debugreg(int regno, unsigned long value)
507{
508 switch (regno) {
509 case 0:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100510 asm("mov %0, %%db0" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100511 break;
512 case 1:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100513 asm("mov %0, %%db1" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100514 break;
515 case 2:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100516 asm("mov %0, %%db2" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100517 break;
518 case 3:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100519 asm("mov %0, %%db3" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100520 break;
521 case 6:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100522 asm("mov %0, %%db6" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100523 break;
524 case 7:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100525 asm("mov %0, %%db7" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100526 break;
527 default:
528 BUG();
529 }
530}
531
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100532/*
533 * Set IOPL bits in EFLAGS from given mask
534 */
535static inline void native_set_iopl_mask(unsigned mask)
536{
537#ifdef CONFIG_X86_32
538 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100539
Joe Perchescca2e6f2008-03-23 01:03:15 -0700540 asm volatile ("pushfl;"
541 "popl %0;"
542 "andl %1, %0;"
543 "orl %2, %0;"
544 "pushl %0;"
545 "popfl"
546 : "=&r" (reg)
547 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100548#endif
549}
550
Ingo Molnar4d46a892008-02-21 04:24:40 +0100551static inline void
552native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100553{
554 tss->x86_tss.sp0 = thread->sp0;
555#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100556 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100557 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
558 tss->x86_tss.ss1 = thread->sysenter_cs;
559 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
560 }
561#endif
562}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100563
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100564static inline void native_swapgs(void)
565{
566#ifdef CONFIG_X86_64
567 asm volatile("swapgs" ::: "memory");
568#endif
569}
570
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100571#ifdef CONFIG_PARAVIRT
572#include <asm/paravirt.h>
573#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100574#define __cpuid native_cpuid
575#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100576
577/*
578 * These special macros can be used to get or set a debugging register
579 */
580#define get_debugreg(var, register) \
581 (var) = native_get_debugreg(register)
582#define set_debugreg(value, register) \
583 native_set_debugreg(register, value)
584
Joe Perchescca2e6f2008-03-23 01:03:15 -0700585static inline void load_sp0(struct tss_struct *tss,
586 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100587{
588 native_load_sp0(tss, thread);
589}
590
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100591#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100592#endif /* CONFIG_PARAVIRT */
593
594/*
595 * Save the cr4 feature set we're using (ie
596 * Pentium 4MB enable and PPro Global page
597 * enable), so that any CPU's that boot up
598 * after us can get the correct flags.
599 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100600extern unsigned long mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100601
602static inline void set_in_cr4(unsigned long mask)
603{
604 unsigned cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100605
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100606 mmu_cr4_features |= mask;
607 cr4 = read_cr4();
608 cr4 |= mask;
609 write_cr4(cr4);
610}
611
612static inline void clear_in_cr4(unsigned long mask)
613{
614 unsigned cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100615
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100616 mmu_cr4_features &= ~mask;
617 cr4 = read_cr4();
618 cr4 &= ~mask;
619 write_cr4(cr4);
620}
621
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100622typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100623 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100624} mm_segment_t;
625
626
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100627/*
628 * create a kernel thread without removing it from tasklists
629 */
630extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
631
632/* Free all resources held by a thread. */
633extern void release_thread(struct task_struct *);
634
Ingo Molnar4d46a892008-02-21 04:24:40 +0100635/* Prepare to copy thread state - unlazy all lazy state */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100636extern void prepare_to_copy(struct task_struct *tsk);
637
638unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100639
640/*
641 * Generic CPUID function
642 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
643 * resulting in stale register contents being returned.
644 */
645static inline void cpuid(unsigned int op,
646 unsigned int *eax, unsigned int *ebx,
647 unsigned int *ecx, unsigned int *edx)
648{
649 *eax = op;
650 *ecx = 0;
651 __cpuid(eax, ebx, ecx, edx);
652}
653
654/* Some CPUID calls want 'count' to be placed in ecx */
655static inline void cpuid_count(unsigned int op, int count,
656 unsigned int *eax, unsigned int *ebx,
657 unsigned int *ecx, unsigned int *edx)
658{
659 *eax = op;
660 *ecx = count;
661 __cpuid(eax, ebx, ecx, edx);
662}
663
664/*
665 * CPUID functions returning a single datum
666 */
667static inline unsigned int cpuid_eax(unsigned int op)
668{
669 unsigned int eax, ebx, ecx, edx;
670
671 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100672
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100673 return eax;
674}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100675
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100676static inline unsigned int cpuid_ebx(unsigned int op)
677{
678 unsigned int eax, ebx, ecx, edx;
679
680 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100681
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100682 return ebx;
683}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100684
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100685static inline unsigned int cpuid_ecx(unsigned int op)
686{
687 unsigned int eax, ebx, ecx, edx;
688
689 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100690
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100691 return ecx;
692}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100693
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100694static inline unsigned int cpuid_edx(unsigned int op)
695{
696 unsigned int eax, ebx, ecx, edx;
697
698 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100699
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100700 return edx;
701}
702
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100703/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
704static inline void rep_nop(void)
705{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700706 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100707}
708
Ingo Molnar4d46a892008-02-21 04:24:40 +0100709static inline void cpu_relax(void)
710{
711 rep_nop();
712}
713
714/* Stop speculative execution: */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100715static inline void sync_core(void)
716{
717 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100718
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100719 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
Joe Perchescca2e6f2008-03-23 01:03:15 -0700720 : "ebx", "ecx", "edx", "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100721}
722
Joe Perchescca2e6f2008-03-23 01:03:15 -0700723static inline void __monitor(const void *eax, unsigned long ecx,
724 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100725{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100726 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700727 asm volatile(".byte 0x0f, 0x01, 0xc8;"
728 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100729}
730
731static inline void __mwait(unsigned long eax, unsigned long ecx)
732{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100733 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700734 asm volatile(".byte 0x0f, 0x01, 0xc9;"
735 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100736}
737
738static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
739{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200740 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100741 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700742 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
743 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100744}
745
746extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
747
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100748extern void select_idle_routine(const struct cpuinfo_x86 *c);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030749extern void init_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100750
Ingo Molnar4d46a892008-02-21 04:24:40 +0100751extern unsigned long boot_option_idle_override;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800752extern unsigned long idle_halt;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800753extern unsigned long idle_nomwait;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100754
Mark Langsdorf394a1502008-08-14 09:11:26 -0500755/*
756 * on systems with caches, caches must be flashed as the absolute
757 * last instruction before going into a suspended halt. Otherwise,
758 * dirty data can linger in the cache and become stale on resume,
759 * leading to strange errors.
760 *
761 * perform a variety of operations to guarantee that the compiler
762 * will not reorder instructions. wbinvd itself is serializing
763 * so the processor will not reorder.
764 *
765 * Systems without cache can just go into halt.
766 */
767static inline void wbinvd_halt(void)
768{
769 mb();
770 /* check for clflush to determine if wbinvd is legal */
771 if (cpu_has_clflush)
772 asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
773 else
774 while (1)
775 halt();
776}
777
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100778extern void enable_sep_cpu(void);
779extern int sysenter_setup(void);
780
781/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100782extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100783
784extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900785extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900786extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100787extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100788
Markus Metzgerc2724772008-12-11 13:49:59 +0100789static inline unsigned long get_debugctlmsr(void)
790{
791 unsigned long debugctlmsr = 0;
792
793#ifndef CONFIG_X86_DEBUGCTLMSR
794 if (boot_cpu_data.x86 < 6)
795 return 0;
796#endif
797 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
798
799 return debugctlmsr;
800}
801
Jan Beulich5b0e5082008-03-10 13:11:17 +0000802static inline void update_debugctlmsr(unsigned long debugctlmsr)
803{
804#ifndef CONFIG_X86_DEBUGCTLMSR
805 if (boot_cpu_data.x86 < 6)
806 return;
807#endif
808 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
809}
810
Ingo Molnar4d46a892008-02-21 04:24:40 +0100811/*
812 * from system description table in BIOS. Mostly for MCA use, but
813 * others may find it useful:
814 */
815extern unsigned int machine_id;
816extern unsigned int machine_submodel_id;
817extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100818
Ingo Molnar4d46a892008-02-21 04:24:40 +0100819/* Boot loader type from the setup header: */
820extern int bootloader_type;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100821
Ingo Molnar4d46a892008-02-21 04:24:40 +0100822extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100823
824#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
825#define ARCH_HAS_PREFETCHW
826#define ARCH_HAS_SPINLOCK_PREFETCH
827
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100828#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100829# define BASE_PREFETCH ASM_NOP4
830# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100831#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100832# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100833#endif
834
Ingo Molnar4d46a892008-02-21 04:24:40 +0100835/*
836 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
837 *
838 * It's not worth to care about 3dnow prefetches for the K6
839 * because they are microcoded there and very slow.
840 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100841static inline void prefetch(const void *x)
842{
843 alternative_input(BASE_PREFETCH,
844 "prefetchnta (%1)",
845 X86_FEATURE_XMM,
846 "r" (x));
847}
848
Ingo Molnar4d46a892008-02-21 04:24:40 +0100849/*
850 * 3dnow prefetch to get an exclusive cache line.
851 * Useful for spinlocks to avoid one state transition in the
852 * cache coherency protocol:
853 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100854static inline void prefetchw(const void *x)
855{
856 alternative_input(BASE_PREFETCH,
857 "prefetchw (%1)",
858 X86_FEATURE_3DNOW,
859 "r" (x));
860}
861
Ingo Molnar4d46a892008-02-21 04:24:40 +0100862static inline void spin_lock_prefetch(const void *x)
863{
864 prefetchw(x);
865}
866
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100867#ifdef CONFIG_X86_32
868/*
869 * User space process size: 3GB (default).
870 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100871#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100872#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100873#define STACK_TOP TASK_SIZE
874#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100875
Ingo Molnar4d46a892008-02-21 04:24:40 +0100876#define INIT_THREAD { \
877 .sp0 = sizeof(init_stack) + (long)&init_stack, \
878 .vm86_info = NULL, \
879 .sysenter_cs = __KERNEL_CS, \
880 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100881}
882
883/*
884 * Note that the .io_bitmap member must be extra-big. This is because
885 * the CPU will access an additional byte beyond the end of the IO
886 * permission bitmap. The extra byte must be all 1 bits, and must
887 * be within the limit.
888 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100889#define INIT_TSS { \
890 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100891 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100892 .ss0 = __KERNEL_DS, \
893 .ss1 = __KERNEL_CS, \
894 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
895 }, \
896 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100897}
898
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100899extern unsigned long thread_saved_pc(struct task_struct *tsk);
900
901#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
902#define KSTK_TOP(info) \
903({ \
904 unsigned long *__ptr = (unsigned long *)(info); \
905 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
906})
907
908/*
909 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
910 * This is necessary to guarantee that the entire "struct pt_regs"
911 * is accessable even if the CPU haven't stored the SS/ESP registers
912 * on the stack (interrupt gate does not save these registers
913 * when switching to the same priv ring).
914 * Therefore beware: accessing the ss/esp fields of the
915 * "struct pt_regs" is possible, but they may contain the
916 * completely wrong values.
917 */
918#define task_pt_regs(task) \
919({ \
920 struct pt_regs *__regs__; \
921 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
922 __regs__ - 1; \
923})
924
Ingo Molnar4d46a892008-02-21 04:24:40 +0100925#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100926
927#else
928/*
929 * User space process size. 47bits minus one guard page.
930 */
Ingo Molnard9517342009-02-20 23:32:28 +0100931#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100932
933/* This decides where the kernel will search for a free chunk of vm
934 * space during mmap's.
935 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100936#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
937 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100938
Ingo Molnar4d46a892008-02-21 04:24:40 +0100939#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100940 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100941#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100942 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100943
David Howells922a70d2008-02-08 04:19:26 -0800944#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100945#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800946
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100947#define INIT_THREAD { \
948 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
949}
950
951#define INIT_TSS { \
952 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
953}
954
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100955/*
956 * Return saved PC of a blocked thread.
957 * What is this good for? it will be always the scheduler or ret_from_fork.
958 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100959#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100960
Ingo Molnar4d46a892008-02-21 04:24:40 +0100961#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
962#define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100963#endif /* CONFIG_X86_64 */
964
Ingo Molnar513ad842008-02-21 05:18:40 +0100965extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
966 unsigned long new_sp);
967
Ingo Molnar4d46a892008-02-21 04:24:40 +0100968/*
969 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100970 * space during mmap's.
971 */
972#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
973
Ingo Molnar4d46a892008-02-21 04:24:40 +0100974#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100975
Erik Bosman529e25f2008-04-14 00:24:18 +0200976/* Get/set a process' ability to use the timestamp counter instruction */
977#define GET_TSC_CTL(adr) get_tsc_mode((adr))
978#define SET_TSC_CTL(val) set_tsc_mode((val))
979
980extern int get_tsc_mode(unsigned long adr);
981extern int set_tsc_mode(unsigned int val);
982
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700983#endif /* _ASM_X86_PROCESSOR_H */