blob: 576d41b459e97fd4f3675e2a8f1cf981a3a2b410 [file] [log] [blame]
Hisashi Nakamura50884512013-10-17 06:46:05 +09001/*
2 * r8a7791 processor support - PFC hardware block.
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
12#include <linux/platform_data/gpio-rcar.h>
13
14#include "core.h"
15#include "sh_pfc.h"
16
17#define CPU_ALL_PORT(fn, sfx) \
18 PORT_GP_32(0, fn, sfx), \
19 PORT_GP_32(1, fn, sfx), \
20 PORT_GP_32(2, fn, sfx), \
21 PORT_GP_32(3, fn, sfx), \
22 PORT_GP_32(4, fn, sfx), \
23 PORT_GP_32(5, fn, sfx), \
24 PORT_GP_32(6, fn, sfx), \
25 PORT_GP_32(7, fn, sfx)
26
27enum {
28 PINMUX_RESERVED = 0,
29
30 PINMUX_DATA_BEGIN,
31 GP_ALL(DATA),
32 PINMUX_DATA_END,
33
34 PINMUX_FUNCTION_BEGIN,
35 GP_ALL(FN),
36
37 /* GPSR0 */
38 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
39 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
40 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
41 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
42 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
43 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
44
45 /* GPSR1 */
46 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
47 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
48 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
49 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
50 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
51 FN_IP3_21_20,
52
53 /* GPSR2 */
54 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
55 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
56 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
57 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
58 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
59 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
60 FN_IP6_5_3, FN_IP6_7_6,
61
62 /* GPSR3 */
63 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
64 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
65 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
66 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
67 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
68 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
69 FN_IP9_18_17,
70
71 /* GPSR4 */
72 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
73 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
74 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
75 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
76 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
77 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
78 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
79 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
80
81 /* GPSR5 */
82 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
83 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
84 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
85 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
86 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
87 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
88 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
89
90 /* GPSR6 */
91 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
Magnus Dammb5973fc2014-02-26 19:10:26 +090092 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
93 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
Hisashi Nakamura50884512013-10-17 06:46:05 +090094 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
95 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
96 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
97 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
98 FN_USB1_OVC, FN_DU0_DOTCLKIN,
99
100 /* GPSR7 */
101 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
102 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
103 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
104 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
105 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
106 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
107
108 /* IPSR0 */
109 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
110 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
111 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
112 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
113 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
114 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
115
116 /* IPSR1 */
117 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
118 FN_A9, FN_MSIOF1_SS2, FN_SDA0,
119 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
120 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
121 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
122 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
123 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
124 FN_A15, FN_BPFCLK_C,
125 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
126 FN_A17, FN_DACK2_B, FN_SDA0_C,
127 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
128
129 /* IPSR2 */
130 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
131 FN_A20, FN_SPCLK,
132 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
133 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
134 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
135 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
136 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
137 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
138 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
139 FN_EX_CS1_N, FN_MSIOF2_SCK,
140 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
141 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
142
143 /* IPSR3 */
144 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
145 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
146 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
147 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
148 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
149 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
150 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
151 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
152 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
153 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
154 FN_DACK0, FN_DRACK0, FN_REMOCON,
155 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
156 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
157 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
158 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
159
160 /* IPSR4 */
161 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
162 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
163 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
164 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
165 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
166 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
167 FN_GLO_Q1_D, FN_HCTS1_N_E,
168 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
169 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
170 FN_SSI_SCK4, FN_GLO_SS_D,
171 FN_SSI_WS4, FN_GLO_RFON_D,
172 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
173 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
174 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
175
176 /* IPSR5 */
177 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
178 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
179 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
180 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
181 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
182 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
183 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
184 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
185 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
186 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
187 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
188 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
189 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
190 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
191 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
192
193 /* IPSR6 */
194 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
195 FN_SCIF_CLK, FN_BPFCLK_E,
196 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
197 FN_SCIFA2_RXD, FN_FMIN_E,
198 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
199 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
200 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
201 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
202 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
203 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
204 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
205 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
206 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
207 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
208
209 /* IPSR7 */
210 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
211 FN_SCIF_CLK_B, FN_GPS_MAG_D,
212 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
213 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
214 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
215 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
216 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
217 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
218 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
219 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
220 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
221 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
222 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
223 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
224 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
225 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
226 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
227 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
228
229 /* IPSR8 */
230 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
231 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
232 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
233 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
234 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
235 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
236 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
237 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
238 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
239 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
240 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
241 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
242 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
243 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
244 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
245 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
246 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
247
248 /* IPSR9 */
249 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
250 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
251 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
252 FN_DU1_DOTCLKOUT0, FN_QCLK,
253 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
254 FN_TX3_B, FN_SCL2_B, FN_PWM4,
255 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
256 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
257 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
258 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
259 FN_DU1_DISP, FN_QPOLA,
260 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
261 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
262 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
263 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
264 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
265 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
266 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
267 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
268
269 /* IPSR10 */
270 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
271 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
272 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
273 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
274 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
275 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
276 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
277 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
278 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
279 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
280 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
281 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
282 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
283 FN_TS_SDATA0_C, FN_ATACS11_N,
284 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
285 FN_TS_SCK0_C, FN_ATAG1_N,
286 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
287 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
288 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
289
290 /* IPSR11 */
291 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
292 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
293 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
294 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
295 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
296 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
297 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
298 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
299 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
300 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
301 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
302 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
303 FN_VI1_DATA7, FN_AVB_MDC,
304 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
305 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
306
307 /* IPSR12 */
308 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
309 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
310 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
311 FN_SCL2_D, FN_MSIOF1_RXD_E,
312 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
313 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
314 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
315 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
316 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
317 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
318 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
319 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
320 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
321 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
322 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
323 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
324 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
325
326 /* IPSR13 */
327 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
328 FN_ADICLK_B, FN_MSIOF0_SS1_C,
329 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
330 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
331 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
332 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
333 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
334 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
335 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
336 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
337 FN_SCIFA5_TXD_B, FN_TX3_C,
338 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
339 FN_SCIFA5_RXD_B, FN_RX3_C,
340 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
341 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
342 FN_SD1_DATA3, FN_IERX_B,
343 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
344
345 /* IPSR14 */
346 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
347 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
348 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
349 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
350 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
351 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
352 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
353 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
354 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
355 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
356 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
357 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
358 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
359 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
360
361 /* IPSR15 */
362 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
363 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
364 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
365 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
366 FN_PWM5_B, FN_SCIFA3_TXD_C,
367 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
368 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
369 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
370 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
371 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
372 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
373 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
374 FN_TCLK2, FN_VI1_DATA3_C,
375 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
376 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
377
378 /* IPSR16 */
379 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
380 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
381 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
382 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
383 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
384
385 /* MOD_SEL */
386 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
387 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
388 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
389 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
390 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
391 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
392 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
393 FN_SEL_QSP_0, FN_SEL_QSP_1,
394 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
395 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
396 FN_SEL_HSCIF1_4,
397 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
398 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
399 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
400 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
401 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
402
403 /* MOD_SEL2 */
404 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
405 FN_SEL_SCIF0_4,
406 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
407 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
408 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
409 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
410 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
411 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
412 FN_SEL_ADG_0, FN_SEL_ADG_1,
413 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
414 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
415 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
416 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
417 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
418 FN_SEL_SIM_0, FN_SEL_SIM_1,
419 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
420
421 /* MOD_SEL3 */
422 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
423 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
424 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
425 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
426 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
427 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
428 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
429 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
430 FN_SEL_MMC_0, FN_SEL_MMC_1,
431 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
432 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
433 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
434 FN_SEL_IIC1_4,
435 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
436
437 /* MOD_SEL4 */
438 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
439 FN_SEL_SOF1_4,
440 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
441 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
442 FN_SEL_RAD_0, FN_SEL_RAD_1,
443 FN_SEL_RCN_0, FN_SEL_RCN_1,
444 FN_SEL_RSP_0, FN_SEL_RSP_1,
445 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
446 FN_SEL_SCIF2_4,
447 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
448 FN_SEL_SOF2_4,
449 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
450 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
451 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
452 PINMUX_FUNCTION_END,
453
454 PINMUX_MARK_BEGIN,
455
456 EX_CS0_N_MARK, RD_N_MARK,
457
458 AUDIO_CLKA_MARK,
459
460 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
461 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
462 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
463
464 SD1_CLK_MARK,
465
466 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
467 DU0_DOTCLKIN_MARK,
468
469 /* IPSR0 */
470 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
471 D6_MARK, D7_MARK, D8_MARK,
472 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
473 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
474 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
475 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
476 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
477
478 /* IPSR1 */
479 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
480 A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
481 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
482 A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
483 A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
484 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
485 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
486 A15_MARK, BPFCLK_C_MARK,
487 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
488 A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
489 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
490
491 /* IPSR2 */
492 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
493 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
494 A20_MARK, SPCLK_MARK,
495 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
496 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
497 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
498 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
499 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
500 RX1_MARK, SCIFA1_RXD_MARK,
501 CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
502 CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
503 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
504 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
505 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
506 ATAG0_N_MARK, EX_WAIT1_MARK,
507
508 /* IPSR3 */
509 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
510 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
511 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
512 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
513 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
514 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
515 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
516 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
517 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
518 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
519 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
520 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
521 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
522 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
523 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
524 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
525 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
526 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
527
528 /* IPSR4 */
529 SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
530 SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
531 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
532 SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
533 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
534 SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
535 SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
536 SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
537 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
538 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
539 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
540 SSI_SCK4_MARK, GLO_SS_D_MARK,
541 SSI_WS4_MARK, GLO_RFON_D_MARK,
542 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
543 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
544 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
545
546 /* IPSR5 */
547 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
548 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
549 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
550 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
551 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
552 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
553 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
554 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
555 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
556 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
557 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
558 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
559 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
560 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
561 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
562
563 /* IPSR6 */
564 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
565 SCIF_CLK_MARK, BPFCLK_E_MARK,
566 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
567 SCIFA2_RXD_MARK, FMIN_E_MARK,
568 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
569 IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
570 IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
571 IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
572 IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
573 IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
574 MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
575 IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
576 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
577 SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
578 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
579 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
580 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
581 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
582
583 /* IPSR7 */
584 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
585 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
586 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
587 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
588 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
589 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
590 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
591 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
592 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
593 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
594 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
595 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
596 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
597 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
598 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
599 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
600 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
601 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
602
603 /* IPSR8 */
604 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
605 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
606 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
607 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
608 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
609 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
610 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
611 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
612 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
613 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
614 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
615 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
616 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
617 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
618 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
619 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
620 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
621 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
622
623 /* IPSR9 */
624 DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
625 DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
626 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
627 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
628 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
629 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
630 TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
631 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
632 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
633 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
634 CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
635 DU1_DISP_MARK, QPOLA_MARK,
636 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
637 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
638 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
639 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
640 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
641 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
642 VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
643 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
644
645 /* IPSR10 */
646 VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
647 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
648 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
649 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
650 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
651 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
652 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
653 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
654 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
655 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
656 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
657 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
658 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
659 TS_SDATA0_C_MARK, ATACS11_N_MARK,
660 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
661 TS_SCK0_C_MARK, ATAG1_N_MARK,
662 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
663 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
664 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
665
666 /* IPSR11 */
667 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
668 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
669 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
670 SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
671 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
672 TX4_B_MARK, SCIFA4_TXD_B_MARK,
673 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
674 RX4_B_MARK, SCIFA4_RXD_B_MARK,
675 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
676 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
677 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
678 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
679 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
680 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
681 VI1_DATA7_MARK, AVB_MDC_MARK,
682 ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
683 ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
684
685 /* IPSR12 */
686 ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
687 ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
688 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
689 SCL2_D_MARK, MSIOF1_RXD_E_MARK,
690 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
691 SDA2_D_MARK, MSIOF1_SCK_E_MARK,
692 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
693 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
694 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
695 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
696 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
697 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
698 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
699 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
700 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
701 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
702 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
703 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
704
705 /* IPSR13 */
706 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
707 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
708 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
709 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
710 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
711 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
712 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
713 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
714 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
715 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
716 SCIFA5_TXD_B_MARK, TX3_C_MARK,
717 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
718 SCIFA5_RXD_B_MARK, RX3_C_MARK,
719 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
720 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
721 SD1_DATA3_MARK, IERX_B_MARK,
722 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
723
724 /* IPSR14 */
725 SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
726 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
727 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
728 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
729 SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
730 SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
731 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
732 VI1_CLK_C_MARK, VI1_G0_B_MARK,
733 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
734 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
735 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
736 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
737 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
738 VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
739 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
740 VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
741
742 /* IPSR15 */
743 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
744 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
745 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
746 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
747 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
748 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
749 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
750 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
751 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
752 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
753 TCLK1_MARK, VI1_DATA1_C_MARK,
754 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
755 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
756 TCLK2_MARK, VI1_DATA3_C_MARK,
757 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
758 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
759 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
760 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
761
762 /* IPSR16 */
763 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
764 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
765 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
766 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
767 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CK_MARK, GLO_RFON_C_MARK,
768 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
769 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
770 PINMUX_MARK_END,
771};
772
773static const u16 pinmux_data[] = {
774 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
775
776 PINMUX_DATA(EX_CS0_N_MARK, FN_EX_CS0_N),
777 PINMUX_DATA(RD_N_MARK, FN_RD_N),
778 PINMUX_DATA(AUDIO_CLKA_MARK, FN_AUDIO_CLKA),
779 PINMUX_DATA(VI0_CLK_MARK, FN_VI0_CLK),
780 PINMUX_DATA(VI0_DATA0_VI0_B0_MARK, FN_VI0_DATA0_VI0_B0),
781 PINMUX_DATA(VI0_DATA1_VI0_B1_MARK, FN_VI0_DATA1_VI0_B1),
782 PINMUX_DATA(VI0_DATA2_VI0_B2_MARK, FN_VI0_DATA2_VI0_B2),
783 PINMUX_DATA(VI0_DATA4_VI0_B4_MARK, FN_VI0_DATA4_VI0_B4),
784 PINMUX_DATA(VI0_DATA5_VI0_B5_MARK, FN_VI0_DATA5_VI0_B5),
785 PINMUX_DATA(VI0_DATA6_VI0_B6_MARK, FN_VI0_DATA6_VI0_B6),
786 PINMUX_DATA(VI0_DATA7_VI0_B7_MARK, FN_VI0_DATA7_VI0_B7),
787 PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
788 PINMUX_DATA(USB0_OVC_MARK, FN_USB0_OVC),
789 PINMUX_DATA(USB1_PWEN_MARK, FN_USB1_PWEN),
790 PINMUX_DATA(USB1_OVC_MARK, FN_USB1_OVC),
791 PINMUX_DATA(DU0_DOTCLKIN_MARK, FN_DU0_DOTCLKIN),
Magnus Dammb5973fc2014-02-26 19:10:26 +0900792 PINMUX_DATA(SD1_CLK_MARK, FN_SD1_CLK),
Hisashi Nakamura50884512013-10-17 06:46:05 +0900793
794 /* IPSR0 */
795 PINMUX_IPSR_DATA(IP0_0, D0),
796 PINMUX_IPSR_DATA(IP0_1, D1),
797 PINMUX_IPSR_DATA(IP0_2, D2),
798 PINMUX_IPSR_DATA(IP0_3, D3),
799 PINMUX_IPSR_DATA(IP0_4, D4),
800 PINMUX_IPSR_DATA(IP0_5, D5),
801 PINMUX_IPSR_DATA(IP0_6, D6),
802 PINMUX_IPSR_DATA(IP0_7, D7),
803 PINMUX_IPSR_DATA(IP0_8, D8),
804 PINMUX_IPSR_DATA(IP0_9, D9),
805 PINMUX_IPSR_DATA(IP0_10, D10),
806 PINMUX_IPSR_DATA(IP0_11, D11),
807 PINMUX_IPSR_DATA(IP0_12, D12),
808 PINMUX_IPSR_DATA(IP0_13, D13),
809 PINMUX_IPSR_DATA(IP0_14, D14),
810 PINMUX_IPSR_DATA(IP0_15, D15),
811 PINMUX_IPSR_DATA(IP0_18_16, A0),
812 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
813 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
814 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SCL0_C, SEL_IIC0_2),
815 PINMUX_IPSR_DATA(IP0_18_16, PWM2_B),
816 PINMUX_IPSR_DATA(IP0_20_19, A1),
817 PINMUX_IPSR_MODSEL_DATA(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
818 PINMUX_IPSR_DATA(IP0_22_21, A2),
819 PINMUX_IPSR_MODSEL_DATA(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
820 PINMUX_IPSR_DATA(IP0_24_23, A3),
821 PINMUX_IPSR_MODSEL_DATA(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
822 PINMUX_IPSR_DATA(IP0_26_25, A4),
823 PINMUX_IPSR_MODSEL_DATA(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
824 PINMUX_IPSR_DATA(IP0_28_27, A5),
825 PINMUX_IPSR_MODSEL_DATA(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
826 PINMUX_IPSR_DATA(IP0_30_29, A6),
827 PINMUX_IPSR_MODSEL_DATA(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
828
829 /* IPSR1 */
830 PINMUX_IPSR_DATA(IP1_1_0, A7),
831 PINMUX_IPSR_MODSEL_DATA(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
832 PINMUX_IPSR_DATA(IP1_3_2, A8),
833 PINMUX_IPSR_MODSEL_DATA(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
834 PINMUX_IPSR_MODSEL_DATA(IP1_3_2, SCL0, SEL_IIC0_0),
835 PINMUX_IPSR_DATA(IP1_5_4, A9),
836 PINMUX_IPSR_MODSEL_DATA(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
837 PINMUX_IPSR_MODSEL_DATA(IP1_5_4, SDA0, SEL_IIC0_0),
838 PINMUX_IPSR_DATA(IP1_7_6, A10),
839 PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
840 PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
841 PINMUX_IPSR_DATA(IP1_10_8, A11),
842 PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
843 PINMUX_IPSR_MODSEL_DATA(IP1_10_8, SCL3_D, SEL_IIC3_3),
844 PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
845 PINMUX_IPSR_DATA(IP1_13_11, A12),
846 PINMUX_IPSR_MODSEL_DATA(IP1_13_11, FMCLK, SEL_FM_0),
847 PINMUX_IPSR_MODSEL_DATA(IP1_13_11, SDA3_D, SEL_IIC3_3),
848 PINMUX_IPSR_MODSEL_DATA(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
849 PINMUX_IPSR_DATA(IP1_16_14, A13),
850 PINMUX_IPSR_MODSEL_DATA(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
851 PINMUX_IPSR_MODSEL_DATA(IP1_16_14, BPFCLK, SEL_FM_0),
852 PINMUX_IPSR_MODSEL_DATA(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
853 PINMUX_IPSR_DATA(IP1_19_17, A14),
854 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
855 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN, SEL_FM_0),
856 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN_C, SEL_FM_2),
857 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
858 PINMUX_IPSR_DATA(IP1_22_20, A15),
859 PINMUX_IPSR_MODSEL_DATA(IP1_22_20, BPFCLK_C, SEL_FM_2),
860 PINMUX_IPSR_DATA(IP1_25_23, A16),
861 PINMUX_IPSR_MODSEL_DATA(IP1_25_23, DREQ2_B, SEL_LBS_1),
862 PINMUX_IPSR_MODSEL_DATA(IP1_25_23, FMCLK_C, SEL_FM_2),
863 PINMUX_IPSR_MODSEL_DATA(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
864 PINMUX_IPSR_DATA(IP1_28_26, A17),
865 PINMUX_IPSR_MODSEL_DATA(IP1_28_26, DACK2_B, SEL_LBS_1),
866 PINMUX_IPSR_MODSEL_DATA(IP1_28_26, SDA0_C, SEL_IIC0_2),
867 PINMUX_IPSR_DATA(IP1_31_29, A18),
868 PINMUX_IPSR_MODSEL_DATA(IP1_31_29, DREQ1, SEL_LBS_0),
869 PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
870 PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
871
872 /* IPSR2 */
873 PINMUX_IPSR_DATA(IP2_2_0, A19),
874 PINMUX_IPSR_DATA(IP2_2_0, DACK1),
875 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
876 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
877 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_0),
878 PINMUX_IPSR_DATA(IP2_2_0, A20),
879 PINMUX_IPSR_MODSEL_DATA(IP2_4_3, SPCLK, SEL_QSP_0),
880 PINMUX_IPSR_DATA(IP2_6_5, A21),
881 PINMUX_IPSR_MODSEL_DATA(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
882 PINMUX_IPSR_MODSEL_DATA(IP2_6_5, MOSI_IO0, SEL_QSP_0),
883 PINMUX_IPSR_DATA(IP2_9_7, A22),
884 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, MISO_IO1, SEL_QSP_0),
885 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, FMCLK_B, SEL_FM_1),
886 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, TX0, SEL_SCIF0_0),
887 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
888 PINMUX_IPSR_DATA(IP2_12_10, A23),
889 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, IO2, SEL_QSP_0),
890 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, BPFCLK_B, SEL_FM_1),
891 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, RX0, SEL_SCIF0_0),
892 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
893 PINMUX_IPSR_DATA(IP2_15_13, A24),
894 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, DREQ2, SEL_LBS_0),
895 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, IO3, SEL_QSP_0),
896 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, TX1, SEL_SCIF1_0),
897 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
898 PINMUX_IPSR_DATA(IP2_18_16, A25),
899 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DACK2, SEL_LBS_0),
900 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SSL, SEL_QSP_0),
901 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ1_C, SEL_LBS_2),
902 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, RX1, SEL_SCIF1_0),
903 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
904 PINMUX_IPSR_DATA(IP2_20_19, CS0_N),
905 PINMUX_IPSR_MODSEL_DATA(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
906 PINMUX_IPSR_MODSEL_DATA(IP2_20_19, SCL1, SEL_IIC1_0),
907 PINMUX_IPSR_DATA(IP2_22_21, CS1_N_A26),
908 PINMUX_IPSR_MODSEL_DATA(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
909 PINMUX_IPSR_MODSEL_DATA(IP2_22_21, SDA1, SEL_IIC1_0),
910 PINMUX_IPSR_DATA(IP2_24_23, EX_CS1_N),
911 PINMUX_IPSR_MODSEL_DATA(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
912 PINMUX_IPSR_DATA(IP2_26_25, EX_CS2_N),
913 PINMUX_IPSR_MODSEL_DATA(IP2_26_25, ATAWR0_N, SEL_LBS_0),
914 PINMUX_IPSR_MODSEL_DATA(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
915 PINMUX_IPSR_DATA(IP2_29_27, EX_CS3_N),
916 PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATADIR0_N, SEL_LBS_0),
917 PINMUX_IPSR_MODSEL_DATA(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
918 PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATAG0_N, SEL_LBS_0),
919 PINMUX_IPSR_DATA(IP2_29_27, EX_WAIT1),
920
921 /* IPSR3 */
922 PINMUX_IPSR_DATA(IP3_2_0, EX_CS4_N),
923 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, ATARD0_N, SEL_LBS_0),
924 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
925 PINMUX_IPSR_DATA(IP3_2_0, EX_WAIT2),
926 PINMUX_IPSR_DATA(IP3_5_3, EX_CS5_N),
927 PINMUX_IPSR_DATA(IP3_5_3, ATACS00_N),
928 PINMUX_IPSR_MODSEL_DATA(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
929 PINMUX_IPSR_MODSEL_DATA(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
930 PINMUX_IPSR_MODSEL_DATA(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
931 PINMUX_IPSR_DATA(IP3_5_3, PWM1),
932 PINMUX_IPSR_DATA(IP3_5_3, TPU_TO1),
933 PINMUX_IPSR_DATA(IP3_8_6, BS_N),
934 PINMUX_IPSR_DATA(IP3_8_6, ATACS10_N),
935 PINMUX_IPSR_MODSEL_DATA(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
936 PINMUX_IPSR_MODSEL_DATA(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
937 PINMUX_IPSR_MODSEL_DATA(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
938 PINMUX_IPSR_DATA(IP3_8_6, PWM2),
939 PINMUX_IPSR_DATA(IP3_8_6, TPU_TO2),
940 PINMUX_IPSR_DATA(IP3_11_9, RD_WR_N),
941 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
942 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, FMIN_B, SEL_FM_1),
943 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
944 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, DREQ1_D, SEL_LBS_1),
945 PINMUX_IPSR_DATA(IP3_13_12, WE0_N),
946 PINMUX_IPSR_MODSEL_DATA(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
947 PINMUX_IPSR_MODSEL_DATA(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
948 PINMUX_IPSR_DATA(IP3_15_14, WE1_N),
949 PINMUX_IPSR_MODSEL_DATA(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
950 PINMUX_IPSR_MODSEL_DATA(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
951 PINMUX_IPSR_MODSEL_DATA(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
952 PINMUX_IPSR_DATA(IP3_17_16, EX_WAIT0),
953 PINMUX_IPSR_MODSEL_DATA(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
954 PINMUX_IPSR_MODSEL_DATA(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
955 PINMUX_IPSR_DATA(IP3_19_18, DREQ0),
956 PINMUX_IPSR_DATA(IP3_19_18, PWM3),
957 PINMUX_IPSR_DATA(IP3_19_18, TPU_TO3),
958 PINMUX_IPSR_DATA(IP3_21_20, DACK0),
959 PINMUX_IPSR_DATA(IP3_21_20, DRACK0),
960 PINMUX_IPSR_MODSEL_DATA(IP3_21_20, REMOCON, SEL_RCN_0),
961 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SPEEDIN, SEL_RSP_0),
962 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
963 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
964 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
965 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
966 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, DREQ2_C, SEL_LBS_2),
967 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
968 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
969 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
970 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
971 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
972 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
973 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
974 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
975 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
976 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
977 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
978
979 /* IPSR4 */
980 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
981 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL0_B, SEL_IIC0_1),
982 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL7_B, SEL_IIC7_1),
983 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
984 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
985 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA0_B, SEL_IIC0_1),
986 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA7_B, SEL_IIC7_1),
987 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
988 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, GLO_I0_D, SEL_GPS_3),
989 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SSI_WS1, SEL_SSI1_0),
990 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL1_B, SEL_IIC1_1),
991 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL8_B, SEL_IIC8_1),
992 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
993 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, GLO_I1_D, SEL_GPS_3),
994 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
995 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA1_B, SEL_IIC1_1),
996 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA8_B, SEL_IIC8_1),
997 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
998 PINMUX_IPSR_DATA(IP4_12_10, SSI_SCK2),
999 PINMUX_IPSR_MODSEL_DATA(IP4_12_10, SCL2, SEL_IIC2_0),
1000 PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1001 PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
1002 PINMUX_IPSR_DATA(IP4_15_13, SSI_WS2),
1003 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, SDA2, SEL_IIC2_0),
1004 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1005 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, RX2_E, SEL_SCIF2_4),
1006 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
1007 PINMUX_IPSR_DATA(IP4_18_16, SSI_SDATA2),
1008 PINMUX_IPSR_MODSEL_DATA(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1009 PINMUX_IPSR_MODSEL_DATA(IP4_18_16, TX2_E, SEL_SCIF2_4),
1010 PINMUX_IPSR_DATA(IP4_19, SSI_SCK34),
1011 PINMUX_IPSR_DATA(IP4_20, SSI_WS34),
1012 PINMUX_IPSR_DATA(IP4_21, SSI_SDATA3),
1013 PINMUX_IPSR_DATA(IP4_23_22, SSI_SCK4),
1014 PINMUX_IPSR_MODSEL_DATA(IP4_23_22, GLO_SS_D, SEL_GPS_3),
1015 PINMUX_IPSR_DATA(IP4_25_24, SSI_WS4),
1016 PINMUX_IPSR_MODSEL_DATA(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
1017 PINMUX_IPSR_DATA(IP4_27_26, SSI_SDATA4),
1018 PINMUX_IPSR_MODSEL_DATA(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
1019 PINMUX_IPSR_DATA(IP4_30_28, SSI_SCK5),
1020 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1021 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1022 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, GLO_I0, SEL_GPS_0),
1023 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
1024 PINMUX_IPSR_DATA(IP4_30_28, VI1_R2_B),
1025
1026 /* IPSR5 */
1027 PINMUX_IPSR_DATA(IP5_2_0, SSI_WS5),
1028 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1029 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1030 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, GLO_I1, SEL_GPS_0),
1031 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
1032 PINMUX_IPSR_DATA(IP5_2_0, VI1_R3_B),
1033 PINMUX_IPSR_DATA(IP5_5_3, SSI_SDATA5),
1034 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1035 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1036 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, GLO_Q0, SEL_GPS_0),
1037 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
1038 PINMUX_IPSR_DATA(IP5_5_3, VI1_R4_B),
1039 PINMUX_IPSR_DATA(IP5_8_6, SSI_SCK6),
1040 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1041 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1042 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, GLO_Q1, SEL_GPS_0),
1043 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
1044 PINMUX_IPSR_DATA(IP5_8_6, VI1_R5_B),
1045 PINMUX_IPSR_DATA(IP5_11_9, SSI_WS6),
1046 PINMUX_IPSR_MODSEL_DATA(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1047 PINMUX_IPSR_MODSEL_DATA(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
1048 PINMUX_IPSR_DATA(IP5_11_9, VI1_R6_B),
1049 PINMUX_IPSR_DATA(IP5_14_12, SSI_SDATA6),
1050 PINMUX_IPSR_MODSEL_DATA(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1051 PINMUX_IPSR_MODSEL_DATA(IP5_14_12, GLO_SDATA, SEL_GPS_0),
1052 PINMUX_IPSR_DATA(IP5_14_12, VI1_R7_B),
1053 PINMUX_IPSR_MODSEL_DATA(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1054 PINMUX_IPSR_MODSEL_DATA(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1055 PINMUX_IPSR_MODSEL_DATA(IP5_16_15, GLO_SS, SEL_GPS_0),
1056 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1057 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, TX0_D, SEL_SCIF0_3),
1058 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1059 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, GLO_RFON, SEL_GPS_0),
1060 PINMUX_IPSR_MODSEL_DATA(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1061 PINMUX_IPSR_MODSEL_DATA(IP5_21_20, RX0_D, SEL_SCIF0_3),
1062 PINMUX_IPSR_MODSEL_DATA(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1063 PINMUX_IPSR_MODSEL_DATA(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1064 PINMUX_IPSR_MODSEL_DATA(IP5_23_22, TX1_D, SEL_SCIF1_3),
1065 PINMUX_IPSR_MODSEL_DATA(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1066 PINMUX_IPSR_MODSEL_DATA(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1067 PINMUX_IPSR_MODSEL_DATA(IP5_25_24, RX1_D, SEL_SCIF1_3),
1068 PINMUX_IPSR_MODSEL_DATA(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1069 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1070 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, TX3_D, SEL_SCIF3_3),
1071 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1072 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1073 PINMUX_IPSR_MODSEL_DATA(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1074 PINMUX_IPSR_MODSEL_DATA(IP5_31_29, RX3_D, SEL_SCIF3_3),
1075 PINMUX_IPSR_MODSEL_DATA(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
1076
1077 /* IPSR6 */
1078 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1079 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1080 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1081 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1082 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, BPFCLK_E, SEL_FM_4),
1083 PINMUX_IPSR_DATA(IP6_5_3, AUDIO_CLKC),
1084 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1085 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1086 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, RX2, SEL_SCIF2_0),
1087 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1088 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, FMIN_E, SEL_FM_4),
1089 PINMUX_IPSR_DATA(IP6_7_6, AUDIO_CLKOUT),
1090 PINMUX_IPSR_MODSEL_DATA(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1091 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, TX2, SEL_SCIF2_0),
1092 PINMUX_IPSR_MODSEL_DATA(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
1093 PINMUX_IPSR_DATA(IP6_9_8, IRQ0),
1094 PINMUX_IPSR_MODSEL_DATA(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
1095 PINMUX_IPSR_DATA(IP6_9_8, INTC_IRQ0_N),
1096 PINMUX_IPSR_DATA(IP6_11_10, IRQ1),
1097 PINMUX_IPSR_MODSEL_DATA(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
1098 PINMUX_IPSR_DATA(IP6_11_10, INTC_IRQ1_N),
1099 PINMUX_IPSR_DATA(IP6_13_12, IRQ2),
1100 PINMUX_IPSR_MODSEL_DATA(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
1101 PINMUX_IPSR_DATA(IP6_13_12, INTC_IRQ2_N),
1102 PINMUX_IPSR_DATA(IP6_15_14, IRQ3),
1103 PINMUX_IPSR_MODSEL_DATA(IP6_15_14, SCL4_C, SEL_IIC4_2),
1104 PINMUX_IPSR_MODSEL_DATA(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
1105 PINMUX_IPSR_DATA(IP6_15_14, INTC_IRQ4_N),
1106 PINMUX_IPSR_DATA(IP6_18_16, IRQ4),
1107 PINMUX_IPSR_MODSEL_DATA(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1108 PINMUX_IPSR_MODSEL_DATA(IP6_18_16, SDA4_C, SEL_IIC4_2),
1109 PINMUX_IPSR_MODSEL_DATA(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
1110 PINMUX_IPSR_DATA(IP6_18_16, INTC_IRQ4_N),
1111 PINMUX_IPSR_DATA(IP6_20_19, IRQ5),
1112 PINMUX_IPSR_MODSEL_DATA(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1113 PINMUX_IPSR_MODSEL_DATA(IP6_20_19, SCL1_E, SEL_IIC1_4),
1114 PINMUX_IPSR_MODSEL_DATA(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
1115 PINMUX_IPSR_DATA(IP6_23_21, IRQ6),
1116 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1117 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1118 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, SDA1_E, SEL_IIC1_4),
1119 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
1120 PINMUX_IPSR_DATA(IP6_26_24, IRQ7),
1121 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1122 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1123 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1124 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
1125 PINMUX_IPSR_DATA(IP6_29_27, IRQ8),
1126 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1127 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1128 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1129 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
1130
1131 /* IPSR7 */
1132 PINMUX_IPSR_DATA(IP7_2_0, IRQ9),
1133 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1134 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1135 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1136 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1137 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
1138 PINMUX_IPSR_DATA(IP7_5_3, DU1_DR0),
1139 PINMUX_IPSR_DATA(IP7_5_3, LCDOUT0),
1140 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1141 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, TX0_B, SEL_SCIF0_1),
1142 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1143 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
1144 PINMUX_IPSR_DATA(IP7_8_6, DU1_DR1),
1145 PINMUX_IPSR_DATA(IP7_8_6, LCDOUT1),
1146 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1147 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, RX0_B, SEL_SCIF0_1),
1148 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1149 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
1150 PINMUX_IPSR_DATA(IP7_10_9, DU1_DR2),
1151 PINMUX_IPSR_DATA(IP7_10_9, LCDOUT2),
1152 PINMUX_IPSR_MODSEL_DATA(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
1153 PINMUX_IPSR_DATA(IP7_12_11, DU1_DR3),
1154 PINMUX_IPSR_DATA(IP7_12_11, LCDOUT3),
1155 PINMUX_IPSR_MODSEL_DATA(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
1156 PINMUX_IPSR_DATA(IP7_14_13, DU1_DR4),
1157 PINMUX_IPSR_DATA(IP7_14_13, LCDOUT4),
1158 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
1159 PINMUX_IPSR_DATA(IP7_16_15, DU1_DR5),
1160 PINMUX_IPSR_DATA(IP7_16_15, LCDOUT5),
1161 PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
1162 PINMUX_IPSR_DATA(IP7_18_17, DU1_DR6),
1163 PINMUX_IPSR_DATA(IP7_18_17, LCDOUT6),
1164 PINMUX_IPSR_MODSEL_DATA(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
1165 PINMUX_IPSR_DATA(IP7_20_19, DU1_DR7),
1166 PINMUX_IPSR_DATA(IP7_20_19, LCDOUT7),
1167 PINMUX_IPSR_MODSEL_DATA(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
1168 PINMUX_IPSR_DATA(IP7_23_21, DU1_DG0),
1169 PINMUX_IPSR_DATA(IP7_23_21, LCDOUT8),
1170 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1171 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, TX1_B, SEL_SCIF1_1),
1172 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1173 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
1174 PINMUX_IPSR_DATA(IP7_26_24, DU1_DG1),
1175 PINMUX_IPSR_DATA(IP7_26_24, LCDOUT9),
1176 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1177 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, RX1_B, SEL_SCIF1_1),
1178 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1179 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
1180 PINMUX_IPSR_DATA(IP7_29_27, DU1_DG2),
1181 PINMUX_IPSR_DATA(IP7_29_27, LCDOUT10),
1182 PINMUX_IPSR_MODSEL_DATA(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
1183 PINMUX_IPSR_DATA(IP7_29_27, SCIF1_SCK_B),
1184 PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1185 PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
1186
1187 /* IPSR8 */
1188 PINMUX_IPSR_DATA(IP8_2_0, DU1_DG3),
1189 PINMUX_IPSR_DATA(IP8_2_0, LCDOUT11),
1190 PINMUX_IPSR_MODSEL_DATA(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1191 PINMUX_IPSR_MODSEL_DATA(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
1192 PINMUX_IPSR_DATA(IP8_5_3, DU1_DG4),
1193 PINMUX_IPSR_DATA(IP8_5_3, LCDOUT12),
1194 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1195 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1196 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1197 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
1198 PINMUX_IPSR_DATA(IP8_8_6, DU1_DG5),
1199 PINMUX_IPSR_DATA(IP8_8_6, LCDOUT13),
1200 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1201 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1202 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1203 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
1204 PINMUX_IPSR_DATA(IP8_11_9, DU1_DG6),
1205 PINMUX_IPSR_DATA(IP8_11_9, LCDOUT14),
1206 PINMUX_IPSR_MODSEL_DATA(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1207 PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1208 PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
1209 PINMUX_IPSR_DATA(IP8_14_12, DU1_DG7),
1210 PINMUX_IPSR_DATA(IP8_14_12, LCDOUT15),
1211 PINMUX_IPSR_MODSEL_DATA(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1212 PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1213 PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
1214 PINMUX_IPSR_DATA(IP8_17_15, DU1_DB0),
1215 PINMUX_IPSR_DATA(IP8_17_15, LCDOUT16),
1216 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1217 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, TX2_B, SEL_SCIF2_1),
1218 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1219 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
1220 PINMUX_IPSR_DATA(IP8_20_18, DU1_DB1),
1221 PINMUX_IPSR_DATA(IP8_20_18, LCDOUT17),
1222 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1223 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, RX2_B, SEL_SCIF2_1),
1224 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1225 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
1226 PINMUX_IPSR_DATA(IP8_23_21, DU1_DB2),
1227 PINMUX_IPSR_DATA(IP8_23_21, LCDOUT18),
1228 PINMUX_IPSR_MODSEL_DATA(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
1229 PINMUX_IPSR_DATA(IP8_23_21, SCIF2_SCK_B),
1230 PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1231 PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
1232 PINMUX_IPSR_DATA(IP8_25_24, DU1_DB3),
1233 PINMUX_IPSR_DATA(IP8_25_24, LCDOUT19),
1234 PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
1235 PINMUX_IPSR_DATA(IP8_27_26, DU1_DB4),
1236 PINMUX_IPSR_DATA(IP8_27_26, LCDOUT20),
1237 PINMUX_IPSR_MODSEL_DATA(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1238 PINMUX_IPSR_MODSEL_DATA(IP8_27_26, CAN1_RX, SEL_CAN1_0),
1239 PINMUX_IPSR_DATA(IP8_30_28, DU1_DB5),
1240 PINMUX_IPSR_DATA(IP8_30_28, LCDOUT21),
1241 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, TX3, SEL_SCIF3_0),
1242 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1243 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, CAN1_TX, SEL_CAN1_0),
1244
1245 /* IPSR9 */
1246 PINMUX_IPSR_DATA(IP9_2_0, DU1_DB6),
1247 PINMUX_IPSR_DATA(IP9_2_0, LCDOUT22),
1248 PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCL3_C, SEL_IIC3_2),
1249 PINMUX_IPSR_MODSEL_DATA(IP9_2_0, RX3, SEL_SCIF3_0),
1250 PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1251 PINMUX_IPSR_DATA(IP9_5_3, DU1_DB7),
1252 PINMUX_IPSR_DATA(IP9_5_3, LCDOUT23),
1253 PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SDA3_C, SEL_IIC3_2),
1254 PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1255 PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1256 PINMUX_IPSR_MODSEL_DATA(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
1257 PINMUX_IPSR_DATA(IP9_6, QSTVA_QVS),
1258 PINMUX_IPSR_DATA(IP9_7, DU1_DOTCLKOUT0),
1259 PINMUX_IPSR_DATA(IP9_7, QCLK),
1260 PINMUX_IPSR_DATA(IP9_10_8, DU1_DOTCLKOUT1),
1261 PINMUX_IPSR_DATA(IP9_10_8, QSTVB_QVE),
1262 PINMUX_IPSR_MODSEL_DATA(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1263 PINMUX_IPSR_MODSEL_DATA(IP9_10_8, TX3_B, SEL_SCIF3_1),
1264 PINMUX_IPSR_MODSEL_DATA(IP9_10_8, SCL2_B, SEL_IIC2_1),
1265 PINMUX_IPSR_DATA(IP9_10_8, PWM4),
1266 PINMUX_IPSR_DATA(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1267 PINMUX_IPSR_DATA(IP9_11, QSTH_QHS),
1268 PINMUX_IPSR_DATA(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1269 PINMUX_IPSR_DATA(IP9_12, QSTB_QHE),
1270 PINMUX_IPSR_DATA(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1271 PINMUX_IPSR_DATA(IP9_15_13, QCPV_QDE),
1272 PINMUX_IPSR_MODSEL_DATA(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1273 PINMUX_IPSR_MODSEL_DATA(IP9_15_13, RX3_B, SEL_SCIF3_1),
1274 PINMUX_IPSR_MODSEL_DATA(IP9_15_13, SDA2_B, SEL_IIC2_1),
1275 PINMUX_IPSR_DATA(IP9_16, DU1_DISP),
1276 PINMUX_IPSR_DATA(IP9_16, QPOLA),
1277 PINMUX_IPSR_DATA(IP9_18_17, DU1_CDE),
1278 PINMUX_IPSR_DATA(IP9_18_17, QPOLB),
1279 PINMUX_IPSR_DATA(IP9_18_17, PWM4_B),
1280 PINMUX_IPSR_DATA(IP9_20_19, VI0_CLKENB),
1281 PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TX4, SEL_SCIF4_0),
1282 PINMUX_IPSR_MODSEL_DATA(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1283 PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
1284 PINMUX_IPSR_DATA(IP9_22_21, VI0_FIELD),
1285 PINMUX_IPSR_MODSEL_DATA(IP9_22_21, RX4, SEL_SCIF4_0),
1286 PINMUX_IPSR_MODSEL_DATA(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1287 PINMUX_IPSR_MODSEL_DATA(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
1288 PINMUX_IPSR_DATA(IP9_24_23, VI0_HSYNC_N),
1289 PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TX5, SEL_SCIF5_0),
1290 PINMUX_IPSR_MODSEL_DATA(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1291 PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
1292 PINMUX_IPSR_DATA(IP9_26_25, VI0_VSYNC_N),
1293 PINMUX_IPSR_MODSEL_DATA(IP9_26_25, RX5, SEL_SCIF5_0),
1294 PINMUX_IPSR_MODSEL_DATA(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1295 PINMUX_IPSR_MODSEL_DATA(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
1296 PINMUX_IPSR_DATA(IP9_28_27, VI0_DATA3_VI0_B3),
1297 PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1298 PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
1299 PINMUX_IPSR_DATA(IP9_31_29, VI0_G0),
1300 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL8, SEL_IIC8_0),
1301 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1302 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL4, SEL_IIC4_0),
1303 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1304 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
1305 PINMUX_IPSR_DATA(IP9_31_29, ATAWR1_N),
1306
1307 /* IPSR10 */
1308 PINMUX_IPSR_DATA(IP10_2_0, VI0_G1),
1309 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA8, SEL_IIC8_0),
1310 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1311 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA4, SEL_IIC4_0),
1312 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1313 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
1314 PINMUX_IPSR_DATA(IP10_2_0, ATADIR1_N),
1315 PINMUX_IPSR_DATA(IP10_5_3, VI0_G2),
1316 PINMUX_IPSR_DATA(IP10_5_3, VI2_HSYNC_N),
1317 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1318 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCL3_B, SEL_IIC3_1),
1319 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1320 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
1321 PINMUX_IPSR_DATA(IP10_5_3, ATARD1_N),
1322 PINMUX_IPSR_DATA(IP10_8_6, VI0_G3),
1323 PINMUX_IPSR_DATA(IP10_8_6, VI2_VSYNC_N),
1324 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1325 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SDA3_B, SEL_IIC3_1),
1326 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, HRX2, SEL_HSCIF2_0),
1327 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
1328 PINMUX_IPSR_DATA(IP10_8_6, ATACS01_N),
1329 PINMUX_IPSR_DATA(IP10_11_9, VI0_G4),
1330 PINMUX_IPSR_DATA(IP10_11_9, VI2_CLKENB),
1331 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1332 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, HTX2, SEL_HSCIF2_0),
1333 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1334 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
1335 PINMUX_IPSR_DATA(IP10_14_12, VI0_G5),
1336 PINMUX_IPSR_DATA(IP10_14_12, VI2_FIELD),
1337 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1338 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, FMCLK_D, SEL_FM_3),
1339 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1340 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1341 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
1342 PINMUX_IPSR_DATA(IP10_16_15, VI0_G6),
1343 PINMUX_IPSR_DATA(IP10_16_15, VI2_CLK),
1344 PINMUX_IPSR_MODSEL_DATA(IP10_16_15, BPFCLK_D, SEL_FM_3),
1345 PINMUX_IPSR_DATA(IP10_18_17, VI0_G7),
1346 PINMUX_IPSR_DATA(IP10_18_17, VI2_DATA0),
1347 PINMUX_IPSR_MODSEL_DATA(IP10_18_17, FMIN_D, SEL_FM_3),
1348 PINMUX_IPSR_DATA(IP10_21_19, VI0_R0),
1349 PINMUX_IPSR_DATA(IP10_21_19, VI2_DATA1),
1350 PINMUX_IPSR_MODSEL_DATA(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1351 PINMUX_IPSR_MODSEL_DATA(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
1352 PINMUX_IPSR_DATA(IP10_21_19, ATACS11_N),
1353 PINMUX_IPSR_DATA(IP10_24_22, VI0_R1),
1354 PINMUX_IPSR_DATA(IP10_24_22, VI2_DATA2),
1355 PINMUX_IPSR_MODSEL_DATA(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1356 PINMUX_IPSR_MODSEL_DATA(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
1357 PINMUX_IPSR_DATA(IP10_24_22, ATAG1_N),
1358 PINMUX_IPSR_DATA(IP10_26_25, VI0_R2),
1359 PINMUX_IPSR_DATA(IP10_26_25, VI2_DATA3),
1360 PINMUX_IPSR_MODSEL_DATA(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1361 PINMUX_IPSR_MODSEL_DATA(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
1362 PINMUX_IPSR_DATA(IP10_28_27, VI0_R3),
1363 PINMUX_IPSR_DATA(IP10_28_27, VI2_DATA4),
1364 PINMUX_IPSR_MODSEL_DATA(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1365 PINMUX_IPSR_MODSEL_DATA(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
1366 PINMUX_IPSR_DATA(IP10_31_29, VI0_R4),
1367 PINMUX_IPSR_DATA(IP10_31_29, VI2_DATA5),
1368 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1369 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, TX0_C, SEL_SCIF0_2),
1370 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL1_D, SEL_IIC1_3),
1371
1372 /* IPSR11 */
1373 PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
1374 PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
1375 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1376 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, RX0_C, SEL_SCIF0_2),
1377 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SDA1_D, SEL_IIC1_3),
1378 PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
1379 PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
1380 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1381 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, TX1_C, SEL_SCIF1_2),
1382 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SCL4_B, SEL_IIC4_1),
1383 PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
1384 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1385 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, RX1_C, SEL_SCIF1_2),
1386 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1387 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SDA4_B, SEL_IIC4_1),
1388 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1389 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1390 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
1391 PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
1392 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1393 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TX4_B, SEL_SCIF4_1),
1394 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1395 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
1396 PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
1397 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1398 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, RX4_B, SEL_SCIF4_1),
1399 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1400 PINMUX_IPSR_MODSEL_DATA(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
1401 PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
1402 PINMUX_IPSR_MODSEL_DATA(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1403 PINMUX_IPSR_MODSEL_DATA(IP11_18_17, VI1_FIELD, SEL_VI1_0),
1404 PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
1405 PINMUX_IPSR_MODSEL_DATA(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1406 PINMUX_IPSR_MODSEL_DATA(IP11_19, VI1_CLK, SEL_VI1_0),
1407 PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
1408 PINMUX_IPSR_MODSEL_DATA(IP11_20, VI1_DATA0, SEL_VI1_0),
1409 PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
1410 PINMUX_IPSR_MODSEL_DATA(IP11_21, VI1_DATA1, SEL_VI1_0),
1411 PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
1412 PINMUX_IPSR_MODSEL_DATA(IP11_22, VI1_DATA2, SEL_VI1_0),
1413 PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
1414 PINMUX_IPSR_MODSEL_DATA(IP11_23, VI1_DATA3, SEL_VI1_0),
1415 PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
1416 PINMUX_IPSR_MODSEL_DATA(IP11_24, VI1_DATA4, SEL_VI1_0),
1417 PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
1418 PINMUX_IPSR_MODSEL_DATA(IP11_25, VI1_DATA5, SEL_VI1_0),
1419 PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
1420 PINMUX_IPSR_MODSEL_DATA(IP11_26, VI1_DATA6, SEL_VI1_0),
1421 PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
1422 PINMUX_IPSR_MODSEL_DATA(IP11_27, VI1_DATA7, SEL_VI1_0),
1423 PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
1424 PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
1425 PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
1426 PINMUX_IPSR_MODSEL_DATA(IP11_29_28, SCL2_C, SEL_IIC2_2),
1427 PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
1428 PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
1429 PINMUX_IPSR_MODSEL_DATA(IP11_31_30, SDA2_C, SEL_IIC2_2),
1430
1431 /* IPSR12 */
1432 PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
1433 PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
1434 PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL3, SEL_IIC3_0),
1435 PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL7, SEL_IIC7_0),
1436 PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
1437 PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
1438 PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA3, SEL_IIC3_0),
1439 PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA7, SEL_IIC7_0),
1440 PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
1441 PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
1442 PINMUX_IPSR_MODSEL_DATA(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1443 PINMUX_IPSR_MODSEL_DATA(IP12_6_4, SCL2_D, SEL_IIC2_3),
1444 PINMUX_IPSR_MODSEL_DATA(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
1445 PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
1446 PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
1447 PINMUX_IPSR_MODSEL_DATA(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1448 PINMUX_IPSR_MODSEL_DATA(IP12_9_7, SDA2_D, SEL_IIC2_3),
1449 PINMUX_IPSR_MODSEL_DATA(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
1450 PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
1451 PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
1452 PINMUX_IPSR_MODSEL_DATA(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1453 PINMUX_IPSR_MODSEL_DATA(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1454 PINMUX_IPSR_MODSEL_DATA(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
1455 PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
1456 PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
1457 PINMUX_IPSR_MODSEL_DATA(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1458 PINMUX_IPSR_MODSEL_DATA(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1459 PINMUX_IPSR_MODSEL_DATA(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
1460 PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
1461 PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
1462 PINMUX_IPSR_MODSEL_DATA(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1463 PINMUX_IPSR_MODSEL_DATA(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
1464 PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
1465 PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
1466 PINMUX_IPSR_MODSEL_DATA(IP12_19_18, IETX_C, SEL_IEB_2),
1467 PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
1468 PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
1469 PINMUX_IPSR_MODSEL_DATA(IP12_21_20, IECLK_C, SEL_IEB_2),
1470 PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
1471 PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
1472 PINMUX_IPSR_MODSEL_DATA(IP12_23_22, IERX_C, SEL_IEB_2),
1473 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
1474 PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
1475 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1476 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1477 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1478 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
1479 PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
1480 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1481 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1482 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
1483
1484 /* IPSR13 */
1485 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, STP_ISD_0, SEL_SSP_0),
1486 PINMUX_IPSR_DATA(IP13_2_0, AVB_TX_ER),
1487 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1488 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, ADICLK_B, SEL_RAD_1),
1489 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1490 PINMUX_IPSR_MODSEL_DATA(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
1491 PINMUX_IPSR_DATA(IP13_4_3, AVB_TX_CLK),
1492 PINMUX_IPSR_MODSEL_DATA(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1493 PINMUX_IPSR_MODSEL_DATA(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1494 PINMUX_IPSR_MODSEL_DATA(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
1495 PINMUX_IPSR_DATA(IP13_6_5, AVB_COL),
1496 PINMUX_IPSR_MODSEL_DATA(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1497 PINMUX_IPSR_MODSEL_DATA(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1498 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
1499 PINMUX_IPSR_DATA(IP13_9_7, AVB_GTX_CLK),
1500 PINMUX_IPSR_DATA(IP13_9_7, PWM0_B),
1501 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1502 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
1503 PINMUX_IPSR_DATA(IP13_10, SD0_CLK),
1504 PINMUX_IPSR_MODSEL_DATA(IP13_10, SPCLK_B, SEL_QSP_1),
1505 PINMUX_IPSR_DATA(IP13_11, SD0_CMD),
1506 PINMUX_IPSR_MODSEL_DATA(IP13_11, MOSI_IO0_B, SEL_QSP_1),
1507 PINMUX_IPSR_DATA(IP13_12, SD0_DATA0),
1508 PINMUX_IPSR_MODSEL_DATA(IP13_12, MISO_IO1_B, SEL_QSP_1),
1509 PINMUX_IPSR_DATA(IP13_13, SD0_DATA1),
1510 PINMUX_IPSR_MODSEL_DATA(IP13_13, IO2_B, SEL_QSP_1),
1511 PINMUX_IPSR_DATA(IP13_14, SD0_DATA2),
1512 PINMUX_IPSR_MODSEL_DATA(IP13_14, IO3_B, SEL_QSP_1),
1513 PINMUX_IPSR_DATA(IP13_15, SD0_DATA3),
1514 PINMUX_IPSR_MODSEL_DATA(IP13_15, SSL_B, SEL_QSP_1),
1515 PINMUX_IPSR_DATA(IP13_18_16, SD0_CD),
1516 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1517 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1518 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1519 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1520 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, TX3_C, SEL_SCIF3_2),
1521 PINMUX_IPSR_DATA(IP13_21_19, SD0_WP),
1522 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1523 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1524 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1525 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1526 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, RX3_C, SEL_SCIF3_2),
1527 PINMUX_IPSR_DATA(IP13_22, SD1_CMD),
1528 PINMUX_IPSR_MODSEL_DATA(IP13_22, REMOCON_B, SEL_RCN_1),
1529 PINMUX_IPSR_DATA(IP13_24_23, SD1_DATA0),
1530 PINMUX_IPSR_MODSEL_DATA(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
1531 PINMUX_IPSR_DATA(IP13_25, SD1_DATA1),
1532 PINMUX_IPSR_MODSEL_DATA(IP13_25, IETX_B, SEL_IEB_1),
1533 PINMUX_IPSR_DATA(IP13_26, SD1_DATA2),
1534 PINMUX_IPSR_MODSEL_DATA(IP13_26, IECLK_B, SEL_IEB_1),
1535 PINMUX_IPSR_DATA(IP13_27, SD1_DATA3),
1536 PINMUX_IPSR_MODSEL_DATA(IP13_27, IERX_B, SEL_IEB_1),
1537 PINMUX_IPSR_DATA(IP13_30_28, SD1_CD),
1538 PINMUX_IPSR_DATA(IP13_30_28, PWM0),
1539 PINMUX_IPSR_DATA(IP13_30_28, TPU_TO0),
1540 PINMUX_IPSR_MODSEL_DATA(IP13_30_28, SCL1_C, SEL_IIC1_2),
1541
1542 /* IPSR14 */
1543 PINMUX_IPSR_DATA(IP14_1_0, SD1_WP),
1544 PINMUX_IPSR_DATA(IP14_1_0, PWM1_B),
1545 PINMUX_IPSR_MODSEL_DATA(IP14_1_0, SDA1_C, SEL_IIC1_2),
1546 PINMUX_IPSR_DATA(IP14_2, SD2_CLK),
1547 PINMUX_IPSR_DATA(IP14_2, MMC_CLK),
1548 PINMUX_IPSR_DATA(IP14_3, SD2_CMD),
1549 PINMUX_IPSR_DATA(IP14_3, MMC_CMD),
1550 PINMUX_IPSR_DATA(IP14_4, SD2_DATA0),
1551 PINMUX_IPSR_DATA(IP14_4, MMC_D0),
1552 PINMUX_IPSR_DATA(IP14_5, SD2_DATA1),
1553 PINMUX_IPSR_DATA(IP14_5, MMC_D1),
1554 PINMUX_IPSR_DATA(IP14_6, SD2_DATA2),
1555 PINMUX_IPSR_DATA(IP14_6, MMC_D2),
1556 PINMUX_IPSR_DATA(IP14_7, SD2_DATA3),
1557 PINMUX_IPSR_DATA(IP14_7, MMC_D3),
1558 PINMUX_IPSR_DATA(IP14_10_8, SD2_CD),
1559 PINMUX_IPSR_DATA(IP14_10_8, MMC_D4),
1560 PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCL8_C, SEL_IIC8_2),
1561 PINMUX_IPSR_MODSEL_DATA(IP14_10_8, TX5_B, SEL_SCIF5_1),
1562 PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
1563 PINMUX_IPSR_DATA(IP14_13_11, SD2_WP),
1564 PINMUX_IPSR_DATA(IP14_13_11, MMC_D5),
1565 PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SDA8_C, SEL_IIC8_2),
1566 PINMUX_IPSR_MODSEL_DATA(IP14_13_11, RX5_B, SEL_SCIF5_1),
1567 PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1568 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1569 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, RX2_C, SEL_SCIF2_2),
1570 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, ADIDATA, SEL_RAD_0),
1571 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
1572 PINMUX_IPSR_DATA(IP14_16_14, VI1_G0_B),
1573 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1574 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, TX2_C, SEL_SCIF2_2),
1575 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1576 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
1577 PINMUX_IPSR_DATA(IP14_19_17, VI1_G1_B),
1578 PINMUX_IPSR_MODSEL_DATA(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1579 PINMUX_IPSR_MODSEL_DATA(IP14_22_20, ADICLK, SEL_RAD_0),
1580 PINMUX_IPSR_MODSEL_DATA(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
1581 PINMUX_IPSR_DATA(IP14_22_20, VI1_G2_B),
1582 PINMUX_IPSR_MODSEL_DATA(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1583 PINMUX_IPSR_MODSEL_DATA(IP14_25_23, ADICHS0, SEL_RAD_0),
1584 PINMUX_IPSR_MODSEL_DATA(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
1585 PINMUX_IPSR_DATA(IP14_25_23, VI1_G3_B),
1586 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1587 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MMC_D6, SEL_MMC_0),
1588 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, ADICHS1, SEL_RAD_0),
1589 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, TX0_E, SEL_SCIF0_4),
1590 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1591 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, SCL7_C, SEL_IIC7_2),
1592 PINMUX_IPSR_DATA(IP14_28_26, VI1_G4_B),
1593 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1594 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MMC_D7, SEL_MMC_0),
1595 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, ADICHS2, SEL_RAD_0),
1596 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, RX0_E, SEL_SCIF0_4),
1597 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1598 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, SDA7_C, SEL_IIC7_2),
1599 PINMUX_IPSR_DATA(IP14_31_29, VI1_G5_B),
1600
1601 /* IPSR15 */
1602 PINMUX_IPSR_MODSEL_DATA(IP15_1_0, SIM0_RST, SEL_SIM_0),
1603 PINMUX_IPSR_MODSEL_DATA(IP15_1_0, IETX, SEL_IEB_0),
1604 PINMUX_IPSR_MODSEL_DATA(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
1605 PINMUX_IPSR_DATA(IP15_3_2, SIM0_CLK),
1606 PINMUX_IPSR_MODSEL_DATA(IP15_3_2, IECLK, SEL_IEB_0),
1607 PINMUX_IPSR_MODSEL_DATA(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1608 PINMUX_IPSR_MODSEL_DATA(IP15_5_4, SIM0_D, SEL_SIM_0),
1609 PINMUX_IPSR_MODSEL_DATA(IP15_5_4, IERX, SEL_IEB_0),
1610 PINMUX_IPSR_MODSEL_DATA(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1611 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, GPS_CLK, SEL_GPS_0),
1612 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1613 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1614 PINMUX_IPSR_DATA(IP15_8_6, PWM5_B),
1615 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1616 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1617 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TX4_C, SEL_SCIF4_2),
1618 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
1619 PINMUX_IPSR_DATA(IP15_11_9, PWM5),
1620 PINMUX_IPSR_DATA(IP15_11_9, VI1_G6_B),
1621 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1622 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, GPS_MAG, SEL_GPS_0),
1623 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, RX4_C, SEL_SCIF4_2),
1624 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
1625 PINMUX_IPSR_DATA(IP15_14_12, PWM6),
1626 PINMUX_IPSR_DATA(IP15_14_12, VI1_G7_B),
1627 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1628 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1629 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1630 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1631 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, TCLK1, SEL_TMU1_0),
1632 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1633 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1634 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1635 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1636 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1637 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1638 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1639 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1640 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
1641 PINMUX_IPSR_DATA(IP15_23_21, TCLK2),
1642 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1643 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, HRX0, SEL_HSCIF0_0),
1644 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1645 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1646 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1647 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1648 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, HTX0, SEL_HSCIF0_0),
1649 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1650 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1651 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1652 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
1653
1654 /* IPSR16 */
1655 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HRX1, SEL_HSCIF1_0),
1656 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
1657 PINMUX_IPSR_DATA(IP16_2_0, VI1_R0_B),
1658 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1659 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1660 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, HTX1, SEL_HSCIF1_0),
1661 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
1662 PINMUX_IPSR_DATA(IP16_5_3, VI1_R1_B),
1663 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1664 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1665 PINMUX_IPSR_MODSEL_DATA(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1666 PINMUX_IPSR_MODSEL_DATA(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
1667 PINMUX_IPSR_DATA(IP16_7_6, MLB_CK),
1668 PINMUX_IPSR_MODSEL_DATA(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1669 PINMUX_IPSR_MODSEL_DATA(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
1670 PINMUX_IPSR_DATA(IP16_9_8, SCIFB1_CTS_N),
1671 PINMUX_IPSR_DATA(IP16_9_8, MLB_SIG),
1672 PINMUX_IPSR_MODSEL_DATA(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1673 PINMUX_IPSR_MODSEL_DATA(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
1674 PINMUX_IPSR_DATA(IP16_11_10, SCIFB1_RTS_N),
1675 PINMUX_IPSR_DATA(IP16_11_10, MLB_DAT),
1676 PINMUX_IPSR_MODSEL_DATA(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
1677};
1678
Laurent Pinchart44a45b52013-12-16 20:25:17 +01001679static const struct sh_pfc_pin pinmux_pins[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09001680 PINMUX_GPIO_GP_ALL(),
1681};
1682
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07001683/* - Audio Clock ------------------------------------------------------------ */
1684static const unsigned int audio_clk_a_pins[] = {
1685 /* CLK */
1686 RCAR_GP_PIN(2, 28),
1687};
1688
1689static const unsigned int audio_clk_a_mux[] = {
1690 AUDIO_CLKA_MARK,
1691};
1692
1693static const unsigned int audio_clk_b_pins[] = {
1694 /* CLK */
1695 RCAR_GP_PIN(2, 29),
1696};
1697
1698static const unsigned int audio_clk_b_mux[] = {
1699 AUDIO_CLKB_MARK,
1700};
1701
1702static const unsigned int audio_clk_b_b_pins[] = {
1703 /* CLK */
1704 RCAR_GP_PIN(7, 20),
1705};
1706
1707static const unsigned int audio_clk_b_b_mux[] = {
1708 AUDIO_CLKB_B_MARK,
1709};
1710
1711static const unsigned int audio_clk_c_pins[] = {
1712 /* CLK */
1713 RCAR_GP_PIN(2, 30),
1714};
1715
1716static const unsigned int audio_clk_c_mux[] = {
1717 AUDIO_CLKC_MARK,
1718};
1719
1720static const unsigned int audio_clkout_pins[] = {
1721 /* CLK */
1722 RCAR_GP_PIN(2, 31),
1723};
1724
1725static const unsigned int audio_clkout_mux[] = {
1726 AUDIO_CLKOUT_MARK,
1727};
1728
Sergei Shtylyov0e938672014-07-02 00:58:16 +04001729/* - CAN -------------------------------------------------------------------- */
1730
1731static const unsigned int can0_data_pins[] = {
1732 /* TX, RX */
1733 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1734};
1735
1736static const unsigned int can0_data_mux[] = {
1737 CAN0_TX_MARK, CAN0_RX_MARK,
1738};
1739
1740static const unsigned int can0_data_b_pins[] = {
1741 /* TX, RX */
1742 RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1743};
1744
1745static const unsigned int can0_data_b_mux[] = {
1746 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1747};
1748
1749static const unsigned int can0_data_c_pins[] = {
1750 /* TX, RX */
1751 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1752};
1753
1754static const unsigned int can0_data_c_mux[] = {
1755 CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1756};
1757
1758static const unsigned int can0_data_d_pins[] = {
1759 /* TX, RX */
1760 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1761};
1762
1763static const unsigned int can0_data_d_mux[] = {
1764 CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1765};
1766
1767static const unsigned int can0_data_e_pins[] = {
1768 /* TX, RX */
1769 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1770};
1771
1772static const unsigned int can0_data_e_mux[] = {
1773 CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1774};
1775
1776static const unsigned int can0_data_f_pins[] = {
1777 /* TX, RX */
1778 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1779};
1780
1781static const unsigned int can0_data_f_mux[] = {
1782 CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1783};
1784
1785static const unsigned int can1_data_pins[] = {
1786 /* TX, RX */
1787 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1788};
1789
1790static const unsigned int can1_data_mux[] = {
1791 CAN1_TX_MARK, CAN1_RX_MARK,
1792};
1793
1794static const unsigned int can1_data_b_pins[] = {
1795 /* TX, RX */
1796 RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1797};
1798
1799static const unsigned int can1_data_b_mux[] = {
1800 CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1801};
1802
1803static const unsigned int can1_data_c_pins[] = {
1804 /* TX, RX */
1805 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1806};
1807
1808static const unsigned int can1_data_c_mux[] = {
1809 CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1810};
1811
1812static const unsigned int can1_data_d_pins[] = {
1813 /* TX, RX */
1814 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1815};
1816
1817static const unsigned int can1_data_d_mux[] = {
1818 CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1819};
1820
1821static const unsigned int can_clk_pins[] = {
1822 /* CLK */
1823 RCAR_GP_PIN(7, 2),
1824};
1825
1826static const unsigned int can_clk_mux[] = {
1827 CAN_CLK_MARK,
1828};
1829
1830static const unsigned int can_clk_b_pins[] = {
1831 /* CLK */
1832 RCAR_GP_PIN(5, 21),
1833};
1834
1835static const unsigned int can_clk_b_mux[] = {
1836 CAN_CLK_B_MARK,
1837};
1838
1839static const unsigned int can_clk_c_pins[] = {
1840 /* CLK */
1841 RCAR_GP_PIN(4, 30),
1842};
1843
1844static const unsigned int can_clk_c_mux[] = {
1845 CAN_CLK_C_MARK,
1846};
1847
1848static const unsigned int can_clk_d_pins[] = {
1849 /* CLK */
1850 RCAR_GP_PIN(7, 19),
1851};
1852
1853static const unsigned int can_clk_d_mux[] = {
1854 CAN_CLK_D_MARK,
1855};
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07001856
Hisashi Nakamura50884512013-10-17 06:46:05 +09001857/* - DU --------------------------------------------------------------------- */
1858static const unsigned int du_rgb666_pins[] = {
1859 /* R[7:2], G[7:2], B[7:2] */
1860 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1861 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1862 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1863 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1864 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1865 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1866};
1867static const unsigned int du_rgb666_mux[] = {
1868 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1869 DU1_DR3_MARK, DU1_DR2_MARK,
1870 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1871 DU1_DG3_MARK, DU1_DG2_MARK,
1872 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1873 DU1_DB3_MARK, DU1_DB2_MARK,
1874};
1875static const unsigned int du_rgb888_pins[] = {
1876 /* R[7:0], G[7:0], B[7:0] */
1877 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1878 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1879 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1880 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1881 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1882 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1883 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1884 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1885 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
1886};
1887static const unsigned int du_rgb888_mux[] = {
1888 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1889 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1890 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1891 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1892 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1893 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1894};
1895static const unsigned int du_clk_out_0_pins[] = {
1896 /* CLKOUT */
1897 RCAR_GP_PIN(3, 25),
1898};
1899static const unsigned int du_clk_out_0_mux[] = {
1900 DU1_DOTCLKOUT0_MARK
1901};
1902static const unsigned int du_clk_out_1_pins[] = {
1903 /* CLKOUT */
1904 RCAR_GP_PIN(3, 26),
1905};
1906static const unsigned int du_clk_out_1_mux[] = {
1907 DU1_DOTCLKOUT1_MARK
1908};
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001909static const unsigned int du_sync_pins[] = {
Laurent Pinchartd10046e2014-04-01 12:59:09 +02001910 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1911 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
Hisashi Nakamura50884512013-10-17 06:46:05 +09001912};
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001913static const unsigned int du_sync_mux[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09001914 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
1915};
Laurent Pinchartd10046e2014-04-01 12:59:09 +02001916static const unsigned int du_oddf_pins[] = {
1917 /* EXDISP/EXODDF/EXCDE */
1918 RCAR_GP_PIN(3, 29),
Hisashi Nakamura50884512013-10-17 06:46:05 +09001919};
Laurent Pinchartd10046e2014-04-01 12:59:09 +02001920static const unsigned int du_oddf_mux[] = {
1921 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
1922};
1923static const unsigned int du_cde_pins[] = {
1924 /* CDE */
1925 RCAR_GP_PIN(3, 31),
1926};
1927static const unsigned int du_cde_mux[] = {
1928 DU1_CDE_MARK,
1929};
1930static const unsigned int du_disp_pins[] = {
1931 /* DISP */
1932 RCAR_GP_PIN(3, 30),
1933};
1934static const unsigned int du_disp_mux[] = {
1935 DU1_DISP_MARK,
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001936};
Hisashi Nakamura50884512013-10-17 06:46:05 +09001937static const unsigned int du0_clk_in_pins[] = {
1938 /* CLKIN */
1939 RCAR_GP_PIN(6, 31),
1940};
1941static const unsigned int du0_clk_in_mux[] = {
1942 DU0_DOTCLKIN_MARK
1943};
Hisashi Nakamura50884512013-10-17 06:46:05 +09001944static const unsigned int du1_clk_in_pins[] = {
1945 /* CLKIN */
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001946 RCAR_GP_PIN(3, 24),
Hisashi Nakamura50884512013-10-17 06:46:05 +09001947};
1948static const unsigned int du1_clk_in_mux[] = {
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001949 DU1_DOTCLKIN_MARK
1950};
1951static const unsigned int du1_clk_in_b_pins[] = {
1952 /* CLKIN */
1953 RCAR_GP_PIN(7, 19),
1954};
1955static const unsigned int du1_clk_in_b_mux[] = {
1956 DU1_DOTCLKIN_B_MARK,
1957};
1958static const unsigned int du1_clk_in_c_pins[] = {
1959 /* CLKIN */
1960 RCAR_GP_PIN(7, 20),
1961};
1962static const unsigned int du1_clk_in_c_mux[] = {
1963 DU1_DOTCLKIN_C_MARK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09001964};
1965/* - ETH -------------------------------------------------------------------- */
1966static const unsigned int eth_link_pins[] = {
1967 /* LINK */
1968 RCAR_GP_PIN(5, 18),
1969};
1970static const unsigned int eth_link_mux[] = {
1971 ETH_LINK_MARK,
1972};
1973static const unsigned int eth_magic_pins[] = {
1974 /* MAGIC */
1975 RCAR_GP_PIN(5, 22),
1976};
1977static const unsigned int eth_magic_mux[] = {
1978 ETH_MAGIC_MARK,
1979};
1980static const unsigned int eth_mdio_pins[] = {
1981 /* MDC, MDIO */
1982 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
1983};
1984static const unsigned int eth_mdio_mux[] = {
1985 ETH_MDC_MARK, ETH_MDIO_MARK,
1986};
1987static const unsigned int eth_rmii_pins[] = {
1988 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1989 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
1990 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
1991 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
1992};
1993static const unsigned int eth_rmii_mux[] = {
1994 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
1995 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
1996};
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09001997
1998/* - HSCIF0 ----------------------------------------------------------------- */
1999static const unsigned int hscif0_data_pins[] = {
2000 /* RX, TX */
2001 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2002};
2003static const unsigned int hscif0_data_mux[] = {
2004 HRX0_MARK, HTX0_MARK,
2005};
2006static const unsigned int hscif0_clk_pins[] = {
2007 /* SCK */
2008 RCAR_GP_PIN(7, 2),
2009};
2010static const unsigned int hscif0_clk_mux[] = {
2011 HSCK0_MARK,
2012};
2013static const unsigned int hscif0_ctrl_pins[] = {
2014 /* RTS, CTS */
2015 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2016};
2017static const unsigned int hscif0_ctrl_mux[] = {
2018 HRTS0_N_MARK, HCTS0_N_MARK,
2019};
2020static const unsigned int hscif0_data_b_pins[] = {
2021 /* RX, TX */
2022 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2023};
2024static const unsigned int hscif0_data_b_mux[] = {
2025 HRX0_B_MARK, HTX0_B_MARK,
2026};
2027static const unsigned int hscif0_ctrl_b_pins[] = {
2028 /* RTS, CTS */
2029 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2030};
2031static const unsigned int hscif0_ctrl_b_mux[] = {
2032 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2033};
2034static const unsigned int hscif0_data_c_pins[] = {
2035 /* RX, TX */
2036 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2037};
2038static const unsigned int hscif0_data_c_mux[] = {
2039 HRX0_C_MARK, HTX0_C_MARK,
2040};
2041static const unsigned int hscif0_clk_c_pins[] = {
2042 /* SCK */
2043 RCAR_GP_PIN(5, 31),
2044};
2045static const unsigned int hscif0_clk_c_mux[] = {
2046 HSCK0_C_MARK,
2047};
2048/* - HSCIF1 ----------------------------------------------------------------- */
2049static const unsigned int hscif1_data_pins[] = {
2050 /* RX, TX */
2051 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2052};
2053static const unsigned int hscif1_data_mux[] = {
2054 HRX1_MARK, HTX1_MARK,
2055};
2056static const unsigned int hscif1_clk_pins[] = {
2057 /* SCK */
2058 RCAR_GP_PIN(7, 7),
2059};
2060static const unsigned int hscif1_clk_mux[] = {
2061 HSCK1_MARK,
2062};
2063static const unsigned int hscif1_ctrl_pins[] = {
2064 /* RTS, CTS */
2065 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2066};
2067static const unsigned int hscif1_ctrl_mux[] = {
2068 HRTS1_N_MARK, HCTS1_N_MARK,
2069};
2070static const unsigned int hscif1_data_b_pins[] = {
2071 /* RX, TX */
2072 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2073};
2074static const unsigned int hscif1_data_b_mux[] = {
2075 HRX1_B_MARK, HTX1_B_MARK,
2076};
2077static const unsigned int hscif1_data_c_pins[] = {
2078 /* RX, TX */
2079 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2080};
2081static const unsigned int hscif1_data_c_mux[] = {
2082 HRX1_C_MARK, HTX1_C_MARK,
2083};
2084static const unsigned int hscif1_clk_c_pins[] = {
2085 /* SCK */
2086 RCAR_GP_PIN(7, 16),
2087};
2088static const unsigned int hscif1_clk_c_mux[] = {
2089 HSCK1_C_MARK,
2090};
2091static const unsigned int hscif1_ctrl_c_pins[] = {
2092 /* RTS, CTS */
2093 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2094};
2095static const unsigned int hscif1_ctrl_c_mux[] = {
2096 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2097};
2098static const unsigned int hscif1_data_d_pins[] = {
2099 /* RX, TX */
2100 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2101};
2102static const unsigned int hscif1_data_d_mux[] = {
2103 HRX1_D_MARK, HTX1_D_MARK,
2104};
2105static const unsigned int hscif1_data_e_pins[] = {
2106 /* RX, TX */
2107 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2108};
2109static const unsigned int hscif1_data_e_mux[] = {
2110 HRX1_C_MARK, HTX1_C_MARK,
2111};
2112static const unsigned int hscif1_clk_e_pins[] = {
2113 /* SCK */
2114 RCAR_GP_PIN(2, 6),
2115};
2116static const unsigned int hscif1_clk_e_mux[] = {
2117 HSCK1_E_MARK,
2118};
2119static const unsigned int hscif1_ctrl_e_pins[] = {
2120 /* RTS, CTS */
2121 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2122};
2123static const unsigned int hscif1_ctrl_e_mux[] = {
2124 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2125};
2126/* - HSCIF2 ----------------------------------------------------------------- */
2127static const unsigned int hscif2_data_pins[] = {
2128 /* RX, TX */
2129 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2130};
2131static const unsigned int hscif2_data_mux[] = {
2132 HRX2_MARK, HTX2_MARK,
2133};
2134static const unsigned int hscif2_clk_pins[] = {
2135 /* SCK */
2136 RCAR_GP_PIN(4, 15),
2137};
2138static const unsigned int hscif2_clk_mux[] = {
2139 HSCK2_MARK,
2140};
2141static const unsigned int hscif2_ctrl_pins[] = {
2142 /* RTS, CTS */
2143 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2144};
2145static const unsigned int hscif2_ctrl_mux[] = {
2146 HRTS2_N_MARK, HCTS2_N_MARK,
2147};
2148static const unsigned int hscif2_data_b_pins[] = {
2149 /* RX, TX */
2150 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2151};
2152static const unsigned int hscif2_data_b_mux[] = {
2153 HRX2_B_MARK, HTX2_B_MARK,
2154};
2155static const unsigned int hscif2_ctrl_b_pins[] = {
2156 /* RTS, CTS */
2157 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2158};
2159static const unsigned int hscif2_ctrl_b_mux[] = {
2160 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2161};
2162static const unsigned int hscif2_data_c_pins[] = {
2163 /* RX, TX */
2164 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2165};
2166static const unsigned int hscif2_data_c_mux[] = {
2167 HRX2_C_MARK, HTX2_C_MARK,
2168};
2169static const unsigned int hscif2_clk_c_pins[] = {
2170 /* SCK */
2171 RCAR_GP_PIN(5, 31),
2172};
2173static const unsigned int hscif2_clk_c_mux[] = {
2174 HSCK2_C_MARK,
2175};
2176static const unsigned int hscif2_data_d_pins[] = {
2177 /* RX, TX */
2178 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2179};
2180static const unsigned int hscif2_data_d_mux[] = {
2181 HRX2_B_MARK, HTX2_D_MARK,
2182};
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04002183/* - I2C0 ------------------------------------------------------------------- */
2184static const unsigned int i2c0_pins[] = {
2185 /* SCL, SDA */
2186 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2187};
2188static const unsigned int i2c0_mux[] = {
2189 SCL0_MARK, SDA0_MARK,
2190};
2191static const unsigned int i2c0_b_pins[] = {
2192 /* SCL, SDA */
2193 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2194};
2195static const unsigned int i2c0_b_mux[] = {
2196 SCL0_B_MARK, SDA0_B_MARK,
2197};
2198static const unsigned int i2c0_c_pins[] = {
2199 /* SCL, SDA */
2200 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2201};
2202static const unsigned int i2c0_c_mux[] = {
2203 SCL0_C_MARK, SDA0_C_MARK,
2204};
2205/* - I2C1 ------------------------------------------------------------------- */
2206static const unsigned int i2c1_pins[] = {
2207 /* SCL, SDA */
2208 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2209};
2210static const unsigned int i2c1_mux[] = {
2211 SCL1_MARK, SDA1_MARK,
2212};
2213static const unsigned int i2c1_b_pins[] = {
2214 /* SCL, SDA */
2215 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2216};
2217static const unsigned int i2c1_b_mux[] = {
2218 SCL1_B_MARK, SDA1_B_MARK,
2219};
2220static const unsigned int i2c1_c_pins[] = {
2221 /* SCL, SDA */
2222 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2223};
2224static const unsigned int i2c1_c_mux[] = {
2225 SCL1_C_MARK, SDA1_C_MARK,
2226};
2227static const unsigned int i2c1_d_pins[] = {
2228 /* SCL, SDA */
2229 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2230};
2231static const unsigned int i2c1_d_mux[] = {
2232 SCL1_D_MARK, SDA1_D_MARK,
2233};
2234static const unsigned int i2c1_e_pins[] = {
2235 /* SCL, SDA */
2236 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2237};
2238static const unsigned int i2c1_e_mux[] = {
2239 SCL1_E_MARK, SDA1_E_MARK,
2240};
2241/* - I2C2 ------------------------------------------------------------------- */
2242static const unsigned int i2c2_pins[] = {
2243 /* SCL, SDA */
2244 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2245};
2246static const unsigned int i2c2_mux[] = {
2247 SCL2_MARK, SDA2_MARK,
2248};
2249static const unsigned int i2c2_b_pins[] = {
2250 /* SCL, SDA */
2251 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2252};
2253static const unsigned int i2c2_b_mux[] = {
2254 SCL2_B_MARK, SDA2_B_MARK,
2255};
2256static const unsigned int i2c2_c_pins[] = {
2257 /* SCL, SDA */
2258 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2259};
2260static const unsigned int i2c2_c_mux[] = {
2261 SCL2_C_MARK, SDA2_C_MARK,
2262};
2263static const unsigned int i2c2_d_pins[] = {
2264 /* SCL, SDA */
2265 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2266};
2267static const unsigned int i2c2_d_mux[] = {
2268 SCL2_D_MARK, SDA2_D_MARK,
2269};
2270/* - I2C3 ------------------------------------------------------------------- */
2271static const unsigned int i2c3_pins[] = {
2272 /* SCL, SDA */
2273 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2274};
2275static const unsigned int i2c3_mux[] = {
2276 SCL3_MARK, SDA3_MARK,
2277};
2278static const unsigned int i2c3_b_pins[] = {
2279 /* SCL, SDA */
2280 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2281};
2282static const unsigned int i2c3_b_mux[] = {
2283 SCL3_B_MARK, SDA3_B_MARK,
2284};
2285static const unsigned int i2c3_c_pins[] = {
2286 /* SCL, SDA */
2287 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2288};
2289static const unsigned int i2c3_c_mux[] = {
2290 SCL3_C_MARK, SDA3_C_MARK,
2291};
2292static const unsigned int i2c3_d_pins[] = {
2293 /* SCL, SDA */
2294 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2295};
2296static const unsigned int i2c3_d_mux[] = {
2297 SCL3_D_MARK, SDA3_D_MARK,
2298};
2299/* - I2C4 ------------------------------------------------------------------- */
2300static const unsigned int i2c4_pins[] = {
2301 /* SCL, SDA */
2302 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2303};
2304static const unsigned int i2c4_mux[] = {
2305 SCL4_MARK, SDA4_MARK,
2306};
2307static const unsigned int i2c4_b_pins[] = {
2308 /* SCL, SDA */
2309 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2310};
2311static const unsigned int i2c4_b_mux[] = {
2312 SCL4_B_MARK, SDA4_B_MARK,
2313};
2314static const unsigned int i2c4_c_pins[] = {
2315 /* SCL, SDA */
2316 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2317};
2318static const unsigned int i2c4_c_mux[] = {
2319 SCL4_C_MARK, SDA4_C_MARK,
2320};
Wolfram Sang67871412014-02-23 13:38:12 +01002321/* - I2C7 ------------------------------------------------------------------- */
2322static const unsigned int i2c7_pins[] = {
2323 /* SCL, SDA */
2324 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2325};
2326static const unsigned int i2c7_mux[] = {
2327 SCL7_MARK, SDA7_MARK,
2328};
2329static const unsigned int i2c7_b_pins[] = {
2330 /* SCL, SDA */
2331 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2332};
2333static const unsigned int i2c7_b_mux[] = {
2334 SCL7_B_MARK, SDA7_B_MARK,
2335};
2336static const unsigned int i2c7_c_pins[] = {
2337 /* SCL, SDA */
2338 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2339};
2340static const unsigned int i2c7_c_mux[] = {
2341 SCL7_C_MARK, SDA7_C_MARK,
2342};
2343/* - I2C8 ------------------------------------------------------------------- */
2344static const unsigned int i2c8_pins[] = {
2345 /* SCL, SDA */
2346 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2347};
2348static const unsigned int i2c8_mux[] = {
2349 SCL8_MARK, SDA8_MARK,
2350};
2351static const unsigned int i2c8_b_pins[] = {
2352 /* SCL, SDA */
2353 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2354};
2355static const unsigned int i2c8_b_mux[] = {
2356 SCL8_B_MARK, SDA8_B_MARK,
2357};
2358static const unsigned int i2c8_c_pins[] = {
2359 /* SCL, SDA */
2360 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2361};
2362static const unsigned int i2c8_c_mux[] = {
2363 SCL8_C_MARK, SDA8_C_MARK,
2364};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002365/* - INTC ------------------------------------------------------------------- */
2366static const unsigned int intc_irq0_pins[] = {
2367 /* IRQ */
2368 RCAR_GP_PIN(7, 10),
2369};
2370static const unsigned int intc_irq0_mux[] = {
2371 IRQ0_MARK,
2372};
2373static const unsigned int intc_irq1_pins[] = {
2374 /* IRQ */
2375 RCAR_GP_PIN(7, 11),
2376};
2377static const unsigned int intc_irq1_mux[] = {
2378 IRQ1_MARK,
2379};
2380static const unsigned int intc_irq2_pins[] = {
2381 /* IRQ */
2382 RCAR_GP_PIN(7, 12),
2383};
2384static const unsigned int intc_irq2_mux[] = {
2385 IRQ2_MARK,
2386};
2387static const unsigned int intc_irq3_pins[] = {
2388 /* IRQ */
2389 RCAR_GP_PIN(7, 13),
2390};
2391static const unsigned int intc_irq3_mux[] = {
2392 IRQ3_MARK,
2393};
2394/* - MMCIF ------------------------------------------------------------------ */
2395static const unsigned int mmc_data1_pins[] = {
2396 /* D[0] */
2397 RCAR_GP_PIN(6, 18),
2398};
2399static const unsigned int mmc_data1_mux[] = {
2400 MMC_D0_MARK,
2401};
2402static const unsigned int mmc_data4_pins[] = {
2403 /* D[0:3] */
2404 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2405 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2406};
2407static const unsigned int mmc_data4_mux[] = {
2408 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2409};
2410static const unsigned int mmc_data8_pins[] = {
2411 /* D[0:7] */
2412 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2413 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2414 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2415 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2416};
2417static const unsigned int mmc_data8_mux[] = {
2418 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2419 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2420};
2421static const unsigned int mmc_ctrl_pins[] = {
2422 /* CLK, CMD */
2423 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2424};
2425static const unsigned int mmc_ctrl_mux[] = {
2426 MMC_CLK_MARK, MMC_CMD_MARK,
2427};
2428/* - MSIOF0 ----------------------------------------------------------------- */
2429static const unsigned int msiof0_clk_pins[] = {
2430 /* SCK */
2431 RCAR_GP_PIN(6, 24),
2432};
2433static const unsigned int msiof0_clk_mux[] = {
2434 MSIOF0_SCK_MARK,
2435};
2436static const unsigned int msiof0_sync_pins[] = {
2437 /* SYNC */
2438 RCAR_GP_PIN(6, 25),
2439};
2440static const unsigned int msiof0_sync_mux[] = {
2441 MSIOF0_SYNC_MARK,
2442};
2443static const unsigned int msiof0_ss1_pins[] = {
2444 /* SS1 */
2445 RCAR_GP_PIN(6, 28),
2446};
2447static const unsigned int msiof0_ss1_mux[] = {
2448 MSIOF0_SS1_MARK,
2449};
2450static const unsigned int msiof0_ss2_pins[] = {
2451 /* SS2 */
2452 RCAR_GP_PIN(6, 29),
2453};
2454static const unsigned int msiof0_ss2_mux[] = {
2455 MSIOF0_SS2_MARK,
2456};
2457static const unsigned int msiof0_rx_pins[] = {
2458 /* RXD */
2459 RCAR_GP_PIN(6, 27),
2460};
2461static const unsigned int msiof0_rx_mux[] = {
2462 MSIOF0_RXD_MARK,
2463};
2464static const unsigned int msiof0_tx_pins[] = {
2465 /* TXD */
2466 RCAR_GP_PIN(6, 26),
2467};
2468static const unsigned int msiof0_tx_mux[] = {
2469 MSIOF0_TXD_MARK,
2470};
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01002471
2472static const unsigned int msiof0_clk_b_pins[] = {
2473 /* SCK */
2474 RCAR_GP_PIN(0, 16),
2475};
2476static const unsigned int msiof0_clk_b_mux[] = {
2477 MSIOF0_SCK_B_MARK,
2478};
2479static const unsigned int msiof0_sync_b_pins[] = {
2480 /* SYNC */
2481 RCAR_GP_PIN(0, 17),
2482};
2483static const unsigned int msiof0_sync_b_mux[] = {
2484 MSIOF0_SYNC_B_MARK,
2485};
2486static const unsigned int msiof0_ss1_b_pins[] = {
2487 /* SS1 */
2488 RCAR_GP_PIN(0, 18),
2489};
2490static const unsigned int msiof0_ss1_b_mux[] = {
2491 MSIOF0_SS1_B_MARK,
2492};
2493static const unsigned int msiof0_ss2_b_pins[] = {
2494 /* SS2 */
2495 RCAR_GP_PIN(0, 19),
2496};
2497static const unsigned int msiof0_ss2_b_mux[] = {
2498 MSIOF0_SS2_B_MARK,
2499};
2500static const unsigned int msiof0_rx_b_pins[] = {
2501 /* RXD */
2502 RCAR_GP_PIN(0, 21),
2503};
2504static const unsigned int msiof0_rx_b_mux[] = {
2505 MSIOF0_RXD_B_MARK,
2506};
2507static const unsigned int msiof0_tx_b_pins[] = {
2508 /* TXD */
2509 RCAR_GP_PIN(0, 20),
2510};
2511static const unsigned int msiof0_tx_b_mux[] = {
2512 MSIOF0_TXD_B_MARK,
2513};
2514
2515static const unsigned int msiof0_clk_c_pins[] = {
2516 /* SCK */
2517 RCAR_GP_PIN(5, 26),
2518};
2519static const unsigned int msiof0_clk_c_mux[] = {
2520 MSIOF0_SCK_C_MARK,
2521};
2522static const unsigned int msiof0_sync_c_pins[] = {
2523 /* SYNC */
2524 RCAR_GP_PIN(5, 25),
2525};
2526static const unsigned int msiof0_sync_c_mux[] = {
2527 MSIOF0_SYNC_C_MARK,
2528};
2529static const unsigned int msiof0_ss1_c_pins[] = {
2530 /* SS1 */
2531 RCAR_GP_PIN(5, 27),
2532};
2533static const unsigned int msiof0_ss1_c_mux[] = {
2534 MSIOF0_SS1_C_MARK,
2535};
2536static const unsigned int msiof0_ss2_c_pins[] = {
2537 /* SS2 */
2538 RCAR_GP_PIN(5, 28),
2539};
2540static const unsigned int msiof0_ss2_c_mux[] = {
2541 MSIOF0_SS2_C_MARK,
2542};
2543static const unsigned int msiof0_rx_c_pins[] = {
2544 /* RXD */
2545 RCAR_GP_PIN(5, 29),
2546};
2547static const unsigned int msiof0_rx_c_mux[] = {
2548 MSIOF0_RXD_C_MARK,
2549};
2550static const unsigned int msiof0_tx_c_pins[] = {
2551 /* TXD */
2552 RCAR_GP_PIN(5, 30),
2553};
2554static const unsigned int msiof0_tx_c_mux[] = {
2555 MSIOF0_TXD_C_MARK,
2556};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002557/* - MSIOF1 ----------------------------------------------------------------- */
2558static const unsigned int msiof1_clk_pins[] = {
2559 /* SCK */
2560 RCAR_GP_PIN(0, 22),
2561};
2562static const unsigned int msiof1_clk_mux[] = {
2563 MSIOF1_SCK_MARK,
2564};
2565static const unsigned int msiof1_sync_pins[] = {
2566 /* SYNC */
2567 RCAR_GP_PIN(0, 23),
2568};
2569static const unsigned int msiof1_sync_mux[] = {
2570 MSIOF1_SYNC_MARK,
2571};
2572static const unsigned int msiof1_ss1_pins[] = {
2573 /* SS1 */
2574 RCAR_GP_PIN(0, 24),
2575};
2576static const unsigned int msiof1_ss1_mux[] = {
2577 MSIOF1_SS1_MARK,
2578};
2579static const unsigned int msiof1_ss2_pins[] = {
2580 /* SS2 */
2581 RCAR_GP_PIN(0, 25),
2582};
2583static const unsigned int msiof1_ss2_mux[] = {
2584 MSIOF1_SS2_MARK,
2585};
2586static const unsigned int msiof1_rx_pins[] = {
2587 /* RXD */
2588 RCAR_GP_PIN(0, 27),
2589};
2590static const unsigned int msiof1_rx_mux[] = {
2591 MSIOF1_RXD_MARK,
2592};
2593static const unsigned int msiof1_tx_pins[] = {
2594 /* TXD */
2595 RCAR_GP_PIN(0, 26),
2596};
2597static const unsigned int msiof1_tx_mux[] = {
2598 MSIOF1_TXD_MARK,
2599};
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01002600
2601static const unsigned int msiof1_clk_b_pins[] = {
2602 /* SCK */
2603 RCAR_GP_PIN(2, 29),
2604};
2605static const unsigned int msiof1_clk_b_mux[] = {
2606 MSIOF1_SCK_B_MARK,
2607};
2608static const unsigned int msiof1_sync_b_pins[] = {
2609 /* SYNC */
2610 RCAR_GP_PIN(2, 30),
2611};
2612static const unsigned int msiof1_sync_b_mux[] = {
2613 MSIOF1_SYNC_B_MARK,
2614};
2615static const unsigned int msiof1_ss1_b_pins[] = {
2616 /* SS1 */
2617 RCAR_GP_PIN(2, 31),
2618};
2619static const unsigned int msiof1_ss1_b_mux[] = {
2620 MSIOF1_SS1_B_MARK,
2621};
2622static const unsigned int msiof1_ss2_b_pins[] = {
2623 /* SS2 */
2624 RCAR_GP_PIN(7, 16),
2625};
2626static const unsigned int msiof1_ss2_b_mux[] = {
2627 MSIOF1_SS2_B_MARK,
2628};
2629static const unsigned int msiof1_rx_b_pins[] = {
2630 /* RXD */
2631 RCAR_GP_PIN(7, 18),
2632};
2633static const unsigned int msiof1_rx_b_mux[] = {
2634 MSIOF1_RXD_B_MARK,
2635};
2636static const unsigned int msiof1_tx_b_pins[] = {
2637 /* TXD */
2638 RCAR_GP_PIN(7, 17),
2639};
2640static const unsigned int msiof1_tx_b_mux[] = {
2641 MSIOF1_TXD_B_MARK,
2642};
2643
2644static const unsigned int msiof1_clk_c_pins[] = {
2645 /* SCK */
2646 RCAR_GP_PIN(2, 15),
2647};
2648static const unsigned int msiof1_clk_c_mux[] = {
2649 MSIOF1_SCK_C_MARK,
2650};
2651static const unsigned int msiof1_sync_c_pins[] = {
2652 /* SYNC */
2653 RCAR_GP_PIN(2, 16),
2654};
2655static const unsigned int msiof1_sync_c_mux[] = {
2656 MSIOF1_SYNC_C_MARK,
2657};
2658static const unsigned int msiof1_rx_c_pins[] = {
2659 /* RXD */
2660 RCAR_GP_PIN(2, 18),
2661};
2662static const unsigned int msiof1_rx_c_mux[] = {
2663 MSIOF1_RXD_C_MARK,
2664};
2665static const unsigned int msiof1_tx_c_pins[] = {
2666 /* TXD */
2667 RCAR_GP_PIN(2, 17),
2668};
2669static const unsigned int msiof1_tx_c_mux[] = {
2670 MSIOF1_TXD_C_MARK,
2671};
2672
2673static const unsigned int msiof1_clk_d_pins[] = {
2674 /* SCK */
2675 RCAR_GP_PIN(0, 28),
2676};
2677static const unsigned int msiof1_clk_d_mux[] = {
2678 MSIOF1_SCK_D_MARK,
2679};
2680static const unsigned int msiof1_sync_d_pins[] = {
2681 /* SYNC */
2682 RCAR_GP_PIN(0, 30),
2683};
2684static const unsigned int msiof1_sync_d_mux[] = {
2685 MSIOF1_SYNC_D_MARK,
2686};
2687static const unsigned int msiof1_ss1_d_pins[] = {
2688 /* SS1 */
2689 RCAR_GP_PIN(0, 29),
2690};
2691static const unsigned int msiof1_ss1_d_mux[] = {
2692 MSIOF1_SS1_D_MARK,
2693};
2694static const unsigned int msiof1_rx_d_pins[] = {
2695 /* RXD */
2696 RCAR_GP_PIN(0, 27),
2697};
2698static const unsigned int msiof1_rx_d_mux[] = {
2699 MSIOF1_RXD_D_MARK,
2700};
2701static const unsigned int msiof1_tx_d_pins[] = {
2702 /* TXD */
2703 RCAR_GP_PIN(0, 26),
2704};
2705static const unsigned int msiof1_tx_d_mux[] = {
2706 MSIOF1_TXD_D_MARK,
2707};
2708
2709static const unsigned int msiof1_clk_e_pins[] = {
2710 /* SCK */
2711 RCAR_GP_PIN(5, 18),
2712};
2713static const unsigned int msiof1_clk_e_mux[] = {
2714 MSIOF1_SCK_E_MARK,
2715};
2716static const unsigned int msiof1_sync_e_pins[] = {
2717 /* SYNC */
2718 RCAR_GP_PIN(5, 19),
2719};
2720static const unsigned int msiof1_sync_e_mux[] = {
2721 MSIOF1_SYNC_E_MARK,
2722};
2723static const unsigned int msiof1_rx_e_pins[] = {
2724 /* RXD */
2725 RCAR_GP_PIN(5, 17),
2726};
2727static const unsigned int msiof1_rx_e_mux[] = {
2728 MSIOF1_RXD_E_MARK,
2729};
2730static const unsigned int msiof1_tx_e_pins[] = {
2731 /* TXD */
2732 RCAR_GP_PIN(5, 20),
2733};
2734static const unsigned int msiof1_tx_e_mux[] = {
2735 MSIOF1_TXD_E_MARK,
2736};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002737/* - MSIOF2 ----------------------------------------------------------------- */
2738static const unsigned int msiof2_clk_pins[] = {
2739 /* SCK */
2740 RCAR_GP_PIN(1, 13),
2741};
2742static const unsigned int msiof2_clk_mux[] = {
2743 MSIOF2_SCK_MARK,
2744};
2745static const unsigned int msiof2_sync_pins[] = {
2746 /* SYNC */
2747 RCAR_GP_PIN(1, 14),
2748};
2749static const unsigned int msiof2_sync_mux[] = {
2750 MSIOF2_SYNC_MARK,
2751};
2752static const unsigned int msiof2_ss1_pins[] = {
2753 /* SS1 */
2754 RCAR_GP_PIN(1, 17),
2755};
2756static const unsigned int msiof2_ss1_mux[] = {
2757 MSIOF2_SS1_MARK,
2758};
2759static const unsigned int msiof2_ss2_pins[] = {
2760 /* SS2 */
2761 RCAR_GP_PIN(1, 18),
2762};
2763static const unsigned int msiof2_ss2_mux[] = {
2764 MSIOF2_SS2_MARK,
2765};
2766static const unsigned int msiof2_rx_pins[] = {
2767 /* RXD */
2768 RCAR_GP_PIN(1, 16),
2769};
2770static const unsigned int msiof2_rx_mux[] = {
2771 MSIOF2_RXD_MARK,
2772};
2773static const unsigned int msiof2_tx_pins[] = {
2774 /* TXD */
2775 RCAR_GP_PIN(1, 15),
2776};
2777static const unsigned int msiof2_tx_mux[] = {
2778 MSIOF2_TXD_MARK,
2779};
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01002780
2781static const unsigned int msiof2_clk_b_pins[] = {
2782 /* SCK */
2783 RCAR_GP_PIN(3, 0),
2784};
2785static const unsigned int msiof2_clk_b_mux[] = {
2786 MSIOF2_SCK_B_MARK,
2787};
2788static const unsigned int msiof2_sync_b_pins[] = {
2789 /* SYNC */
2790 RCAR_GP_PIN(3, 1),
2791};
2792static const unsigned int msiof2_sync_b_mux[] = {
2793 MSIOF2_SYNC_B_MARK,
2794};
2795static const unsigned int msiof2_ss1_b_pins[] = {
2796 /* SS1 */
2797 RCAR_GP_PIN(3, 8),
2798};
2799static const unsigned int msiof2_ss1_b_mux[] = {
2800 MSIOF2_SS1_B_MARK,
2801};
2802static const unsigned int msiof2_ss2_b_pins[] = {
2803 /* SS2 */
2804 RCAR_GP_PIN(3, 9),
2805};
2806static const unsigned int msiof2_ss2_b_mux[] = {
2807 MSIOF2_SS2_B_MARK,
2808};
2809static const unsigned int msiof2_rx_b_pins[] = {
2810 /* RXD */
2811 RCAR_GP_PIN(3, 17),
2812};
2813static const unsigned int msiof2_rx_b_mux[] = {
2814 MSIOF2_RXD_B_MARK,
2815};
2816static const unsigned int msiof2_tx_b_pins[] = {
2817 /* TXD */
2818 RCAR_GP_PIN(3, 16),
2819};
2820static const unsigned int msiof2_tx_b_mux[] = {
2821 MSIOF2_TXD_B_MARK,
2822};
2823
2824static const unsigned int msiof2_clk_c_pins[] = {
2825 /* SCK */
2826 RCAR_GP_PIN(2, 2),
2827};
2828static const unsigned int msiof2_clk_c_mux[] = {
2829 MSIOF2_SCK_C_MARK,
2830};
2831static const unsigned int msiof2_sync_c_pins[] = {
2832 /* SYNC */
2833 RCAR_GP_PIN(2, 3),
2834};
2835static const unsigned int msiof2_sync_c_mux[] = {
2836 MSIOF2_SYNC_C_MARK,
2837};
2838static const unsigned int msiof2_rx_c_pins[] = {
2839 /* RXD */
2840 RCAR_GP_PIN(2, 5),
2841};
2842static const unsigned int msiof2_rx_c_mux[] = {
2843 MSIOF2_RXD_C_MARK,
2844};
2845static const unsigned int msiof2_tx_c_pins[] = {
2846 /* TXD */
2847 RCAR_GP_PIN(2, 4),
2848};
2849static const unsigned int msiof2_tx_c_mux[] = {
2850 MSIOF2_TXD_C_MARK,
2851};
2852
2853static const unsigned int msiof2_clk_d_pins[] = {
2854 /* SCK */
2855 RCAR_GP_PIN(2, 14),
2856};
2857static const unsigned int msiof2_clk_d_mux[] = {
2858 MSIOF2_SCK_D_MARK,
2859};
2860static const unsigned int msiof2_sync_d_pins[] = {
2861 /* SYNC */
2862 RCAR_GP_PIN(2, 15),
2863};
2864static const unsigned int msiof2_sync_d_mux[] = {
2865 MSIOF2_SYNC_D_MARK,
2866};
2867static const unsigned int msiof2_ss1_d_pins[] = {
2868 /* SS1 */
2869 RCAR_GP_PIN(2, 17),
2870};
2871static const unsigned int msiof2_ss1_d_mux[] = {
2872 MSIOF2_SS1_D_MARK,
2873};
2874static const unsigned int msiof2_ss2_d_pins[] = {
2875 /* SS2 */
2876 RCAR_GP_PIN(2, 19),
2877};
2878static const unsigned int msiof2_ss2_d_mux[] = {
2879 MSIOF2_SS2_D_MARK,
2880};
2881static const unsigned int msiof2_rx_d_pins[] = {
2882 /* RXD */
2883 RCAR_GP_PIN(2, 18),
2884};
2885static const unsigned int msiof2_rx_d_mux[] = {
2886 MSIOF2_RXD_D_MARK,
2887};
2888static const unsigned int msiof2_tx_d_pins[] = {
2889 /* TXD */
2890 RCAR_GP_PIN(2, 16),
2891};
2892static const unsigned int msiof2_tx_d_mux[] = {
2893 MSIOF2_TXD_D_MARK,
2894};
2895
2896static const unsigned int msiof2_clk_e_pins[] = {
2897 /* SCK */
2898 RCAR_GP_PIN(7, 15),
2899};
2900static const unsigned int msiof2_clk_e_mux[] = {
2901 MSIOF2_SCK_E_MARK,
2902};
2903static const unsigned int msiof2_sync_e_pins[] = {
2904 /* SYNC */
2905 RCAR_GP_PIN(7, 16),
2906};
2907static const unsigned int msiof2_sync_e_mux[] = {
2908 MSIOF2_SYNC_E_MARK,
2909};
2910static const unsigned int msiof2_rx_e_pins[] = {
2911 /* RXD */
2912 RCAR_GP_PIN(7, 14),
2913};
2914static const unsigned int msiof2_rx_e_mux[] = {
2915 MSIOF2_RXD_E_MARK,
2916};
2917static const unsigned int msiof2_tx_e_pins[] = {
2918 /* TXD */
2919 RCAR_GP_PIN(7, 13),
2920};
2921static const unsigned int msiof2_tx_e_mux[] = {
2922 MSIOF2_TXD_E_MARK,
2923};
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01002924/* - QSPI ------------------------------------------------------------------- */
2925static const unsigned int qspi_ctrl_pins[] = {
2926 /* SPCLK, SSL */
2927 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
2928};
2929static const unsigned int qspi_ctrl_mux[] = {
2930 SPCLK_MARK, SSL_MARK,
2931};
2932static const unsigned int qspi_data2_pins[] = {
2933 /* MOSI_IO0, MISO_IO1 */
2934 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
2935};
2936static const unsigned int qspi_data2_mux[] = {
2937 MOSI_IO0_MARK, MISO_IO1_MARK,
2938};
2939static const unsigned int qspi_data4_pins[] = {
2940 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2941 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2942 RCAR_GP_PIN(1, 8),
2943};
2944static const unsigned int qspi_data4_mux[] = {
2945 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
2946};
2947
2948static const unsigned int qspi_ctrl_b_pins[] = {
2949 /* SPCLK, SSL */
2950 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
2951};
2952static const unsigned int qspi_ctrl_b_mux[] = {
2953 SPCLK_B_MARK, SSL_B_MARK,
2954};
2955static const unsigned int qspi_data2_b_pins[] = {
2956 /* MOSI_IO0, MISO_IO1 */
2957 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
2958};
2959static const unsigned int qspi_data2_b_mux[] = {
2960 MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
2961};
2962static const unsigned int qspi_data4_b_pins[] = {
2963 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2964 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
2965 RCAR_GP_PIN(6, 4),
2966};
2967static const unsigned int qspi_data4_b_mux[] = {
2968 SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
2969 IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
2970};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002971/* - SCIF0 ------------------------------------------------------------------ */
2972static const unsigned int scif0_data_pins[] = {
2973 /* RX, TX */
2974 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
2975};
2976static const unsigned int scif0_data_mux[] = {
2977 RX0_MARK, TX0_MARK,
2978};
2979static const unsigned int scif0_data_b_pins[] = {
2980 /* RX, TX */
2981 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
2982};
2983static const unsigned int scif0_data_b_mux[] = {
2984 RX0_B_MARK, TX0_B_MARK,
2985};
2986static const unsigned int scif0_data_c_pins[] = {
2987 /* RX, TX */
2988 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
2989};
2990static const unsigned int scif0_data_c_mux[] = {
2991 RX0_C_MARK, TX0_C_MARK,
2992};
2993static const unsigned int scif0_data_d_pins[] = {
2994 /* RX, TX */
2995 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
2996};
2997static const unsigned int scif0_data_d_mux[] = {
2998 RX0_D_MARK, TX0_D_MARK,
2999};
3000static const unsigned int scif0_data_e_pins[] = {
3001 /* RX, TX */
3002 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3003};
3004static const unsigned int scif0_data_e_mux[] = {
3005 RX0_E_MARK, TX0_E_MARK,
3006};
3007/* - SCIF1 ------------------------------------------------------------------ */
3008static const unsigned int scif1_data_pins[] = {
3009 /* RX, TX */
3010 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3011};
3012static const unsigned int scif1_data_mux[] = {
3013 RX1_MARK, TX1_MARK,
3014};
3015static const unsigned int scif1_data_b_pins[] = {
3016 /* RX, TX */
3017 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3018};
3019static const unsigned int scif1_data_b_mux[] = {
3020 RX1_B_MARK, TX1_B_MARK,
3021};
3022static const unsigned int scif1_clk_b_pins[] = {
3023 /* SCK */
3024 RCAR_GP_PIN(3, 10),
3025};
3026static const unsigned int scif1_clk_b_mux[] = {
3027 SCIF1_SCK_B_MARK,
3028};
3029static const unsigned int scif1_data_c_pins[] = {
3030 /* RX, TX */
3031 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3032};
3033static const unsigned int scif1_data_c_mux[] = {
3034 RX1_C_MARK, TX1_C_MARK,
3035};
3036static const unsigned int scif1_data_d_pins[] = {
3037 /* RX, TX */
3038 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3039};
3040static const unsigned int scif1_data_d_mux[] = {
3041 RX1_D_MARK, TX1_D_MARK,
3042};
3043/* - SCIF2 ------------------------------------------------------------------ */
3044static const unsigned int scif2_data_pins[] = {
3045 /* RX, TX */
3046 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3047};
3048static const unsigned int scif2_data_mux[] = {
3049 RX2_MARK, TX2_MARK,
3050};
3051static const unsigned int scif2_data_b_pins[] = {
3052 /* RX, TX */
3053 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3054};
3055static const unsigned int scif2_data_b_mux[] = {
3056 RX2_B_MARK, TX2_B_MARK,
3057};
3058static const unsigned int scif2_clk_b_pins[] = {
3059 /* SCK */
3060 RCAR_GP_PIN(3, 18),
3061};
3062static const unsigned int scif2_clk_b_mux[] = {
3063 SCIF2_SCK_B_MARK,
3064};
3065static const unsigned int scif2_data_c_pins[] = {
3066 /* RX, TX */
3067 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3068};
3069static const unsigned int scif2_data_c_mux[] = {
3070 RX2_C_MARK, TX2_C_MARK,
3071};
3072static const unsigned int scif2_data_e_pins[] = {
3073 /* RX, TX */
3074 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3075};
3076static const unsigned int scif2_data_e_mux[] = {
3077 RX2_E_MARK, TX2_E_MARK,
3078};
3079/* - SCIF3 ------------------------------------------------------------------ */
3080static const unsigned int scif3_data_pins[] = {
3081 /* RX, TX */
3082 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3083};
3084static const unsigned int scif3_data_mux[] = {
3085 RX3_MARK, TX3_MARK,
3086};
3087static const unsigned int scif3_clk_pins[] = {
3088 /* SCK */
3089 RCAR_GP_PIN(3, 23),
3090};
3091static const unsigned int scif3_clk_mux[] = {
3092 SCIF3_SCK_MARK,
3093};
3094static const unsigned int scif3_data_b_pins[] = {
3095 /* RX, TX */
3096 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3097};
3098static const unsigned int scif3_data_b_mux[] = {
3099 RX3_B_MARK, TX3_B_MARK,
3100};
3101static const unsigned int scif3_clk_b_pins[] = {
3102 /* SCK */
3103 RCAR_GP_PIN(4, 8),
3104};
3105static const unsigned int scif3_clk_b_mux[] = {
3106 SCIF3_SCK_B_MARK,
3107};
3108static const unsigned int scif3_data_c_pins[] = {
3109 /* RX, TX */
3110 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3111};
3112static const unsigned int scif3_data_c_mux[] = {
3113 RX3_C_MARK, TX3_C_MARK,
3114};
3115static const unsigned int scif3_data_d_pins[] = {
3116 /* RX, TX */
3117 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3118};
3119static const unsigned int scif3_data_d_mux[] = {
3120 RX3_D_MARK, TX3_D_MARK,
3121};
3122/* - SCIF4 ------------------------------------------------------------------ */
3123static const unsigned int scif4_data_pins[] = {
3124 /* RX, TX */
3125 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3126};
3127static const unsigned int scif4_data_mux[] = {
3128 RX4_MARK, TX4_MARK,
3129};
3130static const unsigned int scif4_data_b_pins[] = {
3131 /* RX, TX */
3132 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3133};
3134static const unsigned int scif4_data_b_mux[] = {
3135 RX4_B_MARK, TX4_B_MARK,
3136};
3137static const unsigned int scif4_data_c_pins[] = {
3138 /* RX, TX */
3139 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3140};
3141static const unsigned int scif4_data_c_mux[] = {
3142 RX4_C_MARK, TX4_C_MARK,
3143};
3144/* - SCIF5 ------------------------------------------------------------------ */
3145static const unsigned int scif5_data_pins[] = {
3146 /* RX, TX */
3147 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3148};
3149static const unsigned int scif5_data_mux[] = {
3150 RX5_MARK, TX5_MARK,
3151};
3152static const unsigned int scif5_data_b_pins[] = {
3153 /* RX, TX */
3154 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3155};
3156static const unsigned int scif5_data_b_mux[] = {
3157 RX5_B_MARK, TX5_B_MARK,
3158};
3159/* - SCIFA0 ----------------------------------------------------------------- */
3160static const unsigned int scifa0_data_pins[] = {
3161 /* RXD, TXD */
3162 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3163};
3164static const unsigned int scifa0_data_mux[] = {
3165 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3166};
3167static const unsigned int scifa0_data_b_pins[] = {
3168 /* RXD, TXD */
3169 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3170};
3171static const unsigned int scifa0_data_b_mux[] = {
3172 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3173};
3174/* - SCIFA1 ----------------------------------------------------------------- */
3175static const unsigned int scifa1_data_pins[] = {
3176 /* RXD, TXD */
3177 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3178};
3179static const unsigned int scifa1_data_mux[] = {
3180 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3181};
3182static const unsigned int scifa1_clk_pins[] = {
3183 /* SCK */
3184 RCAR_GP_PIN(3, 10),
3185};
3186static const unsigned int scifa1_clk_mux[] = {
3187 SCIFA1_SCK_MARK,
3188};
3189static const unsigned int scifa1_data_b_pins[] = {
3190 /* RXD, TXD */
3191 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3192};
3193static const unsigned int scifa1_data_b_mux[] = {
3194 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3195};
3196static const unsigned int scifa1_clk_b_pins[] = {
3197 /* SCK */
3198 RCAR_GP_PIN(1, 0),
3199};
3200static const unsigned int scifa1_clk_b_mux[] = {
3201 SCIFA1_SCK_B_MARK,
3202};
3203static const unsigned int scifa1_data_c_pins[] = {
3204 /* RXD, TXD */
3205 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3206};
3207static const unsigned int scifa1_data_c_mux[] = {
3208 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3209};
3210/* - SCIFA2 ----------------------------------------------------------------- */
3211static const unsigned int scifa2_data_pins[] = {
3212 /* RXD, TXD */
3213 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3214};
3215static const unsigned int scifa2_data_mux[] = {
3216 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3217};
3218static const unsigned int scifa2_clk_pins[] = {
3219 /* SCK */
3220 RCAR_GP_PIN(3, 18),
3221};
3222static const unsigned int scifa2_clk_mux[] = {
3223 SCIFA2_SCK_MARK,
3224};
3225static const unsigned int scifa2_data_b_pins[] = {
3226 /* RXD, TXD */
3227 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3228};
3229static const unsigned int scifa2_data_b_mux[] = {
3230 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3231};
3232/* - SCIFA3 ----------------------------------------------------------------- */
3233static const unsigned int scifa3_data_pins[] = {
3234 /* RXD, TXD */
3235 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3236};
3237static const unsigned int scifa3_data_mux[] = {
3238 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3239};
3240static const unsigned int scifa3_clk_pins[] = {
3241 /* SCK */
3242 RCAR_GP_PIN(3, 23),
3243};
3244static const unsigned int scifa3_clk_mux[] = {
3245 SCIFA3_SCK_MARK,
3246};
3247static const unsigned int scifa3_data_b_pins[] = {
3248 /* RXD, TXD */
3249 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3250};
3251static const unsigned int scifa3_data_b_mux[] = {
3252 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3253};
3254static const unsigned int scifa3_clk_b_pins[] = {
3255 /* SCK */
3256 RCAR_GP_PIN(4, 8),
3257};
3258static const unsigned int scifa3_clk_b_mux[] = {
3259 SCIFA3_SCK_B_MARK,
3260};
3261static const unsigned int scifa3_data_c_pins[] = {
3262 /* RXD, TXD */
3263 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3264};
3265static const unsigned int scifa3_data_c_mux[] = {
3266 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3267};
3268static const unsigned int scifa3_clk_c_pins[] = {
3269 /* SCK */
3270 RCAR_GP_PIN(7, 22),
3271};
3272static const unsigned int scifa3_clk_c_mux[] = {
3273 SCIFA3_SCK_C_MARK,
3274};
3275/* - SCIFA4 ----------------------------------------------------------------- */
3276static const unsigned int scifa4_data_pins[] = {
3277 /* RXD, TXD */
3278 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3279};
3280static const unsigned int scifa4_data_mux[] = {
3281 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3282};
3283static const unsigned int scifa4_data_b_pins[] = {
3284 /* RXD, TXD */
3285 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3286};
3287static const unsigned int scifa4_data_b_mux[] = {
3288 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3289};
3290static const unsigned int scifa4_data_c_pins[] = {
3291 /* RXD, TXD */
3292 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3293};
3294static const unsigned int scifa4_data_c_mux[] = {
3295 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3296};
3297/* - SCIFA5 ----------------------------------------------------------------- */
3298static const unsigned int scifa5_data_pins[] = {
3299 /* RXD, TXD */
3300 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3301};
3302static const unsigned int scifa5_data_mux[] = {
3303 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3304};
3305static const unsigned int scifa5_data_b_pins[] = {
3306 /* RXD, TXD */
3307 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3308};
3309static const unsigned int scifa5_data_b_mux[] = {
3310 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3311};
3312static const unsigned int scifa5_data_c_pins[] = {
3313 /* RXD, TXD */
3314 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3315};
3316static const unsigned int scifa5_data_c_mux[] = {
3317 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3318};
3319/* - SCIFB0 ----------------------------------------------------------------- */
3320static const unsigned int scifb0_data_pins[] = {
3321 /* RXD, TXD */
3322 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3323};
3324static const unsigned int scifb0_data_mux[] = {
3325 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3326};
3327static const unsigned int scifb0_clk_pins[] = {
3328 /* SCK */
3329 RCAR_GP_PIN(7, 2),
3330};
3331static const unsigned int scifb0_clk_mux[] = {
3332 SCIFB0_SCK_MARK,
3333};
3334static const unsigned int scifb0_ctrl_pins[] = {
3335 /* RTS, CTS */
3336 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3337};
3338static const unsigned int scifb0_ctrl_mux[] = {
3339 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3340};
3341static const unsigned int scifb0_data_b_pins[] = {
3342 /* RXD, TXD */
3343 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3344};
3345static const unsigned int scifb0_data_b_mux[] = {
3346 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3347};
3348static const unsigned int scifb0_clk_b_pins[] = {
3349 /* SCK */
3350 RCAR_GP_PIN(5, 31),
3351};
3352static const unsigned int scifb0_clk_b_mux[] = {
3353 SCIFB0_SCK_B_MARK,
3354};
3355static const unsigned int scifb0_ctrl_b_pins[] = {
3356 /* RTS, CTS */
3357 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3358};
3359static const unsigned int scifb0_ctrl_b_mux[] = {
3360 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3361};
3362static const unsigned int scifb0_data_c_pins[] = {
3363 /* RXD, TXD */
3364 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3365};
3366static const unsigned int scifb0_data_c_mux[] = {
3367 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3368};
3369static const unsigned int scifb0_clk_c_pins[] = {
3370 /* SCK */
3371 RCAR_GP_PIN(2, 30),
3372};
3373static const unsigned int scifb0_clk_c_mux[] = {
3374 SCIFB0_SCK_C_MARK,
3375};
3376static const unsigned int scifb0_data_d_pins[] = {
3377 /* RXD, TXD */
3378 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3379};
3380static const unsigned int scifb0_data_d_mux[] = {
3381 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3382};
3383static const unsigned int scifb0_clk_d_pins[] = {
3384 /* SCK */
3385 RCAR_GP_PIN(4, 17),
3386};
3387static const unsigned int scifb0_clk_d_mux[] = {
3388 SCIFB0_SCK_D_MARK,
3389};
3390/* - SCIFB1 ----------------------------------------------------------------- */
3391static const unsigned int scifb1_data_pins[] = {
3392 /* RXD, TXD */
3393 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3394};
3395static const unsigned int scifb1_data_mux[] = {
3396 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3397};
3398static const unsigned int scifb1_clk_pins[] = {
3399 /* SCK */
3400 RCAR_GP_PIN(7, 7),
3401};
3402static const unsigned int scifb1_clk_mux[] = {
3403 SCIFB1_SCK_MARK,
3404};
3405static const unsigned int scifb1_ctrl_pins[] = {
3406 /* RTS, CTS */
3407 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3408};
3409static const unsigned int scifb1_ctrl_mux[] = {
3410 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3411};
3412static const unsigned int scifb1_data_b_pins[] = {
3413 /* RXD, TXD */
3414 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3415};
3416static const unsigned int scifb1_data_b_mux[] = {
3417 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3418};
3419static const unsigned int scifb1_clk_b_pins[] = {
3420 /* SCK */
3421 RCAR_GP_PIN(1, 3),
3422};
3423static const unsigned int scifb1_clk_b_mux[] = {
3424 SCIFB1_SCK_B_MARK,
3425};
3426static const unsigned int scifb1_data_c_pins[] = {
3427 /* RXD, TXD */
3428 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3429};
3430static const unsigned int scifb1_data_c_mux[] = {
3431 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3432};
3433static const unsigned int scifb1_clk_c_pins[] = {
3434 /* SCK */
3435 RCAR_GP_PIN(7, 11),
3436};
3437static const unsigned int scifb1_clk_c_mux[] = {
3438 SCIFB1_SCK_C_MARK,
3439};
3440static const unsigned int scifb1_data_d_pins[] = {
3441 /* RXD, TXD */
3442 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3443};
3444static const unsigned int scifb1_data_d_mux[] = {
3445 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3446};
3447/* - SCIFB2 ----------------------------------------------------------------- */
3448static const unsigned int scifb2_data_pins[] = {
3449 /* RXD, TXD */
3450 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3451};
3452static const unsigned int scifb2_data_mux[] = {
3453 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3454};
3455static const unsigned int scifb2_clk_pins[] = {
3456 /* SCK */
3457 RCAR_GP_PIN(4, 15),
3458};
3459static const unsigned int scifb2_clk_mux[] = {
3460 SCIFB2_SCK_MARK,
3461};
3462static const unsigned int scifb2_ctrl_pins[] = {
3463 /* RTS, CTS */
3464 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3465};
3466static const unsigned int scifb2_ctrl_mux[] = {
3467 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3468};
3469static const unsigned int scifb2_data_b_pins[] = {
3470 /* RXD, TXD */
3471 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3472};
3473static const unsigned int scifb2_data_b_mux[] = {
3474 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3475};
3476static const unsigned int scifb2_clk_b_pins[] = {
3477 /* SCK */
3478 RCAR_GP_PIN(5, 31),
3479};
3480static const unsigned int scifb2_clk_b_mux[] = {
3481 SCIFB2_SCK_B_MARK,
3482};
3483static const unsigned int scifb2_ctrl_b_pins[] = {
3484 /* RTS, CTS */
3485 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3486};
3487static const unsigned int scifb2_ctrl_b_mux[] = {
3488 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3489};
3490static const unsigned int scifb2_data_c_pins[] = {
3491 /* RXD, TXD */
3492 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3493};
3494static const unsigned int scifb2_data_c_mux[] = {
3495 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3496};
3497static const unsigned int scifb2_clk_c_pins[] = {
3498 /* SCK */
3499 RCAR_GP_PIN(5, 27),
3500};
3501static const unsigned int scifb2_clk_c_mux[] = {
3502 SCIFB2_SCK_C_MARK,
3503};
3504static const unsigned int scifb2_data_d_pins[] = {
3505 /* RXD, TXD */
3506 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3507};
3508static const unsigned int scifb2_data_d_mux[] = {
3509 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3510};
3511/* - SDHI0 ------------------------------------------------------------------ */
3512static const unsigned int sdhi0_data1_pins[] = {
3513 /* D0 */
3514 RCAR_GP_PIN(6, 2),
3515};
3516static const unsigned int sdhi0_data1_mux[] = {
3517 SD0_DATA0_MARK,
3518};
3519static const unsigned int sdhi0_data4_pins[] = {
3520 /* D[0:3] */
3521 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3522 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3523};
3524static const unsigned int sdhi0_data4_mux[] = {
3525 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3526};
3527static const unsigned int sdhi0_ctrl_pins[] = {
3528 /* CLK, CMD */
3529 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3530};
3531static const unsigned int sdhi0_ctrl_mux[] = {
3532 SD0_CLK_MARK, SD0_CMD_MARK,
3533};
3534static const unsigned int sdhi0_cd_pins[] = {
3535 /* CD */
3536 RCAR_GP_PIN(6, 6),
3537};
3538static const unsigned int sdhi0_cd_mux[] = {
3539 SD0_CD_MARK,
3540};
3541static const unsigned int sdhi0_wp_pins[] = {
3542 /* WP */
3543 RCAR_GP_PIN(6, 7),
3544};
3545static const unsigned int sdhi0_wp_mux[] = {
3546 SD0_WP_MARK,
3547};
3548/* - SDHI1 ------------------------------------------------------------------ */
3549static const unsigned int sdhi1_data1_pins[] = {
3550 /* D0 */
3551 RCAR_GP_PIN(6, 10),
3552};
3553static const unsigned int sdhi1_data1_mux[] = {
3554 SD1_DATA0_MARK,
3555};
3556static const unsigned int sdhi1_data4_pins[] = {
3557 /* D[0:3] */
3558 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3559 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3560};
3561static const unsigned int sdhi1_data4_mux[] = {
3562 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3563};
3564static const unsigned int sdhi1_ctrl_pins[] = {
3565 /* CLK, CMD */
3566 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3567};
3568static const unsigned int sdhi1_ctrl_mux[] = {
3569 SD1_CLK_MARK, SD1_CMD_MARK,
3570};
3571static const unsigned int sdhi1_cd_pins[] = {
3572 /* CD */
3573 RCAR_GP_PIN(6, 14),
3574};
3575static const unsigned int sdhi1_cd_mux[] = {
3576 SD1_CD_MARK,
3577};
3578static const unsigned int sdhi1_wp_pins[] = {
3579 /* WP */
3580 RCAR_GP_PIN(6, 15),
3581};
3582static const unsigned int sdhi1_wp_mux[] = {
3583 SD1_WP_MARK,
3584};
3585/* - SDHI2 ------------------------------------------------------------------ */
3586static const unsigned int sdhi2_data1_pins[] = {
3587 /* D0 */
3588 RCAR_GP_PIN(6, 18),
3589};
3590static const unsigned int sdhi2_data1_mux[] = {
3591 SD2_DATA0_MARK,
3592};
3593static const unsigned int sdhi2_data4_pins[] = {
3594 /* D[0:3] */
3595 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3596 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3597};
3598static const unsigned int sdhi2_data4_mux[] = {
3599 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3600};
3601static const unsigned int sdhi2_ctrl_pins[] = {
3602 /* CLK, CMD */
3603 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3604};
3605static const unsigned int sdhi2_ctrl_mux[] = {
3606 SD2_CLK_MARK, SD2_CMD_MARK,
3607};
3608static const unsigned int sdhi2_cd_pins[] = {
3609 /* CD */
3610 RCAR_GP_PIN(6, 22),
3611};
3612static const unsigned int sdhi2_cd_mux[] = {
3613 SD2_CD_MARK,
3614};
3615static const unsigned int sdhi2_wp_pins[] = {
3616 /* WP */
3617 RCAR_GP_PIN(6, 23),
3618};
3619static const unsigned int sdhi2_wp_mux[] = {
3620 SD2_WP_MARK,
3621};
Kuninori Morimotob664cd12014-04-13 17:23:35 -07003622
3623/* - SSI -------------------------------------------------------------------- */
3624static const unsigned int ssi0_data_pins[] = {
3625 /* SDATA */
3626 RCAR_GP_PIN(2, 2),
3627};
3628
3629static const unsigned int ssi0_data_mux[] = {
3630 SSI_SDATA0_MARK,
3631};
3632
3633static const unsigned int ssi0_data_b_pins[] = {
3634 /* SDATA */
3635 RCAR_GP_PIN(3, 4),
3636};
3637
3638static const unsigned int ssi0_data_b_mux[] = {
3639 SSI_SDATA0_B_MARK,
3640};
3641
3642static const unsigned int ssi0129_ctrl_pins[] = {
3643 /* SCK, WS */
3644 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3645};
3646
3647static const unsigned int ssi0129_ctrl_mux[] = {
3648 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3649};
3650
3651static const unsigned int ssi0129_ctrl_b_pins[] = {
3652 /* SCK, WS */
3653 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3654};
3655
3656static const unsigned int ssi0129_ctrl_b_mux[] = {
3657 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3658};
3659
3660static const unsigned int ssi1_data_pins[] = {
3661 /* SDATA */
3662 RCAR_GP_PIN(2, 5),
3663};
3664
3665static const unsigned int ssi1_data_mux[] = {
3666 SSI_SDATA1_MARK,
3667};
3668
3669static const unsigned int ssi1_data_b_pins[] = {
3670 /* SDATA */
3671 RCAR_GP_PIN(3, 7),
3672};
3673
3674static const unsigned int ssi1_data_b_mux[] = {
3675 SSI_SDATA1_B_MARK,
3676};
3677
3678static const unsigned int ssi1_ctrl_pins[] = {
3679 /* SCK, WS */
3680 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3681};
3682
3683static const unsigned int ssi1_ctrl_mux[] = {
3684 SSI_SCK1_MARK, SSI_WS1_MARK,
3685};
3686
3687static const unsigned int ssi1_ctrl_b_pins[] = {
3688 /* SCK, WS */
3689 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3690};
3691
3692static const unsigned int ssi1_ctrl_b_mux[] = {
3693 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3694};
3695
3696static const unsigned int ssi2_data_pins[] = {
3697 /* SDATA */
3698 RCAR_GP_PIN(2, 8),
3699};
3700
3701static const unsigned int ssi2_data_mux[] = {
3702 SSI_SDATA2_MARK,
3703};
3704
3705static const unsigned int ssi2_ctrl_pins[] = {
3706 /* SCK, WS */
3707 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3708};
3709
3710static const unsigned int ssi2_ctrl_mux[] = {
3711 SSI_SCK2_MARK, SSI_WS2_MARK,
3712};
3713
3714static const unsigned int ssi3_data_pins[] = {
3715 /* SDATA */
3716 RCAR_GP_PIN(2, 11),
3717};
3718
3719static const unsigned int ssi3_data_mux[] = {
3720 SSI_SDATA3_MARK,
3721};
3722
3723static const unsigned int ssi34_ctrl_pins[] = {
3724 /* SCK, WS */
3725 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3726};
3727
3728static const unsigned int ssi34_ctrl_mux[] = {
3729 SSI_SCK34_MARK, SSI_WS34_MARK,
3730};
3731
3732static const unsigned int ssi4_data_pins[] = {
3733 /* SDATA */
3734 RCAR_GP_PIN(2, 14),
3735};
3736
3737static const unsigned int ssi4_data_mux[] = {
3738 SSI_SDATA4_MARK,
3739};
3740
3741static const unsigned int ssi4_ctrl_pins[] = {
3742 /* SCK, WS */
3743 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3744};
3745
3746static const unsigned int ssi4_ctrl_mux[] = {
3747 SSI_SCK4_MARK, SSI_WS4_MARK,
3748};
3749
3750static const unsigned int ssi5_data_pins[] = {
3751 /* SDATA */
3752 RCAR_GP_PIN(2, 17),
3753};
3754
3755static const unsigned int ssi5_data_mux[] = {
3756 SSI_SDATA5_MARK,
3757};
3758
3759static const unsigned int ssi5_ctrl_pins[] = {
3760 /* SCK, WS */
3761 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
3762};
3763
3764static const unsigned int ssi5_ctrl_mux[] = {
3765 SSI_SCK5_MARK, SSI_WS5_MARK,
3766};
3767
3768static const unsigned int ssi6_data_pins[] = {
3769 /* SDATA */
3770 RCAR_GP_PIN(2, 20),
3771};
3772
3773static const unsigned int ssi6_data_mux[] = {
3774 SSI_SDATA6_MARK,
3775};
3776
3777static const unsigned int ssi6_ctrl_pins[] = {
3778 /* SCK, WS */
3779 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
3780};
3781
3782static const unsigned int ssi6_ctrl_mux[] = {
3783 SSI_SCK6_MARK, SSI_WS6_MARK,
3784};
3785
3786static const unsigned int ssi7_data_pins[] = {
3787 /* SDATA */
3788 RCAR_GP_PIN(2, 23),
3789};
3790
3791static const unsigned int ssi7_data_mux[] = {
3792 SSI_SDATA7_MARK,
3793};
3794
3795static const unsigned int ssi7_data_b_pins[] = {
3796 /* SDATA */
3797 RCAR_GP_PIN(3, 12),
3798};
3799
3800static const unsigned int ssi7_data_b_mux[] = {
3801 SSI_SDATA7_B_MARK,
3802};
3803
3804static const unsigned int ssi78_ctrl_pins[] = {
3805 /* SCK, WS */
3806 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3807};
3808
3809static const unsigned int ssi78_ctrl_mux[] = {
3810 SSI_SCK78_MARK, SSI_WS78_MARK,
3811};
3812
3813static const unsigned int ssi78_ctrl_b_pins[] = {
3814 /* SCK, WS */
3815 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3816};
3817
3818static const unsigned int ssi78_ctrl_b_mux[] = {
3819 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3820};
3821
3822static const unsigned int ssi8_data_pins[] = {
3823 /* SDATA */
3824 RCAR_GP_PIN(2, 24),
3825};
3826
3827static const unsigned int ssi8_data_mux[] = {
3828 SSI_SDATA8_MARK,
3829};
3830
3831static const unsigned int ssi8_data_b_pins[] = {
3832 /* SDATA */
3833 RCAR_GP_PIN(3, 13),
3834};
3835
3836static const unsigned int ssi8_data_b_mux[] = {
3837 SSI_SDATA8_B_MARK,
3838};
3839
3840static const unsigned int ssi9_data_pins[] = {
3841 /* SDATA */
3842 RCAR_GP_PIN(2, 27),
3843};
3844
3845static const unsigned int ssi9_data_mux[] = {
3846 SSI_SDATA9_MARK,
3847};
3848
3849static const unsigned int ssi9_data_b_pins[] = {
3850 /* SDATA */
3851 RCAR_GP_PIN(3, 18),
3852};
3853
3854static const unsigned int ssi9_data_b_mux[] = {
3855 SSI_SDATA9_B_MARK,
3856};
3857
3858static const unsigned int ssi9_ctrl_pins[] = {
3859 /* SCK, WS */
3860 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
3861};
3862
3863static const unsigned int ssi9_ctrl_mux[] = {
3864 SSI_SCK9_MARK, SSI_WS9_MARK,
3865};
3866
3867static const unsigned int ssi9_ctrl_b_pins[] = {
3868 /* SCK, WS */
3869 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
3870};
3871
3872static const unsigned int ssi9_ctrl_b_mux[] = {
3873 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3874};
3875
Hisashi Nakamura50884512013-10-17 06:46:05 +09003876/* - USB0 ------------------------------------------------------------------- */
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003877static const unsigned int usb0_pins[] = {
3878 RCAR_GP_PIN(7, 23), /* PWEN */
3879 RCAR_GP_PIN(7, 24), /* OVC */
Hisashi Nakamura50884512013-10-17 06:46:05 +09003880};
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003881static const unsigned int usb0_mux[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09003882 USB0_PWEN_MARK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09003883 USB0_OVC_MARK,
3884};
3885/* - USB1 ------------------------------------------------------------------- */
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003886static const unsigned int usb1_pins[] = {
3887 RCAR_GP_PIN(7, 25), /* PWEN */
3888 RCAR_GP_PIN(6, 30), /* OVC */
Hisashi Nakamura50884512013-10-17 06:46:05 +09003889};
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003890static const unsigned int usb1_mux[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09003891 USB1_PWEN_MARK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09003892 USB1_OVC_MARK,
3893};
3894
Valentine Barshak8e32c962013-12-25 23:36:01 +04003895union vin_data {
3896 unsigned int data24[24];
3897 unsigned int data20[20];
3898 unsigned int data16[16];
3899 unsigned int data12[12];
3900 unsigned int data10[10];
3901 unsigned int data8[8];
3902};
3903
3904#define VIN_DATA_PIN_GROUP(n, s) \
3905 { \
3906 .name = #n#s, \
3907 .pins = n##_pins.data##s, \
3908 .mux = n##_mux.data##s, \
3909 .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
3910 }
3911
3912/* - VIN0 ------------------------------------------------------------------- */
3913static const union vin_data vin0_data_pins = {
3914 .data24 = {
3915 /* B */
3916 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
3917 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3918 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3919 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3920 /* G */
3921 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3922 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3923 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3924 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
3925 /* R */
3926 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
3927 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
3928 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
3929 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
3930 },
3931};
3932static const union vin_data vin0_data_mux = {
3933 .data24 = {
3934 /* B */
3935 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3936 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3937 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3938 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3939 /* G */
3940 VI0_G0_MARK, VI0_G1_MARK,
3941 VI0_G2_MARK, VI0_G3_MARK,
3942 VI0_G4_MARK, VI0_G5_MARK,
3943 VI0_G6_MARK, VI0_G7_MARK,
3944 /* R */
3945 VI0_R0_MARK, VI0_R1_MARK,
3946 VI0_R2_MARK, VI0_R3_MARK,
3947 VI0_R4_MARK, VI0_R5_MARK,
3948 VI0_R6_MARK, VI0_R7_MARK,
3949 },
3950};
3951static const unsigned int vin0_data18_pins[] = {
3952 /* B */
3953 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3954 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3955 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3956 /* G */
3957 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3958 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3959 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
3960 /* R */
3961 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
3962 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
3963 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
3964};
3965static const unsigned int vin0_data18_mux[] = {
3966 /* B */
3967 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3968 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3969 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3970 /* G */
3971 VI0_G2_MARK, VI0_G3_MARK,
3972 VI0_G4_MARK, VI0_G5_MARK,
3973 VI0_G6_MARK, VI0_G7_MARK,
3974 /* R */
3975 VI0_R2_MARK, VI0_R3_MARK,
3976 VI0_R4_MARK, VI0_R5_MARK,
3977 VI0_R6_MARK, VI0_R7_MARK,
3978};
3979static const unsigned int vin0_sync_pins[] = {
3980 RCAR_GP_PIN(4, 3), /* HSYNC */
3981 RCAR_GP_PIN(4, 4), /* VSYNC */
3982};
3983static const unsigned int vin0_sync_mux[] = {
3984 VI0_HSYNC_N_MARK,
3985 VI0_VSYNC_N_MARK,
3986};
3987static const unsigned int vin0_field_pins[] = {
3988 RCAR_GP_PIN(4, 2),
3989};
3990static const unsigned int vin0_field_mux[] = {
3991 VI0_FIELD_MARK,
3992};
3993static const unsigned int vin0_clkenb_pins[] = {
3994 RCAR_GP_PIN(4, 1),
3995};
3996static const unsigned int vin0_clkenb_mux[] = {
3997 VI0_CLKENB_MARK,
3998};
3999static const unsigned int vin0_clk_pins[] = {
4000 RCAR_GP_PIN(4, 0),
4001};
4002static const unsigned int vin0_clk_mux[] = {
4003 VI0_CLK_MARK,
4004};
4005/* - VIN1 ----------------------------------------------------------------- */
4006static const unsigned int vin1_data8_pins[] = {
4007 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4008 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4009 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4010 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4011};
4012static const unsigned int vin1_data8_mux[] = {
4013 VI1_DATA0_MARK, VI1_DATA1_MARK,
4014 VI1_DATA2_MARK, VI1_DATA3_MARK,
4015 VI1_DATA4_MARK, VI1_DATA5_MARK,
4016 VI1_DATA6_MARK, VI1_DATA7_MARK,
4017};
4018static const unsigned int vin1_sync_pins[] = {
4019 RCAR_GP_PIN(5, 0), /* HSYNC */
4020 RCAR_GP_PIN(5, 1), /* VSYNC */
4021};
4022static const unsigned int vin1_sync_mux[] = {
4023 VI1_HSYNC_N_MARK,
4024 VI1_VSYNC_N_MARK,
4025};
4026static const unsigned int vin1_field_pins[] = {
4027 RCAR_GP_PIN(5, 3),
4028};
4029static const unsigned int vin1_field_mux[] = {
4030 VI1_FIELD_MARK,
4031};
4032static const unsigned int vin1_clkenb_pins[] = {
4033 RCAR_GP_PIN(5, 2),
4034};
4035static const unsigned int vin1_clkenb_mux[] = {
4036 VI1_CLKENB_MARK,
4037};
4038static const unsigned int vin1_clk_pins[] = {
4039 RCAR_GP_PIN(5, 4),
4040};
4041static const unsigned int vin1_clk_mux[] = {
4042 VI1_CLK_MARK,
4043};
4044static const union vin_data vin1_b_data_pins = {
4045 .data24 = {
4046 /* B */
4047 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4048 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4049 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4050 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4051 /* G */
4052 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4053 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4054 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4055 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4056 /* R */
4057 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4058 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4059 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4060 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4061 },
4062};
4063static const union vin_data vin1_b_data_mux = {
4064 .data24 = {
4065 /* B */
4066 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4067 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4068 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4069 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4070 /* G */
4071 VI1_G0_B_MARK, VI1_G1_B_MARK,
4072 VI1_G2_B_MARK, VI1_G3_B_MARK,
4073 VI1_G4_B_MARK, VI1_G5_B_MARK,
4074 VI1_G6_B_MARK, VI1_G7_B_MARK,
4075 /* R */
4076 VI1_R0_B_MARK, VI1_R1_B_MARK,
4077 VI1_R2_B_MARK, VI1_R3_B_MARK,
4078 VI1_R4_B_MARK, VI1_R5_B_MARK,
4079 VI1_R6_B_MARK, VI1_R7_B_MARK,
4080 },
4081};
4082static const unsigned int vin1_b_data18_pins[] = {
4083 /* B */
4084 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4085 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4086 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4087 /* G */
4088 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4089 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4090 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4091 /* R */
4092 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4093 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4094 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4095};
4096static const unsigned int vin1_b_data18_mux[] = {
4097 /* B */
4098 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4099 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4100 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4101 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4102 /* G */
4103 VI1_G0_B_MARK, VI1_G1_B_MARK,
4104 VI1_G2_B_MARK, VI1_G3_B_MARK,
4105 VI1_G4_B_MARK, VI1_G5_B_MARK,
4106 VI1_G6_B_MARK, VI1_G7_B_MARK,
4107 /* R */
4108 VI1_R0_B_MARK, VI1_R1_B_MARK,
4109 VI1_R2_B_MARK, VI1_R3_B_MARK,
4110 VI1_R4_B_MARK, VI1_R5_B_MARK,
4111 VI1_R6_B_MARK, VI1_R7_B_MARK,
4112};
4113static const unsigned int vin1_b_sync_pins[] = {
4114 RCAR_GP_PIN(3, 17), /* HSYNC */
4115 RCAR_GP_PIN(3, 18), /* VSYNC */
4116};
4117static const unsigned int vin1_b_sync_mux[] = {
4118 VI1_HSYNC_N_B_MARK,
4119 VI1_VSYNC_N_B_MARK,
4120};
4121static const unsigned int vin1_b_field_pins[] = {
4122 RCAR_GP_PIN(3, 20),
4123};
4124static const unsigned int vin1_b_field_mux[] = {
4125 VI1_FIELD_B_MARK,
4126};
4127static const unsigned int vin1_b_clkenb_pins[] = {
4128 RCAR_GP_PIN(3, 19),
4129};
4130static const unsigned int vin1_b_clkenb_mux[] = {
4131 VI1_CLKENB_B_MARK,
4132};
4133static const unsigned int vin1_b_clk_pins[] = {
4134 RCAR_GP_PIN(3, 16),
4135};
4136static const unsigned int vin1_b_clk_mux[] = {
4137 VI1_CLK_B_MARK,
4138};
4139/* - VIN2 ----------------------------------------------------------------- */
4140static const unsigned int vin2_data8_pins[] = {
4141 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4142 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4143 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4144 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4145};
4146static const unsigned int vin2_data8_mux[] = {
4147 VI2_DATA0_MARK, VI2_DATA1_MARK,
4148 VI2_DATA2_MARK, VI2_DATA3_MARK,
4149 VI2_DATA4_MARK, VI2_DATA5_MARK,
4150 VI2_DATA6_MARK, VI2_DATA7_MARK,
4151};
4152static const unsigned int vin2_sync_pins[] = {
4153 RCAR_GP_PIN(4, 15), /* HSYNC */
4154 RCAR_GP_PIN(4, 16), /* VSYNC */
4155};
4156static const unsigned int vin2_sync_mux[] = {
4157 VI2_HSYNC_N_MARK,
4158 VI2_VSYNC_N_MARK,
4159};
4160static const unsigned int vin2_field_pins[] = {
4161 RCAR_GP_PIN(4, 18),
4162};
4163static const unsigned int vin2_field_mux[] = {
4164 VI2_FIELD_MARK,
4165};
4166static const unsigned int vin2_clkenb_pins[] = {
4167 RCAR_GP_PIN(4, 17),
4168};
4169static const unsigned int vin2_clkenb_mux[] = {
4170 VI2_CLKENB_MARK,
4171};
4172static const unsigned int vin2_clk_pins[] = {
4173 RCAR_GP_PIN(4, 19),
4174};
4175static const unsigned int vin2_clk_mux[] = {
4176 VI2_CLK_MARK,
4177};
4178
Hisashi Nakamura50884512013-10-17 06:46:05 +09004179static const struct sh_pfc_pin_group pinmux_groups[] = {
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07004180 SH_PFC_PIN_GROUP(audio_clk_a),
4181 SH_PFC_PIN_GROUP(audio_clk_b),
4182 SH_PFC_PIN_GROUP(audio_clk_b_b),
4183 SH_PFC_PIN_GROUP(audio_clk_c),
4184 SH_PFC_PIN_GROUP(audio_clkout),
Sergei Shtylyov0e938672014-07-02 00:58:16 +04004185 SH_PFC_PIN_GROUP(can0_data),
4186 SH_PFC_PIN_GROUP(can0_data_b),
4187 SH_PFC_PIN_GROUP(can0_data_c),
4188 SH_PFC_PIN_GROUP(can0_data_d),
4189 SH_PFC_PIN_GROUP(can0_data_e),
4190 SH_PFC_PIN_GROUP(can0_data_f),
4191 SH_PFC_PIN_GROUP(can1_data),
4192 SH_PFC_PIN_GROUP(can1_data_b),
4193 SH_PFC_PIN_GROUP(can1_data_c),
4194 SH_PFC_PIN_GROUP(can1_data_d),
4195 SH_PFC_PIN_GROUP(can_clk),
4196 SH_PFC_PIN_GROUP(can_clk_b),
4197 SH_PFC_PIN_GROUP(can_clk_c),
4198 SH_PFC_PIN_GROUP(can_clk_d),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004199 SH_PFC_PIN_GROUP(du_rgb666),
4200 SH_PFC_PIN_GROUP(du_rgb888),
4201 SH_PFC_PIN_GROUP(du_clk_out_0),
4202 SH_PFC_PIN_GROUP(du_clk_out_1),
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004203 SH_PFC_PIN_GROUP(du_sync),
Laurent Pinchartd10046e2014-04-01 12:59:09 +02004204 SH_PFC_PIN_GROUP(du_oddf),
4205 SH_PFC_PIN_GROUP(du_cde),
4206 SH_PFC_PIN_GROUP(du_disp),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004207 SH_PFC_PIN_GROUP(du0_clk_in),
4208 SH_PFC_PIN_GROUP(du1_clk_in),
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004209 SH_PFC_PIN_GROUP(du1_clk_in_b),
4210 SH_PFC_PIN_GROUP(du1_clk_in_c),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004211 SH_PFC_PIN_GROUP(eth_link),
4212 SH_PFC_PIN_GROUP(eth_magic),
4213 SH_PFC_PIN_GROUP(eth_mdio),
4214 SH_PFC_PIN_GROUP(eth_rmii),
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09004215 SH_PFC_PIN_GROUP(hscif0_data),
4216 SH_PFC_PIN_GROUP(hscif0_clk),
4217 SH_PFC_PIN_GROUP(hscif0_ctrl),
4218 SH_PFC_PIN_GROUP(hscif0_data_b),
4219 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4220 SH_PFC_PIN_GROUP(hscif0_data_c),
4221 SH_PFC_PIN_GROUP(hscif0_clk_c),
4222 SH_PFC_PIN_GROUP(hscif1_data),
4223 SH_PFC_PIN_GROUP(hscif1_clk),
4224 SH_PFC_PIN_GROUP(hscif1_ctrl),
4225 SH_PFC_PIN_GROUP(hscif1_data_b),
4226 SH_PFC_PIN_GROUP(hscif1_data_c),
4227 SH_PFC_PIN_GROUP(hscif1_clk_c),
4228 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4229 SH_PFC_PIN_GROUP(hscif1_data_d),
4230 SH_PFC_PIN_GROUP(hscif1_data_e),
4231 SH_PFC_PIN_GROUP(hscif1_clk_e),
4232 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4233 SH_PFC_PIN_GROUP(hscif2_data),
4234 SH_PFC_PIN_GROUP(hscif2_clk),
4235 SH_PFC_PIN_GROUP(hscif2_ctrl),
4236 SH_PFC_PIN_GROUP(hscif2_data_b),
4237 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4238 SH_PFC_PIN_GROUP(hscif2_data_c),
4239 SH_PFC_PIN_GROUP(hscif2_clk_c),
4240 SH_PFC_PIN_GROUP(hscif2_data_d),
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04004241 SH_PFC_PIN_GROUP(i2c0),
4242 SH_PFC_PIN_GROUP(i2c0_b),
4243 SH_PFC_PIN_GROUP(i2c0_c),
4244 SH_PFC_PIN_GROUP(i2c1),
4245 SH_PFC_PIN_GROUP(i2c1_b),
4246 SH_PFC_PIN_GROUP(i2c1_c),
4247 SH_PFC_PIN_GROUP(i2c1_d),
4248 SH_PFC_PIN_GROUP(i2c1_e),
4249 SH_PFC_PIN_GROUP(i2c2),
4250 SH_PFC_PIN_GROUP(i2c2_b),
4251 SH_PFC_PIN_GROUP(i2c2_c),
4252 SH_PFC_PIN_GROUP(i2c2_d),
4253 SH_PFC_PIN_GROUP(i2c3),
4254 SH_PFC_PIN_GROUP(i2c3_b),
4255 SH_PFC_PIN_GROUP(i2c3_c),
4256 SH_PFC_PIN_GROUP(i2c3_d),
4257 SH_PFC_PIN_GROUP(i2c4),
4258 SH_PFC_PIN_GROUP(i2c4_b),
4259 SH_PFC_PIN_GROUP(i2c4_c),
Wolfram Sang67871412014-02-23 13:38:12 +01004260 SH_PFC_PIN_GROUP(i2c7),
4261 SH_PFC_PIN_GROUP(i2c7_b),
4262 SH_PFC_PIN_GROUP(i2c7_c),
4263 SH_PFC_PIN_GROUP(i2c8),
4264 SH_PFC_PIN_GROUP(i2c8_b),
4265 SH_PFC_PIN_GROUP(i2c8_c),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004266 SH_PFC_PIN_GROUP(intc_irq0),
4267 SH_PFC_PIN_GROUP(intc_irq1),
4268 SH_PFC_PIN_GROUP(intc_irq2),
4269 SH_PFC_PIN_GROUP(intc_irq3),
4270 SH_PFC_PIN_GROUP(mmc_data1),
4271 SH_PFC_PIN_GROUP(mmc_data4),
4272 SH_PFC_PIN_GROUP(mmc_data8),
4273 SH_PFC_PIN_GROUP(mmc_ctrl),
4274 SH_PFC_PIN_GROUP(msiof0_clk),
4275 SH_PFC_PIN_GROUP(msiof0_sync),
4276 SH_PFC_PIN_GROUP(msiof0_ss1),
4277 SH_PFC_PIN_GROUP(msiof0_ss2),
4278 SH_PFC_PIN_GROUP(msiof0_rx),
4279 SH_PFC_PIN_GROUP(msiof0_tx),
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004280 SH_PFC_PIN_GROUP(msiof0_clk_b),
4281 SH_PFC_PIN_GROUP(msiof0_sync_b),
4282 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4283 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4284 SH_PFC_PIN_GROUP(msiof0_rx_b),
4285 SH_PFC_PIN_GROUP(msiof0_tx_b),
4286 SH_PFC_PIN_GROUP(msiof0_clk_c),
4287 SH_PFC_PIN_GROUP(msiof0_sync_c),
4288 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4289 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4290 SH_PFC_PIN_GROUP(msiof0_rx_c),
4291 SH_PFC_PIN_GROUP(msiof0_tx_c),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004292 SH_PFC_PIN_GROUP(msiof1_clk),
4293 SH_PFC_PIN_GROUP(msiof1_sync),
4294 SH_PFC_PIN_GROUP(msiof1_ss1),
4295 SH_PFC_PIN_GROUP(msiof1_ss2),
4296 SH_PFC_PIN_GROUP(msiof1_rx),
4297 SH_PFC_PIN_GROUP(msiof1_tx),
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004298 SH_PFC_PIN_GROUP(msiof1_clk_b),
4299 SH_PFC_PIN_GROUP(msiof1_sync_b),
4300 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4301 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4302 SH_PFC_PIN_GROUP(msiof1_rx_b),
4303 SH_PFC_PIN_GROUP(msiof1_tx_b),
4304 SH_PFC_PIN_GROUP(msiof1_clk_c),
4305 SH_PFC_PIN_GROUP(msiof1_sync_c),
4306 SH_PFC_PIN_GROUP(msiof1_rx_c),
4307 SH_PFC_PIN_GROUP(msiof1_tx_c),
4308 SH_PFC_PIN_GROUP(msiof1_clk_d),
4309 SH_PFC_PIN_GROUP(msiof1_sync_d),
4310 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4311 SH_PFC_PIN_GROUP(msiof1_rx_d),
4312 SH_PFC_PIN_GROUP(msiof1_tx_d),
4313 SH_PFC_PIN_GROUP(msiof1_clk_e),
4314 SH_PFC_PIN_GROUP(msiof1_sync_e),
4315 SH_PFC_PIN_GROUP(msiof1_rx_e),
4316 SH_PFC_PIN_GROUP(msiof1_tx_e),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004317 SH_PFC_PIN_GROUP(msiof2_clk),
4318 SH_PFC_PIN_GROUP(msiof2_sync),
4319 SH_PFC_PIN_GROUP(msiof2_ss1),
4320 SH_PFC_PIN_GROUP(msiof2_ss2),
4321 SH_PFC_PIN_GROUP(msiof2_rx),
4322 SH_PFC_PIN_GROUP(msiof2_tx),
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004323 SH_PFC_PIN_GROUP(msiof2_clk_b),
4324 SH_PFC_PIN_GROUP(msiof2_sync_b),
4325 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4326 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4327 SH_PFC_PIN_GROUP(msiof2_rx_b),
4328 SH_PFC_PIN_GROUP(msiof2_tx_b),
4329 SH_PFC_PIN_GROUP(msiof2_clk_c),
4330 SH_PFC_PIN_GROUP(msiof2_sync_c),
4331 SH_PFC_PIN_GROUP(msiof2_rx_c),
4332 SH_PFC_PIN_GROUP(msiof2_tx_c),
4333 SH_PFC_PIN_GROUP(msiof2_clk_d),
4334 SH_PFC_PIN_GROUP(msiof2_sync_d),
4335 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4336 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4337 SH_PFC_PIN_GROUP(msiof2_rx_d),
4338 SH_PFC_PIN_GROUP(msiof2_tx_d),
4339 SH_PFC_PIN_GROUP(msiof2_clk_e),
4340 SH_PFC_PIN_GROUP(msiof2_sync_e),
4341 SH_PFC_PIN_GROUP(msiof2_rx_e),
4342 SH_PFC_PIN_GROUP(msiof2_tx_e),
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01004343 SH_PFC_PIN_GROUP(qspi_ctrl),
4344 SH_PFC_PIN_GROUP(qspi_data2),
4345 SH_PFC_PIN_GROUP(qspi_data4),
4346 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4347 SH_PFC_PIN_GROUP(qspi_data2_b),
4348 SH_PFC_PIN_GROUP(qspi_data4_b),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004349 SH_PFC_PIN_GROUP(scif0_data),
4350 SH_PFC_PIN_GROUP(scif0_data_b),
4351 SH_PFC_PIN_GROUP(scif0_data_c),
4352 SH_PFC_PIN_GROUP(scif0_data_d),
4353 SH_PFC_PIN_GROUP(scif0_data_e),
4354 SH_PFC_PIN_GROUP(scif1_data),
4355 SH_PFC_PIN_GROUP(scif1_data_b),
4356 SH_PFC_PIN_GROUP(scif1_clk_b),
4357 SH_PFC_PIN_GROUP(scif1_data_c),
4358 SH_PFC_PIN_GROUP(scif1_data_d),
4359 SH_PFC_PIN_GROUP(scif2_data),
4360 SH_PFC_PIN_GROUP(scif2_data_b),
4361 SH_PFC_PIN_GROUP(scif2_clk_b),
4362 SH_PFC_PIN_GROUP(scif2_data_c),
4363 SH_PFC_PIN_GROUP(scif2_data_e),
4364 SH_PFC_PIN_GROUP(scif3_data),
4365 SH_PFC_PIN_GROUP(scif3_clk),
4366 SH_PFC_PIN_GROUP(scif3_data_b),
4367 SH_PFC_PIN_GROUP(scif3_clk_b),
4368 SH_PFC_PIN_GROUP(scif3_data_c),
4369 SH_PFC_PIN_GROUP(scif3_data_d),
4370 SH_PFC_PIN_GROUP(scif4_data),
4371 SH_PFC_PIN_GROUP(scif4_data_b),
4372 SH_PFC_PIN_GROUP(scif4_data_c),
4373 SH_PFC_PIN_GROUP(scif5_data),
4374 SH_PFC_PIN_GROUP(scif5_data_b),
4375 SH_PFC_PIN_GROUP(scifa0_data),
4376 SH_PFC_PIN_GROUP(scifa0_data_b),
4377 SH_PFC_PIN_GROUP(scifa1_data),
4378 SH_PFC_PIN_GROUP(scifa1_clk),
4379 SH_PFC_PIN_GROUP(scifa1_data_b),
4380 SH_PFC_PIN_GROUP(scifa1_clk_b),
4381 SH_PFC_PIN_GROUP(scifa1_data_c),
4382 SH_PFC_PIN_GROUP(scifa2_data),
4383 SH_PFC_PIN_GROUP(scifa2_clk),
4384 SH_PFC_PIN_GROUP(scifa2_data_b),
4385 SH_PFC_PIN_GROUP(scifa3_data),
4386 SH_PFC_PIN_GROUP(scifa3_clk),
4387 SH_PFC_PIN_GROUP(scifa3_data_b),
4388 SH_PFC_PIN_GROUP(scifa3_clk_b),
4389 SH_PFC_PIN_GROUP(scifa3_data_c),
4390 SH_PFC_PIN_GROUP(scifa3_clk_c),
4391 SH_PFC_PIN_GROUP(scifa4_data),
4392 SH_PFC_PIN_GROUP(scifa4_data_b),
4393 SH_PFC_PIN_GROUP(scifa4_data_c),
4394 SH_PFC_PIN_GROUP(scifa5_data),
4395 SH_PFC_PIN_GROUP(scifa5_data_b),
4396 SH_PFC_PIN_GROUP(scifa5_data_c),
4397 SH_PFC_PIN_GROUP(scifb0_data),
4398 SH_PFC_PIN_GROUP(scifb0_clk),
4399 SH_PFC_PIN_GROUP(scifb0_ctrl),
4400 SH_PFC_PIN_GROUP(scifb0_data_b),
4401 SH_PFC_PIN_GROUP(scifb0_clk_b),
4402 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4403 SH_PFC_PIN_GROUP(scifb0_data_c),
4404 SH_PFC_PIN_GROUP(scifb0_clk_c),
4405 SH_PFC_PIN_GROUP(scifb0_data_d),
4406 SH_PFC_PIN_GROUP(scifb0_clk_d),
4407 SH_PFC_PIN_GROUP(scifb1_data),
4408 SH_PFC_PIN_GROUP(scifb1_clk),
4409 SH_PFC_PIN_GROUP(scifb1_ctrl),
4410 SH_PFC_PIN_GROUP(scifb1_data_b),
4411 SH_PFC_PIN_GROUP(scifb1_clk_b),
4412 SH_PFC_PIN_GROUP(scifb1_data_c),
4413 SH_PFC_PIN_GROUP(scifb1_clk_c),
4414 SH_PFC_PIN_GROUP(scifb1_data_d),
4415 SH_PFC_PIN_GROUP(scifb2_data),
4416 SH_PFC_PIN_GROUP(scifb2_clk),
4417 SH_PFC_PIN_GROUP(scifb2_ctrl),
4418 SH_PFC_PIN_GROUP(scifb2_data_b),
4419 SH_PFC_PIN_GROUP(scifb2_clk_b),
4420 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4421 SH_PFC_PIN_GROUP(scifb2_data_c),
4422 SH_PFC_PIN_GROUP(scifb2_clk_c),
4423 SH_PFC_PIN_GROUP(scifb2_data_d),
4424 SH_PFC_PIN_GROUP(sdhi0_data1),
4425 SH_PFC_PIN_GROUP(sdhi0_data4),
4426 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4427 SH_PFC_PIN_GROUP(sdhi0_cd),
4428 SH_PFC_PIN_GROUP(sdhi0_wp),
4429 SH_PFC_PIN_GROUP(sdhi1_data1),
4430 SH_PFC_PIN_GROUP(sdhi1_data4),
4431 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4432 SH_PFC_PIN_GROUP(sdhi1_cd),
4433 SH_PFC_PIN_GROUP(sdhi1_wp),
4434 SH_PFC_PIN_GROUP(sdhi2_data1),
4435 SH_PFC_PIN_GROUP(sdhi2_data4),
4436 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4437 SH_PFC_PIN_GROUP(sdhi2_cd),
4438 SH_PFC_PIN_GROUP(sdhi2_wp),
Kuninori Morimotob664cd12014-04-13 17:23:35 -07004439 SH_PFC_PIN_GROUP(ssi0_data),
4440 SH_PFC_PIN_GROUP(ssi0_data_b),
4441 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4442 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4443 SH_PFC_PIN_GROUP(ssi1_data),
4444 SH_PFC_PIN_GROUP(ssi1_data_b),
4445 SH_PFC_PIN_GROUP(ssi1_ctrl),
4446 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4447 SH_PFC_PIN_GROUP(ssi2_data),
4448 SH_PFC_PIN_GROUP(ssi2_ctrl),
4449 SH_PFC_PIN_GROUP(ssi3_data),
4450 SH_PFC_PIN_GROUP(ssi34_ctrl),
4451 SH_PFC_PIN_GROUP(ssi4_data),
4452 SH_PFC_PIN_GROUP(ssi4_ctrl),
4453 SH_PFC_PIN_GROUP(ssi5_data),
4454 SH_PFC_PIN_GROUP(ssi5_ctrl),
4455 SH_PFC_PIN_GROUP(ssi6_data),
4456 SH_PFC_PIN_GROUP(ssi6_ctrl),
4457 SH_PFC_PIN_GROUP(ssi7_data),
4458 SH_PFC_PIN_GROUP(ssi7_data_b),
4459 SH_PFC_PIN_GROUP(ssi78_ctrl),
4460 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4461 SH_PFC_PIN_GROUP(ssi8_data),
4462 SH_PFC_PIN_GROUP(ssi8_data_b),
4463 SH_PFC_PIN_GROUP(ssi9_data),
4464 SH_PFC_PIN_GROUP(ssi9_data_b),
4465 SH_PFC_PIN_GROUP(ssi9_ctrl),
4466 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
Valentine Barshak5e5a2982013-12-20 18:14:24 +04004467 SH_PFC_PIN_GROUP(usb0),
4468 SH_PFC_PIN_GROUP(usb1),
Valentine Barshak8e32c962013-12-25 23:36:01 +04004469 VIN_DATA_PIN_GROUP(vin0_data, 24),
4470 VIN_DATA_PIN_GROUP(vin0_data, 20),
4471 SH_PFC_PIN_GROUP(vin0_data18),
4472 VIN_DATA_PIN_GROUP(vin0_data, 16),
4473 VIN_DATA_PIN_GROUP(vin0_data, 12),
4474 VIN_DATA_PIN_GROUP(vin0_data, 10),
4475 VIN_DATA_PIN_GROUP(vin0_data, 8),
4476 SH_PFC_PIN_GROUP(vin0_sync),
4477 SH_PFC_PIN_GROUP(vin0_field),
4478 SH_PFC_PIN_GROUP(vin0_clkenb),
4479 SH_PFC_PIN_GROUP(vin0_clk),
4480 SH_PFC_PIN_GROUP(vin1_data8),
4481 SH_PFC_PIN_GROUP(vin1_sync),
4482 SH_PFC_PIN_GROUP(vin1_field),
4483 SH_PFC_PIN_GROUP(vin1_clkenb),
4484 SH_PFC_PIN_GROUP(vin1_clk),
4485 VIN_DATA_PIN_GROUP(vin1_b_data, 24),
4486 VIN_DATA_PIN_GROUP(vin1_b_data, 20),
4487 SH_PFC_PIN_GROUP(vin1_b_data18),
4488 VIN_DATA_PIN_GROUP(vin1_b_data, 16),
4489 VIN_DATA_PIN_GROUP(vin1_b_data, 12),
4490 VIN_DATA_PIN_GROUP(vin1_b_data, 10),
4491 VIN_DATA_PIN_GROUP(vin1_b_data, 8),
4492 SH_PFC_PIN_GROUP(vin1_b_sync),
4493 SH_PFC_PIN_GROUP(vin1_b_field),
4494 SH_PFC_PIN_GROUP(vin1_b_clkenb),
4495 SH_PFC_PIN_GROUP(vin1_b_clk),
4496 SH_PFC_PIN_GROUP(vin2_data8),
4497 SH_PFC_PIN_GROUP(vin2_sync),
4498 SH_PFC_PIN_GROUP(vin2_field),
4499 SH_PFC_PIN_GROUP(vin2_clkenb),
4500 SH_PFC_PIN_GROUP(vin2_clk),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004501};
4502
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07004503static const char * const audio_clk_groups[] = {
4504 "audio_clk_a",
4505 "audio_clk_b",
4506 "audio_clk_b_b",
4507 "audio_clk_c",
4508 "audio_clkout",
4509};
4510
Sergei Shtylyov0e938672014-07-02 00:58:16 +04004511static const char * const can0_groups[] = {
4512 "can0_data_a",
4513 "can0_data_b",
4514 "can0_data_c",
4515 "can0_data_d",
4516 "can0_data_e",
4517 "can0_data_f",
4518 "can_clk_a",
4519 "can_clk_b",
4520 "can_clk_c",
4521 "can_clk_d",
4522};
4523
4524static const char * const can1_groups[] = {
4525 "can1_data_a",
4526 "can1_data_b",
4527 "can1_data_c",
4528 "can1_data_d",
4529 "can_clk_a",
4530 "can_clk_b",
4531 "can_clk_c",
4532 "can_clk_d",
4533};
4534
Hisashi Nakamura50884512013-10-17 06:46:05 +09004535static const char * const du_groups[] = {
4536 "du_rgb666",
4537 "du_rgb888",
4538 "du_clk_out_0",
4539 "du_clk_out_1",
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004540 "du_sync",
Laurent Pinchartd10046e2014-04-01 12:59:09 +02004541 "du_oddf",
4542 "du_cde",
4543 "du_disp",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004544};
4545
4546static const char * const du0_groups[] = {
4547 "du0_clk_in",
4548};
4549
4550static const char * const du1_groups[] = {
4551 "du1_clk_in",
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004552 "du1_clk_in_b",
4553 "du1_clk_in_c",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004554};
4555
4556static const char * const eth_groups[] = {
4557 "eth_link",
4558 "eth_magic",
4559 "eth_mdio",
4560 "eth_rmii",
4561};
4562
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09004563static const char * const hscif0_groups[] = {
4564 "hscif0_data",
4565 "hscif0_clk",
4566 "hscif0_ctrl",
4567 "hscif0_data_b",
4568 "hscif0_ctrl_b",
4569 "hscif0_data_c",
4570 "hscif0_clk_c",
4571};
4572
4573static const char * const hscif1_groups[] = {
4574 "hscif1_data",
4575 "hscif1_clk",
4576 "hscif1_ctrl",
4577 "hscif1_data_b",
4578 "hscif1_data_c",
4579 "hscif1_clk_c",
4580 "hscif1_ctrl_c",
4581 "hscif1_data_d",
4582 "hscif1_data_e",
4583 "hscif1_clk_e",
4584 "hscif1_ctrl_e",
4585};
4586
4587static const char * const hscif2_groups[] = {
4588 "hscif2_data",
4589 "hscif2_clk",
4590 "hscif2_ctrl",
4591 "hscif2_data_b",
4592 "hscif2_ctrl_b",
4593 "hscif2_data_c",
4594 "hscif2_clk_c",
4595 "hscif2_data_d",
4596};
4597
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04004598static const char * const i2c0_groups[] = {
4599 "i2c0",
4600 "i2c0_b",
4601 "i2c0_c",
4602};
4603
4604static const char * const i2c1_groups[] = {
4605 "i2c1",
4606 "i2c1_b",
4607 "i2c1_c",
4608 "i2c1_d",
4609 "i2c1_e",
4610};
4611
4612static const char * const i2c2_groups[] = {
4613 "i2c2",
4614 "i2c2_b",
4615 "i2c2_c",
4616 "i2c2_d",
4617};
4618
4619static const char * const i2c3_groups[] = {
4620 "i2c3",
4621 "i2c3_b",
4622 "i2c3_c",
4623 "i2c3_d",
4624};
4625
4626static const char * const i2c4_groups[] = {
4627 "i2c4",
4628 "i2c4_b",
4629 "i2c4_c",
4630};
4631
Wolfram Sang67871412014-02-23 13:38:12 +01004632static const char * const i2c7_groups[] = {
4633 "i2c7",
4634 "i2c7_b",
4635 "i2c7_c",
4636};
4637
4638static const char * const i2c8_groups[] = {
4639 "i2c8",
4640 "i2c8_b",
4641 "i2c8_c",
4642};
4643
Hisashi Nakamura50884512013-10-17 06:46:05 +09004644static const char * const intc_groups[] = {
4645 "intc_irq0",
4646 "intc_irq1",
4647 "intc_irq2",
4648 "intc_irq3",
4649};
4650
4651static const char * const mmc_groups[] = {
4652 "mmc_data1",
4653 "mmc_data4",
4654 "mmc_data8",
4655 "mmc_ctrl",
4656};
4657
4658static const char * const msiof0_groups[] = {
4659 "msiof0_clk",
Takashi Yoshii2ef39672013-12-02 03:19:12 +09004660 "msiof0_sync",
4661 "msiof0_ss1",
4662 "msiof0_ss2",
4663 "msiof0_rx",
4664 "msiof0_tx",
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004665 "msiof0_clk_b",
4666 "msiof0_sync_b",
4667 "msiof0_ss1_b",
4668 "msiof0_ss2_b",
4669 "msiof0_rx_b",
4670 "msiof0_tx_b",
4671 "msiof0_clk_c",
4672 "msiof0_sync_c",
4673 "msiof0_ss1_c",
4674 "msiof0_ss2_c",
4675 "msiof0_rx_c",
4676 "msiof0_tx_c",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004677};
4678
4679static const char * const msiof1_groups[] = {
4680 "msiof1_clk",
Takashi Yoshii2ef39672013-12-02 03:19:12 +09004681 "msiof1_sync",
4682 "msiof1_ss1",
4683 "msiof1_ss2",
4684 "msiof1_rx",
4685 "msiof1_tx",
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004686 "msiof1_clk_b",
4687 "msiof1_sync_b",
4688 "msiof1_ss1_b",
4689 "msiof1_ss2_b",
4690 "msiof1_rx_b",
4691 "msiof1_tx_b",
4692 "msiof1_clk_c",
4693 "msiof1_sync_c",
4694 "msiof1_rx_c",
4695 "msiof1_tx_c",
4696 "msiof1_clk_d",
4697 "msiof1_sync_d",
4698 "msiof1_ss1_d",
4699 "msiof1_rx_d",
4700 "msiof1_tx_d",
4701 "msiof1_clk_e",
4702 "msiof1_sync_e",
4703 "msiof1_rx_e",
4704 "msiof1_tx_e",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004705};
4706
4707static const char * const msiof2_groups[] = {
4708 "msiof2_clk",
Takashi Yoshii2ef39672013-12-02 03:19:12 +09004709 "msiof2_sync",
4710 "msiof2_ss1",
4711 "msiof2_ss2",
4712 "msiof2_rx",
4713 "msiof2_tx",
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004714 "msiof2_clk_b",
4715 "msiof2_sync_b",
4716 "msiof2_ss1_b",
4717 "msiof2_ss2_b",
4718 "msiof2_rx_b",
4719 "msiof2_tx_b",
4720 "msiof2_clk_c",
4721 "msiof2_sync_c",
4722 "msiof2_rx_c",
4723 "msiof2_tx_c",
4724 "msiof2_clk_d",
4725 "msiof2_sync_d",
4726 "msiof2_ss1_d",
4727 "msiof2_ss2_d",
4728 "msiof2_rx_d",
4729 "msiof2_tx_d",
4730 "msiof2_clk_e",
4731 "msiof2_sync_e",
4732 "msiof2_rx_e",
4733 "msiof2_tx_e",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004734};
4735
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01004736static const char * const qspi_groups[] = {
4737 "qspi_ctrl",
4738 "qspi_data2",
4739 "qspi_data4",
4740 "qspi_ctrl_b",
4741 "qspi_data2_b",
4742 "qspi_data4_b",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004743};
4744
4745static const char * const scif0_groups[] = {
4746 "scif0_data",
4747 "scif0_data_b",
4748 "scif0_data_c",
4749 "scif0_data_d",
4750 "scif0_data_e",
4751};
4752
4753static const char * const scif1_groups[] = {
4754 "scif1_data",
4755 "scif1_data_b",
4756 "scif1_clk_b",
4757 "scif1_data_c",
4758 "scif1_data_d",
4759};
4760
4761static const char * const scif2_groups[] = {
4762 "scif2_data",
4763 "scif2_data_b",
4764 "scif2_clk_b",
4765 "scif2_data_c",
4766 "scif2_data_e",
4767};
4768static const char * const scif3_groups[] = {
4769 "scif3_data",
4770 "scif3_clk",
4771 "scif3_data_b",
4772 "scif3_clk_b",
4773 "scif3_data_c",
4774 "scif3_data_d",
4775};
4776static const char * const scif4_groups[] = {
4777 "scif4_data",
4778 "scif4_data_b",
4779 "scif4_data_c",
4780};
4781static const char * const scif5_groups[] = {
4782 "scif5_data",
4783 "scif5_data_b",
4784};
4785static const char * const scifa0_groups[] = {
4786 "scifa0_data",
4787 "scifa0_data_b",
4788};
4789static const char * const scifa1_groups[] = {
4790 "scifa1_data",
4791 "scifa1_clk",
4792 "scifa1_data_b",
4793 "scifa1_clk_b",
4794 "scifa1_data_c",
4795};
4796static const char * const scifa2_groups[] = {
4797 "scifa2_data",
4798 "scifa2_clk",
4799 "scifa2_data_b",
4800};
4801static const char * const scifa3_groups[] = {
4802 "scifa3_data",
4803 "scifa3_clk",
4804 "scifa3_data_b",
4805 "scifa3_clk_b",
4806 "scifa3_data_c",
4807 "scifa3_clk_c",
4808};
4809static const char * const scifa4_groups[] = {
4810 "scifa4_data",
4811 "scifa4_data_b",
4812 "scifa4_data_c",
4813};
4814static const char * const scifa5_groups[] = {
4815 "scifa5_data",
4816 "scifa5_data_b",
4817 "scifa5_data_c",
4818};
4819static const char * const scifb0_groups[] = {
4820 "scifb0_data",
4821 "scifb0_clk",
4822 "scifb0_ctrl",
4823 "scifb0_data_b",
4824 "scifb0_clk_b",
4825 "scifb0_ctrl_b",
4826 "scifb0_data_c",
4827 "scifb0_clk_c",
4828 "scifb0_data_d",
4829 "scifb0_clk_d",
4830};
4831static const char * const scifb1_groups[] = {
4832 "scifb1_data",
4833 "scifb1_clk",
4834 "scifb1_ctrl",
4835 "scifb1_data_b",
4836 "scifb1_clk_b",
4837 "scifb1_data_c",
4838 "scifb1_clk_c",
4839 "scifb1_data_d",
4840};
4841static const char * const scifb2_groups[] = {
4842 "scifb2_data",
4843 "scifb2_clk",
4844 "scifb2_ctrl",
4845 "scifb2_data_b",
4846 "scifb2_clk_b",
4847 "scifb2_ctrl_b",
4848 "scifb0_data_c",
4849 "scifb2_clk_c",
4850 "scifb2_data_d",
4851};
4852
4853static const char * const sdhi0_groups[] = {
4854 "sdhi0_data1",
4855 "sdhi0_data4",
4856 "sdhi0_ctrl",
4857 "sdhi0_cd",
4858 "sdhi0_wp",
4859};
4860
4861static const char * const sdhi1_groups[] = {
4862 "sdhi1_data1",
4863 "sdhi1_data4",
4864 "sdhi1_ctrl",
4865 "sdhi1_cd",
4866 "sdhi1_wp",
4867};
4868
4869static const char * const sdhi2_groups[] = {
4870 "sdhi2_data1",
4871 "sdhi2_data4",
4872 "sdhi2_ctrl",
4873 "sdhi2_cd",
4874 "sdhi2_wp",
4875};
4876
Kuninori Morimotob664cd12014-04-13 17:23:35 -07004877static const char * const ssi_groups[] = {
4878 "ssi0_data",
4879 "ssi0_data_b",
4880 "ssi0129_ctrl",
4881 "ssi0129_ctrl_b",
4882 "ssi1_data",
4883 "ssi1_data_b",
4884 "ssi1_ctrl",
4885 "ssi1_ctrl_b",
4886 "ssi2_data",
4887 "ssi2_ctrl",
4888 "ssi3_data",
4889 "ssi34_ctrl",
4890 "ssi4_data",
4891 "ssi4_ctrl",
4892 "ssi5_data",
4893 "ssi5_ctrl",
4894 "ssi6_data",
4895 "ssi6_ctrl",
4896 "ssi7_data",
4897 "ssi7_data_b",
4898 "ssi78_ctrl",
4899 "ssi78_ctrl_b",
4900 "ssi8_data",
4901 "ssi8_data_b",
4902 "ssi9_data",
4903 "ssi9_data_b",
4904 "ssi9_ctrl",
4905 "ssi9_ctrl_b",
4906};
4907
Hisashi Nakamura50884512013-10-17 06:46:05 +09004908static const char * const usb0_groups[] = {
Valentine Barshak5e5a2982013-12-20 18:14:24 +04004909 "usb0",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004910};
4911static const char * const usb1_groups[] = {
Valentine Barshak5e5a2982013-12-20 18:14:24 +04004912 "usb1",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004913};
4914
Valentine Barshak8e32c962013-12-25 23:36:01 +04004915static const char * const vin0_groups[] = {
4916 "vin0_data24",
4917 "vin0_data20",
4918 "vin0_data18",
4919 "vin0_data16",
4920 "vin0_data12",
4921 "vin0_data10",
4922 "vin0_data8",
4923 "vin0_sync",
4924 "vin0_field",
4925 "vin0_clkenb",
4926 "vin0_clk",
4927};
4928
4929static const char * const vin1_groups[] = {
4930 "vin1_data8",
4931 "vin1_sync",
4932 "vin1_field",
4933 "vin1_clkenb",
4934 "vin1_clk",
4935 "vin1_b_data24",
4936 "vin1_b_data20",
4937 "vin1_b_data18",
4938 "vin1_b_data16",
4939 "vin1_b_data12",
4940 "vin1_b_data10",
4941 "vin1_b_data8",
4942 "vin1_b_sync",
4943 "vin1_b_field",
4944 "vin1_b_clkenb",
4945 "vin1_b_clk",
4946};
4947
4948static const char * const vin2_groups[] = {
4949 "vin2_data8",
4950 "vin2_sync",
4951 "vin2_field",
4952 "vin2_clkenb",
4953 "vin2_clk",
4954};
4955
Hisashi Nakamura50884512013-10-17 06:46:05 +09004956static const struct sh_pfc_function pinmux_functions[] = {
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07004957 SH_PFC_FUNCTION(audio_clk),
Sergei Shtylyov0e938672014-07-02 00:58:16 +04004958 SH_PFC_FUNCTION(can0),
4959 SH_PFC_FUNCTION(can1),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004960 SH_PFC_FUNCTION(du),
4961 SH_PFC_FUNCTION(du0),
4962 SH_PFC_FUNCTION(du1),
4963 SH_PFC_FUNCTION(eth),
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09004964 SH_PFC_FUNCTION(hscif0),
4965 SH_PFC_FUNCTION(hscif1),
4966 SH_PFC_FUNCTION(hscif2),
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04004967 SH_PFC_FUNCTION(i2c0),
4968 SH_PFC_FUNCTION(i2c1),
4969 SH_PFC_FUNCTION(i2c2),
4970 SH_PFC_FUNCTION(i2c3),
4971 SH_PFC_FUNCTION(i2c4),
Wolfram Sang67871412014-02-23 13:38:12 +01004972 SH_PFC_FUNCTION(i2c7),
4973 SH_PFC_FUNCTION(i2c8),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004974 SH_PFC_FUNCTION(intc),
4975 SH_PFC_FUNCTION(mmc),
4976 SH_PFC_FUNCTION(msiof0),
4977 SH_PFC_FUNCTION(msiof1),
4978 SH_PFC_FUNCTION(msiof2),
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01004979 SH_PFC_FUNCTION(qspi),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004980 SH_PFC_FUNCTION(scif0),
4981 SH_PFC_FUNCTION(scif1),
4982 SH_PFC_FUNCTION(scif2),
4983 SH_PFC_FUNCTION(scif3),
4984 SH_PFC_FUNCTION(scif4),
4985 SH_PFC_FUNCTION(scif5),
4986 SH_PFC_FUNCTION(scifa0),
4987 SH_PFC_FUNCTION(scifa1),
4988 SH_PFC_FUNCTION(scifa2),
4989 SH_PFC_FUNCTION(scifa3),
4990 SH_PFC_FUNCTION(scifa4),
4991 SH_PFC_FUNCTION(scifa5),
4992 SH_PFC_FUNCTION(scifb0),
4993 SH_PFC_FUNCTION(scifb1),
4994 SH_PFC_FUNCTION(scifb2),
4995 SH_PFC_FUNCTION(sdhi0),
4996 SH_PFC_FUNCTION(sdhi1),
4997 SH_PFC_FUNCTION(sdhi2),
Kuninori Morimotob664cd12014-04-13 17:23:35 -07004998 SH_PFC_FUNCTION(ssi),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004999 SH_PFC_FUNCTION(usb0),
5000 SH_PFC_FUNCTION(usb1),
Valentine Barshak8e32c962013-12-25 23:36:01 +04005001 SH_PFC_FUNCTION(vin0),
5002 SH_PFC_FUNCTION(vin1),
5003 SH_PFC_FUNCTION(vin2),
Hisashi Nakamura50884512013-10-17 06:46:05 +09005004};
5005
Laurent Pinchart44a45b52013-12-16 20:25:17 +01005006static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09005007 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
5008 GP_0_31_FN, FN_IP1_22_20,
5009 GP_0_30_FN, FN_IP1_19_17,
5010 GP_0_29_FN, FN_IP1_16_14,
5011 GP_0_28_FN, FN_IP1_13_11,
5012 GP_0_27_FN, FN_IP1_10_8,
5013 GP_0_26_FN, FN_IP1_7_6,
5014 GP_0_25_FN, FN_IP1_5_4,
5015 GP_0_24_FN, FN_IP1_3_2,
5016 GP_0_23_FN, FN_IP1_1_0,
5017 GP_0_22_FN, FN_IP0_30_29,
5018 GP_0_21_FN, FN_IP0_28_27,
5019 GP_0_20_FN, FN_IP0_26_25,
5020 GP_0_19_FN, FN_IP0_24_23,
5021 GP_0_18_FN, FN_IP0_22_21,
5022 GP_0_17_FN, FN_IP0_20_19,
5023 GP_0_16_FN, FN_IP0_18_16,
5024 GP_0_15_FN, FN_IP0_15,
5025 GP_0_14_FN, FN_IP0_14,
5026 GP_0_13_FN, FN_IP0_13,
5027 GP_0_12_FN, FN_IP0_12,
5028 GP_0_11_FN, FN_IP0_11,
5029 GP_0_10_FN, FN_IP0_10,
5030 GP_0_9_FN, FN_IP0_9,
5031 GP_0_8_FN, FN_IP0_8,
5032 GP_0_7_FN, FN_IP0_7,
5033 GP_0_6_FN, FN_IP0_6,
5034 GP_0_5_FN, FN_IP0_5,
5035 GP_0_4_FN, FN_IP0_4,
5036 GP_0_3_FN, FN_IP0_3,
5037 GP_0_2_FN, FN_IP0_2,
5038 GP_0_1_FN, FN_IP0_1,
5039 GP_0_0_FN, FN_IP0_0, }
5040 },
5041 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
5042 0, 0,
5043 0, 0,
5044 0, 0,
5045 0, 0,
5046 0, 0,
5047 0, 0,
5048 GP_1_25_FN, FN_IP3_21_20,
5049 GP_1_24_FN, FN_IP3_19_18,
5050 GP_1_23_FN, FN_IP3_17_16,
5051 GP_1_22_FN, FN_IP3_15_14,
5052 GP_1_21_FN, FN_IP3_13_12,
5053 GP_1_20_FN, FN_IP3_11_9,
5054 GP_1_19_FN, FN_RD_N,
5055 GP_1_18_FN, FN_IP3_8_6,
5056 GP_1_17_FN, FN_IP3_5_3,
5057 GP_1_16_FN, FN_IP3_2_0,
5058 GP_1_15_FN, FN_IP2_29_27,
5059 GP_1_14_FN, FN_IP2_26_25,
5060 GP_1_13_FN, FN_IP2_24_23,
5061 GP_1_12_FN, FN_EX_CS0_N,
5062 GP_1_11_FN, FN_IP2_22_21,
5063 GP_1_10_FN, FN_IP2_20_19,
5064 GP_1_9_FN, FN_IP2_18_16,
5065 GP_1_8_FN, FN_IP2_15_13,
5066 GP_1_7_FN, FN_IP2_12_10,
5067 GP_1_6_FN, FN_IP2_9_7,
5068 GP_1_5_FN, FN_IP2_6_5,
5069 GP_1_4_FN, FN_IP2_4_3,
5070 GP_1_3_FN, FN_IP2_2_0,
5071 GP_1_2_FN, FN_IP1_31_29,
5072 GP_1_1_FN, FN_IP1_28_26,
5073 GP_1_0_FN, FN_IP1_25_23, }
5074 },
5075 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
5076 GP_2_31_FN, FN_IP6_7_6,
5077 GP_2_30_FN, FN_IP6_5_3,
5078 GP_2_29_FN, FN_IP6_2_0,
5079 GP_2_28_FN, FN_AUDIO_CLKA,
5080 GP_2_27_FN, FN_IP5_31_29,
5081 GP_2_26_FN, FN_IP5_28_26,
5082 GP_2_25_FN, FN_IP5_25_24,
5083 GP_2_24_FN, FN_IP5_23_22,
5084 GP_2_23_FN, FN_IP5_21_20,
5085 GP_2_22_FN, FN_IP5_19_17,
5086 GP_2_21_FN, FN_IP5_16_15,
5087 GP_2_20_FN, FN_IP5_14_12,
5088 GP_2_19_FN, FN_IP5_11_9,
5089 GP_2_18_FN, FN_IP5_8_6,
5090 GP_2_17_FN, FN_IP5_5_3,
5091 GP_2_16_FN, FN_IP5_2_0,
5092 GP_2_15_FN, FN_IP4_30_28,
5093 GP_2_14_FN, FN_IP4_27_26,
5094 GP_2_13_FN, FN_IP4_25_24,
5095 GP_2_12_FN, FN_IP4_23_22,
5096 GP_2_11_FN, FN_IP4_21,
5097 GP_2_10_FN, FN_IP4_20,
5098 GP_2_9_FN, FN_IP4_19,
5099 GP_2_8_FN, FN_IP4_18_16,
5100 GP_2_7_FN, FN_IP4_15_13,
5101 GP_2_6_FN, FN_IP4_12_10,
5102 GP_2_5_FN, FN_IP4_9_8,
5103 GP_2_4_FN, FN_IP4_7_5,
5104 GP_2_3_FN, FN_IP4_4_2,
5105 GP_2_2_FN, FN_IP4_1_0,
5106 GP_2_1_FN, FN_IP3_30_28,
5107 GP_2_0_FN, FN_IP3_27_25 }
5108 },
5109 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
5110 GP_3_31_FN, FN_IP9_18_17,
5111 GP_3_30_FN, FN_IP9_16,
5112 GP_3_29_FN, FN_IP9_15_13,
5113 GP_3_28_FN, FN_IP9_12,
5114 GP_3_27_FN, FN_IP9_11,
5115 GP_3_26_FN, FN_IP9_10_8,
5116 GP_3_25_FN, FN_IP9_7,
5117 GP_3_24_FN, FN_IP9_6,
5118 GP_3_23_FN, FN_IP9_5_3,
5119 GP_3_22_FN, FN_IP9_2_0,
5120 GP_3_21_FN, FN_IP8_30_28,
5121 GP_3_20_FN, FN_IP8_27_26,
5122 GP_3_19_FN, FN_IP8_25_24,
5123 GP_3_18_FN, FN_IP8_23_21,
5124 GP_3_17_FN, FN_IP8_20_18,
5125 GP_3_16_FN, FN_IP8_17_15,
5126 GP_3_15_FN, FN_IP8_14_12,
5127 GP_3_14_FN, FN_IP8_11_9,
5128 GP_3_13_FN, FN_IP8_8_6,
5129 GP_3_12_FN, FN_IP8_5_3,
5130 GP_3_11_FN, FN_IP8_2_0,
5131 GP_3_10_FN, FN_IP7_29_27,
5132 GP_3_9_FN, FN_IP7_26_24,
5133 GP_3_8_FN, FN_IP7_23_21,
5134 GP_3_7_FN, FN_IP7_20_19,
5135 GP_3_6_FN, FN_IP7_18_17,
5136 GP_3_5_FN, FN_IP7_16_15,
5137 GP_3_4_FN, FN_IP7_14_13,
5138 GP_3_3_FN, FN_IP7_12_11,
5139 GP_3_2_FN, FN_IP7_10_9,
5140 GP_3_1_FN, FN_IP7_8_6,
5141 GP_3_0_FN, FN_IP7_5_3 }
5142 },
5143 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
5144 GP_4_31_FN, FN_IP15_5_4,
5145 GP_4_30_FN, FN_IP15_3_2,
5146 GP_4_29_FN, FN_IP15_1_0,
5147 GP_4_28_FN, FN_IP11_8_6,
5148 GP_4_27_FN, FN_IP11_5_3,
5149 GP_4_26_FN, FN_IP11_2_0,
5150 GP_4_25_FN, FN_IP10_31_29,
5151 GP_4_24_FN, FN_IP10_28_27,
5152 GP_4_23_FN, FN_IP10_26_25,
5153 GP_4_22_FN, FN_IP10_24_22,
5154 GP_4_21_FN, FN_IP10_21_19,
5155 GP_4_20_FN, FN_IP10_18_17,
5156 GP_4_19_FN, FN_IP10_16_15,
5157 GP_4_18_FN, FN_IP10_14_12,
5158 GP_4_17_FN, FN_IP10_11_9,
5159 GP_4_16_FN, FN_IP10_8_6,
5160 GP_4_15_FN, FN_IP10_5_3,
5161 GP_4_14_FN, FN_IP10_2_0,
5162 GP_4_13_FN, FN_IP9_31_29,
5163 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5164 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5165 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5166 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5167 GP_4_8_FN, FN_IP9_28_27,
5168 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5169 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5170 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5171 GP_4_4_FN, FN_IP9_26_25,
5172 GP_4_3_FN, FN_IP9_24_23,
5173 GP_4_2_FN, FN_IP9_22_21,
5174 GP_4_1_FN, FN_IP9_20_19,
5175 GP_4_0_FN, FN_VI0_CLK }
5176 },
5177 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
5178 GP_5_31_FN, FN_IP3_24_22,
5179 GP_5_30_FN, FN_IP13_9_7,
5180 GP_5_29_FN, FN_IP13_6_5,
5181 GP_5_28_FN, FN_IP13_4_3,
5182 GP_5_27_FN, FN_IP13_2_0,
5183 GP_5_26_FN, FN_IP12_29_27,
5184 GP_5_25_FN, FN_IP12_26_24,
5185 GP_5_24_FN, FN_IP12_23_22,
5186 GP_5_23_FN, FN_IP12_21_20,
5187 GP_5_22_FN, FN_IP12_19_18,
5188 GP_5_21_FN, FN_IP12_17_16,
5189 GP_5_20_FN, FN_IP12_15_13,
5190 GP_5_19_FN, FN_IP12_12_10,
5191 GP_5_18_FN, FN_IP12_9_7,
5192 GP_5_17_FN, FN_IP12_6_4,
5193 GP_5_16_FN, FN_IP12_3_2,
5194 GP_5_15_FN, FN_IP12_1_0,
5195 GP_5_14_FN, FN_IP11_31_30,
5196 GP_5_13_FN, FN_IP11_29_28,
5197 GP_5_12_FN, FN_IP11_27,
5198 GP_5_11_FN, FN_IP11_26,
5199 GP_5_10_FN, FN_IP11_25,
5200 GP_5_9_FN, FN_IP11_24,
5201 GP_5_8_FN, FN_IP11_23,
5202 GP_5_7_FN, FN_IP11_22,
5203 GP_5_6_FN, FN_IP11_21,
5204 GP_5_5_FN, FN_IP11_20,
5205 GP_5_4_FN, FN_IP11_19,
5206 GP_5_3_FN, FN_IP11_18_17,
5207 GP_5_2_FN, FN_IP11_16_15,
5208 GP_5_1_FN, FN_IP11_14_12,
5209 GP_5_0_FN, FN_IP11_11_9 }
5210 },
5211 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
5212 GP_6_31_FN, FN_DU0_DOTCLKIN,
5213 GP_6_30_FN, FN_USB1_OVC,
5214 GP_6_29_FN, FN_IP14_31_29,
5215 GP_6_28_FN, FN_IP14_28_26,
5216 GP_6_27_FN, FN_IP14_25_23,
5217 GP_6_26_FN, FN_IP14_22_20,
5218 GP_6_25_FN, FN_IP14_19_17,
5219 GP_6_24_FN, FN_IP14_16_14,
5220 GP_6_23_FN, FN_IP14_13_11,
5221 GP_6_22_FN, FN_IP14_10_8,
5222 GP_6_21_FN, FN_IP14_7,
5223 GP_6_20_FN, FN_IP14_6,
5224 GP_6_19_FN, FN_IP14_5,
5225 GP_6_18_FN, FN_IP14_4,
5226 GP_6_17_FN, FN_IP14_3,
5227 GP_6_16_FN, FN_IP14_2,
5228 GP_6_15_FN, FN_IP14_1_0,
5229 GP_6_14_FN, FN_IP13_30_28,
5230 GP_6_13_FN, FN_IP13_27,
5231 GP_6_12_FN, FN_IP13_26,
5232 GP_6_11_FN, FN_IP13_25,
5233 GP_6_10_FN, FN_IP13_24_23,
5234 GP_6_9_FN, FN_IP13_22,
Magnus Dammb5973fc2014-02-26 19:10:26 +09005235 GP_6_8_FN, FN_SD1_CLK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09005236 GP_6_7_FN, FN_IP13_21_19,
5237 GP_6_6_FN, FN_IP13_18_16,
5238 GP_6_5_FN, FN_IP13_15,
5239 GP_6_4_FN, FN_IP13_14,
5240 GP_6_3_FN, FN_IP13_13,
5241 GP_6_2_FN, FN_IP13_12,
5242 GP_6_1_FN, FN_IP13_11,
5243 GP_6_0_FN, FN_IP13_10 }
5244 },
5245 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
5246 0, 0,
5247 0, 0,
5248 0, 0,
5249 0, 0,
5250 0, 0,
5251 0, 0,
5252 GP_7_25_FN, FN_USB1_PWEN,
5253 GP_7_24_FN, FN_USB0_OVC,
5254 GP_7_23_FN, FN_USB0_PWEN,
5255 GP_7_22_FN, FN_IP15_14_12,
5256 GP_7_21_FN, FN_IP15_11_9,
5257 GP_7_20_FN, FN_IP15_8_6,
5258 GP_7_19_FN, FN_IP7_2_0,
5259 GP_7_18_FN, FN_IP6_29_27,
5260 GP_7_17_FN, FN_IP6_26_24,
5261 GP_7_16_FN, FN_IP6_23_21,
5262 GP_7_15_FN, FN_IP6_20_19,
5263 GP_7_14_FN, FN_IP6_18_16,
5264 GP_7_13_FN, FN_IP6_15_14,
5265 GP_7_12_FN, FN_IP6_13_12,
5266 GP_7_11_FN, FN_IP6_11_10,
5267 GP_7_10_FN, FN_IP6_9_8,
5268 GP_7_9_FN, FN_IP16_11_10,
5269 GP_7_8_FN, FN_IP16_9_8,
5270 GP_7_7_FN, FN_IP16_7_6,
5271 GP_7_6_FN, FN_IP16_5_3,
5272 GP_7_5_FN, FN_IP16_2_0,
5273 GP_7_4_FN, FN_IP15_29_27,
5274 GP_7_3_FN, FN_IP15_26_24,
5275 GP_7_2_FN, FN_IP15_23_21,
5276 GP_7_1_FN, FN_IP15_20_18,
5277 GP_7_0_FN, FN_IP15_17_15 }
5278 },
5279 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5280 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
5281 1, 1, 1, 1, 1, 1, 1, 1) {
5282 /* IP0_31 [1] */
5283 0, 0,
5284 /* IP0_30_29 [2] */
5285 FN_A6, FN_MSIOF1_SCK,
5286 0, 0,
5287 /* IP0_28_27 [2] */
5288 FN_A5, FN_MSIOF0_RXD_B,
5289 0, 0,
5290 /* IP0_26_25 [2] */
5291 FN_A4, FN_MSIOF0_TXD_B,
5292 0, 0,
5293 /* IP0_24_23 [2] */
5294 FN_A3, FN_MSIOF0_SS2_B,
5295 0, 0,
5296 /* IP0_22_21 [2] */
5297 FN_A2, FN_MSIOF0_SS1_B,
5298 0, 0,
5299 /* IP0_20_19 [2] */
5300 FN_A1, FN_MSIOF0_SYNC_B,
5301 0, 0,
5302 /* IP0_18_16 [3] */
5303 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
5304 0, 0, 0,
5305 /* IP0_15 [1] */
5306 FN_D15, 0,
5307 /* IP0_14 [1] */
5308 FN_D14, 0,
5309 /* IP0_13 [1] */
5310 FN_D13, 0,
5311 /* IP0_12 [1] */
5312 FN_D12, 0,
5313 /* IP0_11 [1] */
5314 FN_D11, 0,
5315 /* IP0_10 [1] */
5316 FN_D10, 0,
5317 /* IP0_9 [1] */
5318 FN_D9, 0,
5319 /* IP0_8 [1] */
5320 FN_D8, 0,
5321 /* IP0_7 [1] */
5322 FN_D7, 0,
5323 /* IP0_6 [1] */
5324 FN_D6, 0,
5325 /* IP0_5 [1] */
5326 FN_D5, 0,
5327 /* IP0_4 [1] */
5328 FN_D4, 0,
5329 /* IP0_3 [1] */
5330 FN_D3, 0,
5331 /* IP0_2 [1] */
5332 FN_D2, 0,
5333 /* IP0_1 [1] */
5334 FN_D1, 0,
5335 /* IP0_0 [1] */
5336 FN_D0, 0, }
5337 },
5338 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5339 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
5340 /* IP1_31_29 [3] */
5341 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5342 0, 0, 0,
5343 /* IP1_28_26 [3] */
5344 FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
5345 0, 0, 0, 0,
5346 /* IP1_25_23 [3] */
5347 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5348 0, 0, 0,
5349 /* IP1_22_20 [3] */
5350 FN_A15, FN_BPFCLK_C,
5351 0, 0, 0, 0, 0, 0,
5352 /* IP1_19_17 [3] */
5353 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5354 0, 0, 0,
5355 /* IP1_16_14 [3] */
5356 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5357 0, 0, 0, 0,
5358 /* IP1_13_11 [3] */
5359 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
5360 0, 0, 0, 0,
5361 /* IP1_10_8 [3] */
5362 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
5363 0, 0, 0, 0,
5364 /* IP1_7_6 [2] */
5365 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5366 /* IP1_5_4 [2] */
5367 FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
5368 /* IP1_3_2 [2] */
5369 FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
5370 /* IP1_1_0 [2] */
5371 FN_A7, FN_MSIOF1_SYNC,
5372 0, 0, }
5373 },
5374 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5375 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
5376 /* IP2_31_20 [2] */
5377 0, 0, 0, 0,
5378 /* IP2_29_27 [3] */
5379 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5380 FN_ATAG0_N, 0, FN_EX_WAIT1,
5381 0, 0,
5382 /* IP2_26_25 [2] */
5383 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5384 /* IP2_24_23 [2] */
5385 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5386 /* IP2_22_21 [2] */
5387 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
5388 /* IP2_20_19 [2] */
5389 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
5390 /* IP2_18_16 [3] */
5391 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5392 0, 0,
5393 /* IP2_15_13 [3] */
5394 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5395 0, 0, 0,
5396 /* IP2_12_0 [3] */
5397 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5398 0, 0, 0,
5399 /* IP2_9_7 [3] */
5400 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5401 0, 0, 0,
5402 /* IP2_6_5 [2] */
5403 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5404 /* IP2_4_3 [2] */
5405 FN_A20, FN_SPCLK, 0, 0,
5406 /* IP2_2_0 [3] */
5407 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5408 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
5409 },
5410 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5411 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
5412 /* IP3_31 [1] */
5413 0, 0,
5414 /* IP3_30_28 [3] */
5415 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5416 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5417 0, 0, 0,
5418 /* IP3_27_25 [3] */
5419 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5420 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5421 0, 0, 0,
5422 /* IP3_24_22 [3] */
5423 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5424 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5425 /* IP3_21_20 [2] */
5426 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5427 /* IP3_19_18 [2] */
5428 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5429 /* IP3_17_16 [2] */
5430 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5431 /* IP3_15_14 [2] */
5432 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5433 /* IP3_13_12 [2] */
5434 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5435 /* IP3_11_9 [3] */
5436 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5437 0, 0, 0,
5438 /* IP3_8_6 [3] */
5439 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5440 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5441 /* IP3_5_3 [3] */
5442 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5443 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5444 /* IP3_2_0 [3] */
5445 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5446 0, 0, 0, }
5447 },
5448 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5449 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
5450 /* IP4_31 [1] */
5451 0, 0,
5452 /* IP4_30_28 [3] */
5453 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5454 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5455 0, 0,
5456 /* IP4_27_26 [2] */
5457 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5458 /* IP4_25_24 [2] */
5459 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5460 /* IP4_23_22 [2] */
5461 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5462 /* IP4_21 [1] */
5463 FN_SSI_SDATA3, 0,
5464 /* IP4_20 [1] */
5465 FN_SSI_WS34, 0,
5466 /* IP4_19 [1] */
5467 FN_SSI_SCK34, 0,
5468 /* IP4_18_16 [3] */
5469 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5470 0, 0, 0, 0,
5471 /* IP4_15_13 [3] */
5472 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
5473 FN_GLO_Q1_D, FN_HCTS1_N_E,
5474 0, 0,
5475 /* IP4_12_10 [3] */
5476 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5477 0, 0, 0,
5478 /* IP4_9_8 [2] */
5479 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
5480 /* IP4_7_5 [3] */
5481 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
5482 0, 0, 0,
5483 /* IP4_4_2 [3] */
5484 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
5485 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5486 0, 0, 0,
5487 /* IP4_1_0 [2] */
5488 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
5489 },
5490 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5491 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
5492 /* IP5_31_29 [3] */
5493 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5494 0, 0, 0, 0, 0,
5495 /* IP5_28_26 [3] */
5496 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5497 0, 0, 0, 0,
5498 /* IP5_25_24 [2] */
5499 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5500 /* IP5_23_22 [2] */
5501 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5502 /* IP5_21_20 [2] */
5503 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5504 /* IP5_19_17 [3] */
5505 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5506 0, 0, 0, 0,
5507 /* IP5_16_15 [2] */
5508 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5509 /* IP5_14_12 [3] */
5510 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5511 0, 0, 0, 0,
5512 /* IP5_11_9 [3] */
5513 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5514 0, 0, 0, 0,
5515 /* IP5_8_6 [3] */
5516 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5517 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5518 0, 0,
5519 /* IP5_5_3 [3] */
5520 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5521 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5522 0, 0,
5523 /* IP5_2_0 [3] */
5524 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5525 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5526 0, 0, }
5527 },
5528 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5529 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
5530 /* IP6_31_30 [2] */
5531 0, 0, 0, 0,
5532 /* IP6_29_27 [3] */
5533 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5534 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5535 0, 0, 0,
5536 /* IP6_26_24 [3] */
5537 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5538 FN_GPS_CLK_C, FN_GPS_CLK_D,
5539 0, 0, 0,
5540 /* IP6_23_21 [3] */
5541 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5542 FN_SDA1_E, FN_MSIOF2_SYNC_E,
5543 0, 0, 0,
5544 /* IP6_20_19 [2] */
5545 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
5546 /* IP6_18_16 [3] */
5547 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
5548 0, 0, 0,
5549 /* IP6_15_14 [2] */
5550 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5551 /* IP6_13_12 [2] */
5552 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5553 /* IP6_11_10 [2] */
5554 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5555 /* IP6_9_8 [2] */
5556 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5557 /* IP6_7_6 [2] */
5558 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5559 /* IP6_5_3 [3] */
5560 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5561 FN_SCIFA2_RXD, FN_FMIN_E,
5562 0, 0,
5563 /* IP6_2_0 [3] */
5564 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5565 FN_SCIF_CLK, 0, FN_BPFCLK_E,
5566 0, 0, }
5567 },
5568 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5569 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
5570 /* IP7_31_30 [2] */
5571 0, 0, 0, 0,
5572 /* IP7_29_27 [3] */
5573 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
5574 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
5575 0, 0,
5576 /* IP7_26_24 [3] */
5577 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
5578 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
5579 0, 0,
5580 /* IP7_23_21 [3] */
5581 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
5582 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
5583 0, 0,
5584 /* IP7_20_19 [2] */
5585 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
5586 /* IP7_18_17 [2] */
5587 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
5588 /* IP7_16_15 [2] */
5589 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
5590 /* IP7_14_13 [2] */
5591 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
5592 /* IP7_12_11 [2] */
5593 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
5594 /* IP7_10_9 [2] */
5595 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
5596 /* IP7_8_6 [3] */
5597 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
5598 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
5599 0, 0,
5600 /* IP7_5_3 [3] */
5601 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
5602 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
5603 0, 0,
5604 /* IP7_2_0 [3] */
5605 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
5606 FN_SCIF_CLK_B, FN_GPS_MAG_D,
5607 0, 0, }
5608 },
5609 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5610 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
5611 /* IP8_31 [1] */
5612 0, 0,
5613 /* IP8_30_28 [3] */
5614 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
5615 0, 0, 0,
5616 /* IP8_27_26 [2] */
5617 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
5618 /* IP8_25_24 [2] */
5619 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
5620 /* IP8_23_21 [3] */
5621 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
5622 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
5623 0, 0,
5624 /* IP8_20_18 [3] */
5625 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
5626 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
5627 0, 0,
5628 /* IP8_17_15 [3] */
5629 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
5630 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
5631 0, 0,
5632 /* IP8_14_12 [3] */
5633 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
5634 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
5635 0, 0, 0,
5636 /* IP8_11_9 [3] */
5637 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
5638 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
5639 0, 0, 0,
5640 /* IP8_8_6 [3] */
5641 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
5642 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
5643 0, 0,
5644 /* IP8_5_3 [3] */
5645 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
5646 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
5647 0, 0,
5648 /* IP8_2_0 [3] */
5649 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
5650 0, 0, 0, }
5651 },
5652 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5653 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
5654 /* IP9_31_29 [3] */
5655 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
5656 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
5657 /* IP9_28_27 [2] */
5658 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
5659 /* IP9_26_25 [2] */
5660 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
5661 /* IP9_24_23 [2] */
5662 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
5663 /* IP9_22_21 [2] */
5664 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
5665 /* IP9_20_19 [2] */
5666 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
5667 /* IP9_18_17 [2] */
5668 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
5669 /* IP9_16 [1] */
5670 FN_DU1_DISP, FN_QPOLA,
5671 /* IP9_15_13 [3] */
5672 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
5673 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
5674 0, 0, 0,
5675 /* IP9_12 [1] */
5676 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
5677 /* IP9_11 [1] */
5678 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
5679 /* IP9_10_8 [3] */
5680 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
5681 FN_TX3_B, FN_SCL2_B, FN_PWM4,
5682 0, 0,
5683 /* IP9_7 [1] */
5684 FN_DU1_DOTCLKOUT0, FN_QCLK,
5685 /* IP9_6 [1] */
5686 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
5687 /* IP9_5_3 [3] */
5688 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
5689 FN_SCIF3_SCK, FN_SCIFA3_SCK,
5690 0, 0, 0,
5691 /* IP9_2_0 [3] */
5692 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
5693 0, 0, 0, }
5694 },
5695 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
5696 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
5697 /* IP10_31_29 [3] */
5698 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
5699 0, 0, 0,
5700 /* IP10_28_27 [2] */
5701 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
5702 /* IP10_26_25 [2] */
5703 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
5704 /* IP10_24_22 [3] */
5705 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
5706 0, 0, 0,
5707 /* IP10_21_29 [3] */
5708 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
5709 FN_TS_SDATA0_C, FN_ATACS11_N,
5710 0, 0, 0,
5711 /* IP10_18_17 [2] */
5712 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
5713 /* IP10_16_15 [2] */
5714 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
5715 /* IP10_14_12 [3] */
5716 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
5717 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
5718 /* IP10_11_9 [3] */
5719 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
5720 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
5721 0, 0,
5722 /* IP10_8_6 [3] */
5723 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
5724 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
5725 /* IP10_5_3 [3] */
5726 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
5727 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
5728 /* IP10_2_0 [3] */
5729 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
5730 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
5731 },
5732 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
5733 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
5734 3, 3, 3, 3, 3) {
5735 /* IP11_31_30 [2] */
5736 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
5737 /* IP11_29_28 [2] */
5738 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
5739 /* IP11_27 [1] */
5740 FN_VI1_DATA7, FN_AVB_MDC,
5741 /* IP11_26 [1] */
5742 FN_VI1_DATA6, FN_AVB_MAGIC,
5743 /* IP11_25 [1] */
5744 FN_VI1_DATA5, FN_AVB_RX_DV,
5745 /* IP11_24 [1] */
5746 FN_VI1_DATA4, FN_AVB_MDIO,
5747 /* IP11_23 [1] */
5748 FN_VI1_DATA3, FN_AVB_RX_ER,
5749 /* IP11_22 [1] */
5750 FN_VI1_DATA2, FN_AVB_RXD7,
5751 /* IP11_21 [1] */
5752 FN_VI1_DATA1, FN_AVB_RXD6,
5753 /* IP11_20 [1] */
5754 FN_VI1_DATA0, FN_AVB_RXD5,
5755 /* IP11_19 [1] */
5756 FN_VI1_CLK, FN_AVB_RXD4,
5757 /* IP11_18_17 [2] */
5758 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
5759 /* IP11_16_15 [2] */
5760 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
5761 /* IP11_14_12 [3] */
5762 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
5763 FN_RX4_B, FN_SCIFA4_RXD_B,
5764 0, 0, 0,
5765 /* IP11_11_9 [3] */
5766 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
5767 FN_TX4_B, FN_SCIFA4_TXD_B,
5768 0, 0, 0,
5769 /* IP11_8_6 [3] */
5770 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
5771 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
5772 /* IP11_5_3 [3] */
5773 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
5774 0, 0, 0,
5775 /* IP11_2_0 [3] */
5776 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
5777 0, 0, 0, }
5778 },
5779 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
5780 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
5781 /* IP12_31_30 [2] */
5782 0, 0, 0, 0,
5783 /* IP12_29_27 [3] */
5784 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
5785 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
5786 0, 0, 0,
5787 /* IP12_26_24 [3] */
5788 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
5789 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
5790 0, 0, 0,
5791 /* IP12_23_22 [2] */
5792 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
5793 /* IP12_21_20 [2] */
5794 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
5795 /* IP12_19_18 [2] */
5796 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
5797 /* IP12_17_16 [2] */
5798 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
5799 /* IP12_15_13 [3] */
5800 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
5801 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
5802 0, 0, 0,
5803 /* IP12_12_10 [3] */
5804 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
5805 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
5806 0, 0, 0,
5807 /* IP12_9_7 [3] */
5808 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
5809 FN_SDA2_D, FN_MSIOF1_SCK_E,
5810 0, 0, 0,
5811 /* IP12_6_4 [3] */
5812 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
5813 FN_SCL2_D, FN_MSIOF1_RXD_E,
5814 0, 0, 0,
5815 /* IP12_3_2 [2] */
5816 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
5817 /* IP12_1_0 [2] */
5818 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
5819 },
5820 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
5821 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
5822 3, 2, 2, 3) {
5823 /* IP13_31 [1] */
5824 0, 0,
5825 /* IP13_30_28 [3] */
5826 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
5827 0, 0, 0, 0,
5828 /* IP13_27 [1] */
5829 FN_SD1_DATA3, FN_IERX_B,
5830 /* IP13_26 [1] */
5831 FN_SD1_DATA2, FN_IECLK_B,
5832 /* IP13_25 [1] */
5833 FN_SD1_DATA1, FN_IETX_B,
5834 /* IP13_24_23 [2] */
5835 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
5836 /* IP13_22 [1] */
5837 FN_SD1_CMD, FN_REMOCON_B,
5838 /* IP13_21_19 [3] */
5839 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
5840 FN_SCIFA5_RXD_B, FN_RX3_C,
5841 0, 0,
5842 /* IP13_18_16 [3] */
5843 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
5844 FN_SCIFA5_TXD_B, FN_TX3_C,
5845 0, 0,
5846 /* IP13_15 [1] */
5847 FN_SD0_DATA3, FN_SSL_B,
5848 /* IP13_14 [1] */
5849 FN_SD0_DATA2, FN_IO3_B,
5850 /* IP13_13 [1] */
5851 FN_SD0_DATA1, FN_IO2_B,
5852 /* IP13_12 [1] */
5853 FN_SD0_DATA0, FN_MISO_IO1_B,
5854 /* IP13_11 [1] */
5855 FN_SD0_CMD, FN_MOSI_IO0_B,
5856 /* IP13_10 [1] */
5857 FN_SD0_CLK, FN_SPCLK_B,
5858 /* IP13_9_7 [3] */
5859 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
5860 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
5861 0, 0, 0,
5862 /* IP13_6_5 [2] */
5863 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
5864 /* IP13_4_3 [2] */
5865 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
5866 /* IP13_2_0 [3] */
5867 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
5868 FN_ADICLK_B, FN_MSIOF0_SS1_C,
5869 0, 0, 0, }
5870 },
5871 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
5872 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
5873 /* IP14_31_29 [3] */
5874 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
5875 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
5876 /* IP14_28_26 [3] */
5877 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
5878 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
5879 /* IP14_25_23 [3] */
5880 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
5881 0, 0, 0,
5882 /* IP14_22_20 [3] */
5883 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
5884 0, 0, 0,
5885 /* IP14_19_17 [3] */
5886 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
5887 FN_VI1_CLKENB_C, FN_VI1_G1_B,
5888 0, 0,
5889 /* IP14_16_14 [3] */
5890 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
5891 FN_VI1_CLK_C, FN_VI1_G0_B,
5892 0, 0,
5893 /* IP14_13_11 [3] */
5894 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
5895 0, 0, 0,
5896 /* IP14_10_8 [3] */
5897 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
5898 0, 0, 0,
5899 /* IP14_7 [1] */
5900 FN_SD2_DATA3, FN_MMC_D3,
5901 /* IP14_6 [1] */
5902 FN_SD2_DATA2, FN_MMC_D2,
5903 /* IP14_5 [1] */
5904 FN_SD2_DATA1, FN_MMC_D1,
5905 /* IP14_4 [1] */
5906 FN_SD2_DATA0, FN_MMC_D0,
5907 /* IP14_3 [1] */
5908 FN_SD2_CMD, FN_MMC_CMD,
5909 /* IP14_2 [1] */
5910 FN_SD2_CLK, FN_MMC_CLK,
5911 /* IP14_1_0 [2] */
5912 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
5913 },
5914 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
5915 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
5916 /* IP15_31_30 [2] */
5917 0, 0, 0, 0,
5918 /* IP15_29_27 [3] */
5919 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
5920 FN_CAN0_TX_B, FN_VI1_DATA5_C,
5921 0, 0,
5922 /* IP15_26_24 [3] */
5923 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
5924 FN_CAN0_RX_B, FN_VI1_DATA4_C,
5925 0, 0,
5926 /* IP15_23_21 [3] */
5927 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
5928 FN_TCLK2, FN_VI1_DATA3_C, 0,
5929 /* IP15_20_18 [3] */
5930 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
5931 0, 0, 0,
5932 /* IP15_17_15 [3] */
5933 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
5934 FN_TCLK1, FN_VI1_DATA1_C,
5935 0, 0,
5936 /* IP15_14_12 [3] */
5937 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
5938 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
5939 0, 0,
5940 /* IP15_11_9 [3] */
5941 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
5942 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
5943 0, 0,
5944 /* IP15_8_6 [3] */
5945 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
5946 FN_PWM5_B, FN_SCIFA3_TXD_C,
5947 0, 0, 0,
5948 /* IP15_5_4 [2] */
5949 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
5950 /* IP15_3_2 [2] */
5951 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
5952 /* IP15_1_0 [2] */
5953 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
5954 },
5955 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
5956 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
5957 /* IP16_31_28 [4] */
5958 0, 0, 0, 0, 0, 0, 0, 0,
5959 0, 0, 0, 0, 0, 0, 0, 0,
5960 /* IP16_27_24 [4] */
5961 0, 0, 0, 0, 0, 0, 0, 0,
5962 0, 0, 0, 0, 0, 0, 0, 0,
5963 /* IP16_23_20 [4] */
5964 0, 0, 0, 0, 0, 0, 0, 0,
5965 0, 0, 0, 0, 0, 0, 0, 0,
5966 /* IP16_19_16 [4] */
5967 0, 0, 0, 0, 0, 0, 0, 0,
5968 0, 0, 0, 0, 0, 0, 0, 0,
5969 /* IP16_15_12 [4] */
5970 0, 0, 0, 0, 0, 0, 0, 0,
5971 0, 0, 0, 0, 0, 0, 0, 0,
5972 /* IP16_11_10 [2] */
5973 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
5974 /* IP16_9_8 [2] */
5975 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
5976 /* IP16_7_6 [2] */
5977 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
5978 /* IP16_5_3 [3] */
5979 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
5980 FN_GLO_SS_C, FN_VI1_DATA7_C,
5981 0, 0, 0,
5982 /* IP16_2_0 [3] */
5983 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
5984 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
5985 0, 0, 0, }
5986 },
5987 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
5988 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
5989 3, 2, 2, 2, 1, 2, 2, 2) {
5990 /* RESEVED [1] */
5991 0, 0,
5992 /* SEL_SCIF1 [2] */
5993 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
5994 /* SEL_SCIFB [2] */
5995 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
5996 /* SEL_SCIFB2 [2] */
5997 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
5998 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
5999 /* SEL_SCIFB1 [3] */
6000 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6001 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6002 0, 0, 0, 0,
6003 /* SEL_SCIFA1 [2] */
6004 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6005 /* SEL_SSI9 [1] */
6006 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6007 /* SEL_SCFA [1] */
6008 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6009 /* SEL_QSP [1] */
6010 FN_SEL_QSP_0, FN_SEL_QSP_1,
6011 /* SEL_SSI7 [1] */
6012 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6013 /* SEL_HSCIF1 [3] */
6014 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6015 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6016 0, 0, 0,
6017 /* RESEVED [2] */
6018 0, 0, 0, 0,
6019 /* SEL_VI1 [2] */
6020 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
6021 /* RESEVED [2] */
6022 0, 0, 0, 0,
6023 /* SEL_TMU [1] */
6024 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6025 /* SEL_LBS [2] */
6026 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6027 /* SEL_TSIF0 [2] */
6028 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6029 /* SEL_SOF0 [2] */
6030 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
6031 },
6032 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
6033 3, 1, 1, 3, 2, 1, 1, 2, 2,
6034 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
6035 /* SEL_SCIF0 [3] */
6036 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6037 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6038 0, 0, 0,
6039 /* RESEVED [1] */
6040 0, 0,
6041 /* SEL_SCIF [1] */
6042 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6043 /* SEL_CAN0 [3] */
6044 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6045 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6046 0, 0,
6047 /* SEL_CAN1 [2] */
6048 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
6049 /* RESEVED [1] */
6050 0, 0,
6051 /* SEL_SCIFA2 [1] */
6052 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6053 /* SEL_SCIF4 [2] */
6054 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
6055 /* RESEVED [2] */
6056 0, 0, 0, 0,
6057 /* SEL_ADG [1] */
6058 FN_SEL_ADG_0, FN_SEL_ADG_1,
6059 /* SEL_FM [3] */
6060 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6061 FN_SEL_FM_3, FN_SEL_FM_4,
6062 0, 0, 0,
6063 /* SEL_SCIFA5 [2] */
6064 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
6065 /* RESEVED [1] */
6066 0, 0,
6067 /* SEL_GPS [2] */
6068 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6069 /* SEL_SCIFA4 [2] */
6070 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6071 /* SEL_SCIFA3 [2] */
6072 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6073 /* SEL_SIM [1] */
6074 FN_SEL_SIM_0, FN_SEL_SIM_1,
6075 /* RESEVED [1] */
6076 0, 0,
6077 /* SEL_SSI8 [1] */
6078 FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
6079 },
6080 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
6081 2, 2, 2, 2, 2, 2, 2, 2,
6082 1, 1, 2, 2, 3, 2, 2, 2, 1) {
6083 /* SEL_HSCIF2 [2] */
6084 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6085 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6086 /* SEL_CANCLK [2] */
6087 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6088 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6089 /* SEL_IIC8 [2] */
6090 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
6091 /* SEL_IIC7 [2] */
6092 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
6093 /* SEL_IIC4 [2] */
6094 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
6095 /* SEL_IIC3 [2] */
6096 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
6097 /* SEL_SCIF3 [2] */
6098 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6099 /* SEL_IEB [2] */
Phil Edworthy0c66c562014-04-22 17:38:05 +01006100 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
Hisashi Nakamura50884512013-10-17 06:46:05 +09006101 /* SEL_MMC [1] */
6102 FN_SEL_MMC_0, FN_SEL_MMC_1,
6103 /* SEL_SCIF5 [1] */
6104 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
6105 /* RESEVED [2] */
6106 0, 0, 0, 0,
6107 /* SEL_IIC2 [2] */
6108 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
6109 /* SEL_IIC1 [3] */
6110 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
6111 FN_SEL_IIC1_4,
6112 0, 0, 0,
6113 /* SEL_IIC0 [2] */
6114 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
6115 /* RESEVED [2] */
6116 0, 0, 0, 0,
6117 /* RESEVED [2] */
6118 0, 0, 0, 0,
6119 /* RESEVED [1] */
6120 0, 0, }
6121 },
6122 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
6123 3, 2, 2, 1, 1, 1, 1, 3, 2,
6124 2, 3, 1, 1, 1, 2, 2, 2, 2) {
6125 /* SEL_SOF1 [3] */
6126 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6127 FN_SEL_SOF1_4,
6128 0, 0, 0,
6129 /* SEL_HSCIF0 [2] */
6130 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6131 /* SEL_DIS [2] */
6132 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
6133 /* RESEVED [1] */
6134 0, 0,
6135 /* SEL_RAD [1] */
6136 FN_SEL_RAD_0, FN_SEL_RAD_1,
6137 /* SEL_RCN [1] */
6138 FN_SEL_RCN_0, FN_SEL_RCN_1,
6139 /* SEL_RSP [1] */
6140 FN_SEL_RSP_0, FN_SEL_RSP_1,
6141 /* SEL_SCIF2 [3] */
6142 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6143 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6144 0, 0, 0,
6145 /* RESEVED [2] */
6146 0, 0, 0, 0,
6147 /* RESEVED [2] */
6148 0, 0, 0, 0,
6149 /* SEL_SOF2 [3] */
6150 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6151 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6152 0, 0, 0,
6153 /* RESEVED [1] */
6154 0, 0,
6155 /* SEL_SSI1 [1] */
6156 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6157 /* SEL_SSI0 [1] */
6158 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6159 /* SEL_SSP [2] */
6160 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
6161 /* RESEVED [2] */
6162 0, 0, 0, 0,
6163 /* RESEVED [2] */
6164 0, 0, 0, 0,
6165 /* RESEVED [2] */
6166 0, 0, 0, 0, }
6167 },
6168 { },
6169};
6170
6171const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6172 .name = "r8a77910_pfc",
6173 .unlock_reg = 0xe6060000, /* PMMR */
6174
6175 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6176
6177 .pins = pinmux_pins,
6178 .nr_pins = ARRAY_SIZE(pinmux_pins),
6179 .groups = pinmux_groups,
6180 .nr_groups = ARRAY_SIZE(pinmux_groups),
6181 .functions = pinmux_functions,
6182 .nr_functions = ARRAY_SIZE(pinmux_functions),
6183
6184 .cfg_regs = pinmux_config_regs,
6185
6186 .gpio_data = pinmux_data,
6187 .gpio_data_size = ARRAY_SIZE(pinmux_data),
6188};